sata_sil.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658
  1. /*
  2. * sata_sil.c - Silicon Image SATA
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2003-2005 Red Hat, Inc.
  9. * Copyright 2003 Benjamin Herrenschmidt
  10. *
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2, or (at your option)
  15. * any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; see the file COPYING. If not, write to
  24. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. *
  27. * libata documentation is available via 'make {ps|pdf}docs',
  28. * as Documentation/DocBook/libata.*
  29. *
  30. * Documentation for SiI 3112:
  31. * http://gkernel.sourceforge.net/specs/sii/3112A_SiI-DS-0095-B2.pdf.bz2
  32. *
  33. * Other errata and documentation available under NDA.
  34. *
  35. */
  36. #include <linux/kernel.h>
  37. #include <linux/module.h>
  38. #include <linux/pci.h>
  39. #include <linux/init.h>
  40. #include <linux/blkdev.h>
  41. #include <linux/delay.h>
  42. #include <linux/interrupt.h>
  43. #include <linux/device.h>
  44. #include <scsi/scsi_host.h>
  45. #include <linux/libata.h>
  46. #define DRV_NAME "sata_sil"
  47. #define DRV_VERSION "1.0"
  48. enum {
  49. /*
  50. * host flags
  51. */
  52. SIL_FLAG_RERR_ON_DMA_ACT = (1 << 29),
  53. SIL_FLAG_MOD15WRITE = (1 << 30),
  54. SIL_DFL_HOST_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  55. ATA_FLAG_MMIO,
  56. /*
  57. * Controller IDs
  58. */
  59. sil_3112 = 0,
  60. sil_3512 = 1,
  61. sil_3114 = 2,
  62. /*
  63. * Register offsets
  64. */
  65. SIL_SYSCFG = 0x48,
  66. /*
  67. * Register bits
  68. */
  69. /* SYSCFG */
  70. SIL_MASK_IDE0_INT = (1 << 22),
  71. SIL_MASK_IDE1_INT = (1 << 23),
  72. SIL_MASK_IDE2_INT = (1 << 24),
  73. SIL_MASK_IDE3_INT = (1 << 25),
  74. SIL_MASK_2PORT = SIL_MASK_IDE0_INT | SIL_MASK_IDE1_INT,
  75. SIL_MASK_4PORT = SIL_MASK_2PORT |
  76. SIL_MASK_IDE2_INT | SIL_MASK_IDE3_INT,
  77. /* BMDMA/BMDMA2 */
  78. SIL_INTR_STEERING = (1 << 1),
  79. SIL_DMA_ENABLE = (1 << 0), /* DMA run switch */
  80. SIL_DMA_RDWR = (1 << 3), /* DMA Rd-Wr */
  81. SIL_DMA_SATA_IRQ = (1 << 4), /* OR of all SATA IRQs */
  82. SIL_DMA_ACTIVE = (1 << 16), /* DMA running */
  83. SIL_DMA_ERROR = (1 << 17), /* PCI bus error */
  84. SIL_DMA_COMPLETE = (1 << 18), /* cmd complete / IRQ pending */
  85. SIL_DMA_N_SATA_IRQ = (1 << 6), /* SATA_IRQ for the next channel */
  86. SIL_DMA_N_ACTIVE = (1 << 24), /* ACTIVE for the next channel */
  87. SIL_DMA_N_ERROR = (1 << 25), /* ERROR for the next channel */
  88. SIL_DMA_N_COMPLETE = (1 << 26), /* COMPLETE for the next channel */
  89. /* SIEN */
  90. SIL_SIEN_N = (1 << 16), /* triggered by SError.N */
  91. /*
  92. * Others
  93. */
  94. SIL_QUIRK_MOD15WRITE = (1 << 0),
  95. SIL_QUIRK_UDMA5MAX = (1 << 1),
  96. };
  97. static int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  98. static void sil_dev_config(struct ata_port *ap, struct ata_device *dev);
  99. static u32 sil_scr_read (struct ata_port *ap, unsigned int sc_reg);
  100. static void sil_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  101. static void sil_post_set_mode (struct ata_port *ap);
  102. static irqreturn_t sil_interrupt(int irq, void *dev_instance,
  103. struct pt_regs *regs);
  104. static void sil_freeze(struct ata_port *ap);
  105. static void sil_thaw(struct ata_port *ap);
  106. static const struct pci_device_id sil_pci_tbl[] = {
  107. { 0x1095, 0x3112, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  108. { 0x1095, 0x0240, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  109. { 0x1095, 0x3512, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3512 },
  110. { 0x1095, 0x3114, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3114 },
  111. { 0x1002, 0x436e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  112. { 0x1002, 0x4379, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  113. { 0x1002, 0x437a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  114. { } /* terminate list */
  115. };
  116. /* TODO firmware versions should be added - eric */
  117. static const struct sil_drivelist {
  118. const char * product;
  119. unsigned int quirk;
  120. } sil_blacklist [] = {
  121. { "ST320012AS", SIL_QUIRK_MOD15WRITE },
  122. { "ST330013AS", SIL_QUIRK_MOD15WRITE },
  123. { "ST340017AS", SIL_QUIRK_MOD15WRITE },
  124. { "ST360015AS", SIL_QUIRK_MOD15WRITE },
  125. { "ST380013AS", SIL_QUIRK_MOD15WRITE },
  126. { "ST380023AS", SIL_QUIRK_MOD15WRITE },
  127. { "ST3120023AS", SIL_QUIRK_MOD15WRITE },
  128. { "ST3160023AS", SIL_QUIRK_MOD15WRITE },
  129. { "ST3120026AS", SIL_QUIRK_MOD15WRITE },
  130. { "ST3200822AS", SIL_QUIRK_MOD15WRITE },
  131. { "ST340014ASL", SIL_QUIRK_MOD15WRITE },
  132. { "ST360014ASL", SIL_QUIRK_MOD15WRITE },
  133. { "ST380011ASL", SIL_QUIRK_MOD15WRITE },
  134. { "ST3120022ASL", SIL_QUIRK_MOD15WRITE },
  135. { "ST3160021ASL", SIL_QUIRK_MOD15WRITE },
  136. { "Maxtor 4D060H3", SIL_QUIRK_UDMA5MAX },
  137. { }
  138. };
  139. static struct pci_driver sil_pci_driver = {
  140. .name = DRV_NAME,
  141. .id_table = sil_pci_tbl,
  142. .probe = sil_init_one,
  143. .remove = ata_pci_remove_one,
  144. };
  145. static struct scsi_host_template sil_sht = {
  146. .module = THIS_MODULE,
  147. .name = DRV_NAME,
  148. .ioctl = ata_scsi_ioctl,
  149. .queuecommand = ata_scsi_queuecmd,
  150. .can_queue = ATA_DEF_QUEUE,
  151. .this_id = ATA_SHT_THIS_ID,
  152. .sg_tablesize = LIBATA_MAX_PRD,
  153. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  154. .emulated = ATA_SHT_EMULATED,
  155. .use_clustering = ATA_SHT_USE_CLUSTERING,
  156. .proc_name = DRV_NAME,
  157. .dma_boundary = ATA_DMA_BOUNDARY,
  158. .slave_configure = ata_scsi_slave_config,
  159. .bios_param = ata_std_bios_param,
  160. };
  161. static const struct ata_port_operations sil_ops = {
  162. .port_disable = ata_port_disable,
  163. .dev_config = sil_dev_config,
  164. .tf_load = ata_tf_load,
  165. .tf_read = ata_tf_read,
  166. .check_status = ata_check_status,
  167. .exec_command = ata_exec_command,
  168. .dev_select = ata_std_dev_select,
  169. .probe_reset = ata_std_probe_reset,
  170. .post_set_mode = sil_post_set_mode,
  171. .bmdma_setup = ata_bmdma_setup,
  172. .bmdma_start = ata_bmdma_start,
  173. .bmdma_stop = ata_bmdma_stop,
  174. .bmdma_status = ata_bmdma_status,
  175. .qc_prep = ata_qc_prep,
  176. .qc_issue = ata_qc_issue_prot,
  177. .data_xfer = ata_mmio_data_xfer,
  178. .freeze = sil_freeze,
  179. .thaw = sil_thaw,
  180. .error_handler = ata_bmdma_error_handler,
  181. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  182. .irq_handler = sil_interrupt,
  183. .irq_clear = ata_bmdma_irq_clear,
  184. .scr_read = sil_scr_read,
  185. .scr_write = sil_scr_write,
  186. .port_start = ata_port_start,
  187. .port_stop = ata_port_stop,
  188. .host_stop = ata_pci_host_stop,
  189. };
  190. static const struct ata_port_info sil_port_info[] = {
  191. /* sil_3112 */
  192. {
  193. .sht = &sil_sht,
  194. .host_flags = SIL_DFL_HOST_FLAGS | SIL_FLAG_MOD15WRITE,
  195. .pio_mask = 0x1f, /* pio0-4 */
  196. .mwdma_mask = 0x07, /* mwdma0-2 */
  197. .udma_mask = 0x3f, /* udma0-5 */
  198. .port_ops = &sil_ops,
  199. },
  200. /* sil_3512 */
  201. {
  202. .sht = &sil_sht,
  203. .host_flags = SIL_DFL_HOST_FLAGS | SIL_FLAG_RERR_ON_DMA_ACT,
  204. .pio_mask = 0x1f, /* pio0-4 */
  205. .mwdma_mask = 0x07, /* mwdma0-2 */
  206. .udma_mask = 0x3f, /* udma0-5 */
  207. .port_ops = &sil_ops,
  208. },
  209. /* sil_3114 */
  210. {
  211. .sht = &sil_sht,
  212. .host_flags = SIL_DFL_HOST_FLAGS | SIL_FLAG_RERR_ON_DMA_ACT,
  213. .pio_mask = 0x1f, /* pio0-4 */
  214. .mwdma_mask = 0x07, /* mwdma0-2 */
  215. .udma_mask = 0x3f, /* udma0-5 */
  216. .port_ops = &sil_ops,
  217. },
  218. };
  219. /* per-port register offsets */
  220. /* TODO: we can probably calculate rather than use a table */
  221. static const struct {
  222. unsigned long tf; /* ATA taskfile register block */
  223. unsigned long ctl; /* ATA control/altstatus register block */
  224. unsigned long bmdma; /* DMA register block */
  225. unsigned long bmdma2; /* DMA register block #2 */
  226. unsigned long fifo_cfg; /* FIFO Valid Byte Count and Control */
  227. unsigned long scr; /* SATA control register block */
  228. unsigned long sien; /* SATA Interrupt Enable register */
  229. unsigned long xfer_mode;/* data transfer mode register */
  230. unsigned long sfis_cfg; /* SATA FIS reception config register */
  231. } sil_port[] = {
  232. /* port 0 ... */
  233. { 0x80, 0x8A, 0x00, 0x10, 0x40, 0x100, 0x148, 0xb4, 0x14c },
  234. { 0xC0, 0xCA, 0x08, 0x18, 0x44, 0x180, 0x1c8, 0xf4, 0x1cc },
  235. { 0x280, 0x28A, 0x200, 0x210, 0x240, 0x300, 0x348, 0x2b4, 0x34c },
  236. { 0x2C0, 0x2CA, 0x208, 0x218, 0x244, 0x380, 0x3c8, 0x2f4, 0x3cc },
  237. /* ... port 3 */
  238. };
  239. MODULE_AUTHOR("Jeff Garzik");
  240. MODULE_DESCRIPTION("low-level driver for Silicon Image SATA controller");
  241. MODULE_LICENSE("GPL");
  242. MODULE_DEVICE_TABLE(pci, sil_pci_tbl);
  243. MODULE_VERSION(DRV_VERSION);
  244. static int slow_down = 0;
  245. module_param(slow_down, int, 0444);
  246. MODULE_PARM_DESC(slow_down, "Sledgehammer used to work around random problems, by limiting commands to 15 sectors (0=off, 1=on)");
  247. static unsigned char sil_get_device_cache_line(struct pci_dev *pdev)
  248. {
  249. u8 cache_line = 0;
  250. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &cache_line);
  251. return cache_line;
  252. }
  253. static void sil_post_set_mode (struct ata_port *ap)
  254. {
  255. struct ata_host_set *host_set = ap->host_set;
  256. struct ata_device *dev;
  257. void __iomem *addr =
  258. host_set->mmio_base + sil_port[ap->port_no].xfer_mode;
  259. u32 tmp, dev_mode[2];
  260. unsigned int i;
  261. for (i = 0; i < 2; i++) {
  262. dev = &ap->device[i];
  263. if (!ata_dev_enabled(dev))
  264. dev_mode[i] = 0; /* PIO0/1/2 */
  265. else if (dev->flags & ATA_DFLAG_PIO)
  266. dev_mode[i] = 1; /* PIO3/4 */
  267. else
  268. dev_mode[i] = 3; /* UDMA */
  269. /* value 2 indicates MDMA */
  270. }
  271. tmp = readl(addr);
  272. tmp &= ~((1<<5) | (1<<4) | (1<<1) | (1<<0));
  273. tmp |= dev_mode[0];
  274. tmp |= (dev_mode[1] << 4);
  275. writel(tmp, addr);
  276. readl(addr); /* flush */
  277. }
  278. static inline unsigned long sil_scr_addr(struct ata_port *ap, unsigned int sc_reg)
  279. {
  280. unsigned long offset = ap->ioaddr.scr_addr;
  281. switch (sc_reg) {
  282. case SCR_STATUS:
  283. return offset + 4;
  284. case SCR_ERROR:
  285. return offset + 8;
  286. case SCR_CONTROL:
  287. return offset;
  288. default:
  289. /* do nothing */
  290. break;
  291. }
  292. return 0;
  293. }
  294. static u32 sil_scr_read (struct ata_port *ap, unsigned int sc_reg)
  295. {
  296. void __iomem *mmio = (void __iomem *) sil_scr_addr(ap, sc_reg);
  297. if (mmio)
  298. return readl(mmio);
  299. return 0xffffffffU;
  300. }
  301. static void sil_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
  302. {
  303. void *mmio = (void __iomem *) sil_scr_addr(ap, sc_reg);
  304. if (mmio)
  305. writel(val, mmio);
  306. }
  307. static void sil_host_intr(struct ata_port *ap, u32 bmdma2)
  308. {
  309. struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->active_tag);
  310. u8 status;
  311. if (unlikely(!qc || qc->tf.ctl & ATA_NIEN))
  312. goto freeze;
  313. /* Check whether we are expecting interrupt in this state */
  314. switch (ap->hsm_task_state) {
  315. case HSM_ST_FIRST:
  316. /* Some pre-ATAPI-4 devices assert INTRQ
  317. * at this state when ready to receive CDB.
  318. */
  319. /* Check the ATA_DFLAG_CDB_INTR flag is enough here.
  320. * The flag was turned on only for atapi devices.
  321. * No need to check is_atapi_taskfile(&qc->tf) again.
  322. */
  323. if (!(qc->dev->flags & ATA_DFLAG_CDB_INTR))
  324. goto err_hsm;
  325. break;
  326. case HSM_ST_LAST:
  327. if (qc->tf.protocol == ATA_PROT_DMA ||
  328. qc->tf.protocol == ATA_PROT_ATAPI_DMA) {
  329. /* clear DMA-Start bit */
  330. ap->ops->bmdma_stop(qc);
  331. if (bmdma2 & SIL_DMA_ERROR) {
  332. qc->err_mask |= AC_ERR_HOST_BUS;
  333. ap->hsm_task_state = HSM_ST_ERR;
  334. }
  335. }
  336. break;
  337. case HSM_ST:
  338. break;
  339. default:
  340. goto err_hsm;
  341. }
  342. /* check main status, clearing INTRQ */
  343. status = ata_chk_status(ap);
  344. if (unlikely(status & ATA_BUSY))
  345. goto err_hsm;
  346. /* ack bmdma irq events */
  347. ata_bmdma_irq_clear(ap);
  348. /* kick HSM in the ass */
  349. ata_hsm_move(ap, qc, status, 0);
  350. return;
  351. err_hsm:
  352. qc->err_mask |= AC_ERR_HSM;
  353. freeze:
  354. ata_port_freeze(ap);
  355. }
  356. static irqreturn_t sil_interrupt(int irq, void *dev_instance,
  357. struct pt_regs *regs)
  358. {
  359. struct ata_host_set *host_set = dev_instance;
  360. void __iomem *mmio_base = host_set->mmio_base;
  361. int handled = 0;
  362. int i;
  363. spin_lock(&host_set->lock);
  364. for (i = 0; i < host_set->n_ports; i++) {
  365. struct ata_port *ap = host_set->ports[i];
  366. u32 bmdma2 = readl(mmio_base + sil_port[ap->port_no].bmdma2);
  367. if (unlikely(!ap || ap->flags & ATA_FLAG_DISABLED))
  368. continue;
  369. if (!(bmdma2 & SIL_DMA_COMPLETE))
  370. continue;
  371. sil_host_intr(ap, bmdma2);
  372. handled = 1;
  373. }
  374. spin_unlock(&host_set->lock);
  375. return IRQ_RETVAL(handled);
  376. }
  377. static void sil_freeze(struct ata_port *ap)
  378. {
  379. void __iomem *mmio_base = ap->host_set->mmio_base;
  380. u32 tmp;
  381. /* plug IRQ */
  382. tmp = readl(mmio_base + SIL_SYSCFG);
  383. tmp |= SIL_MASK_IDE0_INT << ap->port_no;
  384. writel(tmp, mmio_base + SIL_SYSCFG);
  385. readl(mmio_base + SIL_SYSCFG); /* flush */
  386. }
  387. static void sil_thaw(struct ata_port *ap)
  388. {
  389. void __iomem *mmio_base = ap->host_set->mmio_base;
  390. u32 tmp;
  391. /* clear IRQ */
  392. ata_chk_status(ap);
  393. ata_bmdma_irq_clear(ap);
  394. /* turn on IRQ */
  395. tmp = readl(mmio_base + SIL_SYSCFG);
  396. tmp &= ~(SIL_MASK_IDE0_INT << ap->port_no);
  397. writel(tmp, mmio_base + SIL_SYSCFG);
  398. }
  399. /**
  400. * sil_dev_config - Apply device/host-specific errata fixups
  401. * @ap: Port containing device to be examined
  402. * @dev: Device to be examined
  403. *
  404. * After the IDENTIFY [PACKET] DEVICE step is complete, and a
  405. * device is known to be present, this function is called.
  406. * We apply two errata fixups which are specific to Silicon Image,
  407. * a Seagate and a Maxtor fixup.
  408. *
  409. * For certain Seagate devices, we must limit the maximum sectors
  410. * to under 8K.
  411. *
  412. * For certain Maxtor devices, we must not program the drive
  413. * beyond udma5.
  414. *
  415. * Both fixups are unfairly pessimistic. As soon as I get more
  416. * information on these errata, I will create a more exhaustive
  417. * list, and apply the fixups to only the specific
  418. * devices/hosts/firmwares that need it.
  419. *
  420. * 20040111 - Seagate drives affected by the Mod15Write bug are blacklisted
  421. * The Maxtor quirk is in the blacklist, but I'm keeping the original
  422. * pessimistic fix for the following reasons...
  423. * - There seems to be less info on it, only one device gleaned off the
  424. * Windows driver, maybe only one is affected. More info would be greatly
  425. * appreciated.
  426. * - But then again UDMA5 is hardly anything to complain about
  427. */
  428. static void sil_dev_config(struct ata_port *ap, struct ata_device *dev)
  429. {
  430. unsigned int n, quirks = 0;
  431. unsigned char model_num[41];
  432. ata_id_c_string(dev->id, model_num, ATA_ID_PROD_OFS, sizeof(model_num));
  433. for (n = 0; sil_blacklist[n].product; n++)
  434. if (!strcmp(sil_blacklist[n].product, model_num)) {
  435. quirks = sil_blacklist[n].quirk;
  436. break;
  437. }
  438. /* limit requests to 15 sectors */
  439. if (slow_down ||
  440. ((ap->flags & SIL_FLAG_MOD15WRITE) &&
  441. (quirks & SIL_QUIRK_MOD15WRITE))) {
  442. ata_dev_printk(dev, KERN_INFO, "applying Seagate errata fix "
  443. "(mod15write workaround)\n");
  444. dev->max_sectors = 15;
  445. return;
  446. }
  447. /* limit to udma5 */
  448. if (quirks & SIL_QUIRK_UDMA5MAX) {
  449. ata_dev_printk(dev, KERN_INFO,
  450. "applying Maxtor errata fix %s\n", model_num);
  451. dev->udma_mask &= ATA_UDMA5;
  452. return;
  453. }
  454. }
  455. static int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  456. {
  457. static int printed_version;
  458. struct ata_probe_ent *probe_ent = NULL;
  459. unsigned long base;
  460. void __iomem *mmio_base;
  461. int rc;
  462. unsigned int i;
  463. int pci_dev_busy = 0;
  464. u32 tmp;
  465. u8 cls;
  466. if (!printed_version++)
  467. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  468. rc = pci_enable_device(pdev);
  469. if (rc)
  470. return rc;
  471. rc = pci_request_regions(pdev, DRV_NAME);
  472. if (rc) {
  473. pci_dev_busy = 1;
  474. goto err_out;
  475. }
  476. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  477. if (rc)
  478. goto err_out_regions;
  479. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  480. if (rc)
  481. goto err_out_regions;
  482. probe_ent = kzalloc(sizeof(*probe_ent), GFP_KERNEL);
  483. if (probe_ent == NULL) {
  484. rc = -ENOMEM;
  485. goto err_out_regions;
  486. }
  487. INIT_LIST_HEAD(&probe_ent->node);
  488. probe_ent->dev = pci_dev_to_dev(pdev);
  489. probe_ent->port_ops = sil_port_info[ent->driver_data].port_ops;
  490. probe_ent->sht = sil_port_info[ent->driver_data].sht;
  491. probe_ent->n_ports = (ent->driver_data == sil_3114) ? 4 : 2;
  492. probe_ent->pio_mask = sil_port_info[ent->driver_data].pio_mask;
  493. probe_ent->mwdma_mask = sil_port_info[ent->driver_data].mwdma_mask;
  494. probe_ent->udma_mask = sil_port_info[ent->driver_data].udma_mask;
  495. probe_ent->irq = pdev->irq;
  496. probe_ent->irq_flags = SA_SHIRQ;
  497. probe_ent->host_flags = sil_port_info[ent->driver_data].host_flags;
  498. mmio_base = pci_iomap(pdev, 5, 0);
  499. if (mmio_base == NULL) {
  500. rc = -ENOMEM;
  501. goto err_out_free_ent;
  502. }
  503. probe_ent->mmio_base = mmio_base;
  504. base = (unsigned long) mmio_base;
  505. for (i = 0; i < probe_ent->n_ports; i++) {
  506. probe_ent->port[i].cmd_addr = base + sil_port[i].tf;
  507. probe_ent->port[i].altstatus_addr =
  508. probe_ent->port[i].ctl_addr = base + sil_port[i].ctl;
  509. probe_ent->port[i].bmdma_addr = base + sil_port[i].bmdma;
  510. probe_ent->port[i].scr_addr = base + sil_port[i].scr;
  511. ata_std_ports(&probe_ent->port[i]);
  512. }
  513. /* Initialize FIFO PCI bus arbitration */
  514. cls = sil_get_device_cache_line(pdev);
  515. if (cls) {
  516. cls >>= 3;
  517. cls++; /* cls = (line_size/8)+1 */
  518. for (i = 0; i < probe_ent->n_ports; i++)
  519. writew(cls << 8 | cls,
  520. mmio_base + sil_port[i].fifo_cfg);
  521. } else
  522. dev_printk(KERN_WARNING, &pdev->dev,
  523. "cache line size not set. Driver may not function\n");
  524. /* Apply R_ERR on DMA activate FIS errata workaround */
  525. if (probe_ent->host_flags & SIL_FLAG_RERR_ON_DMA_ACT) {
  526. int cnt;
  527. for (i = 0, cnt = 0; i < probe_ent->n_ports; i++) {
  528. tmp = readl(mmio_base + sil_port[i].sfis_cfg);
  529. if ((tmp & 0x3) != 0x01)
  530. continue;
  531. if (!cnt)
  532. dev_printk(KERN_INFO, &pdev->dev,
  533. "Applying R_ERR on DMA activate "
  534. "FIS errata fix\n");
  535. writel(tmp & ~0x3, mmio_base + sil_port[i].sfis_cfg);
  536. cnt++;
  537. }
  538. }
  539. if (ent->driver_data == sil_3114) {
  540. /* flip the magic "make 4 ports work" bit */
  541. tmp = readl(mmio_base + sil_port[2].bmdma);
  542. if ((tmp & SIL_INTR_STEERING) == 0)
  543. writel(tmp | SIL_INTR_STEERING,
  544. mmio_base + sil_port[2].bmdma);
  545. }
  546. /* mask all SATA phy-related interrupts */
  547. /* TODO: unmask bit 6 (SError N bit) for hotplug */
  548. for (i = 0; i < probe_ent->n_ports; i++)
  549. writel(0, mmio_base + sil_port[i].sien);
  550. pci_set_master(pdev);
  551. /* FIXME: check ata_device_add return value */
  552. ata_device_add(probe_ent);
  553. kfree(probe_ent);
  554. return 0;
  555. err_out_free_ent:
  556. kfree(probe_ent);
  557. err_out_regions:
  558. pci_release_regions(pdev);
  559. err_out:
  560. if (!pci_dev_busy)
  561. pci_disable_device(pdev);
  562. return rc;
  563. }
  564. static int __init sil_init(void)
  565. {
  566. return pci_module_init(&sil_pci_driver);
  567. }
  568. static void __exit sil_exit(void)
  569. {
  570. pci_unregister_driver(&sil_pci_driver);
  571. }
  572. module_init(sil_init);
  573. module_exit(sil_exit);