smpboot_32.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  5. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  6. *
  7. * Much of the core SMP work is based on previous work by Thomas Radke, to
  8. * whom a great many thanks are extended.
  9. *
  10. * Thanks to Intel for making available several different Pentium,
  11. * Pentium Pro and Pentium-II/Xeon MP machines.
  12. * Original development of Linux SMP code supported by Caldera.
  13. *
  14. * This code is released under the GNU General Public License version 2 or
  15. * later.
  16. *
  17. * Fixes
  18. * Felix Koop : NR_CPUS used properly
  19. * Jose Renau : Handle single CPU case.
  20. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  21. * Greg Wright : Fix for kernel stacks panic.
  22. * Erich Boleyn : MP v1.4 and additional changes.
  23. * Matthias Sattler : Changes for 2.1 kernel map.
  24. * Michel Lespinasse : Changes for 2.1 kernel map.
  25. * Michael Chastain : Change trampoline.S to gnu as.
  26. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  27. * Ingo Molnar : Added APIC timers, based on code
  28. * from Jose Renau
  29. * Ingo Molnar : various cleanups and rewrites
  30. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  31. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  32. * Martin J. Bligh : Added support for multi-quad systems
  33. * Dave Jones : Report invalid combinations of Athlon CPUs.
  34. * Rusty Russell : Hacked into shape for new "hotplug" boot process. */
  35. #include <linux/module.h>
  36. #include <linux/init.h>
  37. #include <linux/kernel.h>
  38. #include <linux/mm.h>
  39. #include <linux/sched.h>
  40. #include <linux/kernel_stat.h>
  41. #include <linux/bootmem.h>
  42. #include <linux/notifier.h>
  43. #include <linux/cpu.h>
  44. #include <linux/percpu.h>
  45. #include <linux/nmi.h>
  46. #include <linux/delay.h>
  47. #include <linux/mc146818rtc.h>
  48. #include <asm/tlbflush.h>
  49. #include <asm/desc.h>
  50. #include <asm/arch_hooks.h>
  51. #include <asm/nmi.h>
  52. #include <mach_apic.h>
  53. #include <mach_wakecpu.h>
  54. #include <smpboot_hooks.h>
  55. #include <asm/vmi.h>
  56. #include <asm/mtrr.h>
  57. extern int smp_b_stepping;
  58. static cpumask_t smp_commenced_mask;
  59. /* which logical CPU number maps to which CPU (physical APIC ID) */
  60. u16 x86_cpu_to_apicid_init[NR_CPUS] __initdata =
  61. { [0 ... NR_CPUS-1] = BAD_APICID };
  62. void *x86_cpu_to_apicid_early_ptr;
  63. DEFINE_PER_CPU(u16, x86_cpu_to_apicid) = BAD_APICID;
  64. EXPORT_PER_CPU_SYMBOL(x86_cpu_to_apicid);
  65. u16 x86_bios_cpu_apicid_init[NR_CPUS] __initdata
  66. = { [0 ... NR_CPUS-1] = BAD_APICID };
  67. void *x86_bios_cpu_apicid_early_ptr;
  68. DEFINE_PER_CPU(u16, x86_bios_cpu_apicid) = BAD_APICID;
  69. EXPORT_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
  70. u8 apicid_2_node[MAX_APICID];
  71. static void map_cpu_to_logical_apicid(void);
  72. /* State of each CPU. */
  73. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  74. static atomic_t init_deasserted;
  75. static void __cpuinit smp_callin(void)
  76. {
  77. int cpuid, phys_id;
  78. unsigned long timeout;
  79. /*
  80. * If waken up by an INIT in an 82489DX configuration
  81. * we may get here before an INIT-deassert IPI reaches
  82. * our local APIC. We have to wait for the IPI or we'll
  83. * lock up on an APIC access.
  84. */
  85. wait_for_init_deassert(&init_deasserted);
  86. /*
  87. * (This works even if the APIC is not enabled.)
  88. */
  89. phys_id = GET_APIC_ID(apic_read(APIC_ID));
  90. cpuid = smp_processor_id();
  91. if (cpu_isset(cpuid, cpu_callin_map)) {
  92. printk("huh, phys CPU#%d, CPU#%d already present??\n",
  93. phys_id, cpuid);
  94. BUG();
  95. }
  96. Dprintk("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  97. /*
  98. * STARTUP IPIs are fragile beasts as they might sometimes
  99. * trigger some glue motherboard logic. Complete APIC bus
  100. * silence for 1 second, this overestimates the time the
  101. * boot CPU is spending to send the up to 2 STARTUP IPIs
  102. * by a factor of two. This should be enough.
  103. */
  104. /*
  105. * Waiting 2s total for startup (udelay is not yet working)
  106. */
  107. timeout = jiffies + 2*HZ;
  108. while (time_before(jiffies, timeout)) {
  109. /*
  110. * Has the boot CPU finished it's STARTUP sequence?
  111. */
  112. if (cpu_isset(cpuid, cpu_callout_map))
  113. break;
  114. cpu_relax();
  115. }
  116. if (!time_before(jiffies, timeout)) {
  117. printk("BUG: CPU%d started up but did not get a callout!\n",
  118. cpuid);
  119. BUG();
  120. }
  121. /*
  122. * the boot CPU has finished the init stage and is spinning
  123. * on callin_map until we finish. We are free to set up this
  124. * CPU, first the APIC. (this is probably redundant on most
  125. * boards)
  126. */
  127. Dprintk("CALLIN, before setup_local_APIC().\n");
  128. smp_callin_clear_local_apic();
  129. setup_local_APIC();
  130. map_cpu_to_logical_apicid();
  131. /*
  132. * Get our bogomips.
  133. */
  134. calibrate_delay();
  135. Dprintk("Stack at about %p\n",&cpuid);
  136. /*
  137. * Save our processor parameters
  138. */
  139. smp_store_cpu_info(cpuid);
  140. /*
  141. * Allow the master to continue.
  142. */
  143. cpu_set(cpuid, cpu_callin_map);
  144. }
  145. static int cpucount;
  146. /*
  147. * Activate a secondary processor.
  148. */
  149. static void __cpuinit start_secondary(void *unused)
  150. {
  151. /*
  152. * Don't put *anything* before cpu_init(), SMP booting is too
  153. * fragile that we want to limit the things done here to the
  154. * most necessary things.
  155. */
  156. #ifdef CONFIG_VMI
  157. vmi_bringup();
  158. #endif
  159. cpu_init();
  160. preempt_disable();
  161. smp_callin();
  162. while (!cpu_isset(smp_processor_id(), smp_commenced_mask))
  163. cpu_relax();
  164. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  165. barrier();
  166. /*
  167. * Check TSC synchronization with the BP:
  168. */
  169. check_tsc_sync_target();
  170. if (nmi_watchdog == NMI_IO_APIC) {
  171. disable_8259A_irq(0);
  172. enable_NMI_through_LVT0();
  173. enable_8259A_irq(0);
  174. }
  175. /*
  176. * low-memory mappings have been cleared, flush them from
  177. * the local TLBs too.
  178. */
  179. local_flush_tlb();
  180. /* This must be done before setting cpu_online_map */
  181. set_cpu_sibling_map(raw_smp_processor_id());
  182. wmb();
  183. /*
  184. * We need to hold call_lock, so there is no inconsistency
  185. * between the time smp_call_function() determines number of
  186. * IPI recipients, and the time when the determination is made
  187. * for which cpus receive the IPI. Holding this
  188. * lock helps us to not include this cpu in a currently in progress
  189. * smp_call_function().
  190. */
  191. lock_ipi_call_lock();
  192. cpu_set(smp_processor_id(), cpu_online_map);
  193. unlock_ipi_call_lock();
  194. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  195. setup_secondary_clock();
  196. wmb();
  197. cpu_idle();
  198. }
  199. /*
  200. * Everything has been set up for the secondary
  201. * CPUs - they just need to reload everything
  202. * from the task structure
  203. * This function must not return.
  204. */
  205. void __devinit initialize_secondary(void)
  206. {
  207. /*
  208. * We don't actually need to load the full TSS,
  209. * basically just the stack pointer and the ip.
  210. */
  211. asm volatile(
  212. "movl %0,%%esp\n\t"
  213. "jmp *%1"
  214. :
  215. :"m" (current->thread.sp),"m" (current->thread.ip));
  216. }
  217. /* Static state in head.S used to set up a CPU */
  218. extern struct {
  219. void * sp;
  220. unsigned short ss;
  221. } stack_start;
  222. #ifdef CONFIG_NUMA
  223. /* which logical CPUs are on which nodes */
  224. cpumask_t node_to_cpumask_map[MAX_NUMNODES] __read_mostly =
  225. { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
  226. EXPORT_SYMBOL(node_to_cpumask_map);
  227. /* which node each logical CPU is on */
  228. int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
  229. EXPORT_SYMBOL(cpu_to_node_map);
  230. /* set up a mapping between cpu and node. */
  231. static inline void map_cpu_to_node(int cpu, int node)
  232. {
  233. printk("Mapping cpu %d to node %d\n", cpu, node);
  234. cpu_set(cpu, node_to_cpumask_map[node]);
  235. cpu_to_node_map[cpu] = node;
  236. }
  237. /* undo a mapping between cpu and node. */
  238. static inline void unmap_cpu_to_node(int cpu)
  239. {
  240. int node;
  241. printk("Unmapping cpu %d from all nodes\n", cpu);
  242. for (node = 0; node < MAX_NUMNODES; node ++)
  243. cpu_clear(cpu, node_to_cpumask_map[node]);
  244. cpu_to_node_map[cpu] = 0;
  245. }
  246. #else /* !CONFIG_NUMA */
  247. #define map_cpu_to_node(cpu, node) ({})
  248. #define unmap_cpu_to_node(cpu) ({})
  249. #endif /* CONFIG_NUMA */
  250. u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = BAD_APICID };
  251. static void map_cpu_to_logical_apicid(void)
  252. {
  253. int cpu = smp_processor_id();
  254. int apicid = logical_smp_processor_id();
  255. int node = apicid_to_node(apicid);
  256. if (!node_online(node))
  257. node = first_online_node;
  258. cpu_2_logical_apicid[cpu] = apicid;
  259. map_cpu_to_node(cpu, node);
  260. }
  261. static void unmap_cpu_to_logical_apicid(int cpu)
  262. {
  263. cpu_2_logical_apicid[cpu] = BAD_APICID;
  264. unmap_cpu_to_node(cpu);
  265. }
  266. static inline void __inquire_remote_apic(int apicid)
  267. {
  268. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  269. char *names[] = { "ID", "VERSION", "SPIV" };
  270. int timeout;
  271. u32 status;
  272. printk(KERN_INFO "Inquiring remote APIC #%d...\n", apicid);
  273. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  274. printk(KERN_INFO "... APIC #%d %s: ", apicid, names[i]);
  275. /*
  276. * Wait for idle.
  277. */
  278. status = safe_apic_wait_icr_idle();
  279. if (status)
  280. printk(KERN_CONT
  281. "a previous APIC delivery may have failed\n");
  282. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(apicid));
  283. apic_write_around(APIC_ICR, APIC_DM_REMRD | regs[i]);
  284. timeout = 0;
  285. do {
  286. udelay(100);
  287. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  288. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  289. switch (status) {
  290. case APIC_ICR_RR_VALID:
  291. status = apic_read(APIC_RRR);
  292. printk(KERN_CONT "%08x\n", status);
  293. break;
  294. default:
  295. printk(KERN_CONT "failed\n");
  296. }
  297. }
  298. }
  299. #ifdef WAKE_SECONDARY_VIA_NMI
  300. /*
  301. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  302. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  303. * won't ... remember to clear down the APIC, etc later.
  304. */
  305. static int __devinit
  306. wakeup_secondary_cpu(int logical_apicid, unsigned long start_eip)
  307. {
  308. unsigned long send_status, accept_status = 0;
  309. int maxlvt;
  310. /* Target chip */
  311. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(logical_apicid));
  312. /* Boot on the stack */
  313. /* Kick the second */
  314. apic_write_around(APIC_ICR, APIC_DM_NMI | APIC_DEST_LOGICAL);
  315. Dprintk("Waiting for send to finish...\n");
  316. send_status = safe_apic_wait_icr_idle();
  317. /*
  318. * Give the other CPU some time to accept the IPI.
  319. */
  320. udelay(200);
  321. /*
  322. * Due to the Pentium erratum 3AP.
  323. */
  324. maxlvt = lapic_get_maxlvt();
  325. if (maxlvt > 3) {
  326. apic_read_around(APIC_SPIV);
  327. apic_write(APIC_ESR, 0);
  328. }
  329. accept_status = (apic_read(APIC_ESR) & 0xEF);
  330. Dprintk("NMI sent.\n");
  331. if (send_status)
  332. printk("APIC never delivered???\n");
  333. if (accept_status)
  334. printk("APIC delivery error (%lx).\n", accept_status);
  335. return (send_status | accept_status);
  336. }
  337. #endif /* WAKE_SECONDARY_VIA_NMI */
  338. #ifdef WAKE_SECONDARY_VIA_INIT
  339. static int __devinit
  340. wakeup_secondary_cpu(int phys_apicid, unsigned long start_eip)
  341. {
  342. unsigned long send_status, accept_status = 0;
  343. int maxlvt, num_starts, j;
  344. /*
  345. * Be paranoid about clearing APIC errors.
  346. */
  347. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  348. apic_read_around(APIC_SPIV);
  349. apic_write(APIC_ESR, 0);
  350. apic_read(APIC_ESR);
  351. }
  352. Dprintk("Asserting INIT.\n");
  353. /*
  354. * Turn INIT on target chip
  355. */
  356. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  357. /*
  358. * Send IPI
  359. */
  360. apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_INT_ASSERT
  361. | APIC_DM_INIT);
  362. Dprintk("Waiting for send to finish...\n");
  363. send_status = safe_apic_wait_icr_idle();
  364. mdelay(10);
  365. Dprintk("Deasserting INIT.\n");
  366. /* Target chip */
  367. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  368. /* Send IPI */
  369. apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_DM_INIT);
  370. Dprintk("Waiting for send to finish...\n");
  371. send_status = safe_apic_wait_icr_idle();
  372. mb();
  373. atomic_set(&init_deasserted, 1);
  374. /*
  375. * Should we send STARTUP IPIs ?
  376. *
  377. * Determine this based on the APIC version.
  378. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  379. */
  380. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  381. num_starts = 2;
  382. else
  383. num_starts = 0;
  384. /*
  385. * Paravirt / VMI wants a startup IPI hook here to set up the
  386. * target processor state.
  387. */
  388. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  389. (unsigned long) stack_start.sp);
  390. /*
  391. * Run STARTUP IPI loop.
  392. */
  393. Dprintk("#startup loops: %d.\n", num_starts);
  394. maxlvt = lapic_get_maxlvt();
  395. for (j = 1; j <= num_starts; j++) {
  396. Dprintk("Sending STARTUP #%d.\n",j);
  397. apic_read_around(APIC_SPIV);
  398. apic_write(APIC_ESR, 0);
  399. apic_read(APIC_ESR);
  400. Dprintk("After apic_write.\n");
  401. /*
  402. * STARTUP IPI
  403. */
  404. /* Target chip */
  405. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  406. /* Boot on the stack */
  407. /* Kick the second */
  408. apic_write_around(APIC_ICR, APIC_DM_STARTUP
  409. | (start_eip >> 12));
  410. /*
  411. * Give the other CPU some time to accept the IPI.
  412. */
  413. udelay(300);
  414. Dprintk("Startup point 1.\n");
  415. Dprintk("Waiting for send to finish...\n");
  416. send_status = safe_apic_wait_icr_idle();
  417. /*
  418. * Give the other CPU some time to accept the IPI.
  419. */
  420. udelay(200);
  421. /*
  422. * Due to the Pentium erratum 3AP.
  423. */
  424. if (maxlvt > 3) {
  425. apic_read_around(APIC_SPIV);
  426. apic_write(APIC_ESR, 0);
  427. }
  428. accept_status = (apic_read(APIC_ESR) & 0xEF);
  429. if (send_status || accept_status)
  430. break;
  431. }
  432. Dprintk("After Startup.\n");
  433. if (send_status)
  434. printk("APIC never delivered???\n");
  435. if (accept_status)
  436. printk("APIC delivery error (%lx).\n", accept_status);
  437. return (send_status | accept_status);
  438. }
  439. #endif /* WAKE_SECONDARY_VIA_INIT */
  440. extern cpumask_t cpu_initialized;
  441. static inline int alloc_cpu_id(void)
  442. {
  443. cpumask_t tmp_map;
  444. int cpu;
  445. cpus_complement(tmp_map, cpu_present_map);
  446. cpu = first_cpu(tmp_map);
  447. if (cpu >= NR_CPUS)
  448. return -ENODEV;
  449. return cpu;
  450. }
  451. #ifdef CONFIG_HOTPLUG_CPU
  452. static struct task_struct * __cpuinitdata cpu_idle_tasks[NR_CPUS];
  453. static inline struct task_struct * __cpuinit alloc_idle_task(int cpu)
  454. {
  455. struct task_struct *idle;
  456. if ((idle = cpu_idle_tasks[cpu]) != NULL) {
  457. /* initialize thread_struct. we really want to avoid destroy
  458. * idle tread
  459. */
  460. idle->thread.sp = (unsigned long)task_pt_regs(idle);
  461. init_idle(idle, cpu);
  462. return idle;
  463. }
  464. idle = fork_idle(cpu);
  465. if (!IS_ERR(idle))
  466. cpu_idle_tasks[cpu] = idle;
  467. return idle;
  468. }
  469. #else
  470. #define alloc_idle_task(cpu) fork_idle(cpu)
  471. #endif
  472. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  473. /*
  474. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  475. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  476. * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
  477. */
  478. {
  479. struct task_struct *idle;
  480. unsigned long boot_error;
  481. int timeout;
  482. unsigned long start_eip;
  483. unsigned short nmi_high = 0, nmi_low = 0;
  484. /*
  485. * Save current MTRR state in case it was changed since early boot
  486. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  487. */
  488. mtrr_save_state();
  489. /*
  490. * We can't use kernel_thread since we must avoid to
  491. * reschedule the child.
  492. */
  493. idle = alloc_idle_task(cpu);
  494. if (IS_ERR(idle))
  495. panic("failed fork for CPU %d", cpu);
  496. init_gdt(cpu);
  497. per_cpu(current_task, cpu) = idle;
  498. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  499. idle->thread.ip = (unsigned long) start_secondary;
  500. /* start_eip had better be page-aligned! */
  501. start_eip = setup_trampoline();
  502. ++cpucount;
  503. alternatives_smp_switch(1);
  504. /* So we see what's up */
  505. printk("Booting processor %d/%d ip %lx\n", cpu, apicid, start_eip);
  506. /* Stack for startup_32 can be just as for start_secondary onwards */
  507. stack_start.sp = (void *) idle->thread.sp;
  508. irq_ctx_init(cpu);
  509. per_cpu(x86_cpu_to_apicid, cpu) = apicid;
  510. /*
  511. * This grunge runs the startup process for
  512. * the targeted processor.
  513. */
  514. atomic_set(&init_deasserted, 0);
  515. Dprintk("Setting warm reset code and vector.\n");
  516. store_NMI_vector(&nmi_high, &nmi_low);
  517. smpboot_setup_warm_reset_vector(start_eip);
  518. /*
  519. * Starting actual IPI sequence...
  520. */
  521. boot_error = wakeup_secondary_cpu(apicid, start_eip);
  522. if (!boot_error) {
  523. /*
  524. * allow APs to start initializing.
  525. */
  526. Dprintk("Before Callout %d.\n", cpu);
  527. cpu_set(cpu, cpu_callout_map);
  528. Dprintk("After Callout %d.\n", cpu);
  529. /*
  530. * Wait 5s total for a response
  531. */
  532. for (timeout = 0; timeout < 50000; timeout++) {
  533. if (cpu_isset(cpu, cpu_callin_map))
  534. break; /* It has booted */
  535. udelay(100);
  536. }
  537. if (cpu_isset(cpu, cpu_callin_map)) {
  538. /* number CPUs logically, starting from 1 (BSP is 0) */
  539. Dprintk("OK.\n");
  540. printk("CPU%d: ", cpu);
  541. print_cpu_info(&cpu_data(cpu));
  542. Dprintk("CPU has booted.\n");
  543. } else {
  544. boot_error= 1;
  545. if (*((volatile unsigned char *)trampoline_base)
  546. == 0xA5)
  547. /* trampoline started but...? */
  548. printk("Stuck ??\n");
  549. else
  550. /* trampoline code not run */
  551. printk("Not responding.\n");
  552. inquire_remote_apic(apicid);
  553. }
  554. }
  555. if (boot_error) {
  556. /* Try to put things back the way they were before ... */
  557. unmap_cpu_to_logical_apicid(cpu);
  558. cpu_clear(cpu, cpu_callout_map); /* was set here (do_boot_cpu()) */
  559. cpu_clear(cpu, cpu_initialized); /* was set by cpu_init() */
  560. cpucount--;
  561. } else {
  562. per_cpu(x86_cpu_to_apicid, cpu) = apicid;
  563. cpu_set(cpu, cpu_present_map);
  564. }
  565. /* mark "stuck" area as not stuck */
  566. *((volatile unsigned long *)trampoline_base) = 0;
  567. return boot_error;
  568. }
  569. #ifdef CONFIG_HOTPLUG_CPU
  570. void cpu_exit_clear(void)
  571. {
  572. int cpu = raw_smp_processor_id();
  573. idle_task_exit();
  574. cpucount --;
  575. cpu_uninit();
  576. irq_ctx_exit(cpu);
  577. cpu_clear(cpu, cpu_callout_map);
  578. cpu_clear(cpu, cpu_callin_map);
  579. cpu_clear(cpu, smp_commenced_mask);
  580. unmap_cpu_to_logical_apicid(cpu);
  581. }
  582. struct warm_boot_cpu_info {
  583. struct completion *complete;
  584. struct work_struct task;
  585. int apicid;
  586. int cpu;
  587. };
  588. static void __cpuinit do_warm_boot_cpu(struct work_struct *work)
  589. {
  590. struct warm_boot_cpu_info *info =
  591. container_of(work, struct warm_boot_cpu_info, task);
  592. do_boot_cpu(info->apicid, info->cpu);
  593. complete(info->complete);
  594. }
  595. static void __cpuinit __smp_prepare_cpu(int cpu)
  596. {
  597. DECLARE_COMPLETION_ONSTACK(done);
  598. struct warm_boot_cpu_info info;
  599. int apicid;
  600. apicid = per_cpu(x86_cpu_to_apicid, cpu);
  601. info.complete = &done;
  602. info.apicid = apicid;
  603. info.cpu = cpu;
  604. INIT_WORK(&info.task, do_warm_boot_cpu);
  605. /* init low mem mapping */
  606. clone_pgd_range(swapper_pg_dir, swapper_pg_dir + USER_PGD_PTRS,
  607. min_t(unsigned long, KERNEL_PGD_PTRS, USER_PGD_PTRS));
  608. flush_tlb_all();
  609. schedule_work(&info.task);
  610. wait_for_completion(&done);
  611. zap_low_mappings();
  612. }
  613. #endif
  614. static int boot_cpu_logical_apicid;
  615. /* Where the IO area was mapped on multiquad, always 0 otherwise */
  616. void *xquad_portio;
  617. #ifdef CONFIG_X86_NUMAQ
  618. EXPORT_SYMBOL(xquad_portio);
  619. #endif
  620. static void __init disable_smp(void)
  621. {
  622. smpboot_clear_io_apic_irqs();
  623. phys_cpu_present_map = physid_mask_of_physid(0);
  624. map_cpu_to_logical_apicid();
  625. cpu_set(0, per_cpu(cpu_sibling_map, 0));
  626. cpu_set(0, per_cpu(cpu_core_map, 0));
  627. }
  628. static int __init smp_sanity_check(unsigned max_cpus)
  629. {
  630. /*
  631. * If we couldn't find an SMP configuration at boot time,
  632. * get out of here now!
  633. */
  634. if (!smp_found_config && !acpi_lapic) {
  635. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  636. disable_smp();
  637. if (APIC_init_uniprocessor())
  638. printk(KERN_NOTICE "Local APIC not detected."
  639. " Using dummy APIC emulation.\n");
  640. return -1;
  641. }
  642. /*
  643. * Should not be necessary because the MP table should list the boot
  644. * CPU too, but we do it for the sake of robustness anyway.
  645. * Makes no sense to do this check in clustered apic mode, so skip it
  646. */
  647. if (!check_phys_apicid_present(boot_cpu_physical_apicid)) {
  648. printk("weird, boot CPU (#%d) not listed by the BIOS.\n",
  649. boot_cpu_physical_apicid);
  650. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  651. }
  652. /*
  653. * If we couldn't find a local APIC, then get out of here now!
  654. */
  655. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) && !cpu_has_apic) {
  656. printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
  657. boot_cpu_physical_apicid);
  658. printk(KERN_ERR "... forcing use of dummy APIC emulation. (tell your hw vendor)\n");
  659. return -1;
  660. }
  661. verify_local_APIC();
  662. /*
  663. * If SMP should be disabled, then really disable it!
  664. */
  665. if (!max_cpus) {
  666. smp_found_config = 0;
  667. printk(KERN_INFO "SMP mode deactivated, forcing use of dummy APIC emulation.\n");
  668. if (nmi_watchdog == NMI_LOCAL_APIC) {
  669. printk(KERN_INFO "activating minimal APIC for NMI watchdog use.\n");
  670. connect_bsp_APIC();
  671. setup_local_APIC();
  672. }
  673. return -1;
  674. }
  675. return 0;
  676. }
  677. /*
  678. * Cycle through the processors sending APIC IPIs to boot each.
  679. */
  680. static void __init smp_boot_cpus(unsigned int max_cpus)
  681. {
  682. int apicid, cpu, bit, kicked;
  683. unsigned long bogosum = 0;
  684. /*
  685. * Setup boot CPU information
  686. */
  687. smp_store_cpu_info(0); /* Final full version of the data */
  688. printk(KERN_INFO "CPU%d: ", 0);
  689. print_cpu_info(&cpu_data(0));
  690. boot_cpu_physical_apicid = GET_APIC_ID(apic_read(APIC_ID));
  691. boot_cpu_logical_apicid = logical_smp_processor_id();
  692. per_cpu(x86_cpu_to_apicid, 0) = boot_cpu_physical_apicid;
  693. current_thread_info()->cpu = 0;
  694. set_cpu_sibling_map(0);
  695. if (smp_sanity_check(max_cpus) < 0) {
  696. printk(KERN_INFO "SMP disabled\n");
  697. disable_smp();
  698. return;
  699. }
  700. connect_bsp_APIC();
  701. setup_local_APIC();
  702. map_cpu_to_logical_apicid();
  703. setup_portio_remap();
  704. /*
  705. * Scan the CPU present map and fire up the other CPUs via do_boot_cpu
  706. *
  707. * In clustered apic mode, phys_cpu_present_map is a constructed thus:
  708. * bits 0-3 are quad0, 4-7 are quad1, etc. A perverse twist on the
  709. * clustered apic ID.
  710. */
  711. Dprintk("CPU present map: %lx\n", physids_coerce(phys_cpu_present_map));
  712. kicked = 1;
  713. for (bit = 0; kicked < NR_CPUS && bit < MAX_APICS; bit++) {
  714. apicid = cpu_present_to_apicid(bit);
  715. /*
  716. * Don't even attempt to start the boot CPU!
  717. */
  718. if ((apicid == boot_cpu_apicid) || (apicid == BAD_APICID))
  719. continue;
  720. if (!check_apicid_present(bit))
  721. continue;
  722. if (max_cpus <= cpucount+1)
  723. continue;
  724. if (((cpu = alloc_cpu_id()) <= 0) || do_boot_cpu(apicid, cpu))
  725. printk("CPU #%d not responding - cannot use it.\n",
  726. apicid);
  727. else
  728. ++kicked;
  729. }
  730. /*
  731. * Cleanup possible dangling ends...
  732. */
  733. smpboot_restore_warm_reset_vector();
  734. /*
  735. * Allow the user to impress friends.
  736. */
  737. Dprintk("Before bogomips.\n");
  738. for_each_possible_cpu(cpu)
  739. if (cpu_isset(cpu, cpu_callout_map))
  740. bogosum += cpu_data(cpu).loops_per_jiffy;
  741. printk(KERN_INFO
  742. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  743. cpucount+1,
  744. bogosum/(500000/HZ),
  745. (bogosum/(5000/HZ))%100);
  746. Dprintk("Before bogocount - setting activated=1.\n");
  747. if (smp_b_stepping)
  748. printk(KERN_WARNING "WARNING: SMP operation may be unreliable with B stepping processors.\n");
  749. /*
  750. * Don't taint if we are running SMP kernel on a single non-MP
  751. * approved Athlon
  752. */
  753. if (tainted & TAINT_UNSAFE_SMP) {
  754. if (cpucount)
  755. printk (KERN_INFO "WARNING: This combination of AMD processors is not suitable for SMP.\n");
  756. else
  757. tainted &= ~TAINT_UNSAFE_SMP;
  758. }
  759. Dprintk("Boot done.\n");
  760. /*
  761. * construct cpu_sibling_map, so that we can tell sibling CPUs
  762. * efficiently.
  763. */
  764. for_each_possible_cpu(cpu) {
  765. cpus_clear(per_cpu(cpu_sibling_map, cpu));
  766. cpus_clear(per_cpu(cpu_core_map, cpu));
  767. }
  768. cpu_set(0, per_cpu(cpu_sibling_map, 0));
  769. cpu_set(0, per_cpu(cpu_core_map, 0));
  770. smpboot_setup_io_apic();
  771. setup_boot_clock();
  772. }
  773. /* These are wrappers to interface to the new boot process. Someone
  774. who understands all this stuff should rewrite it properly. --RR 15/Jul/02 */
  775. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  776. {
  777. smp_commenced_mask = cpumask_of_cpu(0);
  778. cpu_callin_map = cpumask_of_cpu(0);
  779. mb();
  780. smp_boot_cpus(max_cpus);
  781. }
  782. void __init native_smp_prepare_boot_cpu(void)
  783. {
  784. unsigned int cpu = smp_processor_id();
  785. init_gdt(cpu);
  786. switch_to_new_gdt();
  787. cpu_set(cpu, cpu_online_map);
  788. cpu_set(cpu, cpu_callout_map);
  789. cpu_set(cpu, cpu_present_map);
  790. cpu_set(cpu, cpu_possible_map);
  791. __get_cpu_var(cpu_state) = CPU_ONLINE;
  792. }
  793. int __cpuinit native_cpu_up(unsigned int cpu)
  794. {
  795. int apicid = cpu_present_to_apicid(cpu);
  796. unsigned long flags;
  797. WARN_ON(irqs_disabled());
  798. Dprintk("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  799. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  800. !physid_isset(apicid, phys_cpu_present_map)) {
  801. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  802. return -EINVAL;
  803. }
  804. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  805. #ifdef CONFIG_HOTPLUG_CPU
  806. /*
  807. * We do warm boot only on cpus that had booted earlier
  808. * Otherwise cold boot is all handled from smp_boot_cpus().
  809. * cpu_callin_map is set during AP kickstart process. Its reset
  810. * when a cpu is taken offline from cpu_exit_clear().
  811. */
  812. if (!cpu_isset(cpu, cpu_callin_map))
  813. __smp_prepare_cpu(cpu);
  814. #endif
  815. /* In case one didn't come up */
  816. if (!cpu_isset(cpu, cpu_callin_map)) {
  817. printk(KERN_DEBUG "skipping cpu%d, didn't come online\n", cpu);
  818. return -EIO;
  819. }
  820. /* Unleash the CPU! */
  821. cpu_set(cpu, smp_commenced_mask);
  822. /*
  823. * Check TSC synchronization with the AP (keep irqs disabled
  824. * while doing so):
  825. */
  826. local_irq_save(flags);
  827. check_tsc_sync_source(cpu);
  828. local_irq_restore(flags);
  829. while (!cpu_isset(cpu, cpu_online_map)) {
  830. cpu_relax();
  831. touch_nmi_watchdog();
  832. }
  833. return 0;
  834. }
  835. void __init native_smp_cpus_done(unsigned int max_cpus)
  836. {
  837. #ifdef CONFIG_X86_IO_APIC
  838. setup_ioapic_dest();
  839. #endif
  840. zap_low_mappings();
  841. }
  842. void __init smp_intr_init(void)
  843. {
  844. /*
  845. * IRQ0 must be given a fixed assignment and initialized,
  846. * because it's used before the IO-APIC is set up.
  847. */
  848. set_intr_gate(FIRST_DEVICE_VECTOR, interrupt[0]);
  849. /*
  850. * The reschedule interrupt is a CPU-to-CPU reschedule-helper
  851. * IPI, driven by wakeup.
  852. */
  853. set_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt);
  854. /* IPI for invalidation */
  855. set_intr_gate(INVALIDATE_TLB_VECTOR, invalidate_interrupt);
  856. /* IPI for generic function call */
  857. set_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt);
  858. }