xmit.c 62 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/dma-mapping.h>
  17. #include "ath9k.h"
  18. #include "ar9003_mac.h"
  19. #define BITS_PER_BYTE 8
  20. #define OFDM_PLCP_BITS 22
  21. #define HT_RC_2_STREAMS(_rc) ((((_rc) & 0x78) >> 3) + 1)
  22. #define L_STF 8
  23. #define L_LTF 8
  24. #define L_SIG 4
  25. #define HT_SIG 8
  26. #define HT_STF 4
  27. #define HT_LTF(_ns) (4 * (_ns))
  28. #define SYMBOL_TIME(_ns) ((_ns) << 2) /* ns * 4 us */
  29. #define SYMBOL_TIME_HALFGI(_ns) (((_ns) * 18 + 4) / 5) /* ns * 3.6 us */
  30. #define NUM_SYMBOLS_PER_USEC(_usec) (_usec >> 2)
  31. #define NUM_SYMBOLS_PER_USEC_HALFGI(_usec) (((_usec*5)-4)/18)
  32. static u16 bits_per_symbol[][2] = {
  33. /* 20MHz 40MHz */
  34. { 26, 54 }, /* 0: BPSK */
  35. { 52, 108 }, /* 1: QPSK 1/2 */
  36. { 78, 162 }, /* 2: QPSK 3/4 */
  37. { 104, 216 }, /* 3: 16-QAM 1/2 */
  38. { 156, 324 }, /* 4: 16-QAM 3/4 */
  39. { 208, 432 }, /* 5: 64-QAM 2/3 */
  40. { 234, 486 }, /* 6: 64-QAM 3/4 */
  41. { 260, 540 }, /* 7: 64-QAM 5/6 */
  42. };
  43. #define IS_HT_RATE(_rate) ((_rate) & 0x80)
  44. static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
  45. struct ath_atx_tid *tid,
  46. struct list_head *bf_head);
  47. static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
  48. struct ath_txq *txq, struct list_head *bf_q,
  49. struct ath_tx_status *ts, int txok, int sendbar);
  50. static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
  51. struct list_head *head, bool internal);
  52. static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf, int len);
  53. static void ath_tx_rc_status(struct ath_softc *sc, struct ath_buf *bf,
  54. struct ath_tx_status *ts, int nframes, int nbad,
  55. int txok, bool update_rc);
  56. static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
  57. int seqno);
  58. enum {
  59. MCS_HT20,
  60. MCS_HT20_SGI,
  61. MCS_HT40,
  62. MCS_HT40_SGI,
  63. };
  64. static int ath_max_4ms_framelen[4][32] = {
  65. [MCS_HT20] = {
  66. 3212, 6432, 9648, 12864, 19300, 25736, 28952, 32172,
  67. 6424, 12852, 19280, 25708, 38568, 51424, 57852, 64280,
  68. 9628, 19260, 28896, 38528, 57792, 65532, 65532, 65532,
  69. 12828, 25656, 38488, 51320, 65532, 65532, 65532, 65532,
  70. },
  71. [MCS_HT20_SGI] = {
  72. 3572, 7144, 10720, 14296, 21444, 28596, 32172, 35744,
  73. 7140, 14284, 21428, 28568, 42856, 57144, 64288, 65532,
  74. 10700, 21408, 32112, 42816, 64228, 65532, 65532, 65532,
  75. 14256, 28516, 42780, 57040, 65532, 65532, 65532, 65532,
  76. },
  77. [MCS_HT40] = {
  78. 6680, 13360, 20044, 26724, 40092, 53456, 60140, 65532,
  79. 13348, 26700, 40052, 53400, 65532, 65532, 65532, 65532,
  80. 20004, 40008, 60016, 65532, 65532, 65532, 65532, 65532,
  81. 26644, 53292, 65532, 65532, 65532, 65532, 65532, 65532,
  82. },
  83. [MCS_HT40_SGI] = {
  84. 7420, 14844, 22272, 29696, 44544, 59396, 65532, 65532,
  85. 14832, 29668, 44504, 59340, 65532, 65532, 65532, 65532,
  86. 22232, 44464, 65532, 65532, 65532, 65532, 65532, 65532,
  87. 29616, 59232, 65532, 65532, 65532, 65532, 65532, 65532,
  88. }
  89. };
  90. /*********************/
  91. /* Aggregation logic */
  92. /*********************/
  93. static void ath_tx_queue_tid(struct ath_txq *txq, struct ath_atx_tid *tid)
  94. {
  95. struct ath_atx_ac *ac = tid->ac;
  96. if (tid->paused)
  97. return;
  98. if (tid->sched)
  99. return;
  100. tid->sched = true;
  101. list_add_tail(&tid->list, &ac->tid_q);
  102. if (ac->sched)
  103. return;
  104. ac->sched = true;
  105. list_add_tail(&ac->list, &txq->axq_acq);
  106. }
  107. static void ath_tx_resume_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
  108. {
  109. struct ath_txq *txq = tid->ac->txq;
  110. WARN_ON(!tid->paused);
  111. spin_lock_bh(&txq->axq_lock);
  112. tid->paused = false;
  113. if (list_empty(&tid->buf_q))
  114. goto unlock;
  115. ath_tx_queue_tid(txq, tid);
  116. ath_txq_schedule(sc, txq);
  117. unlock:
  118. spin_unlock_bh(&txq->axq_lock);
  119. }
  120. static struct ath_frame_info *get_frame_info(struct sk_buff *skb)
  121. {
  122. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  123. BUILD_BUG_ON(sizeof(struct ath_frame_info) >
  124. sizeof(tx_info->rate_driver_data));
  125. return (struct ath_frame_info *) &tx_info->rate_driver_data[0];
  126. }
  127. static void ath_tx_flush_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
  128. {
  129. struct ath_txq *txq = tid->ac->txq;
  130. struct ath_buf *bf;
  131. struct list_head bf_head;
  132. struct ath_tx_status ts;
  133. struct ath_frame_info *fi;
  134. INIT_LIST_HEAD(&bf_head);
  135. memset(&ts, 0, sizeof(ts));
  136. spin_lock_bh(&txq->axq_lock);
  137. while (!list_empty(&tid->buf_q)) {
  138. bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
  139. list_move_tail(&bf->list, &bf_head);
  140. spin_unlock_bh(&txq->axq_lock);
  141. fi = get_frame_info(bf->bf_mpdu);
  142. if (fi->retries) {
  143. ath_tx_update_baw(sc, tid, fi->seqno);
  144. ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0, 1);
  145. } else {
  146. ath_tx_send_normal(sc, txq, NULL, &bf_head);
  147. }
  148. spin_lock_bh(&txq->axq_lock);
  149. }
  150. spin_unlock_bh(&txq->axq_lock);
  151. }
  152. static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
  153. int seqno)
  154. {
  155. int index, cindex;
  156. index = ATH_BA_INDEX(tid->seq_start, seqno);
  157. cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
  158. __clear_bit(cindex, tid->tx_buf);
  159. while (tid->baw_head != tid->baw_tail && !test_bit(tid->baw_head, tid->tx_buf)) {
  160. INCR(tid->seq_start, IEEE80211_SEQ_MAX);
  161. INCR(tid->baw_head, ATH_TID_MAX_BUFS);
  162. }
  163. }
  164. static void ath_tx_addto_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
  165. u16 seqno)
  166. {
  167. int index, cindex;
  168. index = ATH_BA_INDEX(tid->seq_start, seqno);
  169. cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
  170. __set_bit(cindex, tid->tx_buf);
  171. if (index >= ((tid->baw_tail - tid->baw_head) &
  172. (ATH_TID_MAX_BUFS - 1))) {
  173. tid->baw_tail = cindex;
  174. INCR(tid->baw_tail, ATH_TID_MAX_BUFS);
  175. }
  176. }
  177. /*
  178. * TODO: For frame(s) that are in the retry state, we will reuse the
  179. * sequence number(s) without setting the retry bit. The
  180. * alternative is to give up on these and BAR the receiver's window
  181. * forward.
  182. */
  183. static void ath_tid_drain(struct ath_softc *sc, struct ath_txq *txq,
  184. struct ath_atx_tid *tid)
  185. {
  186. struct ath_buf *bf;
  187. struct list_head bf_head;
  188. struct ath_tx_status ts;
  189. struct ath_frame_info *fi;
  190. memset(&ts, 0, sizeof(ts));
  191. INIT_LIST_HEAD(&bf_head);
  192. for (;;) {
  193. if (list_empty(&tid->buf_q))
  194. break;
  195. bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
  196. list_move_tail(&bf->list, &bf_head);
  197. fi = get_frame_info(bf->bf_mpdu);
  198. if (fi->retries)
  199. ath_tx_update_baw(sc, tid, fi->seqno);
  200. spin_unlock(&txq->axq_lock);
  201. ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0, 0);
  202. spin_lock(&txq->axq_lock);
  203. }
  204. tid->seq_next = tid->seq_start;
  205. tid->baw_tail = tid->baw_head;
  206. }
  207. static void ath_tx_set_retry(struct ath_softc *sc, struct ath_txq *txq,
  208. struct sk_buff *skb)
  209. {
  210. struct ath_frame_info *fi = get_frame_info(skb);
  211. struct ieee80211_hdr *hdr;
  212. TX_STAT_INC(txq->axq_qnum, a_retries);
  213. if (fi->retries++ > 0)
  214. return;
  215. hdr = (struct ieee80211_hdr *)skb->data;
  216. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_RETRY);
  217. }
  218. static struct ath_buf *ath_tx_get_buffer(struct ath_softc *sc)
  219. {
  220. struct ath_buf *bf = NULL;
  221. spin_lock_bh(&sc->tx.txbuflock);
  222. if (unlikely(list_empty(&sc->tx.txbuf))) {
  223. spin_unlock_bh(&sc->tx.txbuflock);
  224. return NULL;
  225. }
  226. bf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
  227. list_del(&bf->list);
  228. spin_unlock_bh(&sc->tx.txbuflock);
  229. return bf;
  230. }
  231. static void ath_tx_return_buffer(struct ath_softc *sc, struct ath_buf *bf)
  232. {
  233. spin_lock_bh(&sc->tx.txbuflock);
  234. list_add_tail(&bf->list, &sc->tx.txbuf);
  235. spin_unlock_bh(&sc->tx.txbuflock);
  236. }
  237. static struct ath_buf* ath_clone_txbuf(struct ath_softc *sc, struct ath_buf *bf)
  238. {
  239. struct ath_buf *tbf;
  240. tbf = ath_tx_get_buffer(sc);
  241. if (WARN_ON(!tbf))
  242. return NULL;
  243. ATH_TXBUF_RESET(tbf);
  244. tbf->bf_mpdu = bf->bf_mpdu;
  245. tbf->bf_buf_addr = bf->bf_buf_addr;
  246. memcpy(tbf->bf_desc, bf->bf_desc, sc->sc_ah->caps.tx_desc_len);
  247. tbf->bf_state = bf->bf_state;
  248. return tbf;
  249. }
  250. static void ath_tx_count_frames(struct ath_softc *sc, struct ath_buf *bf,
  251. struct ath_tx_status *ts, int txok,
  252. int *nframes, int *nbad)
  253. {
  254. struct ath_frame_info *fi;
  255. u16 seq_st = 0;
  256. u32 ba[WME_BA_BMP_SIZE >> 5];
  257. int ba_index;
  258. int isaggr = 0;
  259. *nbad = 0;
  260. *nframes = 0;
  261. isaggr = bf_isaggr(bf);
  262. if (isaggr) {
  263. seq_st = ts->ts_seqnum;
  264. memcpy(ba, &ts->ba_low, WME_BA_BMP_SIZE >> 3);
  265. }
  266. while (bf) {
  267. fi = get_frame_info(bf->bf_mpdu);
  268. ba_index = ATH_BA_INDEX(seq_st, fi->seqno);
  269. (*nframes)++;
  270. if (!txok || (isaggr && !ATH_BA_ISSET(ba, ba_index)))
  271. (*nbad)++;
  272. bf = bf->bf_next;
  273. }
  274. }
  275. static void ath_tx_complete_aggr(struct ath_softc *sc, struct ath_txq *txq,
  276. struct ath_buf *bf, struct list_head *bf_q,
  277. struct ath_tx_status *ts, int txok, bool retry)
  278. {
  279. struct ath_node *an = NULL;
  280. struct sk_buff *skb;
  281. struct ieee80211_sta *sta;
  282. struct ieee80211_hw *hw = sc->hw;
  283. struct ieee80211_hdr *hdr;
  284. struct ieee80211_tx_info *tx_info;
  285. struct ath_atx_tid *tid = NULL;
  286. struct ath_buf *bf_next, *bf_last = bf->bf_lastbf;
  287. struct list_head bf_head, bf_pending;
  288. u16 seq_st = 0, acked_cnt = 0, txfail_cnt = 0;
  289. u32 ba[WME_BA_BMP_SIZE >> 5];
  290. int isaggr, txfail, txpending, sendbar = 0, needreset = 0, nbad = 0;
  291. bool rc_update = true;
  292. struct ieee80211_tx_rate rates[4];
  293. struct ath_frame_info *fi;
  294. int nframes;
  295. u8 tidno;
  296. bool clear_filter;
  297. skb = bf->bf_mpdu;
  298. hdr = (struct ieee80211_hdr *)skb->data;
  299. tx_info = IEEE80211_SKB_CB(skb);
  300. memcpy(rates, tx_info->control.rates, sizeof(rates));
  301. rcu_read_lock();
  302. sta = ieee80211_find_sta_by_ifaddr(hw, hdr->addr1, hdr->addr2);
  303. if (!sta) {
  304. rcu_read_unlock();
  305. INIT_LIST_HEAD(&bf_head);
  306. while (bf) {
  307. bf_next = bf->bf_next;
  308. bf->bf_state.bf_type |= BUF_XRETRY;
  309. if (!bf->bf_stale || bf_next != NULL)
  310. list_move_tail(&bf->list, &bf_head);
  311. ath_tx_rc_status(sc, bf, ts, 1, 1, 0, false);
  312. ath_tx_complete_buf(sc, bf, txq, &bf_head, ts,
  313. 0, 0);
  314. bf = bf_next;
  315. }
  316. return;
  317. }
  318. an = (struct ath_node *)sta->drv_priv;
  319. tidno = ieee80211_get_qos_ctl(hdr)[0] & IEEE80211_QOS_CTL_TID_MASK;
  320. tid = ATH_AN_2_TID(an, tidno);
  321. /*
  322. * The hardware occasionally sends a tx status for the wrong TID.
  323. * In this case, the BA status cannot be considered valid and all
  324. * subframes need to be retransmitted
  325. */
  326. if (tidno != ts->tid)
  327. txok = false;
  328. isaggr = bf_isaggr(bf);
  329. memset(ba, 0, WME_BA_BMP_SIZE >> 3);
  330. if (isaggr && txok) {
  331. if (ts->ts_flags & ATH9K_TX_BA) {
  332. seq_st = ts->ts_seqnum;
  333. memcpy(ba, &ts->ba_low, WME_BA_BMP_SIZE >> 3);
  334. } else {
  335. /*
  336. * AR5416 can become deaf/mute when BA
  337. * issue happens. Chip needs to be reset.
  338. * But AP code may have sychronization issues
  339. * when perform internal reset in this routine.
  340. * Only enable reset in STA mode for now.
  341. */
  342. if (sc->sc_ah->opmode == NL80211_IFTYPE_STATION)
  343. needreset = 1;
  344. }
  345. }
  346. INIT_LIST_HEAD(&bf_pending);
  347. INIT_LIST_HEAD(&bf_head);
  348. ath_tx_count_frames(sc, bf, ts, txok, &nframes, &nbad);
  349. while (bf) {
  350. txfail = txpending = sendbar = 0;
  351. bf_next = bf->bf_next;
  352. skb = bf->bf_mpdu;
  353. tx_info = IEEE80211_SKB_CB(skb);
  354. fi = get_frame_info(skb);
  355. if (ATH_BA_ISSET(ba, ATH_BA_INDEX(seq_st, fi->seqno))) {
  356. /* transmit completion, subframe is
  357. * acked by block ack */
  358. acked_cnt++;
  359. } else if (!isaggr && txok) {
  360. /* transmit completion */
  361. acked_cnt++;
  362. } else {
  363. if ((tid->state & AGGR_CLEANUP) || !retry) {
  364. /*
  365. * cleanup in progress, just fail
  366. * the un-acked sub-frames
  367. */
  368. txfail = 1;
  369. } else if (fi->retries < ATH_MAX_SW_RETRIES) {
  370. if (!(ts->ts_status & ATH9K_TXERR_FILT) ||
  371. !an->sleeping)
  372. ath_tx_set_retry(sc, txq, bf->bf_mpdu);
  373. clear_filter = true;
  374. txpending = 1;
  375. } else {
  376. bf->bf_state.bf_type |= BUF_XRETRY;
  377. txfail = 1;
  378. sendbar = 1;
  379. txfail_cnt++;
  380. }
  381. }
  382. /*
  383. * Make sure the last desc is reclaimed if it
  384. * not a holding desc.
  385. */
  386. if (!bf_last->bf_stale || bf_next != NULL)
  387. list_move_tail(&bf->list, &bf_head);
  388. else
  389. INIT_LIST_HEAD(&bf_head);
  390. if (!txpending || (tid->state & AGGR_CLEANUP)) {
  391. /*
  392. * complete the acked-ones/xretried ones; update
  393. * block-ack window
  394. */
  395. spin_lock_bh(&txq->axq_lock);
  396. ath_tx_update_baw(sc, tid, fi->seqno);
  397. spin_unlock_bh(&txq->axq_lock);
  398. if (rc_update && (acked_cnt == 1 || txfail_cnt == 1)) {
  399. memcpy(tx_info->control.rates, rates, sizeof(rates));
  400. ath_tx_rc_status(sc, bf, ts, nframes, nbad, txok, true);
  401. rc_update = false;
  402. } else {
  403. ath_tx_rc_status(sc, bf, ts, nframes, nbad, txok, false);
  404. }
  405. ath_tx_complete_buf(sc, bf, txq, &bf_head, ts,
  406. !txfail, sendbar);
  407. } else {
  408. /* retry the un-acked ones */
  409. ath9k_hw_set_clrdmask(sc->sc_ah, bf->bf_desc, false);
  410. if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)) {
  411. if (bf->bf_next == NULL && bf_last->bf_stale) {
  412. struct ath_buf *tbf;
  413. tbf = ath_clone_txbuf(sc, bf_last);
  414. /*
  415. * Update tx baw and complete the
  416. * frame with failed status if we
  417. * run out of tx buf.
  418. */
  419. if (!tbf) {
  420. spin_lock_bh(&txq->axq_lock);
  421. ath_tx_update_baw(sc, tid, fi->seqno);
  422. spin_unlock_bh(&txq->axq_lock);
  423. bf->bf_state.bf_type |=
  424. BUF_XRETRY;
  425. ath_tx_rc_status(sc, bf, ts, nframes,
  426. nbad, 0, false);
  427. ath_tx_complete_buf(sc, bf, txq,
  428. &bf_head,
  429. ts, 0, 0);
  430. break;
  431. }
  432. ath9k_hw_cleartxdesc(sc->sc_ah,
  433. tbf->bf_desc);
  434. list_add_tail(&tbf->list, &bf_head);
  435. } else {
  436. /*
  437. * Clear descriptor status words for
  438. * software retry
  439. */
  440. ath9k_hw_cleartxdesc(sc->sc_ah,
  441. bf->bf_desc);
  442. }
  443. }
  444. /*
  445. * Put this buffer to the temporary pending
  446. * queue to retain ordering
  447. */
  448. list_splice_tail_init(&bf_head, &bf_pending);
  449. }
  450. bf = bf_next;
  451. }
  452. /* prepend un-acked frames to the beginning of the pending frame queue */
  453. if (!list_empty(&bf_pending)) {
  454. if (an->sleeping)
  455. ieee80211_sta_set_tim(sta);
  456. spin_lock_bh(&txq->axq_lock);
  457. if (clear_filter)
  458. tid->ac->clear_ps_filter = true;
  459. list_splice(&bf_pending, &tid->buf_q);
  460. if (!an->sleeping)
  461. ath_tx_queue_tid(txq, tid);
  462. spin_unlock_bh(&txq->axq_lock);
  463. }
  464. if (tid->state & AGGR_CLEANUP) {
  465. ath_tx_flush_tid(sc, tid);
  466. if (tid->baw_head == tid->baw_tail) {
  467. tid->state &= ~AGGR_ADDBA_COMPLETE;
  468. tid->state &= ~AGGR_CLEANUP;
  469. }
  470. }
  471. rcu_read_unlock();
  472. if (needreset)
  473. ath_reset(sc, false);
  474. }
  475. static u32 ath_lookup_rate(struct ath_softc *sc, struct ath_buf *bf,
  476. struct ath_atx_tid *tid)
  477. {
  478. struct sk_buff *skb;
  479. struct ieee80211_tx_info *tx_info;
  480. struct ieee80211_tx_rate *rates;
  481. u32 max_4ms_framelen, frmlen;
  482. u16 aggr_limit, legacy = 0;
  483. int i;
  484. skb = bf->bf_mpdu;
  485. tx_info = IEEE80211_SKB_CB(skb);
  486. rates = tx_info->control.rates;
  487. /*
  488. * Find the lowest frame length among the rate series that will have a
  489. * 4ms transmit duration.
  490. * TODO - TXOP limit needs to be considered.
  491. */
  492. max_4ms_framelen = ATH_AMPDU_LIMIT_MAX;
  493. for (i = 0; i < 4; i++) {
  494. if (rates[i].count) {
  495. int modeidx;
  496. if (!(rates[i].flags & IEEE80211_TX_RC_MCS)) {
  497. legacy = 1;
  498. break;
  499. }
  500. if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
  501. modeidx = MCS_HT40;
  502. else
  503. modeidx = MCS_HT20;
  504. if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
  505. modeidx++;
  506. frmlen = ath_max_4ms_framelen[modeidx][rates[i].idx];
  507. max_4ms_framelen = min(max_4ms_framelen, frmlen);
  508. }
  509. }
  510. /*
  511. * limit aggregate size by the minimum rate if rate selected is
  512. * not a probe rate, if rate selected is a probe rate then
  513. * avoid aggregation of this packet.
  514. */
  515. if (tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE || legacy)
  516. return 0;
  517. if (sc->sc_flags & SC_OP_BT_PRIORITY_DETECTED)
  518. aggr_limit = min((max_4ms_framelen * 3) / 8,
  519. (u32)ATH_AMPDU_LIMIT_MAX);
  520. else
  521. aggr_limit = min(max_4ms_framelen,
  522. (u32)ATH_AMPDU_LIMIT_MAX);
  523. /*
  524. * h/w can accept aggregates up to 16 bit lengths (65535).
  525. * The IE, however can hold up to 65536, which shows up here
  526. * as zero. Ignore 65536 since we are constrained by hw.
  527. */
  528. if (tid->an->maxampdu)
  529. aggr_limit = min(aggr_limit, tid->an->maxampdu);
  530. return aggr_limit;
  531. }
  532. /*
  533. * Returns the number of delimiters to be added to
  534. * meet the minimum required mpdudensity.
  535. */
  536. static int ath_compute_num_delims(struct ath_softc *sc, struct ath_atx_tid *tid,
  537. struct ath_buf *bf, u16 frmlen,
  538. bool first_subfrm)
  539. {
  540. #define FIRST_DESC_NDELIMS 60
  541. struct sk_buff *skb = bf->bf_mpdu;
  542. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  543. u32 nsymbits, nsymbols;
  544. u16 minlen;
  545. u8 flags, rix;
  546. int width, streams, half_gi, ndelim, mindelim;
  547. struct ath_frame_info *fi = get_frame_info(bf->bf_mpdu);
  548. /* Select standard number of delimiters based on frame length alone */
  549. ndelim = ATH_AGGR_GET_NDELIM(frmlen);
  550. /*
  551. * If encryption enabled, hardware requires some more padding between
  552. * subframes.
  553. * TODO - this could be improved to be dependent on the rate.
  554. * The hardware can keep up at lower rates, but not higher rates
  555. */
  556. if ((fi->keyix != ATH9K_TXKEYIX_INVALID) &&
  557. !(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA))
  558. ndelim += ATH_AGGR_ENCRYPTDELIM;
  559. /*
  560. * Add delimiter when using RTS/CTS with aggregation
  561. * and non enterprise AR9003 card
  562. */
  563. if (first_subfrm)
  564. ndelim = max(ndelim, FIRST_DESC_NDELIMS);
  565. /*
  566. * Convert desired mpdu density from microeconds to bytes based
  567. * on highest rate in rate series (i.e. first rate) to determine
  568. * required minimum length for subframe. Take into account
  569. * whether high rate is 20 or 40Mhz and half or full GI.
  570. *
  571. * If there is no mpdu density restriction, no further calculation
  572. * is needed.
  573. */
  574. if (tid->an->mpdudensity == 0)
  575. return ndelim;
  576. rix = tx_info->control.rates[0].idx;
  577. flags = tx_info->control.rates[0].flags;
  578. width = (flags & IEEE80211_TX_RC_40_MHZ_WIDTH) ? 1 : 0;
  579. half_gi = (flags & IEEE80211_TX_RC_SHORT_GI) ? 1 : 0;
  580. if (half_gi)
  581. nsymbols = NUM_SYMBOLS_PER_USEC_HALFGI(tid->an->mpdudensity);
  582. else
  583. nsymbols = NUM_SYMBOLS_PER_USEC(tid->an->mpdudensity);
  584. if (nsymbols == 0)
  585. nsymbols = 1;
  586. streams = HT_RC_2_STREAMS(rix);
  587. nsymbits = bits_per_symbol[rix % 8][width] * streams;
  588. minlen = (nsymbols * nsymbits) / BITS_PER_BYTE;
  589. if (frmlen < minlen) {
  590. mindelim = (minlen - frmlen) / ATH_AGGR_DELIM_SZ;
  591. ndelim = max(mindelim, ndelim);
  592. }
  593. return ndelim;
  594. }
  595. static enum ATH_AGGR_STATUS ath_tx_form_aggr(struct ath_softc *sc,
  596. struct ath_txq *txq,
  597. struct ath_atx_tid *tid,
  598. struct list_head *bf_q,
  599. int *aggr_len)
  600. {
  601. #define PADBYTES(_len) ((4 - ((_len) % 4)) % 4)
  602. struct ath_buf *bf, *bf_first, *bf_prev = NULL;
  603. int rl = 0, nframes = 0, ndelim, prev_al = 0;
  604. u16 aggr_limit = 0, al = 0, bpad = 0,
  605. al_delta, h_baw = tid->baw_size / 2;
  606. enum ATH_AGGR_STATUS status = ATH_AGGR_DONE;
  607. struct ieee80211_tx_info *tx_info;
  608. struct ath_frame_info *fi;
  609. bf_first = list_first_entry(&tid->buf_q, struct ath_buf, list);
  610. do {
  611. bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
  612. fi = get_frame_info(bf->bf_mpdu);
  613. /* do not step over block-ack window */
  614. if (!BAW_WITHIN(tid->seq_start, tid->baw_size, fi->seqno)) {
  615. status = ATH_AGGR_BAW_CLOSED;
  616. break;
  617. }
  618. if (!rl) {
  619. aggr_limit = ath_lookup_rate(sc, bf, tid);
  620. rl = 1;
  621. }
  622. /* do not exceed aggregation limit */
  623. al_delta = ATH_AGGR_DELIM_SZ + fi->framelen;
  624. if (nframes &&
  625. (aggr_limit < (al + bpad + al_delta + prev_al))) {
  626. status = ATH_AGGR_LIMITED;
  627. break;
  628. }
  629. tx_info = IEEE80211_SKB_CB(bf->bf_mpdu);
  630. if (nframes && ((tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE) ||
  631. !(tx_info->control.rates[0].flags & IEEE80211_TX_RC_MCS)))
  632. break;
  633. /* do not exceed subframe limit */
  634. if (nframes >= min((int)h_baw, ATH_AMPDU_SUBFRAME_DEFAULT)) {
  635. status = ATH_AGGR_LIMITED;
  636. break;
  637. }
  638. /* add padding for previous frame to aggregation length */
  639. al += bpad + al_delta;
  640. /*
  641. * Get the delimiters needed to meet the MPDU
  642. * density for this node.
  643. */
  644. ndelim = ath_compute_num_delims(sc, tid, bf_first, fi->framelen,
  645. !nframes);
  646. bpad = PADBYTES(al_delta) + (ndelim << 2);
  647. nframes++;
  648. bf->bf_next = NULL;
  649. ath9k_hw_set_desc_link(sc->sc_ah, bf->bf_desc, 0);
  650. /* link buffers of this frame to the aggregate */
  651. if (!fi->retries)
  652. ath_tx_addto_baw(sc, tid, fi->seqno);
  653. ath9k_hw_set11n_aggr_middle(sc->sc_ah, bf->bf_desc, ndelim);
  654. list_move_tail(&bf->list, bf_q);
  655. if (bf_prev) {
  656. bf_prev->bf_next = bf;
  657. ath9k_hw_set_desc_link(sc->sc_ah, bf_prev->bf_desc,
  658. bf->bf_daddr);
  659. }
  660. bf_prev = bf;
  661. } while (!list_empty(&tid->buf_q));
  662. *aggr_len = al;
  663. return status;
  664. #undef PADBYTES
  665. }
  666. static void ath_tx_sched_aggr(struct ath_softc *sc, struct ath_txq *txq,
  667. struct ath_atx_tid *tid)
  668. {
  669. struct ath_buf *bf;
  670. enum ATH_AGGR_STATUS status;
  671. struct ath_frame_info *fi;
  672. struct list_head bf_q;
  673. int aggr_len;
  674. do {
  675. if (list_empty(&tid->buf_q))
  676. return;
  677. INIT_LIST_HEAD(&bf_q);
  678. status = ath_tx_form_aggr(sc, txq, tid, &bf_q, &aggr_len);
  679. /*
  680. * no frames picked up to be aggregated;
  681. * block-ack window is not open.
  682. */
  683. if (list_empty(&bf_q))
  684. break;
  685. bf = list_first_entry(&bf_q, struct ath_buf, list);
  686. bf->bf_lastbf = list_entry(bf_q.prev, struct ath_buf, list);
  687. if (tid->ac->clear_ps_filter) {
  688. tid->ac->clear_ps_filter = false;
  689. ath9k_hw_set_clrdmask(sc->sc_ah, bf->bf_desc, true);
  690. }
  691. /* if only one frame, send as non-aggregate */
  692. if (bf == bf->bf_lastbf) {
  693. fi = get_frame_info(bf->bf_mpdu);
  694. bf->bf_state.bf_type &= ~BUF_AGGR;
  695. ath9k_hw_clr11n_aggr(sc->sc_ah, bf->bf_desc);
  696. ath_buf_set_rate(sc, bf, fi->framelen);
  697. ath_tx_txqaddbuf(sc, txq, &bf_q, false);
  698. continue;
  699. }
  700. /* setup first desc of aggregate */
  701. bf->bf_state.bf_type |= BUF_AGGR;
  702. ath_buf_set_rate(sc, bf, aggr_len);
  703. ath9k_hw_set11n_aggr_first(sc->sc_ah, bf->bf_desc, aggr_len);
  704. /* anchor last desc of aggregate */
  705. ath9k_hw_set11n_aggr_last(sc->sc_ah, bf->bf_lastbf->bf_desc);
  706. ath_tx_txqaddbuf(sc, txq, &bf_q, false);
  707. TX_STAT_INC(txq->axq_qnum, a_aggr);
  708. } while (txq->axq_ampdu_depth < ATH_AGGR_MIN_QDEPTH &&
  709. status != ATH_AGGR_BAW_CLOSED);
  710. }
  711. int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  712. u16 tid, u16 *ssn)
  713. {
  714. struct ath_atx_tid *txtid;
  715. struct ath_node *an;
  716. an = (struct ath_node *)sta->drv_priv;
  717. txtid = ATH_AN_2_TID(an, tid);
  718. if (txtid->state & (AGGR_CLEANUP | AGGR_ADDBA_COMPLETE))
  719. return -EAGAIN;
  720. txtid->state |= AGGR_ADDBA_PROGRESS;
  721. txtid->paused = true;
  722. *ssn = txtid->seq_start = txtid->seq_next;
  723. memset(txtid->tx_buf, 0, sizeof(txtid->tx_buf));
  724. txtid->baw_head = txtid->baw_tail = 0;
  725. return 0;
  726. }
  727. void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
  728. {
  729. struct ath_node *an = (struct ath_node *)sta->drv_priv;
  730. struct ath_atx_tid *txtid = ATH_AN_2_TID(an, tid);
  731. struct ath_txq *txq = txtid->ac->txq;
  732. if (txtid->state & AGGR_CLEANUP)
  733. return;
  734. if (!(txtid->state & AGGR_ADDBA_COMPLETE)) {
  735. txtid->state &= ~AGGR_ADDBA_PROGRESS;
  736. return;
  737. }
  738. spin_lock_bh(&txq->axq_lock);
  739. txtid->paused = true;
  740. /*
  741. * If frames are still being transmitted for this TID, they will be
  742. * cleaned up during tx completion. To prevent race conditions, this
  743. * TID can only be reused after all in-progress subframes have been
  744. * completed.
  745. */
  746. if (txtid->baw_head != txtid->baw_tail)
  747. txtid->state |= AGGR_CLEANUP;
  748. else
  749. txtid->state &= ~AGGR_ADDBA_COMPLETE;
  750. spin_unlock_bh(&txq->axq_lock);
  751. ath_tx_flush_tid(sc, txtid);
  752. }
  753. bool ath_tx_aggr_sleep(struct ath_softc *sc, struct ath_node *an)
  754. {
  755. struct ath_atx_tid *tid;
  756. struct ath_atx_ac *ac;
  757. struct ath_txq *txq;
  758. bool buffered = false;
  759. int tidno;
  760. for (tidno = 0, tid = &an->tid[tidno];
  761. tidno < WME_NUM_TID; tidno++, tid++) {
  762. if (!tid->sched)
  763. continue;
  764. ac = tid->ac;
  765. txq = ac->txq;
  766. spin_lock_bh(&txq->axq_lock);
  767. if (!list_empty(&tid->buf_q))
  768. buffered = true;
  769. tid->sched = false;
  770. list_del(&tid->list);
  771. if (ac->sched) {
  772. ac->sched = false;
  773. list_del(&ac->list);
  774. }
  775. spin_unlock_bh(&txq->axq_lock);
  776. }
  777. return buffered;
  778. }
  779. void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an)
  780. {
  781. struct ath_atx_tid *tid;
  782. struct ath_atx_ac *ac;
  783. struct ath_txq *txq;
  784. int tidno;
  785. for (tidno = 0, tid = &an->tid[tidno];
  786. tidno < WME_NUM_TID; tidno++, tid++) {
  787. ac = tid->ac;
  788. txq = ac->txq;
  789. spin_lock_bh(&txq->axq_lock);
  790. ac->clear_ps_filter = true;
  791. if (!list_empty(&tid->buf_q) && !tid->paused) {
  792. ath_tx_queue_tid(txq, tid);
  793. ath_txq_schedule(sc, txq);
  794. }
  795. spin_unlock_bh(&txq->axq_lock);
  796. }
  797. }
  798. void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
  799. {
  800. struct ath_atx_tid *txtid;
  801. struct ath_node *an;
  802. an = (struct ath_node *)sta->drv_priv;
  803. if (sc->sc_flags & SC_OP_TXAGGR) {
  804. txtid = ATH_AN_2_TID(an, tid);
  805. txtid->baw_size =
  806. IEEE80211_MIN_AMPDU_BUF << sta->ht_cap.ampdu_factor;
  807. txtid->state |= AGGR_ADDBA_COMPLETE;
  808. txtid->state &= ~AGGR_ADDBA_PROGRESS;
  809. ath_tx_resume_tid(sc, txtid);
  810. }
  811. }
  812. /********************/
  813. /* Queue Management */
  814. /********************/
  815. static void ath_txq_drain_pending_buffers(struct ath_softc *sc,
  816. struct ath_txq *txq)
  817. {
  818. struct ath_atx_ac *ac, *ac_tmp;
  819. struct ath_atx_tid *tid, *tid_tmp;
  820. list_for_each_entry_safe(ac, ac_tmp, &txq->axq_acq, list) {
  821. list_del(&ac->list);
  822. ac->sched = false;
  823. list_for_each_entry_safe(tid, tid_tmp, &ac->tid_q, list) {
  824. list_del(&tid->list);
  825. tid->sched = false;
  826. ath_tid_drain(sc, txq, tid);
  827. }
  828. }
  829. }
  830. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype)
  831. {
  832. struct ath_hw *ah = sc->sc_ah;
  833. struct ath_common *common = ath9k_hw_common(ah);
  834. struct ath9k_tx_queue_info qi;
  835. static const int subtype_txq_to_hwq[] = {
  836. [WME_AC_BE] = ATH_TXQ_AC_BE,
  837. [WME_AC_BK] = ATH_TXQ_AC_BK,
  838. [WME_AC_VI] = ATH_TXQ_AC_VI,
  839. [WME_AC_VO] = ATH_TXQ_AC_VO,
  840. };
  841. int axq_qnum, i;
  842. memset(&qi, 0, sizeof(qi));
  843. qi.tqi_subtype = subtype_txq_to_hwq[subtype];
  844. qi.tqi_aifs = ATH9K_TXQ_USEDEFAULT;
  845. qi.tqi_cwmin = ATH9K_TXQ_USEDEFAULT;
  846. qi.tqi_cwmax = ATH9K_TXQ_USEDEFAULT;
  847. qi.tqi_physCompBuf = 0;
  848. /*
  849. * Enable interrupts only for EOL and DESC conditions.
  850. * We mark tx descriptors to receive a DESC interrupt
  851. * when a tx queue gets deep; otherwise waiting for the
  852. * EOL to reap descriptors. Note that this is done to
  853. * reduce interrupt load and this only defers reaping
  854. * descriptors, never transmitting frames. Aside from
  855. * reducing interrupts this also permits more concurrency.
  856. * The only potential downside is if the tx queue backs
  857. * up in which case the top half of the kernel may backup
  858. * due to a lack of tx descriptors.
  859. *
  860. * The UAPSD queue is an exception, since we take a desc-
  861. * based intr on the EOSP frames.
  862. */
  863. if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  864. qi.tqi_qflags = TXQ_FLAG_TXOKINT_ENABLE |
  865. TXQ_FLAG_TXERRINT_ENABLE;
  866. } else {
  867. if (qtype == ATH9K_TX_QUEUE_UAPSD)
  868. qi.tqi_qflags = TXQ_FLAG_TXDESCINT_ENABLE;
  869. else
  870. qi.tqi_qflags = TXQ_FLAG_TXEOLINT_ENABLE |
  871. TXQ_FLAG_TXDESCINT_ENABLE;
  872. }
  873. axq_qnum = ath9k_hw_setuptxqueue(ah, qtype, &qi);
  874. if (axq_qnum == -1) {
  875. /*
  876. * NB: don't print a message, this happens
  877. * normally on parts with too few tx queues
  878. */
  879. return NULL;
  880. }
  881. if (axq_qnum >= ARRAY_SIZE(sc->tx.txq)) {
  882. ath_err(common, "qnum %u out of range, max %zu!\n",
  883. axq_qnum, ARRAY_SIZE(sc->tx.txq));
  884. ath9k_hw_releasetxqueue(ah, axq_qnum);
  885. return NULL;
  886. }
  887. if (!ATH_TXQ_SETUP(sc, axq_qnum)) {
  888. struct ath_txq *txq = &sc->tx.txq[axq_qnum];
  889. txq->axq_qnum = axq_qnum;
  890. txq->mac80211_qnum = -1;
  891. txq->axq_link = NULL;
  892. INIT_LIST_HEAD(&txq->axq_q);
  893. INIT_LIST_HEAD(&txq->axq_acq);
  894. spin_lock_init(&txq->axq_lock);
  895. txq->axq_depth = 0;
  896. txq->axq_ampdu_depth = 0;
  897. txq->axq_tx_inprogress = false;
  898. sc->tx.txqsetup |= 1<<axq_qnum;
  899. txq->txq_headidx = txq->txq_tailidx = 0;
  900. for (i = 0; i < ATH_TXFIFO_DEPTH; i++)
  901. INIT_LIST_HEAD(&txq->txq_fifo[i]);
  902. }
  903. return &sc->tx.txq[axq_qnum];
  904. }
  905. int ath_txq_update(struct ath_softc *sc, int qnum,
  906. struct ath9k_tx_queue_info *qinfo)
  907. {
  908. struct ath_hw *ah = sc->sc_ah;
  909. int error = 0;
  910. struct ath9k_tx_queue_info qi;
  911. if (qnum == sc->beacon.beaconq) {
  912. /*
  913. * XXX: for beacon queue, we just save the parameter.
  914. * It will be picked up by ath_beaconq_config when
  915. * it's necessary.
  916. */
  917. sc->beacon.beacon_qi = *qinfo;
  918. return 0;
  919. }
  920. BUG_ON(sc->tx.txq[qnum].axq_qnum != qnum);
  921. ath9k_hw_get_txq_props(ah, qnum, &qi);
  922. qi.tqi_aifs = qinfo->tqi_aifs;
  923. qi.tqi_cwmin = qinfo->tqi_cwmin;
  924. qi.tqi_cwmax = qinfo->tqi_cwmax;
  925. qi.tqi_burstTime = qinfo->tqi_burstTime;
  926. qi.tqi_readyTime = qinfo->tqi_readyTime;
  927. if (!ath9k_hw_set_txq_props(ah, qnum, &qi)) {
  928. ath_err(ath9k_hw_common(sc->sc_ah),
  929. "Unable to update hardware queue %u!\n", qnum);
  930. error = -EIO;
  931. } else {
  932. ath9k_hw_resettxqueue(ah, qnum);
  933. }
  934. return error;
  935. }
  936. int ath_cabq_update(struct ath_softc *sc)
  937. {
  938. struct ath9k_tx_queue_info qi;
  939. struct ath_beacon_config *cur_conf = &sc->cur_beacon_conf;
  940. int qnum = sc->beacon.cabq->axq_qnum;
  941. ath9k_hw_get_txq_props(sc->sc_ah, qnum, &qi);
  942. /*
  943. * Ensure the readytime % is within the bounds.
  944. */
  945. if (sc->config.cabqReadytime < ATH9K_READY_TIME_LO_BOUND)
  946. sc->config.cabqReadytime = ATH9K_READY_TIME_LO_BOUND;
  947. else if (sc->config.cabqReadytime > ATH9K_READY_TIME_HI_BOUND)
  948. sc->config.cabqReadytime = ATH9K_READY_TIME_HI_BOUND;
  949. qi.tqi_readyTime = (cur_conf->beacon_interval *
  950. sc->config.cabqReadytime) / 100;
  951. ath_txq_update(sc, qnum, &qi);
  952. return 0;
  953. }
  954. static bool bf_is_ampdu_not_probing(struct ath_buf *bf)
  955. {
  956. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(bf->bf_mpdu);
  957. return bf_isampdu(bf) && !(info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE);
  958. }
  959. static void ath_drain_txq_list(struct ath_softc *sc, struct ath_txq *txq,
  960. struct list_head *list, bool retry_tx)
  961. __releases(txq->axq_lock)
  962. __acquires(txq->axq_lock)
  963. {
  964. struct ath_buf *bf, *lastbf;
  965. struct list_head bf_head;
  966. struct ath_tx_status ts;
  967. memset(&ts, 0, sizeof(ts));
  968. INIT_LIST_HEAD(&bf_head);
  969. while (!list_empty(list)) {
  970. bf = list_first_entry(list, struct ath_buf, list);
  971. if (bf->bf_stale) {
  972. list_del(&bf->list);
  973. ath_tx_return_buffer(sc, bf);
  974. continue;
  975. }
  976. lastbf = bf->bf_lastbf;
  977. list_cut_position(&bf_head, list, &lastbf->list);
  978. txq->axq_depth--;
  979. if (bf_is_ampdu_not_probing(bf))
  980. txq->axq_ampdu_depth--;
  981. spin_unlock_bh(&txq->axq_lock);
  982. if (bf_isampdu(bf))
  983. ath_tx_complete_aggr(sc, txq, bf, &bf_head, &ts, 0,
  984. retry_tx);
  985. else
  986. ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0, 0);
  987. spin_lock_bh(&txq->axq_lock);
  988. }
  989. }
  990. /*
  991. * Drain a given TX queue (could be Beacon or Data)
  992. *
  993. * This assumes output has been stopped and
  994. * we do not need to block ath_tx_tasklet.
  995. */
  996. void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq, bool retry_tx)
  997. {
  998. spin_lock_bh(&txq->axq_lock);
  999. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  1000. int idx = txq->txq_tailidx;
  1001. while (!list_empty(&txq->txq_fifo[idx])) {
  1002. ath_drain_txq_list(sc, txq, &txq->txq_fifo[idx],
  1003. retry_tx);
  1004. INCR(idx, ATH_TXFIFO_DEPTH);
  1005. }
  1006. txq->txq_tailidx = idx;
  1007. }
  1008. txq->axq_link = NULL;
  1009. txq->axq_tx_inprogress = false;
  1010. ath_drain_txq_list(sc, txq, &txq->axq_q, retry_tx);
  1011. /* flush any pending frames if aggregation is enabled */
  1012. if ((sc->sc_flags & SC_OP_TXAGGR) && !retry_tx)
  1013. ath_txq_drain_pending_buffers(sc, txq);
  1014. spin_unlock_bh(&txq->axq_lock);
  1015. }
  1016. bool ath_drain_all_txq(struct ath_softc *sc, bool retry_tx)
  1017. {
  1018. struct ath_hw *ah = sc->sc_ah;
  1019. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1020. struct ath_txq *txq;
  1021. int i, npend = 0;
  1022. if (sc->sc_flags & SC_OP_INVALID)
  1023. return true;
  1024. ath9k_hw_abort_tx_dma(ah);
  1025. /* Check if any queue remains active */
  1026. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  1027. if (!ATH_TXQ_SETUP(sc, i))
  1028. continue;
  1029. npend += ath9k_hw_numtxpending(ah, sc->tx.txq[i].axq_qnum);
  1030. }
  1031. if (npend)
  1032. ath_err(common, "Failed to stop TX DMA!\n");
  1033. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  1034. if (!ATH_TXQ_SETUP(sc, i))
  1035. continue;
  1036. /*
  1037. * The caller will resume queues with ieee80211_wake_queues.
  1038. * Mark the queue as not stopped to prevent ath_tx_complete
  1039. * from waking the queue too early.
  1040. */
  1041. txq = &sc->tx.txq[i];
  1042. txq->stopped = false;
  1043. ath_draintxq(sc, txq, retry_tx);
  1044. }
  1045. return !npend;
  1046. }
  1047. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq)
  1048. {
  1049. ath9k_hw_releasetxqueue(sc->sc_ah, txq->axq_qnum);
  1050. sc->tx.txqsetup &= ~(1<<txq->axq_qnum);
  1051. }
  1052. /* For each axq_acq entry, for each tid, try to schedule packets
  1053. * for transmit until ampdu_depth has reached min Q depth.
  1054. */
  1055. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq)
  1056. {
  1057. struct ath_atx_ac *ac, *ac_tmp, *last_ac;
  1058. struct ath_atx_tid *tid, *last_tid;
  1059. if (list_empty(&txq->axq_acq) ||
  1060. txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH)
  1061. return;
  1062. ac = list_first_entry(&txq->axq_acq, struct ath_atx_ac, list);
  1063. last_ac = list_entry(txq->axq_acq.prev, struct ath_atx_ac, list);
  1064. list_for_each_entry_safe(ac, ac_tmp, &txq->axq_acq, list) {
  1065. last_tid = list_entry(ac->tid_q.prev, struct ath_atx_tid, list);
  1066. list_del(&ac->list);
  1067. ac->sched = false;
  1068. while (!list_empty(&ac->tid_q)) {
  1069. tid = list_first_entry(&ac->tid_q, struct ath_atx_tid,
  1070. list);
  1071. list_del(&tid->list);
  1072. tid->sched = false;
  1073. if (tid->paused)
  1074. continue;
  1075. ath_tx_sched_aggr(sc, txq, tid);
  1076. /*
  1077. * add tid to round-robin queue if more frames
  1078. * are pending for the tid
  1079. */
  1080. if (!list_empty(&tid->buf_q))
  1081. ath_tx_queue_tid(txq, tid);
  1082. if (tid == last_tid ||
  1083. txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH)
  1084. break;
  1085. }
  1086. if (!list_empty(&ac->tid_q)) {
  1087. if (!ac->sched) {
  1088. ac->sched = true;
  1089. list_add_tail(&ac->list, &txq->axq_acq);
  1090. }
  1091. }
  1092. if (ac == last_ac ||
  1093. txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH)
  1094. return;
  1095. }
  1096. }
  1097. /***********/
  1098. /* TX, DMA */
  1099. /***********/
  1100. /*
  1101. * Insert a chain of ath_buf (descriptors) on a txq and
  1102. * assume the descriptors are already chained together by caller.
  1103. */
  1104. static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
  1105. struct list_head *head, bool internal)
  1106. {
  1107. struct ath_hw *ah = sc->sc_ah;
  1108. struct ath_common *common = ath9k_hw_common(ah);
  1109. struct ath_buf *bf, *bf_last;
  1110. bool puttxbuf = false;
  1111. bool edma;
  1112. /*
  1113. * Insert the frame on the outbound list and
  1114. * pass it on to the hardware.
  1115. */
  1116. if (list_empty(head))
  1117. return;
  1118. edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA);
  1119. bf = list_first_entry(head, struct ath_buf, list);
  1120. bf_last = list_entry(head->prev, struct ath_buf, list);
  1121. ath_dbg(common, ATH_DBG_QUEUE,
  1122. "qnum: %d, txq depth: %d\n", txq->axq_qnum, txq->axq_depth);
  1123. if (edma && list_empty(&txq->txq_fifo[txq->txq_headidx])) {
  1124. list_splice_tail_init(head, &txq->txq_fifo[txq->txq_headidx]);
  1125. INCR(txq->txq_headidx, ATH_TXFIFO_DEPTH);
  1126. puttxbuf = true;
  1127. } else {
  1128. list_splice_tail_init(head, &txq->axq_q);
  1129. if (txq->axq_link) {
  1130. ath9k_hw_set_desc_link(ah, txq->axq_link, bf->bf_daddr);
  1131. ath_dbg(common, ATH_DBG_XMIT,
  1132. "link[%u] (%p)=%llx (%p)\n",
  1133. txq->axq_qnum, txq->axq_link,
  1134. ito64(bf->bf_daddr), bf->bf_desc);
  1135. } else if (!edma)
  1136. puttxbuf = true;
  1137. txq->axq_link = bf_last->bf_desc;
  1138. }
  1139. if (puttxbuf) {
  1140. TX_STAT_INC(txq->axq_qnum, puttxbuf);
  1141. ath9k_hw_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
  1142. ath_dbg(common, ATH_DBG_XMIT, "TXDP[%u] = %llx (%p)\n",
  1143. txq->axq_qnum, ito64(bf->bf_daddr), bf->bf_desc);
  1144. }
  1145. if (!edma) {
  1146. TX_STAT_INC(txq->axq_qnum, txstart);
  1147. ath9k_hw_txstart(ah, txq->axq_qnum);
  1148. }
  1149. if (!internal) {
  1150. txq->axq_depth++;
  1151. if (bf_is_ampdu_not_probing(bf))
  1152. txq->axq_ampdu_depth++;
  1153. }
  1154. }
  1155. static void ath_tx_send_ampdu(struct ath_softc *sc, struct ath_atx_tid *tid,
  1156. struct ath_buf *bf, struct ath_tx_control *txctl)
  1157. {
  1158. struct ath_frame_info *fi = get_frame_info(bf->bf_mpdu);
  1159. struct list_head bf_head;
  1160. bf->bf_state.bf_type |= BUF_AMPDU;
  1161. /*
  1162. * Do not queue to h/w when any of the following conditions is true:
  1163. * - there are pending frames in software queue
  1164. * - the TID is currently paused for ADDBA/BAR request
  1165. * - seqno is not within block-ack window
  1166. * - h/w queue depth exceeds low water mark
  1167. */
  1168. if (!list_empty(&tid->buf_q) || tid->paused ||
  1169. !BAW_WITHIN(tid->seq_start, tid->baw_size, fi->seqno) ||
  1170. txctl->txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH) {
  1171. /*
  1172. * Add this frame to software queue for scheduling later
  1173. * for aggregation.
  1174. */
  1175. TX_STAT_INC(txctl->txq->axq_qnum, a_queued_sw);
  1176. list_add_tail(&bf->list, &tid->buf_q);
  1177. if (!txctl->an || !txctl->an->sleeping)
  1178. ath_tx_queue_tid(txctl->txq, tid);
  1179. return;
  1180. }
  1181. INIT_LIST_HEAD(&bf_head);
  1182. list_add(&bf->list, &bf_head);
  1183. /* Add sub-frame to BAW */
  1184. if (!fi->retries)
  1185. ath_tx_addto_baw(sc, tid, fi->seqno);
  1186. /* Queue to h/w without aggregation */
  1187. TX_STAT_INC(txctl->txq->axq_qnum, a_queued_hw);
  1188. bf->bf_lastbf = bf;
  1189. ath_buf_set_rate(sc, bf, fi->framelen);
  1190. ath_tx_txqaddbuf(sc, txctl->txq, &bf_head, false);
  1191. }
  1192. static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
  1193. struct ath_atx_tid *tid,
  1194. struct list_head *bf_head)
  1195. {
  1196. struct ath_frame_info *fi;
  1197. struct ath_buf *bf;
  1198. bf = list_first_entry(bf_head, struct ath_buf, list);
  1199. bf->bf_state.bf_type &= ~BUF_AMPDU;
  1200. /* update starting sequence number for subsequent ADDBA request */
  1201. if (tid)
  1202. INCR(tid->seq_start, IEEE80211_SEQ_MAX);
  1203. bf->bf_lastbf = bf;
  1204. fi = get_frame_info(bf->bf_mpdu);
  1205. ath_buf_set_rate(sc, bf, fi->framelen);
  1206. ath_tx_txqaddbuf(sc, txq, bf_head, false);
  1207. TX_STAT_INC(txq->axq_qnum, queued);
  1208. }
  1209. static enum ath9k_pkt_type get_hw_packet_type(struct sk_buff *skb)
  1210. {
  1211. struct ieee80211_hdr *hdr;
  1212. enum ath9k_pkt_type htype;
  1213. __le16 fc;
  1214. hdr = (struct ieee80211_hdr *)skb->data;
  1215. fc = hdr->frame_control;
  1216. if (ieee80211_is_beacon(fc))
  1217. htype = ATH9K_PKT_TYPE_BEACON;
  1218. else if (ieee80211_is_probe_resp(fc))
  1219. htype = ATH9K_PKT_TYPE_PROBE_RESP;
  1220. else if (ieee80211_is_atim(fc))
  1221. htype = ATH9K_PKT_TYPE_ATIM;
  1222. else if (ieee80211_is_pspoll(fc))
  1223. htype = ATH9K_PKT_TYPE_PSPOLL;
  1224. else
  1225. htype = ATH9K_PKT_TYPE_NORMAL;
  1226. return htype;
  1227. }
  1228. static void setup_frame_info(struct ieee80211_hw *hw, struct sk_buff *skb,
  1229. int framelen)
  1230. {
  1231. struct ath_softc *sc = hw->priv;
  1232. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1233. struct ieee80211_sta *sta = tx_info->control.sta;
  1234. struct ieee80211_key_conf *hw_key = tx_info->control.hw_key;
  1235. struct ieee80211_hdr *hdr;
  1236. struct ath_frame_info *fi = get_frame_info(skb);
  1237. struct ath_node *an = NULL;
  1238. struct ath_atx_tid *tid;
  1239. enum ath9k_key_type keytype;
  1240. u16 seqno = 0;
  1241. u8 tidno;
  1242. keytype = ath9k_cmn_get_hw_crypto_keytype(skb);
  1243. if (sta)
  1244. an = (struct ath_node *) sta->drv_priv;
  1245. hdr = (struct ieee80211_hdr *)skb->data;
  1246. if (an && ieee80211_is_data_qos(hdr->frame_control) &&
  1247. conf_is_ht(&hw->conf) && (sc->sc_flags & SC_OP_TXAGGR)) {
  1248. tidno = ieee80211_get_qos_ctl(hdr)[0] & IEEE80211_QOS_CTL_TID_MASK;
  1249. /*
  1250. * Override seqno set by upper layer with the one
  1251. * in tx aggregation state.
  1252. */
  1253. tid = ATH_AN_2_TID(an, tidno);
  1254. seqno = tid->seq_next;
  1255. hdr->seq_ctrl = cpu_to_le16(seqno << IEEE80211_SEQ_SEQ_SHIFT);
  1256. INCR(tid->seq_next, IEEE80211_SEQ_MAX);
  1257. }
  1258. memset(fi, 0, sizeof(*fi));
  1259. if (hw_key)
  1260. fi->keyix = hw_key->hw_key_idx;
  1261. else if (an && ieee80211_is_data(hdr->frame_control) && an->ps_key > 0)
  1262. fi->keyix = an->ps_key;
  1263. else
  1264. fi->keyix = ATH9K_TXKEYIX_INVALID;
  1265. fi->keytype = keytype;
  1266. fi->framelen = framelen;
  1267. fi->seqno = seqno;
  1268. }
  1269. static int setup_tx_flags(struct sk_buff *skb)
  1270. {
  1271. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1272. int flags = 0;
  1273. flags |= ATH9K_TXDESC_INTREQ;
  1274. if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK)
  1275. flags |= ATH9K_TXDESC_NOACK;
  1276. if (tx_info->flags & IEEE80211_TX_CTL_LDPC)
  1277. flags |= ATH9K_TXDESC_LDPC;
  1278. return flags;
  1279. }
  1280. /*
  1281. * rix - rate index
  1282. * pktlen - total bytes (delims + data + fcs + pads + pad delims)
  1283. * width - 0 for 20 MHz, 1 for 40 MHz
  1284. * half_gi - to use 4us v/s 3.6 us for symbol time
  1285. */
  1286. static u32 ath_pkt_duration(struct ath_softc *sc, u8 rix, int pktlen,
  1287. int width, int half_gi, bool shortPreamble)
  1288. {
  1289. u32 nbits, nsymbits, duration, nsymbols;
  1290. int streams;
  1291. /* find number of symbols: PLCP + data */
  1292. streams = HT_RC_2_STREAMS(rix);
  1293. nbits = (pktlen << 3) + OFDM_PLCP_BITS;
  1294. nsymbits = bits_per_symbol[rix % 8][width] * streams;
  1295. nsymbols = (nbits + nsymbits - 1) / nsymbits;
  1296. if (!half_gi)
  1297. duration = SYMBOL_TIME(nsymbols);
  1298. else
  1299. duration = SYMBOL_TIME_HALFGI(nsymbols);
  1300. /* addup duration for legacy/ht training and signal fields */
  1301. duration += L_STF + L_LTF + L_SIG + HT_SIG + HT_STF + HT_LTF(streams);
  1302. return duration;
  1303. }
  1304. u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate)
  1305. {
  1306. struct ath_hw *ah = sc->sc_ah;
  1307. struct ath9k_channel *curchan = ah->curchan;
  1308. if ((ah->caps.hw_caps & ATH9K_HW_CAP_APM) &&
  1309. (curchan->channelFlags & CHANNEL_5GHZ) &&
  1310. (chainmask == 0x7) && (rate < 0x90))
  1311. return 0x3;
  1312. else
  1313. return chainmask;
  1314. }
  1315. static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf, int len)
  1316. {
  1317. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1318. struct ath9k_11n_rate_series series[4];
  1319. struct sk_buff *skb;
  1320. struct ieee80211_tx_info *tx_info;
  1321. struct ieee80211_tx_rate *rates;
  1322. const struct ieee80211_rate *rate;
  1323. struct ieee80211_hdr *hdr;
  1324. int i, flags = 0;
  1325. u8 rix = 0, ctsrate = 0;
  1326. bool is_pspoll;
  1327. memset(series, 0, sizeof(struct ath9k_11n_rate_series) * 4);
  1328. skb = bf->bf_mpdu;
  1329. tx_info = IEEE80211_SKB_CB(skb);
  1330. rates = tx_info->control.rates;
  1331. hdr = (struct ieee80211_hdr *)skb->data;
  1332. is_pspoll = ieee80211_is_pspoll(hdr->frame_control);
  1333. /*
  1334. * We check if Short Preamble is needed for the CTS rate by
  1335. * checking the BSS's global flag.
  1336. * But for the rate series, IEEE80211_TX_RC_USE_SHORT_PREAMBLE is used.
  1337. */
  1338. rate = ieee80211_get_rts_cts_rate(sc->hw, tx_info);
  1339. ctsrate = rate->hw_value;
  1340. if (sc->sc_flags & SC_OP_PREAMBLE_SHORT)
  1341. ctsrate |= rate->hw_value_short;
  1342. for (i = 0; i < 4; i++) {
  1343. bool is_40, is_sgi, is_sp;
  1344. int phy;
  1345. if (!rates[i].count || (rates[i].idx < 0))
  1346. continue;
  1347. rix = rates[i].idx;
  1348. series[i].Tries = rates[i].count;
  1349. if (rates[i].flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  1350. series[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
  1351. flags |= ATH9K_TXDESC_RTSENA;
  1352. } else if (rates[i].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  1353. series[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
  1354. flags |= ATH9K_TXDESC_CTSENA;
  1355. }
  1356. if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
  1357. series[i].RateFlags |= ATH9K_RATESERIES_2040;
  1358. if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
  1359. series[i].RateFlags |= ATH9K_RATESERIES_HALFGI;
  1360. is_sgi = !!(rates[i].flags & IEEE80211_TX_RC_SHORT_GI);
  1361. is_40 = !!(rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH);
  1362. is_sp = !!(rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE);
  1363. if (rates[i].flags & IEEE80211_TX_RC_MCS) {
  1364. /* MCS rates */
  1365. series[i].Rate = rix | 0x80;
  1366. series[i].ChSel = ath_txchainmask_reduction(sc,
  1367. common->tx_chainmask, series[i].Rate);
  1368. series[i].PktDuration = ath_pkt_duration(sc, rix, len,
  1369. is_40, is_sgi, is_sp);
  1370. if (rix < 8 && (tx_info->flags & IEEE80211_TX_CTL_STBC))
  1371. series[i].RateFlags |= ATH9K_RATESERIES_STBC;
  1372. continue;
  1373. }
  1374. /* legacy rates */
  1375. if ((tx_info->band == IEEE80211_BAND_2GHZ) &&
  1376. !(rate->flags & IEEE80211_RATE_ERP_G))
  1377. phy = WLAN_RC_PHY_CCK;
  1378. else
  1379. phy = WLAN_RC_PHY_OFDM;
  1380. rate = &sc->sbands[tx_info->band].bitrates[rates[i].idx];
  1381. series[i].Rate = rate->hw_value;
  1382. if (rate->hw_value_short) {
  1383. if (rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE)
  1384. series[i].Rate |= rate->hw_value_short;
  1385. } else {
  1386. is_sp = false;
  1387. }
  1388. if (bf->bf_state.bfs_paprd)
  1389. series[i].ChSel = common->tx_chainmask;
  1390. else
  1391. series[i].ChSel = ath_txchainmask_reduction(sc,
  1392. common->tx_chainmask, series[i].Rate);
  1393. series[i].PktDuration = ath9k_hw_computetxtime(sc->sc_ah,
  1394. phy, rate->bitrate * 100, len, rix, is_sp);
  1395. }
  1396. /* For AR5416 - RTS cannot be followed by a frame larger than 8K */
  1397. if (bf_isaggr(bf) && (len > sc->sc_ah->caps.rts_aggr_limit))
  1398. flags &= ~ATH9K_TXDESC_RTSENA;
  1399. /* ATH9K_TXDESC_RTSENA and ATH9K_TXDESC_CTSENA are mutually exclusive. */
  1400. if (flags & ATH9K_TXDESC_RTSENA)
  1401. flags &= ~ATH9K_TXDESC_CTSENA;
  1402. /* set dur_update_en for l-sig computation except for PS-Poll frames */
  1403. ath9k_hw_set11n_ratescenario(sc->sc_ah, bf->bf_desc,
  1404. bf->bf_lastbf->bf_desc,
  1405. !is_pspoll, ctsrate,
  1406. 0, series, 4, flags);
  1407. }
  1408. static struct ath_buf *ath_tx_setup_buffer(struct ieee80211_hw *hw,
  1409. struct ath_txq *txq,
  1410. struct sk_buff *skb)
  1411. {
  1412. struct ath_softc *sc = hw->priv;
  1413. struct ath_hw *ah = sc->sc_ah;
  1414. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1415. struct ath_frame_info *fi = get_frame_info(skb);
  1416. struct ath_buf *bf;
  1417. struct ath_desc *ds;
  1418. int frm_type;
  1419. bf = ath_tx_get_buffer(sc);
  1420. if (!bf) {
  1421. ath_dbg(common, ATH_DBG_XMIT, "TX buffers are full\n");
  1422. return NULL;
  1423. }
  1424. ATH_TXBUF_RESET(bf);
  1425. bf->bf_flags = setup_tx_flags(skb);
  1426. bf->bf_mpdu = skb;
  1427. bf->bf_buf_addr = dma_map_single(sc->dev, skb->data,
  1428. skb->len, DMA_TO_DEVICE);
  1429. if (unlikely(dma_mapping_error(sc->dev, bf->bf_buf_addr))) {
  1430. bf->bf_mpdu = NULL;
  1431. bf->bf_buf_addr = 0;
  1432. ath_err(ath9k_hw_common(sc->sc_ah),
  1433. "dma_mapping_error() on TX\n");
  1434. ath_tx_return_buffer(sc, bf);
  1435. return NULL;
  1436. }
  1437. frm_type = get_hw_packet_type(skb);
  1438. ds = bf->bf_desc;
  1439. ath9k_hw_set_desc_link(ah, ds, 0);
  1440. ath9k_hw_set11n_txdesc(ah, ds, fi->framelen, frm_type, MAX_RATE_POWER,
  1441. fi->keyix, fi->keytype, bf->bf_flags);
  1442. ath9k_hw_filltxdesc(ah, ds,
  1443. skb->len, /* segment length */
  1444. true, /* first segment */
  1445. true, /* last segment */
  1446. ds, /* first descriptor */
  1447. bf->bf_buf_addr,
  1448. txq->axq_qnum);
  1449. return bf;
  1450. }
  1451. /* FIXME: tx power */
  1452. static void ath_tx_start_dma(struct ath_softc *sc, struct ath_buf *bf,
  1453. struct ath_tx_control *txctl)
  1454. {
  1455. struct sk_buff *skb = bf->bf_mpdu;
  1456. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1457. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  1458. struct list_head bf_head;
  1459. struct ath_atx_tid *tid = NULL;
  1460. u8 tidno;
  1461. spin_lock_bh(&txctl->txq->axq_lock);
  1462. if ((sc->sc_flags & SC_OP_TXAGGR) && txctl->an &&
  1463. ieee80211_is_data_qos(hdr->frame_control)) {
  1464. tidno = ieee80211_get_qos_ctl(hdr)[0] &
  1465. IEEE80211_QOS_CTL_TID_MASK;
  1466. tid = ATH_AN_2_TID(txctl->an, tidno);
  1467. WARN_ON(tid->ac->txq != txctl->txq);
  1468. }
  1469. if ((tx_info->flags & IEEE80211_TX_CTL_AMPDU) && tid) {
  1470. /*
  1471. * Try aggregation if it's a unicast data frame
  1472. * and the destination is HT capable.
  1473. */
  1474. ath_tx_send_ampdu(sc, tid, bf, txctl);
  1475. } else {
  1476. INIT_LIST_HEAD(&bf_head);
  1477. list_add_tail(&bf->list, &bf_head);
  1478. bf->bf_state.bfs_paprd = txctl->paprd;
  1479. if (bf->bf_state.bfs_paprd)
  1480. ar9003_hw_set_paprd_txdesc(sc->sc_ah, bf->bf_desc,
  1481. bf->bf_state.bfs_paprd);
  1482. if (txctl->paprd)
  1483. bf->bf_state.bfs_paprd_timestamp = jiffies;
  1484. if (tx_info->flags & IEEE80211_TX_CTL_CLEAR_PS_FILT)
  1485. ath9k_hw_set_clrdmask(sc->sc_ah, bf->bf_desc, true);
  1486. ath_tx_send_normal(sc, txctl->txq, tid, &bf_head);
  1487. }
  1488. spin_unlock_bh(&txctl->txq->axq_lock);
  1489. }
  1490. /* Upon failure caller should free skb */
  1491. int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
  1492. struct ath_tx_control *txctl)
  1493. {
  1494. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
  1495. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1496. struct ieee80211_sta *sta = info->control.sta;
  1497. struct ieee80211_vif *vif = info->control.vif;
  1498. struct ath_softc *sc = hw->priv;
  1499. struct ath_txq *txq = txctl->txq;
  1500. struct ath_buf *bf;
  1501. int padpos, padsize;
  1502. int frmlen = skb->len + FCS_LEN;
  1503. int q;
  1504. /* NOTE: sta can be NULL according to net/mac80211.h */
  1505. if (sta)
  1506. txctl->an = (struct ath_node *)sta->drv_priv;
  1507. if (info->control.hw_key)
  1508. frmlen += info->control.hw_key->icv_len;
  1509. /*
  1510. * As a temporary workaround, assign seq# here; this will likely need
  1511. * to be cleaned up to work better with Beacon transmission and virtual
  1512. * BSSes.
  1513. */
  1514. if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
  1515. if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
  1516. sc->tx.seq_no += 0x10;
  1517. hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
  1518. hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
  1519. }
  1520. /* Add the padding after the header if this is not already done */
  1521. padpos = ath9k_cmn_padpos(hdr->frame_control);
  1522. padsize = padpos & 3;
  1523. if (padsize && skb->len > padpos) {
  1524. if (skb_headroom(skb) < padsize)
  1525. return -ENOMEM;
  1526. skb_push(skb, padsize);
  1527. memmove(skb->data, skb->data + padsize, padpos);
  1528. }
  1529. if ((vif && vif->type != NL80211_IFTYPE_AP &&
  1530. vif->type != NL80211_IFTYPE_AP_VLAN) ||
  1531. !ieee80211_is_data(hdr->frame_control))
  1532. info->flags |= IEEE80211_TX_CTL_CLEAR_PS_FILT;
  1533. setup_frame_info(hw, skb, frmlen);
  1534. /*
  1535. * At this point, the vif, hw_key and sta pointers in the tx control
  1536. * info are no longer valid (overwritten by the ath_frame_info data.
  1537. */
  1538. bf = ath_tx_setup_buffer(hw, txctl->txq, skb);
  1539. if (unlikely(!bf))
  1540. return -ENOMEM;
  1541. q = skb_get_queue_mapping(skb);
  1542. spin_lock_bh(&txq->axq_lock);
  1543. if (txq == sc->tx.txq_map[q] &&
  1544. ++txq->pending_frames > ATH_MAX_QDEPTH && !txq->stopped) {
  1545. ieee80211_stop_queue(sc->hw, q);
  1546. txq->stopped = 1;
  1547. }
  1548. spin_unlock_bh(&txq->axq_lock);
  1549. ath_tx_start_dma(sc, bf, txctl);
  1550. return 0;
  1551. }
  1552. /*****************/
  1553. /* TX Completion */
  1554. /*****************/
  1555. static void ath_tx_complete(struct ath_softc *sc, struct sk_buff *skb,
  1556. int tx_flags, struct ath_txq *txq)
  1557. {
  1558. struct ieee80211_hw *hw = sc->hw;
  1559. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1560. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1561. struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
  1562. int q, padpos, padsize;
  1563. ath_dbg(common, ATH_DBG_XMIT, "TX complete: skb: %p\n", skb);
  1564. if (tx_flags & ATH_TX_BAR)
  1565. tx_info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
  1566. if (!(tx_flags & (ATH_TX_ERROR | ATH_TX_XRETRY))) {
  1567. /* Frame was ACKed */
  1568. tx_info->flags |= IEEE80211_TX_STAT_ACK;
  1569. }
  1570. padpos = ath9k_cmn_padpos(hdr->frame_control);
  1571. padsize = padpos & 3;
  1572. if (padsize && skb->len>padpos+padsize) {
  1573. /*
  1574. * Remove MAC header padding before giving the frame back to
  1575. * mac80211.
  1576. */
  1577. memmove(skb->data + padsize, skb->data, padpos);
  1578. skb_pull(skb, padsize);
  1579. }
  1580. if (sc->ps_flags & PS_WAIT_FOR_TX_ACK) {
  1581. sc->ps_flags &= ~PS_WAIT_FOR_TX_ACK;
  1582. ath_dbg(common, ATH_DBG_PS,
  1583. "Going back to sleep after having received TX status (0x%lx)\n",
  1584. sc->ps_flags & (PS_WAIT_FOR_BEACON |
  1585. PS_WAIT_FOR_CAB |
  1586. PS_WAIT_FOR_PSPOLL_DATA |
  1587. PS_WAIT_FOR_TX_ACK));
  1588. }
  1589. q = skb_get_queue_mapping(skb);
  1590. if (txq == sc->tx.txq_map[q]) {
  1591. spin_lock_bh(&txq->axq_lock);
  1592. if (WARN_ON(--txq->pending_frames < 0))
  1593. txq->pending_frames = 0;
  1594. if (txq->stopped && txq->pending_frames < ATH_MAX_QDEPTH) {
  1595. ieee80211_wake_queue(sc->hw, q);
  1596. txq->stopped = 0;
  1597. }
  1598. spin_unlock_bh(&txq->axq_lock);
  1599. }
  1600. ieee80211_tx_status(hw, skb);
  1601. }
  1602. static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
  1603. struct ath_txq *txq, struct list_head *bf_q,
  1604. struct ath_tx_status *ts, int txok, int sendbar)
  1605. {
  1606. struct sk_buff *skb = bf->bf_mpdu;
  1607. unsigned long flags;
  1608. int tx_flags = 0;
  1609. if (sendbar)
  1610. tx_flags = ATH_TX_BAR;
  1611. if (!txok) {
  1612. tx_flags |= ATH_TX_ERROR;
  1613. if (bf_isxretried(bf))
  1614. tx_flags |= ATH_TX_XRETRY;
  1615. }
  1616. dma_unmap_single(sc->dev, bf->bf_buf_addr, skb->len, DMA_TO_DEVICE);
  1617. bf->bf_buf_addr = 0;
  1618. if (bf->bf_state.bfs_paprd) {
  1619. if (time_after(jiffies,
  1620. bf->bf_state.bfs_paprd_timestamp +
  1621. msecs_to_jiffies(ATH_PAPRD_TIMEOUT)))
  1622. dev_kfree_skb_any(skb);
  1623. else
  1624. complete(&sc->paprd_complete);
  1625. } else {
  1626. ath_debug_stat_tx(sc, bf, ts, txq);
  1627. ath_tx_complete(sc, skb, tx_flags, txq);
  1628. }
  1629. /* At this point, skb (bf->bf_mpdu) is consumed...make sure we don't
  1630. * accidentally reference it later.
  1631. */
  1632. bf->bf_mpdu = NULL;
  1633. /*
  1634. * Return the list of ath_buf of this mpdu to free queue
  1635. */
  1636. spin_lock_irqsave(&sc->tx.txbuflock, flags);
  1637. list_splice_tail_init(bf_q, &sc->tx.txbuf);
  1638. spin_unlock_irqrestore(&sc->tx.txbuflock, flags);
  1639. }
  1640. static void ath_tx_rc_status(struct ath_softc *sc, struct ath_buf *bf,
  1641. struct ath_tx_status *ts, int nframes, int nbad,
  1642. int txok, bool update_rc)
  1643. {
  1644. struct sk_buff *skb = bf->bf_mpdu;
  1645. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  1646. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1647. struct ieee80211_hw *hw = sc->hw;
  1648. struct ath_hw *ah = sc->sc_ah;
  1649. u8 i, tx_rateindex;
  1650. if (txok)
  1651. tx_info->status.ack_signal = ts->ts_rssi;
  1652. tx_rateindex = ts->ts_rateindex;
  1653. WARN_ON(tx_rateindex >= hw->max_rates);
  1654. if (ts->ts_status & ATH9K_TXERR_FILT)
  1655. tx_info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1656. if ((tx_info->flags & IEEE80211_TX_CTL_AMPDU) && update_rc) {
  1657. tx_info->flags |= IEEE80211_TX_STAT_AMPDU;
  1658. BUG_ON(nbad > nframes);
  1659. tx_info->status.ampdu_len = nframes;
  1660. tx_info->status.ampdu_ack_len = nframes - nbad;
  1661. }
  1662. if ((ts->ts_status & ATH9K_TXERR_FILT) == 0 &&
  1663. (bf->bf_flags & ATH9K_TXDESC_NOACK) == 0 && update_rc) {
  1664. /*
  1665. * If an underrun error is seen assume it as an excessive
  1666. * retry only if max frame trigger level has been reached
  1667. * (2 KB for single stream, and 4 KB for dual stream).
  1668. * Adjust the long retry as if the frame was tried
  1669. * hw->max_rate_tries times to affect how rate control updates
  1670. * PER for the failed rate.
  1671. * In case of congestion on the bus penalizing this type of
  1672. * underruns should help hardware actually transmit new frames
  1673. * successfully by eventually preferring slower rates.
  1674. * This itself should also alleviate congestion on the bus.
  1675. */
  1676. if (ieee80211_is_data(hdr->frame_control) &&
  1677. (ts->ts_flags & (ATH9K_TX_DATA_UNDERRUN |
  1678. ATH9K_TX_DELIM_UNDERRUN)) &&
  1679. ah->tx_trig_level >= sc->sc_ah->config.max_txtrig_level)
  1680. tx_info->status.rates[tx_rateindex].count =
  1681. hw->max_rate_tries;
  1682. }
  1683. for (i = tx_rateindex + 1; i < hw->max_rates; i++) {
  1684. tx_info->status.rates[i].count = 0;
  1685. tx_info->status.rates[i].idx = -1;
  1686. }
  1687. tx_info->status.rates[tx_rateindex].count = ts->ts_longretry + 1;
  1688. }
  1689. static void ath_tx_process_buffer(struct ath_softc *sc, struct ath_txq *txq,
  1690. struct ath_tx_status *ts, struct ath_buf *bf,
  1691. struct list_head *bf_head)
  1692. __releases(txq->axq_lock)
  1693. __acquires(txq->axq_lock)
  1694. {
  1695. int txok;
  1696. txq->axq_depth--;
  1697. txok = !(ts->ts_status & ATH9K_TXERR_MASK);
  1698. txq->axq_tx_inprogress = false;
  1699. if (bf_is_ampdu_not_probing(bf))
  1700. txq->axq_ampdu_depth--;
  1701. spin_unlock_bh(&txq->axq_lock);
  1702. if (!bf_isampdu(bf)) {
  1703. /*
  1704. * This frame is sent out as a single frame.
  1705. * Use hardware retry status for this frame.
  1706. */
  1707. if (ts->ts_status & ATH9K_TXERR_XRETRY)
  1708. bf->bf_state.bf_type |= BUF_XRETRY;
  1709. ath_tx_rc_status(sc, bf, ts, 1, txok ? 0 : 1, txok, true);
  1710. ath_tx_complete_buf(sc, bf, txq, bf_head, ts, txok, 0);
  1711. } else
  1712. ath_tx_complete_aggr(sc, txq, bf, bf_head, ts, txok, true);
  1713. spin_lock_bh(&txq->axq_lock);
  1714. if (sc->sc_flags & SC_OP_TXAGGR)
  1715. ath_txq_schedule(sc, txq);
  1716. }
  1717. static void ath_tx_processq(struct ath_softc *sc, struct ath_txq *txq)
  1718. {
  1719. struct ath_hw *ah = sc->sc_ah;
  1720. struct ath_common *common = ath9k_hw_common(ah);
  1721. struct ath_buf *bf, *lastbf, *bf_held = NULL;
  1722. struct list_head bf_head;
  1723. struct ath_desc *ds;
  1724. struct ath_tx_status ts;
  1725. int status;
  1726. ath_dbg(common, ATH_DBG_QUEUE, "tx queue %d (%x), link %p\n",
  1727. txq->axq_qnum, ath9k_hw_gettxbuf(sc->sc_ah, txq->axq_qnum),
  1728. txq->axq_link);
  1729. spin_lock_bh(&txq->axq_lock);
  1730. for (;;) {
  1731. if (list_empty(&txq->axq_q)) {
  1732. txq->axq_link = NULL;
  1733. if (sc->sc_flags & SC_OP_TXAGGR)
  1734. ath_txq_schedule(sc, txq);
  1735. break;
  1736. }
  1737. bf = list_first_entry(&txq->axq_q, struct ath_buf, list);
  1738. /*
  1739. * There is a race condition that a BH gets scheduled
  1740. * after sw writes TxE and before hw re-load the last
  1741. * descriptor to get the newly chained one.
  1742. * Software must keep the last DONE descriptor as a
  1743. * holding descriptor - software does so by marking
  1744. * it with the STALE flag.
  1745. */
  1746. bf_held = NULL;
  1747. if (bf->bf_stale) {
  1748. bf_held = bf;
  1749. if (list_is_last(&bf_held->list, &txq->axq_q))
  1750. break;
  1751. bf = list_entry(bf_held->list.next, struct ath_buf,
  1752. list);
  1753. }
  1754. lastbf = bf->bf_lastbf;
  1755. ds = lastbf->bf_desc;
  1756. memset(&ts, 0, sizeof(ts));
  1757. status = ath9k_hw_txprocdesc(ah, ds, &ts);
  1758. if (status == -EINPROGRESS)
  1759. break;
  1760. TX_STAT_INC(txq->axq_qnum, txprocdesc);
  1761. /*
  1762. * Remove ath_buf's of the same transmit unit from txq,
  1763. * however leave the last descriptor back as the holding
  1764. * descriptor for hw.
  1765. */
  1766. lastbf->bf_stale = true;
  1767. INIT_LIST_HEAD(&bf_head);
  1768. if (!list_is_singular(&lastbf->list))
  1769. list_cut_position(&bf_head,
  1770. &txq->axq_q, lastbf->list.prev);
  1771. if (bf_held) {
  1772. list_del(&bf_held->list);
  1773. ath_tx_return_buffer(sc, bf_held);
  1774. }
  1775. ath_tx_process_buffer(sc, txq, &ts, bf, &bf_head);
  1776. }
  1777. spin_unlock_bh(&txq->axq_lock);
  1778. }
  1779. static void ath_tx_complete_poll_work(struct work_struct *work)
  1780. {
  1781. struct ath_softc *sc = container_of(work, struct ath_softc,
  1782. tx_complete_work.work);
  1783. struct ath_txq *txq;
  1784. int i;
  1785. bool needreset = false;
  1786. #ifdef CONFIG_ATH9K_DEBUGFS
  1787. sc->tx_complete_poll_work_seen++;
  1788. #endif
  1789. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
  1790. if (ATH_TXQ_SETUP(sc, i)) {
  1791. txq = &sc->tx.txq[i];
  1792. spin_lock_bh(&txq->axq_lock);
  1793. if (txq->axq_depth) {
  1794. if (txq->axq_tx_inprogress) {
  1795. needreset = true;
  1796. spin_unlock_bh(&txq->axq_lock);
  1797. break;
  1798. } else {
  1799. txq->axq_tx_inprogress = true;
  1800. }
  1801. }
  1802. spin_unlock_bh(&txq->axq_lock);
  1803. }
  1804. if (needreset) {
  1805. ath_dbg(ath9k_hw_common(sc->sc_ah), ATH_DBG_RESET,
  1806. "tx hung, resetting the chip\n");
  1807. spin_lock_bh(&sc->sc_pcu_lock);
  1808. ath_reset(sc, true);
  1809. spin_unlock_bh(&sc->sc_pcu_lock);
  1810. }
  1811. ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
  1812. msecs_to_jiffies(ATH_TX_COMPLETE_POLL_INT));
  1813. }
  1814. void ath_tx_tasklet(struct ath_softc *sc)
  1815. {
  1816. int i;
  1817. u32 qcumask = ((1 << ATH9K_NUM_TX_QUEUES) - 1);
  1818. ath9k_hw_gettxintrtxqs(sc->sc_ah, &qcumask);
  1819. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  1820. if (ATH_TXQ_SETUP(sc, i) && (qcumask & (1 << i)))
  1821. ath_tx_processq(sc, &sc->tx.txq[i]);
  1822. }
  1823. }
  1824. void ath_tx_edma_tasklet(struct ath_softc *sc)
  1825. {
  1826. struct ath_tx_status ts;
  1827. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1828. struct ath_hw *ah = sc->sc_ah;
  1829. struct ath_txq *txq;
  1830. struct ath_buf *bf, *lastbf;
  1831. struct list_head bf_head;
  1832. int status;
  1833. for (;;) {
  1834. status = ath9k_hw_txprocdesc(ah, NULL, (void *)&ts);
  1835. if (status == -EINPROGRESS)
  1836. break;
  1837. if (status == -EIO) {
  1838. ath_dbg(common, ATH_DBG_XMIT,
  1839. "Error processing tx status\n");
  1840. break;
  1841. }
  1842. /* Skip beacon completions */
  1843. if (ts.qid == sc->beacon.beaconq)
  1844. continue;
  1845. txq = &sc->tx.txq[ts.qid];
  1846. spin_lock_bh(&txq->axq_lock);
  1847. if (list_empty(&txq->txq_fifo[txq->txq_tailidx])) {
  1848. spin_unlock_bh(&txq->axq_lock);
  1849. return;
  1850. }
  1851. bf = list_first_entry(&txq->txq_fifo[txq->txq_tailidx],
  1852. struct ath_buf, list);
  1853. lastbf = bf->bf_lastbf;
  1854. INIT_LIST_HEAD(&bf_head);
  1855. list_cut_position(&bf_head, &txq->txq_fifo[txq->txq_tailidx],
  1856. &lastbf->list);
  1857. if (list_empty(&txq->txq_fifo[txq->txq_tailidx])) {
  1858. INCR(txq->txq_tailidx, ATH_TXFIFO_DEPTH);
  1859. if (!list_empty(&txq->axq_q)) {
  1860. struct list_head bf_q;
  1861. INIT_LIST_HEAD(&bf_q);
  1862. txq->axq_link = NULL;
  1863. list_splice_tail_init(&txq->axq_q, &bf_q);
  1864. ath_tx_txqaddbuf(sc, txq, &bf_q, true);
  1865. }
  1866. }
  1867. ath_tx_process_buffer(sc, txq, &ts, bf, &bf_head);
  1868. spin_unlock_bh(&txq->axq_lock);
  1869. }
  1870. }
  1871. /*****************/
  1872. /* Init, Cleanup */
  1873. /*****************/
  1874. static int ath_txstatus_setup(struct ath_softc *sc, int size)
  1875. {
  1876. struct ath_descdma *dd = &sc->txsdma;
  1877. u8 txs_len = sc->sc_ah->caps.txs_len;
  1878. dd->dd_desc_len = size * txs_len;
  1879. dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
  1880. &dd->dd_desc_paddr, GFP_KERNEL);
  1881. if (!dd->dd_desc)
  1882. return -ENOMEM;
  1883. return 0;
  1884. }
  1885. static int ath_tx_edma_init(struct ath_softc *sc)
  1886. {
  1887. int err;
  1888. err = ath_txstatus_setup(sc, ATH_TXSTATUS_RING_SIZE);
  1889. if (!err)
  1890. ath9k_hw_setup_statusring(sc->sc_ah, sc->txsdma.dd_desc,
  1891. sc->txsdma.dd_desc_paddr,
  1892. ATH_TXSTATUS_RING_SIZE);
  1893. return err;
  1894. }
  1895. static void ath_tx_edma_cleanup(struct ath_softc *sc)
  1896. {
  1897. struct ath_descdma *dd = &sc->txsdma;
  1898. dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
  1899. dd->dd_desc_paddr);
  1900. }
  1901. int ath_tx_init(struct ath_softc *sc, int nbufs)
  1902. {
  1903. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1904. int error = 0;
  1905. spin_lock_init(&sc->tx.txbuflock);
  1906. error = ath_descdma_setup(sc, &sc->tx.txdma, &sc->tx.txbuf,
  1907. "tx", nbufs, 1, 1);
  1908. if (error != 0) {
  1909. ath_err(common,
  1910. "Failed to allocate tx descriptors: %d\n", error);
  1911. goto err;
  1912. }
  1913. error = ath_descdma_setup(sc, &sc->beacon.bdma, &sc->beacon.bbuf,
  1914. "beacon", ATH_BCBUF, 1, 1);
  1915. if (error != 0) {
  1916. ath_err(common,
  1917. "Failed to allocate beacon descriptors: %d\n", error);
  1918. goto err;
  1919. }
  1920. INIT_DELAYED_WORK(&sc->tx_complete_work, ath_tx_complete_poll_work);
  1921. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  1922. error = ath_tx_edma_init(sc);
  1923. if (error)
  1924. goto err;
  1925. }
  1926. err:
  1927. if (error != 0)
  1928. ath_tx_cleanup(sc);
  1929. return error;
  1930. }
  1931. void ath_tx_cleanup(struct ath_softc *sc)
  1932. {
  1933. if (sc->beacon.bdma.dd_desc_len != 0)
  1934. ath_descdma_cleanup(sc, &sc->beacon.bdma, &sc->beacon.bbuf);
  1935. if (sc->tx.txdma.dd_desc_len != 0)
  1936. ath_descdma_cleanup(sc, &sc->tx.txdma, &sc->tx.txbuf);
  1937. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
  1938. ath_tx_edma_cleanup(sc);
  1939. }
  1940. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an)
  1941. {
  1942. struct ath_atx_tid *tid;
  1943. struct ath_atx_ac *ac;
  1944. int tidno, acno;
  1945. for (tidno = 0, tid = &an->tid[tidno];
  1946. tidno < WME_NUM_TID;
  1947. tidno++, tid++) {
  1948. tid->an = an;
  1949. tid->tidno = tidno;
  1950. tid->seq_start = tid->seq_next = 0;
  1951. tid->baw_size = WME_MAX_BA;
  1952. tid->baw_head = tid->baw_tail = 0;
  1953. tid->sched = false;
  1954. tid->paused = false;
  1955. tid->state &= ~AGGR_CLEANUP;
  1956. INIT_LIST_HEAD(&tid->buf_q);
  1957. acno = TID_TO_WME_AC(tidno);
  1958. tid->ac = &an->ac[acno];
  1959. tid->state &= ~AGGR_ADDBA_COMPLETE;
  1960. tid->state &= ~AGGR_ADDBA_PROGRESS;
  1961. }
  1962. for (acno = 0, ac = &an->ac[acno];
  1963. acno < WME_NUM_AC; acno++, ac++) {
  1964. ac->sched = false;
  1965. ac->txq = sc->tx.txq_map[acno];
  1966. INIT_LIST_HEAD(&ac->tid_q);
  1967. }
  1968. }
  1969. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an)
  1970. {
  1971. struct ath_atx_ac *ac;
  1972. struct ath_atx_tid *tid;
  1973. struct ath_txq *txq;
  1974. int tidno;
  1975. for (tidno = 0, tid = &an->tid[tidno];
  1976. tidno < WME_NUM_TID; tidno++, tid++) {
  1977. ac = tid->ac;
  1978. txq = ac->txq;
  1979. spin_lock_bh(&txq->axq_lock);
  1980. if (tid->sched) {
  1981. list_del(&tid->list);
  1982. tid->sched = false;
  1983. }
  1984. if (ac->sched) {
  1985. list_del(&ac->list);
  1986. tid->ac->sched = false;
  1987. }
  1988. ath_tid_drain(sc, txq, tid);
  1989. tid->state &= ~AGGR_ADDBA_COMPLETE;
  1990. tid->state &= ~AGGR_CLEANUP;
  1991. spin_unlock_bh(&txq->axq_lock);
  1992. }
  1993. }