x86_emulate.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518
  1. /******************************************************************************
  2. * x86_emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. *
  13. * Avi Kivity <avi@qumranet.com>
  14. * Yaniv Kamay <yaniv@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  20. */
  21. #ifndef __KERNEL__
  22. #include <stdio.h>
  23. #include <stdint.h>
  24. #include <public/xen.h>
  25. #define DPRINTF(_f, _a ...) printf( _f , ## _a )
  26. #else
  27. #include "kvm.h"
  28. #define DPRINTF(x...) do {} while (0)
  29. #endif
  30. #include "x86_emulate.h"
  31. #include <linux/module.h>
  32. /*
  33. * Opcode effective-address decode tables.
  34. * Note that we only emulate instructions that have at least one memory
  35. * operand (excluding implicit stack references). We assume that stack
  36. * references and instruction fetches will never occur in special memory
  37. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  38. * not be handled.
  39. */
  40. /* Operand sizes: 8-bit operands or specified/overridden size. */
  41. #define ByteOp (1<<0) /* 8-bit operands. */
  42. /* Destination operand type. */
  43. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  44. #define DstReg (2<<1) /* Register operand. */
  45. #define DstMem (3<<1) /* Memory operand. */
  46. #define DstMask (3<<1)
  47. /* Source operand type. */
  48. #define SrcNone (0<<3) /* No source operand. */
  49. #define SrcImplicit (0<<3) /* Source operand is implicit in the opcode. */
  50. #define SrcReg (1<<3) /* Register operand. */
  51. #define SrcMem (2<<3) /* Memory operand. */
  52. #define SrcMem16 (3<<3) /* Memory operand (16-bit). */
  53. #define SrcMem32 (4<<3) /* Memory operand (32-bit). */
  54. #define SrcImm (5<<3) /* Immediate operand. */
  55. #define SrcImmByte (6<<3) /* 8-bit sign-extended immediate operand. */
  56. #define SrcMask (7<<3)
  57. /* Generic ModRM decode. */
  58. #define ModRM (1<<6)
  59. /* Destination is only written; never read. */
  60. #define Mov (1<<7)
  61. #define BitOp (1<<8)
  62. static u8 opcode_table[256] = {
  63. /* 0x00 - 0x07 */
  64. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  65. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  66. 0, 0, 0, 0,
  67. /* 0x08 - 0x0F */
  68. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  69. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  70. 0, 0, 0, 0,
  71. /* 0x10 - 0x17 */
  72. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  73. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  74. 0, 0, 0, 0,
  75. /* 0x18 - 0x1F */
  76. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  77. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  78. 0, 0, 0, 0,
  79. /* 0x20 - 0x27 */
  80. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  81. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  82. SrcImmByte, SrcImm, 0, 0,
  83. /* 0x28 - 0x2F */
  84. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  85. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  86. 0, 0, 0, 0,
  87. /* 0x30 - 0x37 */
  88. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  89. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  90. 0, 0, 0, 0,
  91. /* 0x38 - 0x3F */
  92. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  93. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  94. 0, 0, 0, 0,
  95. /* 0x40 - 0x4F */
  96. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  97. /* 0x50 - 0x57 */
  98. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  99. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  100. /* 0x58 - 0x5F */
  101. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  102. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  103. /* 0x60 - 0x6B */
  104. 0, 0, 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
  105. 0, 0, 0, 0, 0, 0, 0, 0,
  106. /* 0x6C - 0x6F */
  107. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* insb, insw/insd */
  108. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* outsb, outsw/outsd */
  109. /* 0x70 - 0x7F */
  110. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  111. /* 0x80 - 0x87 */
  112. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  113. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  114. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  115. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  116. /* 0x88 - 0x8F */
  117. ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
  118. ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  119. 0, 0, 0, DstMem | SrcNone | ModRM | Mov,
  120. /* 0x90 - 0x9F */
  121. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  122. /* 0xA0 - 0xA7 */
  123. ByteOp | DstReg | SrcMem | Mov, DstReg | SrcMem | Mov,
  124. ByteOp | DstMem | SrcReg | Mov, DstMem | SrcReg | Mov,
  125. ByteOp | ImplicitOps | Mov, ImplicitOps | Mov,
  126. ByteOp | ImplicitOps, ImplicitOps,
  127. /* 0xA8 - 0xAF */
  128. 0, 0, ByteOp | ImplicitOps | Mov, ImplicitOps | Mov,
  129. ByteOp | ImplicitOps | Mov, ImplicitOps | Mov,
  130. ByteOp | ImplicitOps, ImplicitOps,
  131. /* 0xB0 - 0xBF */
  132. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  133. /* 0xC0 - 0xC7 */
  134. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  135. 0, ImplicitOps, 0, 0,
  136. ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
  137. /* 0xC8 - 0xCF */
  138. 0, 0, 0, 0, 0, 0, 0, 0,
  139. /* 0xD0 - 0xD7 */
  140. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  141. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  142. 0, 0, 0, 0,
  143. /* 0xD8 - 0xDF */
  144. 0, 0, 0, 0, 0, 0, 0, 0,
  145. /* 0xE0 - 0xE7 */
  146. 0, 0, 0, 0, 0, 0, 0, 0,
  147. /* 0xE8 - 0xEF */
  148. 0, SrcImm|ImplicitOps, 0, SrcImmByte|ImplicitOps, 0, 0, 0, 0,
  149. /* 0xF0 - 0xF7 */
  150. 0, 0, 0, 0,
  151. ImplicitOps, 0,
  152. ByteOp | DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  153. /* 0xF8 - 0xFF */
  154. 0, 0, 0, 0,
  155. 0, 0, ByteOp | DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM
  156. };
  157. static u16 twobyte_table[256] = {
  158. /* 0x00 - 0x0F */
  159. 0, SrcMem | ModRM | DstReg, 0, 0, 0, 0, ImplicitOps, 0,
  160. 0, ImplicitOps, 0, 0, 0, ImplicitOps | ModRM, 0, 0,
  161. /* 0x10 - 0x1F */
  162. 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
  163. /* 0x20 - 0x2F */
  164. ModRM | ImplicitOps, ModRM, ModRM | ImplicitOps, ModRM, 0, 0, 0, 0,
  165. 0, 0, 0, 0, 0, 0, 0, 0,
  166. /* 0x30 - 0x3F */
  167. ImplicitOps, 0, ImplicitOps, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  168. /* 0x40 - 0x47 */
  169. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  170. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  171. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  172. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  173. /* 0x48 - 0x4F */
  174. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  175. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  176. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  177. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  178. /* 0x50 - 0x5F */
  179. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  180. /* 0x60 - 0x6F */
  181. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  182. /* 0x70 - 0x7F */
  183. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  184. /* 0x80 - 0x8F */
  185. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  186. /* 0x90 - 0x9F */
  187. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  188. /* 0xA0 - 0xA7 */
  189. 0, 0, 0, DstMem | SrcReg | ModRM | BitOp, 0, 0, 0, 0,
  190. /* 0xA8 - 0xAF */
  191. 0, 0, 0, DstMem | SrcReg | ModRM | BitOp, 0, 0, 0, 0,
  192. /* 0xB0 - 0xB7 */
  193. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM, 0,
  194. DstMem | SrcReg | ModRM | BitOp,
  195. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  196. DstReg | SrcMem16 | ModRM | Mov,
  197. /* 0xB8 - 0xBF */
  198. 0, 0, DstMem | SrcImmByte | ModRM, DstMem | SrcReg | ModRM | BitOp,
  199. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  200. DstReg | SrcMem16 | ModRM | Mov,
  201. /* 0xC0 - 0xCF */
  202. 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0, 0,
  203. /* 0xD0 - 0xDF */
  204. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  205. /* 0xE0 - 0xEF */
  206. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  207. /* 0xF0 - 0xFF */
  208. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  209. };
  210. /* Type, address-of, and value of an instruction's operand. */
  211. struct operand {
  212. enum { OP_REG, OP_MEM, OP_IMM } type;
  213. unsigned int bytes;
  214. unsigned long val, orig_val, *ptr;
  215. };
  216. /* EFLAGS bit definitions. */
  217. #define EFLG_OF (1<<11)
  218. #define EFLG_DF (1<<10)
  219. #define EFLG_SF (1<<7)
  220. #define EFLG_ZF (1<<6)
  221. #define EFLG_AF (1<<4)
  222. #define EFLG_PF (1<<2)
  223. #define EFLG_CF (1<<0)
  224. /*
  225. * Instruction emulation:
  226. * Most instructions are emulated directly via a fragment of inline assembly
  227. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  228. * any modified flags.
  229. */
  230. #if defined(CONFIG_X86_64)
  231. #define _LO32 "k" /* force 32-bit operand */
  232. #define _STK "%%rsp" /* stack pointer */
  233. #elif defined(__i386__)
  234. #define _LO32 "" /* force 32-bit operand */
  235. #define _STK "%%esp" /* stack pointer */
  236. #endif
  237. /*
  238. * These EFLAGS bits are restored from saved value during emulation, and
  239. * any changes are written back to the saved value after emulation.
  240. */
  241. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  242. /* Before executing instruction: restore necessary bits in EFLAGS. */
  243. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  244. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); */ \
  245. "push %"_sav"; " \
  246. "movl %"_msk",%"_LO32 _tmp"; " \
  247. "andl %"_LO32 _tmp",("_STK"); " \
  248. "pushf; " \
  249. "notl %"_LO32 _tmp"; " \
  250. "andl %"_LO32 _tmp",("_STK"); " \
  251. "pop %"_tmp"; " \
  252. "orl %"_LO32 _tmp",("_STK"); " \
  253. "popf; " \
  254. /* _sav &= ~msk; */ \
  255. "movl %"_msk",%"_LO32 _tmp"; " \
  256. "notl %"_LO32 _tmp"; " \
  257. "andl %"_LO32 _tmp",%"_sav"; "
  258. /* After executing instruction: write-back necessary bits in EFLAGS. */
  259. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  260. /* _sav |= EFLAGS & _msk; */ \
  261. "pushf; " \
  262. "pop %"_tmp"; " \
  263. "andl %"_msk",%"_LO32 _tmp"; " \
  264. "orl %"_LO32 _tmp",%"_sav"; "
  265. /* Raw emulation: instruction has two explicit operands. */
  266. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  267. do { \
  268. unsigned long _tmp; \
  269. \
  270. switch ((_dst).bytes) { \
  271. case 2: \
  272. __asm__ __volatile__ ( \
  273. _PRE_EFLAGS("0","4","2") \
  274. _op"w %"_wx"3,%1; " \
  275. _POST_EFLAGS("0","4","2") \
  276. : "=m" (_eflags), "=m" ((_dst).val), \
  277. "=&r" (_tmp) \
  278. : _wy ((_src).val), "i" (EFLAGS_MASK) ); \
  279. break; \
  280. case 4: \
  281. __asm__ __volatile__ ( \
  282. _PRE_EFLAGS("0","4","2") \
  283. _op"l %"_lx"3,%1; " \
  284. _POST_EFLAGS("0","4","2") \
  285. : "=m" (_eflags), "=m" ((_dst).val), \
  286. "=&r" (_tmp) \
  287. : _ly ((_src).val), "i" (EFLAGS_MASK) ); \
  288. break; \
  289. case 8: \
  290. __emulate_2op_8byte(_op, _src, _dst, \
  291. _eflags, _qx, _qy); \
  292. break; \
  293. } \
  294. } while (0)
  295. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  296. do { \
  297. unsigned long _tmp; \
  298. switch ( (_dst).bytes ) \
  299. { \
  300. case 1: \
  301. __asm__ __volatile__ ( \
  302. _PRE_EFLAGS("0","4","2") \
  303. _op"b %"_bx"3,%1; " \
  304. _POST_EFLAGS("0","4","2") \
  305. : "=m" (_eflags), "=m" ((_dst).val), \
  306. "=&r" (_tmp) \
  307. : _by ((_src).val), "i" (EFLAGS_MASK) ); \
  308. break; \
  309. default: \
  310. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  311. _wx, _wy, _lx, _ly, _qx, _qy); \
  312. break; \
  313. } \
  314. } while (0)
  315. /* Source operand is byte-sized and may be restricted to just %cl. */
  316. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  317. __emulate_2op(_op, _src, _dst, _eflags, \
  318. "b", "c", "b", "c", "b", "c", "b", "c")
  319. /* Source operand is byte, word, long or quad sized. */
  320. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  321. __emulate_2op(_op, _src, _dst, _eflags, \
  322. "b", "q", "w", "r", _LO32, "r", "", "r")
  323. /* Source operand is word, long or quad sized. */
  324. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  325. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  326. "w", "r", _LO32, "r", "", "r")
  327. /* Instruction has only one explicit operand (no source operand). */
  328. #define emulate_1op(_op, _dst, _eflags) \
  329. do { \
  330. unsigned long _tmp; \
  331. \
  332. switch ( (_dst).bytes ) \
  333. { \
  334. case 1: \
  335. __asm__ __volatile__ ( \
  336. _PRE_EFLAGS("0","3","2") \
  337. _op"b %1; " \
  338. _POST_EFLAGS("0","3","2") \
  339. : "=m" (_eflags), "=m" ((_dst).val), \
  340. "=&r" (_tmp) \
  341. : "i" (EFLAGS_MASK) ); \
  342. break; \
  343. case 2: \
  344. __asm__ __volatile__ ( \
  345. _PRE_EFLAGS("0","3","2") \
  346. _op"w %1; " \
  347. _POST_EFLAGS("0","3","2") \
  348. : "=m" (_eflags), "=m" ((_dst).val), \
  349. "=&r" (_tmp) \
  350. : "i" (EFLAGS_MASK) ); \
  351. break; \
  352. case 4: \
  353. __asm__ __volatile__ ( \
  354. _PRE_EFLAGS("0","3","2") \
  355. _op"l %1; " \
  356. _POST_EFLAGS("0","3","2") \
  357. : "=m" (_eflags), "=m" ((_dst).val), \
  358. "=&r" (_tmp) \
  359. : "i" (EFLAGS_MASK) ); \
  360. break; \
  361. case 8: \
  362. __emulate_1op_8byte(_op, _dst, _eflags); \
  363. break; \
  364. } \
  365. } while (0)
  366. /* Emulate an instruction with quadword operands (x86/64 only). */
  367. #if defined(CONFIG_X86_64)
  368. #define __emulate_2op_8byte(_op, _src, _dst, _eflags, _qx, _qy) \
  369. do { \
  370. __asm__ __volatile__ ( \
  371. _PRE_EFLAGS("0","4","2") \
  372. _op"q %"_qx"3,%1; " \
  373. _POST_EFLAGS("0","4","2") \
  374. : "=m" (_eflags), "=m" ((_dst).val), "=&r" (_tmp) \
  375. : _qy ((_src).val), "i" (EFLAGS_MASK) ); \
  376. } while (0)
  377. #define __emulate_1op_8byte(_op, _dst, _eflags) \
  378. do { \
  379. __asm__ __volatile__ ( \
  380. _PRE_EFLAGS("0","3","2") \
  381. _op"q %1; " \
  382. _POST_EFLAGS("0","3","2") \
  383. : "=m" (_eflags), "=m" ((_dst).val), "=&r" (_tmp) \
  384. : "i" (EFLAGS_MASK) ); \
  385. } while (0)
  386. #elif defined(__i386__)
  387. #define __emulate_2op_8byte(_op, _src, _dst, _eflags, _qx, _qy)
  388. #define __emulate_1op_8byte(_op, _dst, _eflags)
  389. #endif /* __i386__ */
  390. /* Fetch next part of the instruction being emulated. */
  391. #define insn_fetch(_type, _size, _eip) \
  392. ({ unsigned long _x; \
  393. rc = ops->read_std((unsigned long)(_eip) + ctxt->cs_base, &_x, \
  394. (_size), ctxt->vcpu); \
  395. if ( rc != 0 ) \
  396. goto done; \
  397. (_eip) += (_size); \
  398. (_type)_x; \
  399. })
  400. /* Access/update address held in a register, based on addressing mode. */
  401. #define address_mask(reg) \
  402. ((ad_bytes == sizeof(unsigned long)) ? \
  403. (reg) : ((reg) & ((1UL << (ad_bytes << 3)) - 1)))
  404. #define register_address(base, reg) \
  405. ((base) + address_mask(reg))
  406. #define register_address_increment(reg, inc) \
  407. do { \
  408. /* signed type ensures sign extension to long */ \
  409. int _inc = (inc); \
  410. if ( ad_bytes == sizeof(unsigned long) ) \
  411. (reg) += _inc; \
  412. else \
  413. (reg) = ((reg) & ~((1UL << (ad_bytes << 3)) - 1)) | \
  414. (((reg) + _inc) & ((1UL << (ad_bytes << 3)) - 1)); \
  415. } while (0)
  416. #define JMP_REL(rel) \
  417. do { \
  418. _eip += (int)(rel); \
  419. _eip = ((op_bytes == 2) ? (uint16_t)_eip : (uint32_t)_eip); \
  420. } while (0)
  421. /*
  422. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  423. * pointer into the block that addresses the relevant register.
  424. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  425. */
  426. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  427. int highbyte_regs)
  428. {
  429. void *p;
  430. p = &regs[modrm_reg];
  431. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  432. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  433. return p;
  434. }
  435. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  436. struct x86_emulate_ops *ops,
  437. void *ptr,
  438. u16 *size, unsigned long *address, int op_bytes)
  439. {
  440. int rc;
  441. if (op_bytes == 2)
  442. op_bytes = 3;
  443. *address = 0;
  444. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  445. ctxt->vcpu);
  446. if (rc)
  447. return rc;
  448. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  449. ctxt->vcpu);
  450. return rc;
  451. }
  452. int
  453. x86_emulate_memop(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  454. {
  455. unsigned d;
  456. u8 b, sib, twobyte = 0, rex_prefix = 0;
  457. u8 modrm, modrm_mod = 0, modrm_reg = 0, modrm_rm = 0;
  458. unsigned long *override_base = NULL;
  459. unsigned int op_bytes, ad_bytes, lock_prefix = 0, rep_prefix = 0, i;
  460. int rc = 0;
  461. struct operand src, dst;
  462. unsigned long cr2 = ctxt->cr2;
  463. int mode = ctxt->mode;
  464. unsigned long modrm_ea;
  465. int use_modrm_ea, index_reg = 0, base_reg = 0, scale, rip_relative = 0;
  466. int no_wb = 0;
  467. u64 msr_data;
  468. /* Shadow copy of register state. Committed on successful emulation. */
  469. unsigned long _regs[NR_VCPU_REGS];
  470. unsigned long _eip = ctxt->vcpu->rip, _eflags = ctxt->eflags;
  471. unsigned long modrm_val = 0;
  472. memcpy(_regs, ctxt->vcpu->regs, sizeof _regs);
  473. switch (mode) {
  474. case X86EMUL_MODE_REAL:
  475. case X86EMUL_MODE_PROT16:
  476. op_bytes = ad_bytes = 2;
  477. break;
  478. case X86EMUL_MODE_PROT32:
  479. op_bytes = ad_bytes = 4;
  480. break;
  481. #ifdef CONFIG_X86_64
  482. case X86EMUL_MODE_PROT64:
  483. op_bytes = 4;
  484. ad_bytes = 8;
  485. break;
  486. #endif
  487. default:
  488. return -1;
  489. }
  490. /* Legacy prefixes. */
  491. for (i = 0; i < 8; i++) {
  492. switch (b = insn_fetch(u8, 1, _eip)) {
  493. case 0x66: /* operand-size override */
  494. op_bytes ^= 6; /* switch between 2/4 bytes */
  495. break;
  496. case 0x67: /* address-size override */
  497. if (mode == X86EMUL_MODE_PROT64)
  498. ad_bytes ^= 12; /* switch between 4/8 bytes */
  499. else
  500. ad_bytes ^= 6; /* switch between 2/4 bytes */
  501. break;
  502. case 0x2e: /* CS override */
  503. override_base = &ctxt->cs_base;
  504. break;
  505. case 0x3e: /* DS override */
  506. override_base = &ctxt->ds_base;
  507. break;
  508. case 0x26: /* ES override */
  509. override_base = &ctxt->es_base;
  510. break;
  511. case 0x64: /* FS override */
  512. override_base = &ctxt->fs_base;
  513. break;
  514. case 0x65: /* GS override */
  515. override_base = &ctxt->gs_base;
  516. break;
  517. case 0x36: /* SS override */
  518. override_base = &ctxt->ss_base;
  519. break;
  520. case 0xf0: /* LOCK */
  521. lock_prefix = 1;
  522. break;
  523. case 0xf3: /* REP/REPE/REPZ */
  524. rep_prefix = 1;
  525. break;
  526. case 0xf2: /* REPNE/REPNZ */
  527. break;
  528. default:
  529. goto done_prefixes;
  530. }
  531. }
  532. done_prefixes:
  533. /* REX prefix. */
  534. if ((mode == X86EMUL_MODE_PROT64) && ((b & 0xf0) == 0x40)) {
  535. rex_prefix = b;
  536. if (b & 8)
  537. op_bytes = 8; /* REX.W */
  538. modrm_reg = (b & 4) << 1; /* REX.R */
  539. index_reg = (b & 2) << 2; /* REX.X */
  540. modrm_rm = base_reg = (b & 1) << 3; /* REG.B */
  541. b = insn_fetch(u8, 1, _eip);
  542. }
  543. /* Opcode byte(s). */
  544. d = opcode_table[b];
  545. if (d == 0) {
  546. /* Two-byte opcode? */
  547. if (b == 0x0f) {
  548. twobyte = 1;
  549. b = insn_fetch(u8, 1, _eip);
  550. d = twobyte_table[b];
  551. }
  552. /* Unrecognised? */
  553. if (d == 0)
  554. goto cannot_emulate;
  555. }
  556. /* ModRM and SIB bytes. */
  557. if (d & ModRM) {
  558. modrm = insn_fetch(u8, 1, _eip);
  559. modrm_mod |= (modrm & 0xc0) >> 6;
  560. modrm_reg |= (modrm & 0x38) >> 3;
  561. modrm_rm |= (modrm & 0x07);
  562. modrm_ea = 0;
  563. use_modrm_ea = 1;
  564. if (modrm_mod == 3) {
  565. modrm_val = *(unsigned long *)
  566. decode_register(modrm_rm, _regs, d & ByteOp);
  567. goto modrm_done;
  568. }
  569. if (ad_bytes == 2) {
  570. unsigned bx = _regs[VCPU_REGS_RBX];
  571. unsigned bp = _regs[VCPU_REGS_RBP];
  572. unsigned si = _regs[VCPU_REGS_RSI];
  573. unsigned di = _regs[VCPU_REGS_RDI];
  574. /* 16-bit ModR/M decode. */
  575. switch (modrm_mod) {
  576. case 0:
  577. if (modrm_rm == 6)
  578. modrm_ea += insn_fetch(u16, 2, _eip);
  579. break;
  580. case 1:
  581. modrm_ea += insn_fetch(s8, 1, _eip);
  582. break;
  583. case 2:
  584. modrm_ea += insn_fetch(u16, 2, _eip);
  585. break;
  586. }
  587. switch (modrm_rm) {
  588. case 0:
  589. modrm_ea += bx + si;
  590. break;
  591. case 1:
  592. modrm_ea += bx + di;
  593. break;
  594. case 2:
  595. modrm_ea += bp + si;
  596. break;
  597. case 3:
  598. modrm_ea += bp + di;
  599. break;
  600. case 4:
  601. modrm_ea += si;
  602. break;
  603. case 5:
  604. modrm_ea += di;
  605. break;
  606. case 6:
  607. if (modrm_mod != 0)
  608. modrm_ea += bp;
  609. break;
  610. case 7:
  611. modrm_ea += bx;
  612. break;
  613. }
  614. if (modrm_rm == 2 || modrm_rm == 3 ||
  615. (modrm_rm == 6 && modrm_mod != 0))
  616. if (!override_base)
  617. override_base = &ctxt->ss_base;
  618. modrm_ea = (u16)modrm_ea;
  619. } else {
  620. /* 32/64-bit ModR/M decode. */
  621. switch (modrm_rm) {
  622. case 4:
  623. case 12:
  624. sib = insn_fetch(u8, 1, _eip);
  625. index_reg |= (sib >> 3) & 7;
  626. base_reg |= sib & 7;
  627. scale = sib >> 6;
  628. switch (base_reg) {
  629. case 5:
  630. if (modrm_mod != 0)
  631. modrm_ea += _regs[base_reg];
  632. else
  633. modrm_ea += insn_fetch(s32, 4, _eip);
  634. break;
  635. default:
  636. modrm_ea += _regs[base_reg];
  637. }
  638. switch (index_reg) {
  639. case 4:
  640. break;
  641. default:
  642. modrm_ea += _regs[index_reg] << scale;
  643. }
  644. break;
  645. case 5:
  646. if (modrm_mod != 0)
  647. modrm_ea += _regs[modrm_rm];
  648. else if (mode == X86EMUL_MODE_PROT64)
  649. rip_relative = 1;
  650. break;
  651. default:
  652. modrm_ea += _regs[modrm_rm];
  653. break;
  654. }
  655. switch (modrm_mod) {
  656. case 0:
  657. if (modrm_rm == 5)
  658. modrm_ea += insn_fetch(s32, 4, _eip);
  659. break;
  660. case 1:
  661. modrm_ea += insn_fetch(s8, 1, _eip);
  662. break;
  663. case 2:
  664. modrm_ea += insn_fetch(s32, 4, _eip);
  665. break;
  666. }
  667. }
  668. if (!override_base)
  669. override_base = &ctxt->ds_base;
  670. if (mode == X86EMUL_MODE_PROT64 &&
  671. override_base != &ctxt->fs_base &&
  672. override_base != &ctxt->gs_base)
  673. override_base = NULL;
  674. if (override_base)
  675. modrm_ea += *override_base;
  676. if (rip_relative) {
  677. modrm_ea += _eip;
  678. switch (d & SrcMask) {
  679. case SrcImmByte:
  680. modrm_ea += 1;
  681. break;
  682. case SrcImm:
  683. if (d & ByteOp)
  684. modrm_ea += 1;
  685. else
  686. if (op_bytes == 8)
  687. modrm_ea += 4;
  688. else
  689. modrm_ea += op_bytes;
  690. }
  691. }
  692. if (ad_bytes != 8)
  693. modrm_ea = (u32)modrm_ea;
  694. cr2 = modrm_ea;
  695. modrm_done:
  696. ;
  697. }
  698. /*
  699. * Decode and fetch the source operand: register, memory
  700. * or immediate.
  701. */
  702. switch (d & SrcMask) {
  703. case SrcNone:
  704. break;
  705. case SrcReg:
  706. src.type = OP_REG;
  707. if (d & ByteOp) {
  708. src.ptr = decode_register(modrm_reg, _regs,
  709. (rex_prefix == 0));
  710. src.val = src.orig_val = *(u8 *) src.ptr;
  711. src.bytes = 1;
  712. } else {
  713. src.ptr = decode_register(modrm_reg, _regs, 0);
  714. switch ((src.bytes = op_bytes)) {
  715. case 2:
  716. src.val = src.orig_val = *(u16 *) src.ptr;
  717. break;
  718. case 4:
  719. src.val = src.orig_val = *(u32 *) src.ptr;
  720. break;
  721. case 8:
  722. src.val = src.orig_val = *(u64 *) src.ptr;
  723. break;
  724. }
  725. }
  726. break;
  727. case SrcMem16:
  728. src.bytes = 2;
  729. goto srcmem_common;
  730. case SrcMem32:
  731. src.bytes = 4;
  732. goto srcmem_common;
  733. case SrcMem:
  734. src.bytes = (d & ByteOp) ? 1 : op_bytes;
  735. /* Don't fetch the address for invlpg: it could be unmapped. */
  736. if (twobyte && b == 0x01 && modrm_reg == 7)
  737. break;
  738. srcmem_common:
  739. src.type = OP_MEM;
  740. src.ptr = (unsigned long *)cr2;
  741. if ((rc = ops->read_emulated((unsigned long)src.ptr,
  742. &src.val, src.bytes, ctxt->vcpu)) != 0)
  743. goto done;
  744. src.orig_val = src.val;
  745. break;
  746. case SrcImm:
  747. src.type = OP_IMM;
  748. src.ptr = (unsigned long *)_eip;
  749. src.bytes = (d & ByteOp) ? 1 : op_bytes;
  750. if (src.bytes == 8)
  751. src.bytes = 4;
  752. /* NB. Immediates are sign-extended as necessary. */
  753. switch (src.bytes) {
  754. case 1:
  755. src.val = insn_fetch(s8, 1, _eip);
  756. break;
  757. case 2:
  758. src.val = insn_fetch(s16, 2, _eip);
  759. break;
  760. case 4:
  761. src.val = insn_fetch(s32, 4, _eip);
  762. break;
  763. }
  764. break;
  765. case SrcImmByte:
  766. src.type = OP_IMM;
  767. src.ptr = (unsigned long *)_eip;
  768. src.bytes = 1;
  769. src.val = insn_fetch(s8, 1, _eip);
  770. break;
  771. }
  772. /* Decode and fetch the destination operand: register or memory. */
  773. switch (d & DstMask) {
  774. case ImplicitOps:
  775. /* Special instructions do their own operand decoding. */
  776. goto special_insn;
  777. case DstReg:
  778. dst.type = OP_REG;
  779. if ((d & ByteOp)
  780. && !(twobyte && (b == 0xb6 || b == 0xb7))) {
  781. dst.ptr = decode_register(modrm_reg, _regs,
  782. (rex_prefix == 0));
  783. dst.val = *(u8 *) dst.ptr;
  784. dst.bytes = 1;
  785. } else {
  786. dst.ptr = decode_register(modrm_reg, _regs, 0);
  787. switch ((dst.bytes = op_bytes)) {
  788. case 2:
  789. dst.val = *(u16 *)dst.ptr;
  790. break;
  791. case 4:
  792. dst.val = *(u32 *)dst.ptr;
  793. break;
  794. case 8:
  795. dst.val = *(u64 *)dst.ptr;
  796. break;
  797. }
  798. }
  799. break;
  800. case DstMem:
  801. dst.type = OP_MEM;
  802. dst.ptr = (unsigned long *)cr2;
  803. dst.bytes = (d & ByteOp) ? 1 : op_bytes;
  804. if (d & BitOp) {
  805. unsigned long mask = ~(dst.bytes * 8 - 1);
  806. dst.ptr = (void *)dst.ptr + (src.val & mask) / 8;
  807. }
  808. if (!(d & Mov) && /* optimisation - avoid slow emulated read */
  809. ((rc = ops->read_emulated((unsigned long)dst.ptr,
  810. &dst.val, dst.bytes, ctxt->vcpu)) != 0))
  811. goto done;
  812. break;
  813. }
  814. dst.orig_val = dst.val;
  815. if (twobyte)
  816. goto twobyte_insn;
  817. switch (b) {
  818. case 0x00 ... 0x05:
  819. add: /* add */
  820. emulate_2op_SrcV("add", src, dst, _eflags);
  821. break;
  822. case 0x08 ... 0x0d:
  823. or: /* or */
  824. emulate_2op_SrcV("or", src, dst, _eflags);
  825. break;
  826. case 0x10 ... 0x15:
  827. adc: /* adc */
  828. emulate_2op_SrcV("adc", src, dst, _eflags);
  829. break;
  830. case 0x18 ... 0x1d:
  831. sbb: /* sbb */
  832. emulate_2op_SrcV("sbb", src, dst, _eflags);
  833. break;
  834. case 0x20 ... 0x23:
  835. and: /* and */
  836. emulate_2op_SrcV("and", src, dst, _eflags);
  837. break;
  838. case 0x24: /* and al imm8 */
  839. dst.type = OP_REG;
  840. dst.ptr = &_regs[VCPU_REGS_RAX];
  841. dst.val = *(u8 *)dst.ptr;
  842. dst.bytes = 1;
  843. dst.orig_val = dst.val;
  844. goto and;
  845. case 0x25: /* and ax imm16, or eax imm32 */
  846. dst.type = OP_REG;
  847. dst.bytes = op_bytes;
  848. dst.ptr = &_regs[VCPU_REGS_RAX];
  849. if (op_bytes == 2)
  850. dst.val = *(u16 *)dst.ptr;
  851. else
  852. dst.val = *(u32 *)dst.ptr;
  853. dst.orig_val = dst.val;
  854. goto and;
  855. case 0x28 ... 0x2d:
  856. sub: /* sub */
  857. emulate_2op_SrcV("sub", src, dst, _eflags);
  858. break;
  859. case 0x30 ... 0x35:
  860. xor: /* xor */
  861. emulate_2op_SrcV("xor", src, dst, _eflags);
  862. break;
  863. case 0x38 ... 0x3d:
  864. cmp: /* cmp */
  865. emulate_2op_SrcV("cmp", src, dst, _eflags);
  866. break;
  867. case 0x63: /* movsxd */
  868. if (mode != X86EMUL_MODE_PROT64)
  869. goto cannot_emulate;
  870. dst.val = (s32) src.val;
  871. break;
  872. case 0x80 ... 0x83: /* Grp1 */
  873. switch (modrm_reg) {
  874. case 0:
  875. goto add;
  876. case 1:
  877. goto or;
  878. case 2:
  879. goto adc;
  880. case 3:
  881. goto sbb;
  882. case 4:
  883. goto and;
  884. case 5:
  885. goto sub;
  886. case 6:
  887. goto xor;
  888. case 7:
  889. goto cmp;
  890. }
  891. break;
  892. case 0x84 ... 0x85:
  893. test: /* test */
  894. emulate_2op_SrcV("test", src, dst, _eflags);
  895. break;
  896. case 0x86 ... 0x87: /* xchg */
  897. /* Write back the register source. */
  898. switch (dst.bytes) {
  899. case 1:
  900. *(u8 *) src.ptr = (u8) dst.val;
  901. break;
  902. case 2:
  903. *(u16 *) src.ptr = (u16) dst.val;
  904. break;
  905. case 4:
  906. *src.ptr = (u32) dst.val;
  907. break; /* 64b reg: zero-extend */
  908. case 8:
  909. *src.ptr = dst.val;
  910. break;
  911. }
  912. /*
  913. * Write back the memory destination with implicit LOCK
  914. * prefix.
  915. */
  916. dst.val = src.val;
  917. lock_prefix = 1;
  918. break;
  919. case 0xa0 ... 0xa1: /* mov */
  920. dst.ptr = (unsigned long *)&_regs[VCPU_REGS_RAX];
  921. dst.val = src.val;
  922. _eip += ad_bytes; /* skip src displacement */
  923. break;
  924. case 0xa2 ... 0xa3: /* mov */
  925. dst.val = (unsigned long)_regs[VCPU_REGS_RAX];
  926. _eip += ad_bytes; /* skip dst displacement */
  927. break;
  928. case 0x88 ... 0x8b: /* mov */
  929. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  930. dst.val = src.val;
  931. break;
  932. case 0x8f: /* pop (sole member of Grp1a) */
  933. /* 64-bit mode: POP always pops a 64-bit operand. */
  934. if (mode == X86EMUL_MODE_PROT64)
  935. dst.bytes = 8;
  936. if ((rc = ops->read_std(register_address(ctxt->ss_base,
  937. _regs[VCPU_REGS_RSP]),
  938. &dst.val, dst.bytes, ctxt->vcpu)) != 0)
  939. goto done;
  940. register_address_increment(_regs[VCPU_REGS_RSP], dst.bytes);
  941. break;
  942. case 0xc0 ... 0xc1:
  943. grp2: /* Grp2 */
  944. switch (modrm_reg) {
  945. case 0: /* rol */
  946. emulate_2op_SrcB("rol", src, dst, _eflags);
  947. break;
  948. case 1: /* ror */
  949. emulate_2op_SrcB("ror", src, dst, _eflags);
  950. break;
  951. case 2: /* rcl */
  952. emulate_2op_SrcB("rcl", src, dst, _eflags);
  953. break;
  954. case 3: /* rcr */
  955. emulate_2op_SrcB("rcr", src, dst, _eflags);
  956. break;
  957. case 4: /* sal/shl */
  958. case 6: /* sal/shl */
  959. emulate_2op_SrcB("sal", src, dst, _eflags);
  960. break;
  961. case 5: /* shr */
  962. emulate_2op_SrcB("shr", src, dst, _eflags);
  963. break;
  964. case 7: /* sar */
  965. emulate_2op_SrcB("sar", src, dst, _eflags);
  966. break;
  967. }
  968. break;
  969. case 0xd0 ... 0xd1: /* Grp2 */
  970. src.val = 1;
  971. goto grp2;
  972. case 0xd2 ... 0xd3: /* Grp2 */
  973. src.val = _regs[VCPU_REGS_RCX];
  974. goto grp2;
  975. case 0xe9: /* jmp rel */
  976. case 0xeb: /* jmp rel short */
  977. JMP_REL(src.val);
  978. no_wb = 1; /* Disable writeback. */
  979. break;
  980. case 0xf6 ... 0xf7: /* Grp3 */
  981. switch (modrm_reg) {
  982. case 0 ... 1: /* test */
  983. /*
  984. * Special case in Grp3: test has an immediate
  985. * source operand.
  986. */
  987. src.type = OP_IMM;
  988. src.ptr = (unsigned long *)_eip;
  989. src.bytes = (d & ByteOp) ? 1 : op_bytes;
  990. if (src.bytes == 8)
  991. src.bytes = 4;
  992. switch (src.bytes) {
  993. case 1:
  994. src.val = insn_fetch(s8, 1, _eip);
  995. break;
  996. case 2:
  997. src.val = insn_fetch(s16, 2, _eip);
  998. break;
  999. case 4:
  1000. src.val = insn_fetch(s32, 4, _eip);
  1001. break;
  1002. }
  1003. goto test;
  1004. case 2: /* not */
  1005. dst.val = ~dst.val;
  1006. break;
  1007. case 3: /* neg */
  1008. emulate_1op("neg", dst, _eflags);
  1009. break;
  1010. default:
  1011. goto cannot_emulate;
  1012. }
  1013. break;
  1014. case 0xfe ... 0xff: /* Grp4/Grp5 */
  1015. switch (modrm_reg) {
  1016. case 0: /* inc */
  1017. emulate_1op("inc", dst, _eflags);
  1018. break;
  1019. case 1: /* dec */
  1020. emulate_1op("dec", dst, _eflags);
  1021. break;
  1022. case 6: /* push */
  1023. /* 64-bit mode: PUSH always pushes a 64-bit operand. */
  1024. if (mode == X86EMUL_MODE_PROT64) {
  1025. dst.bytes = 8;
  1026. if ((rc = ops->read_std((unsigned long)dst.ptr,
  1027. &dst.val, 8,
  1028. ctxt->vcpu)) != 0)
  1029. goto done;
  1030. }
  1031. register_address_increment(_regs[VCPU_REGS_RSP],
  1032. -dst.bytes);
  1033. if ((rc = ops->write_std(
  1034. register_address(ctxt->ss_base,
  1035. _regs[VCPU_REGS_RSP]),
  1036. &dst.val, dst.bytes, ctxt->vcpu)) != 0)
  1037. goto done;
  1038. no_wb = 1;
  1039. break;
  1040. default:
  1041. goto cannot_emulate;
  1042. }
  1043. break;
  1044. }
  1045. writeback:
  1046. if (!no_wb) {
  1047. switch (dst.type) {
  1048. case OP_REG:
  1049. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1050. switch (dst.bytes) {
  1051. case 1:
  1052. *(u8 *)dst.ptr = (u8)dst.val;
  1053. break;
  1054. case 2:
  1055. *(u16 *)dst.ptr = (u16)dst.val;
  1056. break;
  1057. case 4:
  1058. *dst.ptr = (u32)dst.val;
  1059. break; /* 64b: zero-ext */
  1060. case 8:
  1061. *dst.ptr = dst.val;
  1062. break;
  1063. }
  1064. break;
  1065. case OP_MEM:
  1066. if (lock_prefix)
  1067. rc = ops->cmpxchg_emulated((unsigned long)dst.
  1068. ptr, &dst.orig_val,
  1069. &dst.val, dst.bytes,
  1070. ctxt->vcpu);
  1071. else
  1072. rc = ops->write_emulated((unsigned long)dst.ptr,
  1073. &dst.val, dst.bytes,
  1074. ctxt->vcpu);
  1075. if (rc != 0)
  1076. goto done;
  1077. default:
  1078. break;
  1079. }
  1080. }
  1081. /* Commit shadow register state. */
  1082. memcpy(ctxt->vcpu->regs, _regs, sizeof _regs);
  1083. ctxt->eflags = _eflags;
  1084. ctxt->vcpu->rip = _eip;
  1085. done:
  1086. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1087. special_insn:
  1088. if (twobyte)
  1089. goto twobyte_special_insn;
  1090. switch(b) {
  1091. case 0x50 ... 0x57: /* push reg */
  1092. if (op_bytes == 2)
  1093. src.val = (u16) _regs[b & 0x7];
  1094. else
  1095. src.val = (u32) _regs[b & 0x7];
  1096. dst.type = OP_MEM;
  1097. dst.bytes = op_bytes;
  1098. dst.val = src.val;
  1099. register_address_increment(_regs[VCPU_REGS_RSP], -op_bytes);
  1100. dst.ptr = (void *) register_address(
  1101. ctxt->ss_base, _regs[VCPU_REGS_RSP]);
  1102. break;
  1103. case 0x6c: /* insb */
  1104. case 0x6d: /* insw/insd */
  1105. if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
  1106. 1, /* in */
  1107. (d & ByteOp) ? 1 : op_bytes, /* size */
  1108. rep_prefix ?
  1109. address_mask(_regs[VCPU_REGS_RCX]) : 1, /* count */
  1110. (_eflags & EFLG_DF), /* down */
  1111. register_address(ctxt->es_base,
  1112. _regs[VCPU_REGS_RDI]), /* address */
  1113. rep_prefix,
  1114. _regs[VCPU_REGS_RDX] /* port */
  1115. ) == 0)
  1116. return -1;
  1117. return 0;
  1118. case 0x6e: /* outsb */
  1119. case 0x6f: /* outsw/outsd */
  1120. if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
  1121. 0, /* in */
  1122. (d & ByteOp) ? 1 : op_bytes, /* size */
  1123. rep_prefix ?
  1124. address_mask(_regs[VCPU_REGS_RCX]) : 1, /* count */
  1125. (_eflags & EFLG_DF), /* down */
  1126. register_address(override_base ?
  1127. *override_base : ctxt->ds_base,
  1128. _regs[VCPU_REGS_RSI]), /* address */
  1129. rep_prefix,
  1130. _regs[VCPU_REGS_RDX] /* port */
  1131. ) == 0)
  1132. return -1;
  1133. return 0;
  1134. }
  1135. if (rep_prefix) {
  1136. if (_regs[VCPU_REGS_RCX] == 0) {
  1137. ctxt->vcpu->rip = _eip;
  1138. goto done;
  1139. }
  1140. _regs[VCPU_REGS_RCX]--;
  1141. _eip = ctxt->vcpu->rip;
  1142. }
  1143. switch (b) {
  1144. case 0xa4 ... 0xa5: /* movs */
  1145. dst.type = OP_MEM;
  1146. dst.bytes = (d & ByteOp) ? 1 : op_bytes;
  1147. dst.ptr = (unsigned long *)register_address(ctxt->es_base,
  1148. _regs[VCPU_REGS_RDI]);
  1149. if ((rc = ops->read_emulated(register_address(
  1150. override_base ? *override_base : ctxt->ds_base,
  1151. _regs[VCPU_REGS_RSI]), &dst.val, dst.bytes, ctxt->vcpu)) != 0)
  1152. goto done;
  1153. register_address_increment(_regs[VCPU_REGS_RSI],
  1154. (_eflags & EFLG_DF) ? -dst.bytes : dst.bytes);
  1155. register_address_increment(_regs[VCPU_REGS_RDI],
  1156. (_eflags & EFLG_DF) ? -dst.bytes : dst.bytes);
  1157. break;
  1158. case 0xa6 ... 0xa7: /* cmps */
  1159. DPRINTF("Urk! I don't handle CMPS.\n");
  1160. goto cannot_emulate;
  1161. case 0xaa ... 0xab: /* stos */
  1162. dst.type = OP_MEM;
  1163. dst.bytes = (d & ByteOp) ? 1 : op_bytes;
  1164. dst.ptr = (unsigned long *)cr2;
  1165. dst.val = _regs[VCPU_REGS_RAX];
  1166. register_address_increment(_regs[VCPU_REGS_RDI],
  1167. (_eflags & EFLG_DF) ? -dst.bytes : dst.bytes);
  1168. break;
  1169. case 0xac ... 0xad: /* lods */
  1170. dst.type = OP_REG;
  1171. dst.bytes = (d & ByteOp) ? 1 : op_bytes;
  1172. dst.ptr = (unsigned long *)&_regs[VCPU_REGS_RAX];
  1173. if ((rc = ops->read_emulated(cr2, &dst.val, dst.bytes,
  1174. ctxt->vcpu)) != 0)
  1175. goto done;
  1176. register_address_increment(_regs[VCPU_REGS_RSI],
  1177. (_eflags & EFLG_DF) ? -dst.bytes : dst.bytes);
  1178. break;
  1179. case 0xae ... 0xaf: /* scas */
  1180. DPRINTF("Urk! I don't handle SCAS.\n");
  1181. goto cannot_emulate;
  1182. case 0xf4: /* hlt */
  1183. ctxt->vcpu->halt_request = 1;
  1184. goto done;
  1185. case 0xc3: /* ret */
  1186. dst.ptr = &_eip;
  1187. goto pop_instruction;
  1188. case 0x58 ... 0x5f: /* pop reg */
  1189. dst.ptr = (unsigned long *)&_regs[b & 0x7];
  1190. pop_instruction:
  1191. if ((rc = ops->read_std(register_address(ctxt->ss_base,
  1192. _regs[VCPU_REGS_RSP]), dst.ptr, op_bytes, ctxt->vcpu))
  1193. != 0)
  1194. goto done;
  1195. register_address_increment(_regs[VCPU_REGS_RSP], op_bytes);
  1196. no_wb = 1; /* Disable writeback. */
  1197. break;
  1198. }
  1199. goto writeback;
  1200. twobyte_insn:
  1201. switch (b) {
  1202. case 0x01: /* lgdt, lidt, lmsw */
  1203. /* Disable writeback. */
  1204. no_wb = 1;
  1205. switch (modrm_reg) {
  1206. u16 size;
  1207. unsigned long address;
  1208. case 2: /* lgdt */
  1209. rc = read_descriptor(ctxt, ops, src.ptr,
  1210. &size, &address, op_bytes);
  1211. if (rc)
  1212. goto done;
  1213. realmode_lgdt(ctxt->vcpu, size, address);
  1214. break;
  1215. case 3: /* lidt */
  1216. rc = read_descriptor(ctxt, ops, src.ptr,
  1217. &size, &address, op_bytes);
  1218. if (rc)
  1219. goto done;
  1220. realmode_lidt(ctxt->vcpu, size, address);
  1221. break;
  1222. case 4: /* smsw */
  1223. if (modrm_mod != 3)
  1224. goto cannot_emulate;
  1225. *(u16 *)&_regs[modrm_rm]
  1226. = realmode_get_cr(ctxt->vcpu, 0);
  1227. break;
  1228. case 6: /* lmsw */
  1229. if (modrm_mod != 3)
  1230. goto cannot_emulate;
  1231. realmode_lmsw(ctxt->vcpu, (u16)modrm_val, &_eflags);
  1232. break;
  1233. case 7: /* invlpg*/
  1234. emulate_invlpg(ctxt->vcpu, cr2);
  1235. break;
  1236. default:
  1237. goto cannot_emulate;
  1238. }
  1239. break;
  1240. case 0x21: /* mov from dr to reg */
  1241. no_wb = 1;
  1242. if (modrm_mod != 3)
  1243. goto cannot_emulate;
  1244. rc = emulator_get_dr(ctxt, modrm_reg, &_regs[modrm_rm]);
  1245. break;
  1246. case 0x23: /* mov from reg to dr */
  1247. no_wb = 1;
  1248. if (modrm_mod != 3)
  1249. goto cannot_emulate;
  1250. rc = emulator_set_dr(ctxt, modrm_reg, _regs[modrm_rm]);
  1251. break;
  1252. case 0x40 ... 0x4f: /* cmov */
  1253. dst.val = dst.orig_val = src.val;
  1254. no_wb = 1;
  1255. /*
  1256. * First, assume we're decoding an even cmov opcode
  1257. * (lsb == 0).
  1258. */
  1259. switch ((b & 15) >> 1) {
  1260. case 0: /* cmovo */
  1261. no_wb = (_eflags & EFLG_OF) ? 0 : 1;
  1262. break;
  1263. case 1: /* cmovb/cmovc/cmovnae */
  1264. no_wb = (_eflags & EFLG_CF) ? 0 : 1;
  1265. break;
  1266. case 2: /* cmovz/cmove */
  1267. no_wb = (_eflags & EFLG_ZF) ? 0 : 1;
  1268. break;
  1269. case 3: /* cmovbe/cmovna */
  1270. no_wb = (_eflags & (EFLG_CF | EFLG_ZF)) ? 0 : 1;
  1271. break;
  1272. case 4: /* cmovs */
  1273. no_wb = (_eflags & EFLG_SF) ? 0 : 1;
  1274. break;
  1275. case 5: /* cmovp/cmovpe */
  1276. no_wb = (_eflags & EFLG_PF) ? 0 : 1;
  1277. break;
  1278. case 7: /* cmovle/cmovng */
  1279. no_wb = (_eflags & EFLG_ZF) ? 0 : 1;
  1280. /* fall through */
  1281. case 6: /* cmovl/cmovnge */
  1282. no_wb &= (!(_eflags & EFLG_SF) !=
  1283. !(_eflags & EFLG_OF)) ? 0 : 1;
  1284. break;
  1285. }
  1286. /* Odd cmov opcodes (lsb == 1) have inverted sense. */
  1287. no_wb ^= b & 1;
  1288. break;
  1289. case 0xb0 ... 0xb1: /* cmpxchg */
  1290. /*
  1291. * Save real source value, then compare EAX against
  1292. * destination.
  1293. */
  1294. src.orig_val = src.val;
  1295. src.val = _regs[VCPU_REGS_RAX];
  1296. emulate_2op_SrcV("cmp", src, dst, _eflags);
  1297. if (_eflags & EFLG_ZF) {
  1298. /* Success: write back to memory. */
  1299. dst.val = src.orig_val;
  1300. } else {
  1301. /* Failure: write the value we saw to EAX. */
  1302. dst.type = OP_REG;
  1303. dst.ptr = (unsigned long *)&_regs[VCPU_REGS_RAX];
  1304. }
  1305. break;
  1306. case 0xa3:
  1307. bt: /* bt */
  1308. src.val &= (dst.bytes << 3) - 1; /* only subword offset */
  1309. emulate_2op_SrcV_nobyte("bt", src, dst, _eflags);
  1310. break;
  1311. case 0xb3:
  1312. btr: /* btr */
  1313. src.val &= (dst.bytes << 3) - 1; /* only subword offset */
  1314. emulate_2op_SrcV_nobyte("btr", src, dst, _eflags);
  1315. break;
  1316. case 0xab:
  1317. bts: /* bts */
  1318. src.val &= (dst.bytes << 3) - 1; /* only subword offset */
  1319. emulate_2op_SrcV_nobyte("bts", src, dst, _eflags);
  1320. break;
  1321. case 0xb6 ... 0xb7: /* movzx */
  1322. dst.bytes = op_bytes;
  1323. dst.val = (d & ByteOp) ? (u8) src.val : (u16) src.val;
  1324. break;
  1325. case 0xbb:
  1326. btc: /* btc */
  1327. src.val &= (dst.bytes << 3) - 1; /* only subword offset */
  1328. emulate_2op_SrcV_nobyte("btc", src, dst, _eflags);
  1329. break;
  1330. case 0xba: /* Grp8 */
  1331. switch (modrm_reg & 3) {
  1332. case 0:
  1333. goto bt;
  1334. case 1:
  1335. goto bts;
  1336. case 2:
  1337. goto btr;
  1338. case 3:
  1339. goto btc;
  1340. }
  1341. break;
  1342. case 0xbe ... 0xbf: /* movsx */
  1343. dst.bytes = op_bytes;
  1344. dst.val = (d & ByteOp) ? (s8) src.val : (s16) src.val;
  1345. break;
  1346. }
  1347. goto writeback;
  1348. twobyte_special_insn:
  1349. /* Disable writeback. */
  1350. no_wb = 1;
  1351. switch (b) {
  1352. case 0x09: /* wbinvd */
  1353. break;
  1354. case 0x0d: /* GrpP (prefetch) */
  1355. case 0x18: /* Grp16 (prefetch/nop) */
  1356. break;
  1357. case 0x06:
  1358. emulate_clts(ctxt->vcpu);
  1359. break;
  1360. case 0x20: /* mov cr, reg */
  1361. if (modrm_mod != 3)
  1362. goto cannot_emulate;
  1363. _regs[modrm_rm] = realmode_get_cr(ctxt->vcpu, modrm_reg);
  1364. break;
  1365. case 0x22: /* mov reg, cr */
  1366. if (modrm_mod != 3)
  1367. goto cannot_emulate;
  1368. realmode_set_cr(ctxt->vcpu, modrm_reg, modrm_val, &_eflags);
  1369. break;
  1370. case 0x30:
  1371. /* wrmsr */
  1372. msr_data = (u32)_regs[VCPU_REGS_RAX]
  1373. | ((u64)_regs[VCPU_REGS_RDX] << 32);
  1374. rc = kvm_set_msr(ctxt->vcpu, _regs[VCPU_REGS_RCX], msr_data);
  1375. if (rc) {
  1376. kvm_x86_ops->inject_gp(ctxt->vcpu, 0);
  1377. _eip = ctxt->vcpu->rip;
  1378. }
  1379. rc = X86EMUL_CONTINUE;
  1380. break;
  1381. case 0x32:
  1382. /* rdmsr */
  1383. rc = kvm_get_msr(ctxt->vcpu, _regs[VCPU_REGS_RCX], &msr_data);
  1384. if (rc) {
  1385. kvm_x86_ops->inject_gp(ctxt->vcpu, 0);
  1386. _eip = ctxt->vcpu->rip;
  1387. } else {
  1388. _regs[VCPU_REGS_RAX] = (u32)msr_data;
  1389. _regs[VCPU_REGS_RDX] = msr_data >> 32;
  1390. }
  1391. rc = X86EMUL_CONTINUE;
  1392. break;
  1393. case 0xc7: /* Grp9 (cmpxchg8b) */
  1394. {
  1395. u64 old, new;
  1396. if ((rc = ops->read_emulated(cr2, &old, 8, ctxt->vcpu))
  1397. != 0)
  1398. goto done;
  1399. if (((u32) (old >> 0) != (u32) _regs[VCPU_REGS_RAX]) ||
  1400. ((u32) (old >> 32) != (u32) _regs[VCPU_REGS_RDX])) {
  1401. _regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1402. _regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1403. _eflags &= ~EFLG_ZF;
  1404. } else {
  1405. new = ((u64)_regs[VCPU_REGS_RCX] << 32)
  1406. | (u32) _regs[VCPU_REGS_RBX];
  1407. if ((rc = ops->cmpxchg_emulated(cr2, &old,
  1408. &new, 8, ctxt->vcpu)) != 0)
  1409. goto done;
  1410. _eflags |= EFLG_ZF;
  1411. }
  1412. break;
  1413. }
  1414. }
  1415. goto writeback;
  1416. cannot_emulate:
  1417. DPRINTF("Cannot emulate %02x\n", b);
  1418. return -1;
  1419. }
  1420. #ifdef __XEN__
  1421. #include <asm/mm.h>
  1422. #include <asm/uaccess.h>
  1423. int
  1424. x86_emulate_read_std(unsigned long addr,
  1425. unsigned long *val,
  1426. unsigned int bytes, struct x86_emulate_ctxt *ctxt)
  1427. {
  1428. unsigned int rc;
  1429. *val = 0;
  1430. if ((rc = copy_from_user((void *)val, (void *)addr, bytes)) != 0) {
  1431. propagate_page_fault(addr + bytes - rc, 0); /* read fault */
  1432. return X86EMUL_PROPAGATE_FAULT;
  1433. }
  1434. return X86EMUL_CONTINUE;
  1435. }
  1436. int
  1437. x86_emulate_write_std(unsigned long addr,
  1438. unsigned long val,
  1439. unsigned int bytes, struct x86_emulate_ctxt *ctxt)
  1440. {
  1441. unsigned int rc;
  1442. if ((rc = copy_to_user((void *)addr, (void *)&val, bytes)) != 0) {
  1443. propagate_page_fault(addr + bytes - rc, PGERR_write_access);
  1444. return X86EMUL_PROPAGATE_FAULT;
  1445. }
  1446. return X86EMUL_CONTINUE;
  1447. }
  1448. #endif