tg3.c 362 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2007 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/if_vlan.h>
  34. #include <linux/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/workqueue.h>
  37. #include <linux/prefetch.h>
  38. #include <linux/dma-mapping.h>
  39. #include <net/checksum.h>
  40. #include <net/ip.h>
  41. #include <asm/system.h>
  42. #include <asm/io.h>
  43. #include <asm/byteorder.h>
  44. #include <asm/uaccess.h>
  45. #ifdef CONFIG_SPARC
  46. #include <asm/idprom.h>
  47. #include <asm/prom.h>
  48. #endif
  49. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  50. #define TG3_VLAN_TAG_USED 1
  51. #else
  52. #define TG3_VLAN_TAG_USED 0
  53. #endif
  54. #define TG3_TSO_SUPPORT 1
  55. #include "tg3.h"
  56. #define DRV_MODULE_NAME "tg3"
  57. #define PFX DRV_MODULE_NAME ": "
  58. #define DRV_MODULE_VERSION "3.83"
  59. #define DRV_MODULE_RELDATE "October 10, 2007"
  60. #define TG3_DEF_MAC_MODE 0
  61. #define TG3_DEF_RX_MODE 0
  62. #define TG3_DEF_TX_MODE 0
  63. #define TG3_DEF_MSG_ENABLE \
  64. (NETIF_MSG_DRV | \
  65. NETIF_MSG_PROBE | \
  66. NETIF_MSG_LINK | \
  67. NETIF_MSG_TIMER | \
  68. NETIF_MSG_IFDOWN | \
  69. NETIF_MSG_IFUP | \
  70. NETIF_MSG_RX_ERR | \
  71. NETIF_MSG_TX_ERR)
  72. /* length of time before we decide the hardware is borked,
  73. * and dev->tx_timeout() should be called to fix the problem
  74. */
  75. #define TG3_TX_TIMEOUT (5 * HZ)
  76. /* hardware minimum and maximum for a single frame's data payload */
  77. #define TG3_MIN_MTU 60
  78. #define TG3_MAX_MTU(tp) \
  79. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  80. /* These numbers seem to be hard coded in the NIC firmware somehow.
  81. * You can't change the ring sizes, but you can change where you place
  82. * them in the NIC onboard memory.
  83. */
  84. #define TG3_RX_RING_SIZE 512
  85. #define TG3_DEF_RX_RING_PENDING 200
  86. #define TG3_RX_JUMBO_RING_SIZE 256
  87. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  88. /* Do not place this n-ring entries value into the tp struct itself,
  89. * we really want to expose these constants to GCC so that modulo et
  90. * al. operations are done with shifts and masks instead of with
  91. * hw multiply/modulo instructions. Another solution would be to
  92. * replace things like '% foo' with '& (foo - 1)'.
  93. */
  94. #define TG3_RX_RCB_RING_SIZE(tp) \
  95. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  96. #define TG3_TX_RING_SIZE 512
  97. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  98. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  99. TG3_RX_RING_SIZE)
  100. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  101. TG3_RX_JUMBO_RING_SIZE)
  102. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  103. TG3_RX_RCB_RING_SIZE(tp))
  104. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  105. TG3_TX_RING_SIZE)
  106. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  107. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  108. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  109. /* minimum number of free TX descriptors required to wake up TX process */
  110. #define TG3_TX_WAKEUP_THRESH(tp) ((tp)->tx_pending / 4)
  111. /* number of ETHTOOL_GSTATS u64's */
  112. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  113. #define TG3_NUM_TEST 6
  114. static char version[] __devinitdata =
  115. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  116. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  117. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  118. MODULE_LICENSE("GPL");
  119. MODULE_VERSION(DRV_MODULE_VERSION);
  120. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  121. module_param(tg3_debug, int, 0);
  122. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  123. static struct pci_device_id tg3_pci_tbl[] = {
  124. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  125. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  126. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  127. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  128. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  129. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  130. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  131. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  132. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  133. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  134. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  135. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  136. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  137. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  138. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  139. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  140. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  141. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  188. {}
  189. };
  190. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  191. static const struct {
  192. const char string[ETH_GSTRING_LEN];
  193. } ethtool_stats_keys[TG3_NUM_STATS] = {
  194. { "rx_octets" },
  195. { "rx_fragments" },
  196. { "rx_ucast_packets" },
  197. { "rx_mcast_packets" },
  198. { "rx_bcast_packets" },
  199. { "rx_fcs_errors" },
  200. { "rx_align_errors" },
  201. { "rx_xon_pause_rcvd" },
  202. { "rx_xoff_pause_rcvd" },
  203. { "rx_mac_ctrl_rcvd" },
  204. { "rx_xoff_entered" },
  205. { "rx_frame_too_long_errors" },
  206. { "rx_jabbers" },
  207. { "rx_undersize_packets" },
  208. { "rx_in_length_errors" },
  209. { "rx_out_length_errors" },
  210. { "rx_64_or_less_octet_packets" },
  211. { "rx_65_to_127_octet_packets" },
  212. { "rx_128_to_255_octet_packets" },
  213. { "rx_256_to_511_octet_packets" },
  214. { "rx_512_to_1023_octet_packets" },
  215. { "rx_1024_to_1522_octet_packets" },
  216. { "rx_1523_to_2047_octet_packets" },
  217. { "rx_2048_to_4095_octet_packets" },
  218. { "rx_4096_to_8191_octet_packets" },
  219. { "rx_8192_to_9022_octet_packets" },
  220. { "tx_octets" },
  221. { "tx_collisions" },
  222. { "tx_xon_sent" },
  223. { "tx_xoff_sent" },
  224. { "tx_flow_control" },
  225. { "tx_mac_errors" },
  226. { "tx_single_collisions" },
  227. { "tx_mult_collisions" },
  228. { "tx_deferred" },
  229. { "tx_excessive_collisions" },
  230. { "tx_late_collisions" },
  231. { "tx_collide_2times" },
  232. { "tx_collide_3times" },
  233. { "tx_collide_4times" },
  234. { "tx_collide_5times" },
  235. { "tx_collide_6times" },
  236. { "tx_collide_7times" },
  237. { "tx_collide_8times" },
  238. { "tx_collide_9times" },
  239. { "tx_collide_10times" },
  240. { "tx_collide_11times" },
  241. { "tx_collide_12times" },
  242. { "tx_collide_13times" },
  243. { "tx_collide_14times" },
  244. { "tx_collide_15times" },
  245. { "tx_ucast_packets" },
  246. { "tx_mcast_packets" },
  247. { "tx_bcast_packets" },
  248. { "tx_carrier_sense_errors" },
  249. { "tx_discards" },
  250. { "tx_errors" },
  251. { "dma_writeq_full" },
  252. { "dma_write_prioq_full" },
  253. { "rxbds_empty" },
  254. { "rx_discards" },
  255. { "rx_errors" },
  256. { "rx_threshold_hit" },
  257. { "dma_readq_full" },
  258. { "dma_read_prioq_full" },
  259. { "tx_comp_queue_full" },
  260. { "ring_set_send_prod_index" },
  261. { "ring_status_update" },
  262. { "nic_irqs" },
  263. { "nic_avoided_irqs" },
  264. { "nic_tx_threshold_hit" }
  265. };
  266. static const struct {
  267. const char string[ETH_GSTRING_LEN];
  268. } ethtool_test_keys[TG3_NUM_TEST] = {
  269. { "nvram test (online) " },
  270. { "link test (online) " },
  271. { "register test (offline)" },
  272. { "memory test (offline)" },
  273. { "loopback test (offline)" },
  274. { "interrupt test (offline)" },
  275. };
  276. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  277. {
  278. writel(val, tp->regs + off);
  279. }
  280. static u32 tg3_read32(struct tg3 *tp, u32 off)
  281. {
  282. return (readl(tp->regs + off));
  283. }
  284. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  285. {
  286. writel(val, tp->aperegs + off);
  287. }
  288. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  289. {
  290. return (readl(tp->aperegs + off));
  291. }
  292. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  293. {
  294. unsigned long flags;
  295. spin_lock_irqsave(&tp->indirect_lock, flags);
  296. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  297. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  298. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  299. }
  300. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  301. {
  302. writel(val, tp->regs + off);
  303. readl(tp->regs + off);
  304. }
  305. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  306. {
  307. unsigned long flags;
  308. u32 val;
  309. spin_lock_irqsave(&tp->indirect_lock, flags);
  310. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  311. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  312. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  313. return val;
  314. }
  315. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  316. {
  317. unsigned long flags;
  318. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  319. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  320. TG3_64BIT_REG_LOW, val);
  321. return;
  322. }
  323. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  324. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  325. TG3_64BIT_REG_LOW, val);
  326. return;
  327. }
  328. spin_lock_irqsave(&tp->indirect_lock, flags);
  329. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  330. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  331. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  332. /* In indirect mode when disabling interrupts, we also need
  333. * to clear the interrupt bit in the GRC local ctrl register.
  334. */
  335. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  336. (val == 0x1)) {
  337. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  338. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  339. }
  340. }
  341. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  342. {
  343. unsigned long flags;
  344. u32 val;
  345. spin_lock_irqsave(&tp->indirect_lock, flags);
  346. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  347. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  348. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  349. return val;
  350. }
  351. /* usec_wait specifies the wait time in usec when writing to certain registers
  352. * where it is unsafe to read back the register without some delay.
  353. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  354. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  355. */
  356. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  357. {
  358. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  359. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  360. /* Non-posted methods */
  361. tp->write32(tp, off, val);
  362. else {
  363. /* Posted method */
  364. tg3_write32(tp, off, val);
  365. if (usec_wait)
  366. udelay(usec_wait);
  367. tp->read32(tp, off);
  368. }
  369. /* Wait again after the read for the posted method to guarantee that
  370. * the wait time is met.
  371. */
  372. if (usec_wait)
  373. udelay(usec_wait);
  374. }
  375. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  376. {
  377. tp->write32_mbox(tp, off, val);
  378. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  379. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  380. tp->read32_mbox(tp, off);
  381. }
  382. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  383. {
  384. void __iomem *mbox = tp->regs + off;
  385. writel(val, mbox);
  386. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  387. writel(val, mbox);
  388. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  389. readl(mbox);
  390. }
  391. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  392. {
  393. return (readl(tp->regs + off + GRCMBOX_BASE));
  394. }
  395. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  396. {
  397. writel(val, tp->regs + off + GRCMBOX_BASE);
  398. }
  399. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  400. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  401. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  402. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  403. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  404. #define tw32(reg,val) tp->write32(tp, reg, val)
  405. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  406. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  407. #define tr32(reg) tp->read32(tp, reg)
  408. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  409. {
  410. unsigned long flags;
  411. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  412. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  413. return;
  414. spin_lock_irqsave(&tp->indirect_lock, flags);
  415. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  416. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  417. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  418. /* Always leave this as zero. */
  419. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  420. } else {
  421. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  422. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  423. /* Always leave this as zero. */
  424. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  425. }
  426. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  427. }
  428. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  429. {
  430. unsigned long flags;
  431. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  432. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  433. *val = 0;
  434. return;
  435. }
  436. spin_lock_irqsave(&tp->indirect_lock, flags);
  437. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  438. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  439. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  440. /* Always leave this as zero. */
  441. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  442. } else {
  443. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  444. *val = tr32(TG3PCI_MEM_WIN_DATA);
  445. /* Always leave this as zero. */
  446. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  447. }
  448. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  449. }
  450. static void tg3_ape_lock_init(struct tg3 *tp)
  451. {
  452. int i;
  453. /* Make sure the driver hasn't any stale locks. */
  454. for (i = 0; i < 8; i++)
  455. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  456. APE_LOCK_GRANT_DRIVER);
  457. }
  458. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  459. {
  460. int i, off;
  461. int ret = 0;
  462. u32 status;
  463. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  464. return 0;
  465. switch (locknum) {
  466. case TG3_APE_LOCK_MEM:
  467. break;
  468. default:
  469. return -EINVAL;
  470. }
  471. off = 4 * locknum;
  472. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  473. /* Wait for up to 1 millisecond to acquire lock. */
  474. for (i = 0; i < 100; i++) {
  475. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  476. if (status == APE_LOCK_GRANT_DRIVER)
  477. break;
  478. udelay(10);
  479. }
  480. if (status != APE_LOCK_GRANT_DRIVER) {
  481. /* Revoke the lock request. */
  482. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  483. APE_LOCK_GRANT_DRIVER);
  484. ret = -EBUSY;
  485. }
  486. return ret;
  487. }
  488. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  489. {
  490. int off;
  491. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  492. return;
  493. switch (locknum) {
  494. case TG3_APE_LOCK_MEM:
  495. break;
  496. default:
  497. return;
  498. }
  499. off = 4 * locknum;
  500. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  501. }
  502. static void tg3_disable_ints(struct tg3 *tp)
  503. {
  504. tw32(TG3PCI_MISC_HOST_CTRL,
  505. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  506. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  507. }
  508. static inline void tg3_cond_int(struct tg3 *tp)
  509. {
  510. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  511. (tp->hw_status->status & SD_STATUS_UPDATED))
  512. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  513. else
  514. tw32(HOSTCC_MODE, tp->coalesce_mode |
  515. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  516. }
  517. static void tg3_enable_ints(struct tg3 *tp)
  518. {
  519. tp->irq_sync = 0;
  520. wmb();
  521. tw32(TG3PCI_MISC_HOST_CTRL,
  522. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  523. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  524. (tp->last_tag << 24));
  525. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  526. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  527. (tp->last_tag << 24));
  528. tg3_cond_int(tp);
  529. }
  530. static inline unsigned int tg3_has_work(struct tg3 *tp)
  531. {
  532. struct tg3_hw_status *sblk = tp->hw_status;
  533. unsigned int work_exists = 0;
  534. /* check for phy events */
  535. if (!(tp->tg3_flags &
  536. (TG3_FLAG_USE_LINKCHG_REG |
  537. TG3_FLAG_POLL_SERDES))) {
  538. if (sblk->status & SD_STATUS_LINK_CHG)
  539. work_exists = 1;
  540. }
  541. /* check for RX/TX work to do */
  542. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  543. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  544. work_exists = 1;
  545. return work_exists;
  546. }
  547. /* tg3_restart_ints
  548. * similar to tg3_enable_ints, but it accurately determines whether there
  549. * is new work pending and can return without flushing the PIO write
  550. * which reenables interrupts
  551. */
  552. static void tg3_restart_ints(struct tg3 *tp)
  553. {
  554. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  555. tp->last_tag << 24);
  556. mmiowb();
  557. /* When doing tagged status, this work check is unnecessary.
  558. * The last_tag we write above tells the chip which piece of
  559. * work we've completed.
  560. */
  561. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  562. tg3_has_work(tp))
  563. tw32(HOSTCC_MODE, tp->coalesce_mode |
  564. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  565. }
  566. static inline void tg3_netif_stop(struct tg3 *tp)
  567. {
  568. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  569. napi_disable(&tp->napi);
  570. netif_tx_disable(tp->dev);
  571. }
  572. static inline void tg3_netif_start(struct tg3 *tp)
  573. {
  574. netif_wake_queue(tp->dev);
  575. /* NOTE: unconditional netif_wake_queue is only appropriate
  576. * so long as all callers are assured to have free tx slots
  577. * (such as after tg3_init_hw)
  578. */
  579. napi_enable(&tp->napi);
  580. tp->hw_status->status |= SD_STATUS_UPDATED;
  581. tg3_enable_ints(tp);
  582. }
  583. static void tg3_switch_clocks(struct tg3 *tp)
  584. {
  585. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  586. u32 orig_clock_ctrl;
  587. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  588. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  589. return;
  590. orig_clock_ctrl = clock_ctrl;
  591. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  592. CLOCK_CTRL_CLKRUN_OENABLE |
  593. 0x1f);
  594. tp->pci_clock_ctrl = clock_ctrl;
  595. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  596. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  597. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  598. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  599. }
  600. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  601. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  602. clock_ctrl |
  603. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  604. 40);
  605. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  606. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  607. 40);
  608. }
  609. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  610. }
  611. #define PHY_BUSY_LOOPS 5000
  612. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  613. {
  614. u32 frame_val;
  615. unsigned int loops;
  616. int ret;
  617. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  618. tw32_f(MAC_MI_MODE,
  619. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  620. udelay(80);
  621. }
  622. *val = 0x0;
  623. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  624. MI_COM_PHY_ADDR_MASK);
  625. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  626. MI_COM_REG_ADDR_MASK);
  627. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  628. tw32_f(MAC_MI_COM, frame_val);
  629. loops = PHY_BUSY_LOOPS;
  630. while (loops != 0) {
  631. udelay(10);
  632. frame_val = tr32(MAC_MI_COM);
  633. if ((frame_val & MI_COM_BUSY) == 0) {
  634. udelay(5);
  635. frame_val = tr32(MAC_MI_COM);
  636. break;
  637. }
  638. loops -= 1;
  639. }
  640. ret = -EBUSY;
  641. if (loops != 0) {
  642. *val = frame_val & MI_COM_DATA_MASK;
  643. ret = 0;
  644. }
  645. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  646. tw32_f(MAC_MI_MODE, tp->mi_mode);
  647. udelay(80);
  648. }
  649. return ret;
  650. }
  651. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  652. {
  653. u32 frame_val;
  654. unsigned int loops;
  655. int ret;
  656. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  657. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  658. return 0;
  659. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  660. tw32_f(MAC_MI_MODE,
  661. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  662. udelay(80);
  663. }
  664. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  665. MI_COM_PHY_ADDR_MASK);
  666. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  667. MI_COM_REG_ADDR_MASK);
  668. frame_val |= (val & MI_COM_DATA_MASK);
  669. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  670. tw32_f(MAC_MI_COM, frame_val);
  671. loops = PHY_BUSY_LOOPS;
  672. while (loops != 0) {
  673. udelay(10);
  674. frame_val = tr32(MAC_MI_COM);
  675. if ((frame_val & MI_COM_BUSY) == 0) {
  676. udelay(5);
  677. frame_val = tr32(MAC_MI_COM);
  678. break;
  679. }
  680. loops -= 1;
  681. }
  682. ret = -EBUSY;
  683. if (loops != 0)
  684. ret = 0;
  685. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  686. tw32_f(MAC_MI_MODE, tp->mi_mode);
  687. udelay(80);
  688. }
  689. return ret;
  690. }
  691. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  692. {
  693. u32 phy;
  694. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  695. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  696. return;
  697. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  698. u32 ephy;
  699. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &ephy)) {
  700. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  701. ephy | MII_TG3_EPHY_SHADOW_EN);
  702. if (!tg3_readphy(tp, MII_TG3_EPHYTST_MISCCTRL, &phy)) {
  703. if (enable)
  704. phy |= MII_TG3_EPHYTST_MISCCTRL_MDIX;
  705. else
  706. phy &= ~MII_TG3_EPHYTST_MISCCTRL_MDIX;
  707. tg3_writephy(tp, MII_TG3_EPHYTST_MISCCTRL, phy);
  708. }
  709. tg3_writephy(tp, MII_TG3_EPHY_TEST, ephy);
  710. }
  711. } else {
  712. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  713. MII_TG3_AUXCTL_SHDWSEL_MISC;
  714. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  715. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  716. if (enable)
  717. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  718. else
  719. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  720. phy |= MII_TG3_AUXCTL_MISC_WREN;
  721. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  722. }
  723. }
  724. }
  725. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  726. {
  727. u32 val;
  728. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  729. return;
  730. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  731. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  732. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  733. (val | (1 << 15) | (1 << 4)));
  734. }
  735. static int tg3_bmcr_reset(struct tg3 *tp)
  736. {
  737. u32 phy_control;
  738. int limit, err;
  739. /* OK, reset it, and poll the BMCR_RESET bit until it
  740. * clears or we time out.
  741. */
  742. phy_control = BMCR_RESET;
  743. err = tg3_writephy(tp, MII_BMCR, phy_control);
  744. if (err != 0)
  745. return -EBUSY;
  746. limit = 5000;
  747. while (limit--) {
  748. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  749. if (err != 0)
  750. return -EBUSY;
  751. if ((phy_control & BMCR_RESET) == 0) {
  752. udelay(40);
  753. break;
  754. }
  755. udelay(10);
  756. }
  757. if (limit <= 0)
  758. return -EBUSY;
  759. return 0;
  760. }
  761. static int tg3_wait_macro_done(struct tg3 *tp)
  762. {
  763. int limit = 100;
  764. while (limit--) {
  765. u32 tmp32;
  766. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  767. if ((tmp32 & 0x1000) == 0)
  768. break;
  769. }
  770. }
  771. if (limit <= 0)
  772. return -EBUSY;
  773. return 0;
  774. }
  775. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  776. {
  777. static const u32 test_pat[4][6] = {
  778. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  779. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  780. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  781. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  782. };
  783. int chan;
  784. for (chan = 0; chan < 4; chan++) {
  785. int i;
  786. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  787. (chan * 0x2000) | 0x0200);
  788. tg3_writephy(tp, 0x16, 0x0002);
  789. for (i = 0; i < 6; i++)
  790. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  791. test_pat[chan][i]);
  792. tg3_writephy(tp, 0x16, 0x0202);
  793. if (tg3_wait_macro_done(tp)) {
  794. *resetp = 1;
  795. return -EBUSY;
  796. }
  797. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  798. (chan * 0x2000) | 0x0200);
  799. tg3_writephy(tp, 0x16, 0x0082);
  800. if (tg3_wait_macro_done(tp)) {
  801. *resetp = 1;
  802. return -EBUSY;
  803. }
  804. tg3_writephy(tp, 0x16, 0x0802);
  805. if (tg3_wait_macro_done(tp)) {
  806. *resetp = 1;
  807. return -EBUSY;
  808. }
  809. for (i = 0; i < 6; i += 2) {
  810. u32 low, high;
  811. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  812. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  813. tg3_wait_macro_done(tp)) {
  814. *resetp = 1;
  815. return -EBUSY;
  816. }
  817. low &= 0x7fff;
  818. high &= 0x000f;
  819. if (low != test_pat[chan][i] ||
  820. high != test_pat[chan][i+1]) {
  821. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  822. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  823. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  824. return -EBUSY;
  825. }
  826. }
  827. }
  828. return 0;
  829. }
  830. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  831. {
  832. int chan;
  833. for (chan = 0; chan < 4; chan++) {
  834. int i;
  835. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  836. (chan * 0x2000) | 0x0200);
  837. tg3_writephy(tp, 0x16, 0x0002);
  838. for (i = 0; i < 6; i++)
  839. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  840. tg3_writephy(tp, 0x16, 0x0202);
  841. if (tg3_wait_macro_done(tp))
  842. return -EBUSY;
  843. }
  844. return 0;
  845. }
  846. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  847. {
  848. u32 reg32, phy9_orig;
  849. int retries, do_phy_reset, err;
  850. retries = 10;
  851. do_phy_reset = 1;
  852. do {
  853. if (do_phy_reset) {
  854. err = tg3_bmcr_reset(tp);
  855. if (err)
  856. return err;
  857. do_phy_reset = 0;
  858. }
  859. /* Disable transmitter and interrupt. */
  860. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  861. continue;
  862. reg32 |= 0x3000;
  863. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  864. /* Set full-duplex, 1000 mbps. */
  865. tg3_writephy(tp, MII_BMCR,
  866. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  867. /* Set to master mode. */
  868. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  869. continue;
  870. tg3_writephy(tp, MII_TG3_CTRL,
  871. (MII_TG3_CTRL_AS_MASTER |
  872. MII_TG3_CTRL_ENABLE_AS_MASTER));
  873. /* Enable SM_DSP_CLOCK and 6dB. */
  874. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  875. /* Block the PHY control access. */
  876. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  877. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  878. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  879. if (!err)
  880. break;
  881. } while (--retries);
  882. err = tg3_phy_reset_chanpat(tp);
  883. if (err)
  884. return err;
  885. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  886. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  887. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  888. tg3_writephy(tp, 0x16, 0x0000);
  889. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  890. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  891. /* Set Extended packet length bit for jumbo frames */
  892. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  893. }
  894. else {
  895. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  896. }
  897. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  898. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  899. reg32 &= ~0x3000;
  900. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  901. } else if (!err)
  902. err = -EBUSY;
  903. return err;
  904. }
  905. static void tg3_link_report(struct tg3 *);
  906. /* This will reset the tigon3 PHY if there is no valid
  907. * link unless the FORCE argument is non-zero.
  908. */
  909. static int tg3_phy_reset(struct tg3 *tp)
  910. {
  911. u32 phy_status;
  912. int err;
  913. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  914. u32 val;
  915. val = tr32(GRC_MISC_CFG);
  916. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  917. udelay(40);
  918. }
  919. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  920. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  921. if (err != 0)
  922. return -EBUSY;
  923. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  924. netif_carrier_off(tp->dev);
  925. tg3_link_report(tp);
  926. }
  927. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  928. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  929. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  930. err = tg3_phy_reset_5703_4_5(tp);
  931. if (err)
  932. return err;
  933. goto out;
  934. }
  935. err = tg3_bmcr_reset(tp);
  936. if (err)
  937. return err;
  938. out:
  939. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  940. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  941. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  942. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  943. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  944. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  945. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  946. }
  947. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  948. tg3_writephy(tp, 0x1c, 0x8d68);
  949. tg3_writephy(tp, 0x1c, 0x8d68);
  950. }
  951. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  952. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  953. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  954. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  955. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  956. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  957. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  958. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  959. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  960. }
  961. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  962. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  963. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  964. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  965. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  966. tg3_writephy(tp, MII_TG3_TEST1,
  967. MII_TG3_TEST1_TRIM_EN | 0x4);
  968. } else
  969. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  970. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  971. }
  972. /* Set Extended packet length bit (bit 14) on all chips that */
  973. /* support jumbo frames */
  974. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  975. /* Cannot do read-modify-write on 5401 */
  976. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  977. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  978. u32 phy_reg;
  979. /* Set bit 14 with read-modify-write to preserve other bits */
  980. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  981. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  982. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  983. }
  984. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  985. * jumbo frames transmission.
  986. */
  987. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  988. u32 phy_reg;
  989. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  990. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  991. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  992. }
  993. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  994. /* adjust output voltage */
  995. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x12);
  996. }
  997. tg3_phy_toggle_automdix(tp, 1);
  998. tg3_phy_set_wirespeed(tp);
  999. return 0;
  1000. }
  1001. static void tg3_frob_aux_power(struct tg3 *tp)
  1002. {
  1003. struct tg3 *tp_peer = tp;
  1004. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1005. return;
  1006. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  1007. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  1008. struct net_device *dev_peer;
  1009. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1010. /* remove_one() may have been run on the peer. */
  1011. if (!dev_peer)
  1012. tp_peer = tp;
  1013. else
  1014. tp_peer = netdev_priv(dev_peer);
  1015. }
  1016. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1017. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1018. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1019. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1020. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1021. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1022. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1023. (GRC_LCLCTRL_GPIO_OE0 |
  1024. GRC_LCLCTRL_GPIO_OE1 |
  1025. GRC_LCLCTRL_GPIO_OE2 |
  1026. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1027. GRC_LCLCTRL_GPIO_OUTPUT1),
  1028. 100);
  1029. } else {
  1030. u32 no_gpio2;
  1031. u32 grc_local_ctrl = 0;
  1032. if (tp_peer != tp &&
  1033. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1034. return;
  1035. /* Workaround to prevent overdrawing Amps. */
  1036. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1037. ASIC_REV_5714) {
  1038. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1039. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1040. grc_local_ctrl, 100);
  1041. }
  1042. /* On 5753 and variants, GPIO2 cannot be used. */
  1043. no_gpio2 = tp->nic_sram_data_cfg &
  1044. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1045. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1046. GRC_LCLCTRL_GPIO_OE1 |
  1047. GRC_LCLCTRL_GPIO_OE2 |
  1048. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1049. GRC_LCLCTRL_GPIO_OUTPUT2;
  1050. if (no_gpio2) {
  1051. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1052. GRC_LCLCTRL_GPIO_OUTPUT2);
  1053. }
  1054. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1055. grc_local_ctrl, 100);
  1056. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1057. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1058. grc_local_ctrl, 100);
  1059. if (!no_gpio2) {
  1060. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1061. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1062. grc_local_ctrl, 100);
  1063. }
  1064. }
  1065. } else {
  1066. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1067. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1068. if (tp_peer != tp &&
  1069. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1070. return;
  1071. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1072. (GRC_LCLCTRL_GPIO_OE1 |
  1073. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1074. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1075. GRC_LCLCTRL_GPIO_OE1, 100);
  1076. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1077. (GRC_LCLCTRL_GPIO_OE1 |
  1078. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1079. }
  1080. }
  1081. }
  1082. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1083. {
  1084. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1085. return 1;
  1086. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1087. if (speed != SPEED_10)
  1088. return 1;
  1089. } else if (speed == SPEED_10)
  1090. return 1;
  1091. return 0;
  1092. }
  1093. static int tg3_setup_phy(struct tg3 *, int);
  1094. #define RESET_KIND_SHUTDOWN 0
  1095. #define RESET_KIND_INIT 1
  1096. #define RESET_KIND_SUSPEND 2
  1097. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1098. static int tg3_halt_cpu(struct tg3 *, u32);
  1099. static int tg3_nvram_lock(struct tg3 *);
  1100. static void tg3_nvram_unlock(struct tg3 *);
  1101. static void tg3_power_down_phy(struct tg3 *tp)
  1102. {
  1103. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1104. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1105. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1106. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1107. sg_dig_ctrl |=
  1108. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1109. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1110. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1111. }
  1112. return;
  1113. }
  1114. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1115. u32 val;
  1116. tg3_bmcr_reset(tp);
  1117. val = tr32(GRC_MISC_CFG);
  1118. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1119. udelay(40);
  1120. return;
  1121. } else {
  1122. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1123. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1124. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x01b2);
  1125. }
  1126. /* The PHY should not be powered down on some chips because
  1127. * of bugs.
  1128. */
  1129. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1130. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1131. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1132. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1133. return;
  1134. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1135. }
  1136. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1137. {
  1138. u32 misc_host_ctrl;
  1139. u16 power_control, power_caps;
  1140. int pm = tp->pm_cap;
  1141. /* Make sure register accesses (indirect or otherwise)
  1142. * will function correctly.
  1143. */
  1144. pci_write_config_dword(tp->pdev,
  1145. TG3PCI_MISC_HOST_CTRL,
  1146. tp->misc_host_ctrl);
  1147. pci_read_config_word(tp->pdev,
  1148. pm + PCI_PM_CTRL,
  1149. &power_control);
  1150. power_control |= PCI_PM_CTRL_PME_STATUS;
  1151. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  1152. switch (state) {
  1153. case PCI_D0:
  1154. power_control |= 0;
  1155. pci_write_config_word(tp->pdev,
  1156. pm + PCI_PM_CTRL,
  1157. power_control);
  1158. udelay(100); /* Delay after power state change */
  1159. /* Switch out of Vaux if it is a NIC */
  1160. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  1161. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  1162. return 0;
  1163. case PCI_D1:
  1164. power_control |= 1;
  1165. break;
  1166. case PCI_D2:
  1167. power_control |= 2;
  1168. break;
  1169. case PCI_D3hot:
  1170. power_control |= 3;
  1171. break;
  1172. default:
  1173. printk(KERN_WARNING PFX "%s: Invalid power state (%d) "
  1174. "requested.\n",
  1175. tp->dev->name, state);
  1176. return -EINVAL;
  1177. };
  1178. power_control |= PCI_PM_CTRL_PME_ENABLE;
  1179. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  1180. tw32(TG3PCI_MISC_HOST_CTRL,
  1181. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  1182. if (tp->link_config.phy_is_low_power == 0) {
  1183. tp->link_config.phy_is_low_power = 1;
  1184. tp->link_config.orig_speed = tp->link_config.speed;
  1185. tp->link_config.orig_duplex = tp->link_config.duplex;
  1186. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  1187. }
  1188. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  1189. tp->link_config.speed = SPEED_10;
  1190. tp->link_config.duplex = DUPLEX_HALF;
  1191. tp->link_config.autoneg = AUTONEG_ENABLE;
  1192. tg3_setup_phy(tp, 0);
  1193. }
  1194. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1195. u32 val;
  1196. val = tr32(GRC_VCPU_EXT_CTRL);
  1197. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  1198. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1199. int i;
  1200. u32 val;
  1201. for (i = 0; i < 200; i++) {
  1202. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  1203. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1204. break;
  1205. msleep(1);
  1206. }
  1207. }
  1208. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  1209. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  1210. WOL_DRV_STATE_SHUTDOWN |
  1211. WOL_DRV_WOL |
  1212. WOL_SET_MAGIC_PKT);
  1213. pci_read_config_word(tp->pdev, pm + PCI_PM_PMC, &power_caps);
  1214. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE) {
  1215. u32 mac_mode;
  1216. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1217. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  1218. udelay(40);
  1219. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  1220. mac_mode = MAC_MODE_PORT_MODE_GMII;
  1221. else
  1222. mac_mode = MAC_MODE_PORT_MODE_MII;
  1223. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  1224. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1225. ASIC_REV_5700) {
  1226. u32 speed = (tp->tg3_flags &
  1227. TG3_FLAG_WOL_SPEED_100MB) ?
  1228. SPEED_100 : SPEED_10;
  1229. if (tg3_5700_link_polarity(tp, speed))
  1230. mac_mode |= MAC_MODE_LINK_POLARITY;
  1231. else
  1232. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1233. }
  1234. } else {
  1235. mac_mode = MAC_MODE_PORT_MODE_TBI;
  1236. }
  1237. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  1238. tw32(MAC_LED_CTRL, tp->led_ctrl);
  1239. if (((power_caps & PCI_PM_CAP_PME_D3cold) &&
  1240. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)))
  1241. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  1242. tw32_f(MAC_MODE, mac_mode);
  1243. udelay(100);
  1244. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  1245. udelay(10);
  1246. }
  1247. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  1248. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1249. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  1250. u32 base_val;
  1251. base_val = tp->pci_clock_ctrl;
  1252. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  1253. CLOCK_CTRL_TXCLK_DISABLE);
  1254. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  1255. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  1256. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1257. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  1258. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  1259. /* do nothing */
  1260. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1261. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  1262. u32 newbits1, newbits2;
  1263. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1264. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1265. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  1266. CLOCK_CTRL_TXCLK_DISABLE |
  1267. CLOCK_CTRL_ALTCLK);
  1268. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1269. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  1270. newbits1 = CLOCK_CTRL_625_CORE;
  1271. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  1272. } else {
  1273. newbits1 = CLOCK_CTRL_ALTCLK;
  1274. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1275. }
  1276. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  1277. 40);
  1278. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  1279. 40);
  1280. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  1281. u32 newbits3;
  1282. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1283. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1284. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  1285. CLOCK_CTRL_TXCLK_DISABLE |
  1286. CLOCK_CTRL_44MHZ_CORE);
  1287. } else {
  1288. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  1289. }
  1290. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  1291. tp->pci_clock_ctrl | newbits3, 40);
  1292. }
  1293. }
  1294. if (!(tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  1295. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  1296. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  1297. tg3_power_down_phy(tp);
  1298. tg3_frob_aux_power(tp);
  1299. /* Workaround for unstable PLL clock */
  1300. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  1301. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  1302. u32 val = tr32(0x7d00);
  1303. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  1304. tw32(0x7d00, val);
  1305. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1306. int err;
  1307. err = tg3_nvram_lock(tp);
  1308. tg3_halt_cpu(tp, RX_CPU_BASE);
  1309. if (!err)
  1310. tg3_nvram_unlock(tp);
  1311. }
  1312. }
  1313. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  1314. /* Finally, set the new power state. */
  1315. pci_write_config_word(tp->pdev, pm + PCI_PM_CTRL, power_control);
  1316. udelay(100); /* Delay after power state change */
  1317. return 0;
  1318. }
  1319. static void tg3_link_report(struct tg3 *tp)
  1320. {
  1321. if (!netif_carrier_ok(tp->dev)) {
  1322. if (netif_msg_link(tp))
  1323. printk(KERN_INFO PFX "%s: Link is down.\n",
  1324. tp->dev->name);
  1325. } else if (netif_msg_link(tp)) {
  1326. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1327. tp->dev->name,
  1328. (tp->link_config.active_speed == SPEED_1000 ?
  1329. 1000 :
  1330. (tp->link_config.active_speed == SPEED_100 ?
  1331. 100 : 10)),
  1332. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1333. "full" : "half"));
  1334. printk(KERN_INFO PFX "%s: Flow control is %s for TX and "
  1335. "%s for RX.\n",
  1336. tp->dev->name,
  1337. (tp->tg3_flags & TG3_FLAG_TX_PAUSE) ? "on" : "off",
  1338. (tp->tg3_flags & TG3_FLAG_RX_PAUSE) ? "on" : "off");
  1339. }
  1340. }
  1341. static void tg3_setup_flow_control(struct tg3 *tp, u32 local_adv, u32 remote_adv)
  1342. {
  1343. u32 new_tg3_flags = 0;
  1344. u32 old_rx_mode = tp->rx_mode;
  1345. u32 old_tx_mode = tp->tx_mode;
  1346. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) {
  1347. /* Convert 1000BaseX flow control bits to 1000BaseT
  1348. * bits before resolving flow control.
  1349. */
  1350. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  1351. local_adv &= ~(ADVERTISE_PAUSE_CAP |
  1352. ADVERTISE_PAUSE_ASYM);
  1353. remote_adv &= ~(LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1354. if (local_adv & ADVERTISE_1000XPAUSE)
  1355. local_adv |= ADVERTISE_PAUSE_CAP;
  1356. if (local_adv & ADVERTISE_1000XPSE_ASYM)
  1357. local_adv |= ADVERTISE_PAUSE_ASYM;
  1358. if (remote_adv & LPA_1000XPAUSE)
  1359. remote_adv |= LPA_PAUSE_CAP;
  1360. if (remote_adv & LPA_1000XPAUSE_ASYM)
  1361. remote_adv |= LPA_PAUSE_ASYM;
  1362. }
  1363. if (local_adv & ADVERTISE_PAUSE_CAP) {
  1364. if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1365. if (remote_adv & LPA_PAUSE_CAP)
  1366. new_tg3_flags |=
  1367. (TG3_FLAG_RX_PAUSE |
  1368. TG3_FLAG_TX_PAUSE);
  1369. else if (remote_adv & LPA_PAUSE_ASYM)
  1370. new_tg3_flags |=
  1371. (TG3_FLAG_RX_PAUSE);
  1372. } else {
  1373. if (remote_adv & LPA_PAUSE_CAP)
  1374. new_tg3_flags |=
  1375. (TG3_FLAG_RX_PAUSE |
  1376. TG3_FLAG_TX_PAUSE);
  1377. }
  1378. } else if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1379. if ((remote_adv & LPA_PAUSE_CAP) &&
  1380. (remote_adv & LPA_PAUSE_ASYM))
  1381. new_tg3_flags |= TG3_FLAG_TX_PAUSE;
  1382. }
  1383. tp->tg3_flags &= ~(TG3_FLAG_RX_PAUSE | TG3_FLAG_TX_PAUSE);
  1384. tp->tg3_flags |= new_tg3_flags;
  1385. } else {
  1386. new_tg3_flags = tp->tg3_flags;
  1387. }
  1388. if (new_tg3_flags & TG3_FLAG_RX_PAUSE)
  1389. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1390. else
  1391. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1392. if (old_rx_mode != tp->rx_mode) {
  1393. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1394. }
  1395. if (new_tg3_flags & TG3_FLAG_TX_PAUSE)
  1396. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1397. else
  1398. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1399. if (old_tx_mode != tp->tx_mode) {
  1400. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1401. }
  1402. }
  1403. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  1404. {
  1405. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  1406. case MII_TG3_AUX_STAT_10HALF:
  1407. *speed = SPEED_10;
  1408. *duplex = DUPLEX_HALF;
  1409. break;
  1410. case MII_TG3_AUX_STAT_10FULL:
  1411. *speed = SPEED_10;
  1412. *duplex = DUPLEX_FULL;
  1413. break;
  1414. case MII_TG3_AUX_STAT_100HALF:
  1415. *speed = SPEED_100;
  1416. *duplex = DUPLEX_HALF;
  1417. break;
  1418. case MII_TG3_AUX_STAT_100FULL:
  1419. *speed = SPEED_100;
  1420. *duplex = DUPLEX_FULL;
  1421. break;
  1422. case MII_TG3_AUX_STAT_1000HALF:
  1423. *speed = SPEED_1000;
  1424. *duplex = DUPLEX_HALF;
  1425. break;
  1426. case MII_TG3_AUX_STAT_1000FULL:
  1427. *speed = SPEED_1000;
  1428. *duplex = DUPLEX_FULL;
  1429. break;
  1430. default:
  1431. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1432. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  1433. SPEED_10;
  1434. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  1435. DUPLEX_HALF;
  1436. break;
  1437. }
  1438. *speed = SPEED_INVALID;
  1439. *duplex = DUPLEX_INVALID;
  1440. break;
  1441. };
  1442. }
  1443. static void tg3_phy_copper_begin(struct tg3 *tp)
  1444. {
  1445. u32 new_adv;
  1446. int i;
  1447. if (tp->link_config.phy_is_low_power) {
  1448. /* Entering low power mode. Disable gigabit and
  1449. * 100baseT advertisements.
  1450. */
  1451. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1452. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1453. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1454. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1455. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  1456. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1457. } else if (tp->link_config.speed == SPEED_INVALID) {
  1458. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  1459. tp->link_config.advertising &=
  1460. ~(ADVERTISED_1000baseT_Half |
  1461. ADVERTISED_1000baseT_Full);
  1462. new_adv = (ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1463. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  1464. new_adv |= ADVERTISE_10HALF;
  1465. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  1466. new_adv |= ADVERTISE_10FULL;
  1467. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  1468. new_adv |= ADVERTISE_100HALF;
  1469. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  1470. new_adv |= ADVERTISE_100FULL;
  1471. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1472. if (tp->link_config.advertising &
  1473. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  1474. new_adv = 0;
  1475. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  1476. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  1477. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  1478. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  1479. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  1480. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1481. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  1482. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1483. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1484. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1485. } else {
  1486. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1487. }
  1488. } else {
  1489. /* Asking for a specific link mode. */
  1490. if (tp->link_config.speed == SPEED_1000) {
  1491. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1492. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1493. if (tp->link_config.duplex == DUPLEX_FULL)
  1494. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  1495. else
  1496. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  1497. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1498. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  1499. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1500. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1501. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1502. } else {
  1503. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1504. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1505. if (tp->link_config.speed == SPEED_100) {
  1506. if (tp->link_config.duplex == DUPLEX_FULL)
  1507. new_adv |= ADVERTISE_100FULL;
  1508. else
  1509. new_adv |= ADVERTISE_100HALF;
  1510. } else {
  1511. if (tp->link_config.duplex == DUPLEX_FULL)
  1512. new_adv |= ADVERTISE_10FULL;
  1513. else
  1514. new_adv |= ADVERTISE_10HALF;
  1515. }
  1516. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1517. }
  1518. }
  1519. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  1520. tp->link_config.speed != SPEED_INVALID) {
  1521. u32 bmcr, orig_bmcr;
  1522. tp->link_config.active_speed = tp->link_config.speed;
  1523. tp->link_config.active_duplex = tp->link_config.duplex;
  1524. bmcr = 0;
  1525. switch (tp->link_config.speed) {
  1526. default:
  1527. case SPEED_10:
  1528. break;
  1529. case SPEED_100:
  1530. bmcr |= BMCR_SPEED100;
  1531. break;
  1532. case SPEED_1000:
  1533. bmcr |= TG3_BMCR_SPEED1000;
  1534. break;
  1535. };
  1536. if (tp->link_config.duplex == DUPLEX_FULL)
  1537. bmcr |= BMCR_FULLDPLX;
  1538. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  1539. (bmcr != orig_bmcr)) {
  1540. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  1541. for (i = 0; i < 1500; i++) {
  1542. u32 tmp;
  1543. udelay(10);
  1544. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  1545. tg3_readphy(tp, MII_BMSR, &tmp))
  1546. continue;
  1547. if (!(tmp & BMSR_LSTATUS)) {
  1548. udelay(40);
  1549. break;
  1550. }
  1551. }
  1552. tg3_writephy(tp, MII_BMCR, bmcr);
  1553. udelay(40);
  1554. }
  1555. } else {
  1556. tg3_writephy(tp, MII_BMCR,
  1557. BMCR_ANENABLE | BMCR_ANRESTART);
  1558. }
  1559. }
  1560. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  1561. {
  1562. int err;
  1563. /* Turn off tap power management. */
  1564. /* Set Extended packet length bit */
  1565. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1566. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  1567. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  1568. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  1569. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  1570. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1571. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  1572. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1573. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  1574. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1575. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  1576. udelay(40);
  1577. return err;
  1578. }
  1579. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  1580. {
  1581. u32 adv_reg, all_mask = 0;
  1582. if (mask & ADVERTISED_10baseT_Half)
  1583. all_mask |= ADVERTISE_10HALF;
  1584. if (mask & ADVERTISED_10baseT_Full)
  1585. all_mask |= ADVERTISE_10FULL;
  1586. if (mask & ADVERTISED_100baseT_Half)
  1587. all_mask |= ADVERTISE_100HALF;
  1588. if (mask & ADVERTISED_100baseT_Full)
  1589. all_mask |= ADVERTISE_100FULL;
  1590. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  1591. return 0;
  1592. if ((adv_reg & all_mask) != all_mask)
  1593. return 0;
  1594. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1595. u32 tg3_ctrl;
  1596. all_mask = 0;
  1597. if (mask & ADVERTISED_1000baseT_Half)
  1598. all_mask |= ADVERTISE_1000HALF;
  1599. if (mask & ADVERTISED_1000baseT_Full)
  1600. all_mask |= ADVERTISE_1000FULL;
  1601. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  1602. return 0;
  1603. if ((tg3_ctrl & all_mask) != all_mask)
  1604. return 0;
  1605. }
  1606. return 1;
  1607. }
  1608. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  1609. {
  1610. int current_link_up;
  1611. u32 bmsr, dummy;
  1612. u16 current_speed;
  1613. u8 current_duplex;
  1614. int i, err;
  1615. tw32(MAC_EVENT, 0);
  1616. tw32_f(MAC_STATUS,
  1617. (MAC_STATUS_SYNC_CHANGED |
  1618. MAC_STATUS_CFG_CHANGED |
  1619. MAC_STATUS_MI_COMPLETION |
  1620. MAC_STATUS_LNKSTATE_CHANGED));
  1621. udelay(40);
  1622. tp->mi_mode = MAC_MI_MODE_BASE;
  1623. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1624. udelay(80);
  1625. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  1626. /* Some third-party PHYs need to be reset on link going
  1627. * down.
  1628. */
  1629. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1630. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1631. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  1632. netif_carrier_ok(tp->dev)) {
  1633. tg3_readphy(tp, MII_BMSR, &bmsr);
  1634. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1635. !(bmsr & BMSR_LSTATUS))
  1636. force_reset = 1;
  1637. }
  1638. if (force_reset)
  1639. tg3_phy_reset(tp);
  1640. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1641. tg3_readphy(tp, MII_BMSR, &bmsr);
  1642. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  1643. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  1644. bmsr = 0;
  1645. if (!(bmsr & BMSR_LSTATUS)) {
  1646. err = tg3_init_5401phy_dsp(tp);
  1647. if (err)
  1648. return err;
  1649. tg3_readphy(tp, MII_BMSR, &bmsr);
  1650. for (i = 0; i < 1000; i++) {
  1651. udelay(10);
  1652. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1653. (bmsr & BMSR_LSTATUS)) {
  1654. udelay(40);
  1655. break;
  1656. }
  1657. }
  1658. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  1659. !(bmsr & BMSR_LSTATUS) &&
  1660. tp->link_config.active_speed == SPEED_1000) {
  1661. err = tg3_phy_reset(tp);
  1662. if (!err)
  1663. err = tg3_init_5401phy_dsp(tp);
  1664. if (err)
  1665. return err;
  1666. }
  1667. }
  1668. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1669. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  1670. /* 5701 {A0,B0} CRC bug workaround */
  1671. tg3_writephy(tp, 0x15, 0x0a75);
  1672. tg3_writephy(tp, 0x1c, 0x8c68);
  1673. tg3_writephy(tp, 0x1c, 0x8d68);
  1674. tg3_writephy(tp, 0x1c, 0x8c68);
  1675. }
  1676. /* Clear pending interrupts... */
  1677. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1678. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1679. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  1680. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  1681. else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  1682. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  1683. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1684. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1685. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  1686. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1687. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  1688. else
  1689. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  1690. }
  1691. current_link_up = 0;
  1692. current_speed = SPEED_INVALID;
  1693. current_duplex = DUPLEX_INVALID;
  1694. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  1695. u32 val;
  1696. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  1697. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  1698. if (!(val & (1 << 10))) {
  1699. val |= (1 << 10);
  1700. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  1701. goto relink;
  1702. }
  1703. }
  1704. bmsr = 0;
  1705. for (i = 0; i < 100; i++) {
  1706. tg3_readphy(tp, MII_BMSR, &bmsr);
  1707. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1708. (bmsr & BMSR_LSTATUS))
  1709. break;
  1710. udelay(40);
  1711. }
  1712. if (bmsr & BMSR_LSTATUS) {
  1713. u32 aux_stat, bmcr;
  1714. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  1715. for (i = 0; i < 2000; i++) {
  1716. udelay(10);
  1717. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  1718. aux_stat)
  1719. break;
  1720. }
  1721. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  1722. &current_speed,
  1723. &current_duplex);
  1724. bmcr = 0;
  1725. for (i = 0; i < 200; i++) {
  1726. tg3_readphy(tp, MII_BMCR, &bmcr);
  1727. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  1728. continue;
  1729. if (bmcr && bmcr != 0x7fff)
  1730. break;
  1731. udelay(10);
  1732. }
  1733. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  1734. if (bmcr & BMCR_ANENABLE) {
  1735. current_link_up = 1;
  1736. /* Force autoneg restart if we are exiting
  1737. * low power mode.
  1738. */
  1739. if (!tg3_copper_is_advertising_all(tp,
  1740. tp->link_config.advertising))
  1741. current_link_up = 0;
  1742. } else {
  1743. current_link_up = 0;
  1744. }
  1745. } else {
  1746. if (!(bmcr & BMCR_ANENABLE) &&
  1747. tp->link_config.speed == current_speed &&
  1748. tp->link_config.duplex == current_duplex) {
  1749. current_link_up = 1;
  1750. } else {
  1751. current_link_up = 0;
  1752. }
  1753. }
  1754. tp->link_config.active_speed = current_speed;
  1755. tp->link_config.active_duplex = current_duplex;
  1756. }
  1757. if (current_link_up == 1 &&
  1758. (tp->link_config.active_duplex == DUPLEX_FULL) &&
  1759. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  1760. u32 local_adv, remote_adv;
  1761. if (tg3_readphy(tp, MII_ADVERTISE, &local_adv))
  1762. local_adv = 0;
  1763. local_adv &= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1764. if (tg3_readphy(tp, MII_LPA, &remote_adv))
  1765. remote_adv = 0;
  1766. remote_adv &= (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1767. /* If we are not advertising full pause capability,
  1768. * something is wrong. Bring the link down and reconfigure.
  1769. */
  1770. if (local_adv != ADVERTISE_PAUSE_CAP) {
  1771. current_link_up = 0;
  1772. } else {
  1773. tg3_setup_flow_control(tp, local_adv, remote_adv);
  1774. }
  1775. }
  1776. relink:
  1777. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  1778. u32 tmp;
  1779. tg3_phy_copper_begin(tp);
  1780. tg3_readphy(tp, MII_BMSR, &tmp);
  1781. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  1782. (tmp & BMSR_LSTATUS))
  1783. current_link_up = 1;
  1784. }
  1785. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  1786. if (current_link_up == 1) {
  1787. if (tp->link_config.active_speed == SPEED_100 ||
  1788. tp->link_config.active_speed == SPEED_10)
  1789. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  1790. else
  1791. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1792. } else
  1793. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1794. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  1795. if (tp->link_config.active_duplex == DUPLEX_HALF)
  1796. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  1797. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  1798. if (current_link_up == 1 &&
  1799. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  1800. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1801. else
  1802. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1803. }
  1804. /* ??? Without this setting Netgear GA302T PHY does not
  1805. * ??? send/receive packets...
  1806. */
  1807. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  1808. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  1809. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  1810. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1811. udelay(80);
  1812. }
  1813. tw32_f(MAC_MODE, tp->mac_mode);
  1814. udelay(40);
  1815. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  1816. /* Polled via timer. */
  1817. tw32_f(MAC_EVENT, 0);
  1818. } else {
  1819. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  1820. }
  1821. udelay(40);
  1822. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  1823. current_link_up == 1 &&
  1824. tp->link_config.active_speed == SPEED_1000 &&
  1825. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  1826. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  1827. udelay(120);
  1828. tw32_f(MAC_STATUS,
  1829. (MAC_STATUS_SYNC_CHANGED |
  1830. MAC_STATUS_CFG_CHANGED));
  1831. udelay(40);
  1832. tg3_write_mem(tp,
  1833. NIC_SRAM_FIRMWARE_MBOX,
  1834. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  1835. }
  1836. if (current_link_up != netif_carrier_ok(tp->dev)) {
  1837. if (current_link_up)
  1838. netif_carrier_on(tp->dev);
  1839. else
  1840. netif_carrier_off(tp->dev);
  1841. tg3_link_report(tp);
  1842. }
  1843. return 0;
  1844. }
  1845. struct tg3_fiber_aneginfo {
  1846. int state;
  1847. #define ANEG_STATE_UNKNOWN 0
  1848. #define ANEG_STATE_AN_ENABLE 1
  1849. #define ANEG_STATE_RESTART_INIT 2
  1850. #define ANEG_STATE_RESTART 3
  1851. #define ANEG_STATE_DISABLE_LINK_OK 4
  1852. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  1853. #define ANEG_STATE_ABILITY_DETECT 6
  1854. #define ANEG_STATE_ACK_DETECT_INIT 7
  1855. #define ANEG_STATE_ACK_DETECT 8
  1856. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  1857. #define ANEG_STATE_COMPLETE_ACK 10
  1858. #define ANEG_STATE_IDLE_DETECT_INIT 11
  1859. #define ANEG_STATE_IDLE_DETECT 12
  1860. #define ANEG_STATE_LINK_OK 13
  1861. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  1862. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  1863. u32 flags;
  1864. #define MR_AN_ENABLE 0x00000001
  1865. #define MR_RESTART_AN 0x00000002
  1866. #define MR_AN_COMPLETE 0x00000004
  1867. #define MR_PAGE_RX 0x00000008
  1868. #define MR_NP_LOADED 0x00000010
  1869. #define MR_TOGGLE_TX 0x00000020
  1870. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  1871. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  1872. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  1873. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  1874. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  1875. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  1876. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  1877. #define MR_TOGGLE_RX 0x00002000
  1878. #define MR_NP_RX 0x00004000
  1879. #define MR_LINK_OK 0x80000000
  1880. unsigned long link_time, cur_time;
  1881. u32 ability_match_cfg;
  1882. int ability_match_count;
  1883. char ability_match, idle_match, ack_match;
  1884. u32 txconfig, rxconfig;
  1885. #define ANEG_CFG_NP 0x00000080
  1886. #define ANEG_CFG_ACK 0x00000040
  1887. #define ANEG_CFG_RF2 0x00000020
  1888. #define ANEG_CFG_RF1 0x00000010
  1889. #define ANEG_CFG_PS2 0x00000001
  1890. #define ANEG_CFG_PS1 0x00008000
  1891. #define ANEG_CFG_HD 0x00004000
  1892. #define ANEG_CFG_FD 0x00002000
  1893. #define ANEG_CFG_INVAL 0x00001f06
  1894. };
  1895. #define ANEG_OK 0
  1896. #define ANEG_DONE 1
  1897. #define ANEG_TIMER_ENAB 2
  1898. #define ANEG_FAILED -1
  1899. #define ANEG_STATE_SETTLE_TIME 10000
  1900. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  1901. struct tg3_fiber_aneginfo *ap)
  1902. {
  1903. unsigned long delta;
  1904. u32 rx_cfg_reg;
  1905. int ret;
  1906. if (ap->state == ANEG_STATE_UNKNOWN) {
  1907. ap->rxconfig = 0;
  1908. ap->link_time = 0;
  1909. ap->cur_time = 0;
  1910. ap->ability_match_cfg = 0;
  1911. ap->ability_match_count = 0;
  1912. ap->ability_match = 0;
  1913. ap->idle_match = 0;
  1914. ap->ack_match = 0;
  1915. }
  1916. ap->cur_time++;
  1917. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  1918. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  1919. if (rx_cfg_reg != ap->ability_match_cfg) {
  1920. ap->ability_match_cfg = rx_cfg_reg;
  1921. ap->ability_match = 0;
  1922. ap->ability_match_count = 0;
  1923. } else {
  1924. if (++ap->ability_match_count > 1) {
  1925. ap->ability_match = 1;
  1926. ap->ability_match_cfg = rx_cfg_reg;
  1927. }
  1928. }
  1929. if (rx_cfg_reg & ANEG_CFG_ACK)
  1930. ap->ack_match = 1;
  1931. else
  1932. ap->ack_match = 0;
  1933. ap->idle_match = 0;
  1934. } else {
  1935. ap->idle_match = 1;
  1936. ap->ability_match_cfg = 0;
  1937. ap->ability_match_count = 0;
  1938. ap->ability_match = 0;
  1939. ap->ack_match = 0;
  1940. rx_cfg_reg = 0;
  1941. }
  1942. ap->rxconfig = rx_cfg_reg;
  1943. ret = ANEG_OK;
  1944. switch(ap->state) {
  1945. case ANEG_STATE_UNKNOWN:
  1946. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  1947. ap->state = ANEG_STATE_AN_ENABLE;
  1948. /* fallthru */
  1949. case ANEG_STATE_AN_ENABLE:
  1950. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  1951. if (ap->flags & MR_AN_ENABLE) {
  1952. ap->link_time = 0;
  1953. ap->cur_time = 0;
  1954. ap->ability_match_cfg = 0;
  1955. ap->ability_match_count = 0;
  1956. ap->ability_match = 0;
  1957. ap->idle_match = 0;
  1958. ap->ack_match = 0;
  1959. ap->state = ANEG_STATE_RESTART_INIT;
  1960. } else {
  1961. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  1962. }
  1963. break;
  1964. case ANEG_STATE_RESTART_INIT:
  1965. ap->link_time = ap->cur_time;
  1966. ap->flags &= ~(MR_NP_LOADED);
  1967. ap->txconfig = 0;
  1968. tw32(MAC_TX_AUTO_NEG, 0);
  1969. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1970. tw32_f(MAC_MODE, tp->mac_mode);
  1971. udelay(40);
  1972. ret = ANEG_TIMER_ENAB;
  1973. ap->state = ANEG_STATE_RESTART;
  1974. /* fallthru */
  1975. case ANEG_STATE_RESTART:
  1976. delta = ap->cur_time - ap->link_time;
  1977. if (delta > ANEG_STATE_SETTLE_TIME) {
  1978. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  1979. } else {
  1980. ret = ANEG_TIMER_ENAB;
  1981. }
  1982. break;
  1983. case ANEG_STATE_DISABLE_LINK_OK:
  1984. ret = ANEG_DONE;
  1985. break;
  1986. case ANEG_STATE_ABILITY_DETECT_INIT:
  1987. ap->flags &= ~(MR_TOGGLE_TX);
  1988. ap->txconfig = (ANEG_CFG_FD | ANEG_CFG_PS1);
  1989. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1990. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1991. tw32_f(MAC_MODE, tp->mac_mode);
  1992. udelay(40);
  1993. ap->state = ANEG_STATE_ABILITY_DETECT;
  1994. break;
  1995. case ANEG_STATE_ABILITY_DETECT:
  1996. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  1997. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  1998. }
  1999. break;
  2000. case ANEG_STATE_ACK_DETECT_INIT:
  2001. ap->txconfig |= ANEG_CFG_ACK;
  2002. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2003. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2004. tw32_f(MAC_MODE, tp->mac_mode);
  2005. udelay(40);
  2006. ap->state = ANEG_STATE_ACK_DETECT;
  2007. /* fallthru */
  2008. case ANEG_STATE_ACK_DETECT:
  2009. if (ap->ack_match != 0) {
  2010. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2011. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2012. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2013. } else {
  2014. ap->state = ANEG_STATE_AN_ENABLE;
  2015. }
  2016. } else if (ap->ability_match != 0 &&
  2017. ap->rxconfig == 0) {
  2018. ap->state = ANEG_STATE_AN_ENABLE;
  2019. }
  2020. break;
  2021. case ANEG_STATE_COMPLETE_ACK_INIT:
  2022. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2023. ret = ANEG_FAILED;
  2024. break;
  2025. }
  2026. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2027. MR_LP_ADV_HALF_DUPLEX |
  2028. MR_LP_ADV_SYM_PAUSE |
  2029. MR_LP_ADV_ASYM_PAUSE |
  2030. MR_LP_ADV_REMOTE_FAULT1 |
  2031. MR_LP_ADV_REMOTE_FAULT2 |
  2032. MR_LP_ADV_NEXT_PAGE |
  2033. MR_TOGGLE_RX |
  2034. MR_NP_RX);
  2035. if (ap->rxconfig & ANEG_CFG_FD)
  2036. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2037. if (ap->rxconfig & ANEG_CFG_HD)
  2038. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2039. if (ap->rxconfig & ANEG_CFG_PS1)
  2040. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2041. if (ap->rxconfig & ANEG_CFG_PS2)
  2042. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2043. if (ap->rxconfig & ANEG_CFG_RF1)
  2044. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2045. if (ap->rxconfig & ANEG_CFG_RF2)
  2046. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2047. if (ap->rxconfig & ANEG_CFG_NP)
  2048. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2049. ap->link_time = ap->cur_time;
  2050. ap->flags ^= (MR_TOGGLE_TX);
  2051. if (ap->rxconfig & 0x0008)
  2052. ap->flags |= MR_TOGGLE_RX;
  2053. if (ap->rxconfig & ANEG_CFG_NP)
  2054. ap->flags |= MR_NP_RX;
  2055. ap->flags |= MR_PAGE_RX;
  2056. ap->state = ANEG_STATE_COMPLETE_ACK;
  2057. ret = ANEG_TIMER_ENAB;
  2058. break;
  2059. case ANEG_STATE_COMPLETE_ACK:
  2060. if (ap->ability_match != 0 &&
  2061. ap->rxconfig == 0) {
  2062. ap->state = ANEG_STATE_AN_ENABLE;
  2063. break;
  2064. }
  2065. delta = ap->cur_time - ap->link_time;
  2066. if (delta > ANEG_STATE_SETTLE_TIME) {
  2067. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2068. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2069. } else {
  2070. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2071. !(ap->flags & MR_NP_RX)) {
  2072. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2073. } else {
  2074. ret = ANEG_FAILED;
  2075. }
  2076. }
  2077. }
  2078. break;
  2079. case ANEG_STATE_IDLE_DETECT_INIT:
  2080. ap->link_time = ap->cur_time;
  2081. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2082. tw32_f(MAC_MODE, tp->mac_mode);
  2083. udelay(40);
  2084. ap->state = ANEG_STATE_IDLE_DETECT;
  2085. ret = ANEG_TIMER_ENAB;
  2086. break;
  2087. case ANEG_STATE_IDLE_DETECT:
  2088. if (ap->ability_match != 0 &&
  2089. ap->rxconfig == 0) {
  2090. ap->state = ANEG_STATE_AN_ENABLE;
  2091. break;
  2092. }
  2093. delta = ap->cur_time - ap->link_time;
  2094. if (delta > ANEG_STATE_SETTLE_TIME) {
  2095. /* XXX another gem from the Broadcom driver :( */
  2096. ap->state = ANEG_STATE_LINK_OK;
  2097. }
  2098. break;
  2099. case ANEG_STATE_LINK_OK:
  2100. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2101. ret = ANEG_DONE;
  2102. break;
  2103. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  2104. /* ??? unimplemented */
  2105. break;
  2106. case ANEG_STATE_NEXT_PAGE_WAIT:
  2107. /* ??? unimplemented */
  2108. break;
  2109. default:
  2110. ret = ANEG_FAILED;
  2111. break;
  2112. };
  2113. return ret;
  2114. }
  2115. static int fiber_autoneg(struct tg3 *tp, u32 *flags)
  2116. {
  2117. int res = 0;
  2118. struct tg3_fiber_aneginfo aninfo;
  2119. int status = ANEG_FAILED;
  2120. unsigned int tick;
  2121. u32 tmp;
  2122. tw32_f(MAC_TX_AUTO_NEG, 0);
  2123. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  2124. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  2125. udelay(40);
  2126. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  2127. udelay(40);
  2128. memset(&aninfo, 0, sizeof(aninfo));
  2129. aninfo.flags |= MR_AN_ENABLE;
  2130. aninfo.state = ANEG_STATE_UNKNOWN;
  2131. aninfo.cur_time = 0;
  2132. tick = 0;
  2133. while (++tick < 195000) {
  2134. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  2135. if (status == ANEG_DONE || status == ANEG_FAILED)
  2136. break;
  2137. udelay(1);
  2138. }
  2139. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2140. tw32_f(MAC_MODE, tp->mac_mode);
  2141. udelay(40);
  2142. *flags = aninfo.flags;
  2143. if (status == ANEG_DONE &&
  2144. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  2145. MR_LP_ADV_FULL_DUPLEX)))
  2146. res = 1;
  2147. return res;
  2148. }
  2149. static void tg3_init_bcm8002(struct tg3 *tp)
  2150. {
  2151. u32 mac_status = tr32(MAC_STATUS);
  2152. int i;
  2153. /* Reset when initting first time or we have a link. */
  2154. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  2155. !(mac_status & MAC_STATUS_PCS_SYNCED))
  2156. return;
  2157. /* Set PLL lock range. */
  2158. tg3_writephy(tp, 0x16, 0x8007);
  2159. /* SW reset */
  2160. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  2161. /* Wait for reset to complete. */
  2162. /* XXX schedule_timeout() ... */
  2163. for (i = 0; i < 500; i++)
  2164. udelay(10);
  2165. /* Config mode; select PMA/Ch 1 regs. */
  2166. tg3_writephy(tp, 0x10, 0x8411);
  2167. /* Enable auto-lock and comdet, select txclk for tx. */
  2168. tg3_writephy(tp, 0x11, 0x0a10);
  2169. tg3_writephy(tp, 0x18, 0x00a0);
  2170. tg3_writephy(tp, 0x16, 0x41ff);
  2171. /* Assert and deassert POR. */
  2172. tg3_writephy(tp, 0x13, 0x0400);
  2173. udelay(40);
  2174. tg3_writephy(tp, 0x13, 0x0000);
  2175. tg3_writephy(tp, 0x11, 0x0a50);
  2176. udelay(40);
  2177. tg3_writephy(tp, 0x11, 0x0a10);
  2178. /* Wait for signal to stabilize */
  2179. /* XXX schedule_timeout() ... */
  2180. for (i = 0; i < 15000; i++)
  2181. udelay(10);
  2182. /* Deselect the channel register so we can read the PHYID
  2183. * later.
  2184. */
  2185. tg3_writephy(tp, 0x10, 0x8011);
  2186. }
  2187. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  2188. {
  2189. u32 sg_dig_ctrl, sg_dig_status;
  2190. u32 serdes_cfg, expected_sg_dig_ctrl;
  2191. int workaround, port_a;
  2192. int current_link_up;
  2193. serdes_cfg = 0;
  2194. expected_sg_dig_ctrl = 0;
  2195. workaround = 0;
  2196. port_a = 1;
  2197. current_link_up = 0;
  2198. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  2199. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  2200. workaround = 1;
  2201. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  2202. port_a = 0;
  2203. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  2204. /* preserve bits 20-23 for voltage regulator */
  2205. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  2206. }
  2207. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2208. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  2209. if (sg_dig_ctrl & (1 << 31)) {
  2210. if (workaround) {
  2211. u32 val = serdes_cfg;
  2212. if (port_a)
  2213. val |= 0xc010000;
  2214. else
  2215. val |= 0x4010000;
  2216. tw32_f(MAC_SERDES_CFG, val);
  2217. }
  2218. tw32_f(SG_DIG_CTRL, 0x01388400);
  2219. }
  2220. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  2221. tg3_setup_flow_control(tp, 0, 0);
  2222. current_link_up = 1;
  2223. }
  2224. goto out;
  2225. }
  2226. /* Want auto-negotiation. */
  2227. expected_sg_dig_ctrl = 0x81388400;
  2228. /* Pause capability */
  2229. expected_sg_dig_ctrl |= (1 << 11);
  2230. /* Asymettric pause */
  2231. expected_sg_dig_ctrl |= (1 << 12);
  2232. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  2233. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  2234. tp->serdes_counter &&
  2235. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  2236. MAC_STATUS_RCVD_CFG)) ==
  2237. MAC_STATUS_PCS_SYNCED)) {
  2238. tp->serdes_counter--;
  2239. current_link_up = 1;
  2240. goto out;
  2241. }
  2242. restart_autoneg:
  2243. if (workaround)
  2244. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  2245. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | (1 << 30));
  2246. udelay(5);
  2247. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  2248. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2249. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2250. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  2251. MAC_STATUS_SIGNAL_DET)) {
  2252. sg_dig_status = tr32(SG_DIG_STATUS);
  2253. mac_status = tr32(MAC_STATUS);
  2254. if ((sg_dig_status & (1 << 1)) &&
  2255. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  2256. u32 local_adv, remote_adv;
  2257. local_adv = ADVERTISE_PAUSE_CAP;
  2258. remote_adv = 0;
  2259. if (sg_dig_status & (1 << 19))
  2260. remote_adv |= LPA_PAUSE_CAP;
  2261. if (sg_dig_status & (1 << 20))
  2262. remote_adv |= LPA_PAUSE_ASYM;
  2263. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2264. current_link_up = 1;
  2265. tp->serdes_counter = 0;
  2266. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2267. } else if (!(sg_dig_status & (1 << 1))) {
  2268. if (tp->serdes_counter)
  2269. tp->serdes_counter--;
  2270. else {
  2271. if (workaround) {
  2272. u32 val = serdes_cfg;
  2273. if (port_a)
  2274. val |= 0xc010000;
  2275. else
  2276. val |= 0x4010000;
  2277. tw32_f(MAC_SERDES_CFG, val);
  2278. }
  2279. tw32_f(SG_DIG_CTRL, 0x01388400);
  2280. udelay(40);
  2281. /* Link parallel detection - link is up */
  2282. /* only if we have PCS_SYNC and not */
  2283. /* receiving config code words */
  2284. mac_status = tr32(MAC_STATUS);
  2285. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  2286. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  2287. tg3_setup_flow_control(tp, 0, 0);
  2288. current_link_up = 1;
  2289. tp->tg3_flags2 |=
  2290. TG3_FLG2_PARALLEL_DETECT;
  2291. tp->serdes_counter =
  2292. SERDES_PARALLEL_DET_TIMEOUT;
  2293. } else
  2294. goto restart_autoneg;
  2295. }
  2296. }
  2297. } else {
  2298. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2299. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2300. }
  2301. out:
  2302. return current_link_up;
  2303. }
  2304. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  2305. {
  2306. int current_link_up = 0;
  2307. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  2308. goto out;
  2309. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2310. u32 flags;
  2311. int i;
  2312. if (fiber_autoneg(tp, &flags)) {
  2313. u32 local_adv, remote_adv;
  2314. local_adv = ADVERTISE_PAUSE_CAP;
  2315. remote_adv = 0;
  2316. if (flags & MR_LP_ADV_SYM_PAUSE)
  2317. remote_adv |= LPA_PAUSE_CAP;
  2318. if (flags & MR_LP_ADV_ASYM_PAUSE)
  2319. remote_adv |= LPA_PAUSE_ASYM;
  2320. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2321. current_link_up = 1;
  2322. }
  2323. for (i = 0; i < 30; i++) {
  2324. udelay(20);
  2325. tw32_f(MAC_STATUS,
  2326. (MAC_STATUS_SYNC_CHANGED |
  2327. MAC_STATUS_CFG_CHANGED));
  2328. udelay(40);
  2329. if ((tr32(MAC_STATUS) &
  2330. (MAC_STATUS_SYNC_CHANGED |
  2331. MAC_STATUS_CFG_CHANGED)) == 0)
  2332. break;
  2333. }
  2334. mac_status = tr32(MAC_STATUS);
  2335. if (current_link_up == 0 &&
  2336. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  2337. !(mac_status & MAC_STATUS_RCVD_CFG))
  2338. current_link_up = 1;
  2339. } else {
  2340. /* Forcing 1000FD link up. */
  2341. current_link_up = 1;
  2342. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  2343. udelay(40);
  2344. tw32_f(MAC_MODE, tp->mac_mode);
  2345. udelay(40);
  2346. }
  2347. out:
  2348. return current_link_up;
  2349. }
  2350. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  2351. {
  2352. u32 orig_pause_cfg;
  2353. u16 orig_active_speed;
  2354. u8 orig_active_duplex;
  2355. u32 mac_status;
  2356. int current_link_up;
  2357. int i;
  2358. orig_pause_cfg =
  2359. (tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2360. TG3_FLAG_TX_PAUSE));
  2361. orig_active_speed = tp->link_config.active_speed;
  2362. orig_active_duplex = tp->link_config.active_duplex;
  2363. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  2364. netif_carrier_ok(tp->dev) &&
  2365. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  2366. mac_status = tr32(MAC_STATUS);
  2367. mac_status &= (MAC_STATUS_PCS_SYNCED |
  2368. MAC_STATUS_SIGNAL_DET |
  2369. MAC_STATUS_CFG_CHANGED |
  2370. MAC_STATUS_RCVD_CFG);
  2371. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  2372. MAC_STATUS_SIGNAL_DET)) {
  2373. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2374. MAC_STATUS_CFG_CHANGED));
  2375. return 0;
  2376. }
  2377. }
  2378. tw32_f(MAC_TX_AUTO_NEG, 0);
  2379. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  2380. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  2381. tw32_f(MAC_MODE, tp->mac_mode);
  2382. udelay(40);
  2383. if (tp->phy_id == PHY_ID_BCM8002)
  2384. tg3_init_bcm8002(tp);
  2385. /* Enable link change event even when serdes polling. */
  2386. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2387. udelay(40);
  2388. current_link_up = 0;
  2389. mac_status = tr32(MAC_STATUS);
  2390. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  2391. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  2392. else
  2393. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  2394. tp->hw_status->status =
  2395. (SD_STATUS_UPDATED |
  2396. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  2397. for (i = 0; i < 100; i++) {
  2398. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2399. MAC_STATUS_CFG_CHANGED));
  2400. udelay(5);
  2401. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  2402. MAC_STATUS_CFG_CHANGED |
  2403. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  2404. break;
  2405. }
  2406. mac_status = tr32(MAC_STATUS);
  2407. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  2408. current_link_up = 0;
  2409. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  2410. tp->serdes_counter == 0) {
  2411. tw32_f(MAC_MODE, (tp->mac_mode |
  2412. MAC_MODE_SEND_CONFIGS));
  2413. udelay(1);
  2414. tw32_f(MAC_MODE, tp->mac_mode);
  2415. }
  2416. }
  2417. if (current_link_up == 1) {
  2418. tp->link_config.active_speed = SPEED_1000;
  2419. tp->link_config.active_duplex = DUPLEX_FULL;
  2420. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2421. LED_CTRL_LNKLED_OVERRIDE |
  2422. LED_CTRL_1000MBPS_ON));
  2423. } else {
  2424. tp->link_config.active_speed = SPEED_INVALID;
  2425. tp->link_config.active_duplex = DUPLEX_INVALID;
  2426. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2427. LED_CTRL_LNKLED_OVERRIDE |
  2428. LED_CTRL_TRAFFIC_OVERRIDE));
  2429. }
  2430. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2431. if (current_link_up)
  2432. netif_carrier_on(tp->dev);
  2433. else
  2434. netif_carrier_off(tp->dev);
  2435. tg3_link_report(tp);
  2436. } else {
  2437. u32 now_pause_cfg =
  2438. tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2439. TG3_FLAG_TX_PAUSE);
  2440. if (orig_pause_cfg != now_pause_cfg ||
  2441. orig_active_speed != tp->link_config.active_speed ||
  2442. orig_active_duplex != tp->link_config.active_duplex)
  2443. tg3_link_report(tp);
  2444. }
  2445. return 0;
  2446. }
  2447. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  2448. {
  2449. int current_link_up, err = 0;
  2450. u32 bmsr, bmcr;
  2451. u16 current_speed;
  2452. u8 current_duplex;
  2453. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2454. tw32_f(MAC_MODE, tp->mac_mode);
  2455. udelay(40);
  2456. tw32(MAC_EVENT, 0);
  2457. tw32_f(MAC_STATUS,
  2458. (MAC_STATUS_SYNC_CHANGED |
  2459. MAC_STATUS_CFG_CHANGED |
  2460. MAC_STATUS_MI_COMPLETION |
  2461. MAC_STATUS_LNKSTATE_CHANGED));
  2462. udelay(40);
  2463. if (force_reset)
  2464. tg3_phy_reset(tp);
  2465. current_link_up = 0;
  2466. current_speed = SPEED_INVALID;
  2467. current_duplex = DUPLEX_INVALID;
  2468. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2469. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2470. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2471. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2472. bmsr |= BMSR_LSTATUS;
  2473. else
  2474. bmsr &= ~BMSR_LSTATUS;
  2475. }
  2476. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  2477. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  2478. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2479. /* do nothing, just check for link up at the end */
  2480. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2481. u32 adv, new_adv;
  2482. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2483. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  2484. ADVERTISE_1000XPAUSE |
  2485. ADVERTISE_1000XPSE_ASYM |
  2486. ADVERTISE_SLCT);
  2487. /* Always advertise symmetric PAUSE just like copper */
  2488. new_adv |= ADVERTISE_1000XPAUSE;
  2489. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2490. new_adv |= ADVERTISE_1000XHALF;
  2491. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2492. new_adv |= ADVERTISE_1000XFULL;
  2493. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  2494. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2495. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  2496. tg3_writephy(tp, MII_BMCR, bmcr);
  2497. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2498. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  2499. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2500. return err;
  2501. }
  2502. } else {
  2503. u32 new_bmcr;
  2504. bmcr &= ~BMCR_SPEED1000;
  2505. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  2506. if (tp->link_config.duplex == DUPLEX_FULL)
  2507. new_bmcr |= BMCR_FULLDPLX;
  2508. if (new_bmcr != bmcr) {
  2509. /* BMCR_SPEED1000 is a reserved bit that needs
  2510. * to be set on write.
  2511. */
  2512. new_bmcr |= BMCR_SPEED1000;
  2513. /* Force a linkdown */
  2514. if (netif_carrier_ok(tp->dev)) {
  2515. u32 adv;
  2516. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2517. adv &= ~(ADVERTISE_1000XFULL |
  2518. ADVERTISE_1000XHALF |
  2519. ADVERTISE_SLCT);
  2520. tg3_writephy(tp, MII_ADVERTISE, adv);
  2521. tg3_writephy(tp, MII_BMCR, bmcr |
  2522. BMCR_ANRESTART |
  2523. BMCR_ANENABLE);
  2524. udelay(10);
  2525. netif_carrier_off(tp->dev);
  2526. }
  2527. tg3_writephy(tp, MII_BMCR, new_bmcr);
  2528. bmcr = new_bmcr;
  2529. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2530. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2531. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2532. ASIC_REV_5714) {
  2533. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2534. bmsr |= BMSR_LSTATUS;
  2535. else
  2536. bmsr &= ~BMSR_LSTATUS;
  2537. }
  2538. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2539. }
  2540. }
  2541. if (bmsr & BMSR_LSTATUS) {
  2542. current_speed = SPEED_1000;
  2543. current_link_up = 1;
  2544. if (bmcr & BMCR_FULLDPLX)
  2545. current_duplex = DUPLEX_FULL;
  2546. else
  2547. current_duplex = DUPLEX_HALF;
  2548. if (bmcr & BMCR_ANENABLE) {
  2549. u32 local_adv, remote_adv, common;
  2550. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  2551. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  2552. common = local_adv & remote_adv;
  2553. if (common & (ADVERTISE_1000XHALF |
  2554. ADVERTISE_1000XFULL)) {
  2555. if (common & ADVERTISE_1000XFULL)
  2556. current_duplex = DUPLEX_FULL;
  2557. else
  2558. current_duplex = DUPLEX_HALF;
  2559. tg3_setup_flow_control(tp, local_adv,
  2560. remote_adv);
  2561. }
  2562. else
  2563. current_link_up = 0;
  2564. }
  2565. }
  2566. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2567. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2568. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2569. tw32_f(MAC_MODE, tp->mac_mode);
  2570. udelay(40);
  2571. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2572. tp->link_config.active_speed = current_speed;
  2573. tp->link_config.active_duplex = current_duplex;
  2574. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2575. if (current_link_up)
  2576. netif_carrier_on(tp->dev);
  2577. else {
  2578. netif_carrier_off(tp->dev);
  2579. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2580. }
  2581. tg3_link_report(tp);
  2582. }
  2583. return err;
  2584. }
  2585. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  2586. {
  2587. if (tp->serdes_counter) {
  2588. /* Give autoneg time to complete. */
  2589. tp->serdes_counter--;
  2590. return;
  2591. }
  2592. if (!netif_carrier_ok(tp->dev) &&
  2593. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  2594. u32 bmcr;
  2595. tg3_readphy(tp, MII_BMCR, &bmcr);
  2596. if (bmcr & BMCR_ANENABLE) {
  2597. u32 phy1, phy2;
  2598. /* Select shadow register 0x1f */
  2599. tg3_writephy(tp, 0x1c, 0x7c00);
  2600. tg3_readphy(tp, 0x1c, &phy1);
  2601. /* Select expansion interrupt status register */
  2602. tg3_writephy(tp, 0x17, 0x0f01);
  2603. tg3_readphy(tp, 0x15, &phy2);
  2604. tg3_readphy(tp, 0x15, &phy2);
  2605. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  2606. /* We have signal detect and not receiving
  2607. * config code words, link is up by parallel
  2608. * detection.
  2609. */
  2610. bmcr &= ~BMCR_ANENABLE;
  2611. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  2612. tg3_writephy(tp, MII_BMCR, bmcr);
  2613. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  2614. }
  2615. }
  2616. }
  2617. else if (netif_carrier_ok(tp->dev) &&
  2618. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  2619. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2620. u32 phy2;
  2621. /* Select expansion interrupt status register */
  2622. tg3_writephy(tp, 0x17, 0x0f01);
  2623. tg3_readphy(tp, 0x15, &phy2);
  2624. if (phy2 & 0x20) {
  2625. u32 bmcr;
  2626. /* Config code words received, turn on autoneg. */
  2627. tg3_readphy(tp, MII_BMCR, &bmcr);
  2628. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  2629. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2630. }
  2631. }
  2632. }
  2633. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  2634. {
  2635. int err;
  2636. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  2637. err = tg3_setup_fiber_phy(tp, force_reset);
  2638. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  2639. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  2640. } else {
  2641. err = tg3_setup_copper_phy(tp, force_reset);
  2642. }
  2643. if (tp->link_config.active_speed == SPEED_1000 &&
  2644. tp->link_config.active_duplex == DUPLEX_HALF)
  2645. tw32(MAC_TX_LENGTHS,
  2646. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2647. (6 << TX_LENGTHS_IPG_SHIFT) |
  2648. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2649. else
  2650. tw32(MAC_TX_LENGTHS,
  2651. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2652. (6 << TX_LENGTHS_IPG_SHIFT) |
  2653. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2654. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2655. if (netif_carrier_ok(tp->dev)) {
  2656. tw32(HOSTCC_STAT_COAL_TICKS,
  2657. tp->coal.stats_block_coalesce_usecs);
  2658. } else {
  2659. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  2660. }
  2661. }
  2662. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  2663. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  2664. if (!netif_carrier_ok(tp->dev))
  2665. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  2666. tp->pwrmgmt_thresh;
  2667. else
  2668. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  2669. tw32(PCIE_PWR_MGMT_THRESH, val);
  2670. }
  2671. return err;
  2672. }
  2673. /* This is called whenever we suspect that the system chipset is re-
  2674. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  2675. * is bogus tx completions. We try to recover by setting the
  2676. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  2677. * in the workqueue.
  2678. */
  2679. static void tg3_tx_recover(struct tg3 *tp)
  2680. {
  2681. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  2682. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  2683. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  2684. "mapped I/O cycles to the network device, attempting to "
  2685. "recover. Please report the problem to the driver maintainer "
  2686. "and include system chipset information.\n", tp->dev->name);
  2687. spin_lock(&tp->lock);
  2688. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  2689. spin_unlock(&tp->lock);
  2690. }
  2691. static inline u32 tg3_tx_avail(struct tg3 *tp)
  2692. {
  2693. smp_mb();
  2694. return (tp->tx_pending -
  2695. ((tp->tx_prod - tp->tx_cons) & (TG3_TX_RING_SIZE - 1)));
  2696. }
  2697. /* Tigon3 never reports partial packet sends. So we do not
  2698. * need special logic to handle SKBs that have not had all
  2699. * of their frags sent yet, like SunGEM does.
  2700. */
  2701. static void tg3_tx(struct tg3 *tp)
  2702. {
  2703. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  2704. u32 sw_idx = tp->tx_cons;
  2705. while (sw_idx != hw_idx) {
  2706. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  2707. struct sk_buff *skb = ri->skb;
  2708. int i, tx_bug = 0;
  2709. if (unlikely(skb == NULL)) {
  2710. tg3_tx_recover(tp);
  2711. return;
  2712. }
  2713. pci_unmap_single(tp->pdev,
  2714. pci_unmap_addr(ri, mapping),
  2715. skb_headlen(skb),
  2716. PCI_DMA_TODEVICE);
  2717. ri->skb = NULL;
  2718. sw_idx = NEXT_TX(sw_idx);
  2719. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2720. ri = &tp->tx_buffers[sw_idx];
  2721. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  2722. tx_bug = 1;
  2723. pci_unmap_page(tp->pdev,
  2724. pci_unmap_addr(ri, mapping),
  2725. skb_shinfo(skb)->frags[i].size,
  2726. PCI_DMA_TODEVICE);
  2727. sw_idx = NEXT_TX(sw_idx);
  2728. }
  2729. dev_kfree_skb(skb);
  2730. if (unlikely(tx_bug)) {
  2731. tg3_tx_recover(tp);
  2732. return;
  2733. }
  2734. }
  2735. tp->tx_cons = sw_idx;
  2736. /* Need to make the tx_cons update visible to tg3_start_xmit()
  2737. * before checking for netif_queue_stopped(). Without the
  2738. * memory barrier, there is a small possibility that tg3_start_xmit()
  2739. * will miss it and cause the queue to be stopped forever.
  2740. */
  2741. smp_mb();
  2742. if (unlikely(netif_queue_stopped(tp->dev) &&
  2743. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))) {
  2744. netif_tx_lock(tp->dev);
  2745. if (netif_queue_stopped(tp->dev) &&
  2746. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))
  2747. netif_wake_queue(tp->dev);
  2748. netif_tx_unlock(tp->dev);
  2749. }
  2750. }
  2751. /* Returns size of skb allocated or < 0 on error.
  2752. *
  2753. * We only need to fill in the address because the other members
  2754. * of the RX descriptor are invariant, see tg3_init_rings.
  2755. *
  2756. * Note the purposeful assymetry of cpu vs. chip accesses. For
  2757. * posting buffers we only dirty the first cache line of the RX
  2758. * descriptor (containing the address). Whereas for the RX status
  2759. * buffers the cpu only reads the last cacheline of the RX descriptor
  2760. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  2761. */
  2762. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  2763. int src_idx, u32 dest_idx_unmasked)
  2764. {
  2765. struct tg3_rx_buffer_desc *desc;
  2766. struct ring_info *map, *src_map;
  2767. struct sk_buff *skb;
  2768. dma_addr_t mapping;
  2769. int skb_size, dest_idx;
  2770. src_map = NULL;
  2771. switch (opaque_key) {
  2772. case RXD_OPAQUE_RING_STD:
  2773. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2774. desc = &tp->rx_std[dest_idx];
  2775. map = &tp->rx_std_buffers[dest_idx];
  2776. if (src_idx >= 0)
  2777. src_map = &tp->rx_std_buffers[src_idx];
  2778. skb_size = tp->rx_pkt_buf_sz;
  2779. break;
  2780. case RXD_OPAQUE_RING_JUMBO:
  2781. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2782. desc = &tp->rx_jumbo[dest_idx];
  2783. map = &tp->rx_jumbo_buffers[dest_idx];
  2784. if (src_idx >= 0)
  2785. src_map = &tp->rx_jumbo_buffers[src_idx];
  2786. skb_size = RX_JUMBO_PKT_BUF_SZ;
  2787. break;
  2788. default:
  2789. return -EINVAL;
  2790. };
  2791. /* Do not overwrite any of the map or rp information
  2792. * until we are sure we can commit to a new buffer.
  2793. *
  2794. * Callers depend upon this behavior and assume that
  2795. * we leave everything unchanged if we fail.
  2796. */
  2797. skb = netdev_alloc_skb(tp->dev, skb_size);
  2798. if (skb == NULL)
  2799. return -ENOMEM;
  2800. skb_reserve(skb, tp->rx_offset);
  2801. mapping = pci_map_single(tp->pdev, skb->data,
  2802. skb_size - tp->rx_offset,
  2803. PCI_DMA_FROMDEVICE);
  2804. map->skb = skb;
  2805. pci_unmap_addr_set(map, mapping, mapping);
  2806. if (src_map != NULL)
  2807. src_map->skb = NULL;
  2808. desc->addr_hi = ((u64)mapping >> 32);
  2809. desc->addr_lo = ((u64)mapping & 0xffffffff);
  2810. return skb_size;
  2811. }
  2812. /* We only need to move over in the address because the other
  2813. * members of the RX descriptor are invariant. See notes above
  2814. * tg3_alloc_rx_skb for full details.
  2815. */
  2816. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  2817. int src_idx, u32 dest_idx_unmasked)
  2818. {
  2819. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  2820. struct ring_info *src_map, *dest_map;
  2821. int dest_idx;
  2822. switch (opaque_key) {
  2823. case RXD_OPAQUE_RING_STD:
  2824. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2825. dest_desc = &tp->rx_std[dest_idx];
  2826. dest_map = &tp->rx_std_buffers[dest_idx];
  2827. src_desc = &tp->rx_std[src_idx];
  2828. src_map = &tp->rx_std_buffers[src_idx];
  2829. break;
  2830. case RXD_OPAQUE_RING_JUMBO:
  2831. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2832. dest_desc = &tp->rx_jumbo[dest_idx];
  2833. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  2834. src_desc = &tp->rx_jumbo[src_idx];
  2835. src_map = &tp->rx_jumbo_buffers[src_idx];
  2836. break;
  2837. default:
  2838. return;
  2839. };
  2840. dest_map->skb = src_map->skb;
  2841. pci_unmap_addr_set(dest_map, mapping,
  2842. pci_unmap_addr(src_map, mapping));
  2843. dest_desc->addr_hi = src_desc->addr_hi;
  2844. dest_desc->addr_lo = src_desc->addr_lo;
  2845. src_map->skb = NULL;
  2846. }
  2847. #if TG3_VLAN_TAG_USED
  2848. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  2849. {
  2850. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  2851. }
  2852. #endif
  2853. /* The RX ring scheme is composed of multiple rings which post fresh
  2854. * buffers to the chip, and one special ring the chip uses to report
  2855. * status back to the host.
  2856. *
  2857. * The special ring reports the status of received packets to the
  2858. * host. The chip does not write into the original descriptor the
  2859. * RX buffer was obtained from. The chip simply takes the original
  2860. * descriptor as provided by the host, updates the status and length
  2861. * field, then writes this into the next status ring entry.
  2862. *
  2863. * Each ring the host uses to post buffers to the chip is described
  2864. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  2865. * it is first placed into the on-chip ram. When the packet's length
  2866. * is known, it walks down the TG3_BDINFO entries to select the ring.
  2867. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  2868. * which is within the range of the new packet's length is chosen.
  2869. *
  2870. * The "separate ring for rx status" scheme may sound queer, but it makes
  2871. * sense from a cache coherency perspective. If only the host writes
  2872. * to the buffer post rings, and only the chip writes to the rx status
  2873. * rings, then cache lines never move beyond shared-modified state.
  2874. * If both the host and chip were to write into the same ring, cache line
  2875. * eviction could occur since both entities want it in an exclusive state.
  2876. */
  2877. static int tg3_rx(struct tg3 *tp, int budget)
  2878. {
  2879. u32 work_mask, rx_std_posted = 0;
  2880. u32 sw_idx = tp->rx_rcb_ptr;
  2881. u16 hw_idx;
  2882. int received;
  2883. hw_idx = tp->hw_status->idx[0].rx_producer;
  2884. /*
  2885. * We need to order the read of hw_idx and the read of
  2886. * the opaque cookie.
  2887. */
  2888. rmb();
  2889. work_mask = 0;
  2890. received = 0;
  2891. while (sw_idx != hw_idx && budget > 0) {
  2892. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  2893. unsigned int len;
  2894. struct sk_buff *skb;
  2895. dma_addr_t dma_addr;
  2896. u32 opaque_key, desc_idx, *post_ptr;
  2897. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  2898. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  2899. if (opaque_key == RXD_OPAQUE_RING_STD) {
  2900. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  2901. mapping);
  2902. skb = tp->rx_std_buffers[desc_idx].skb;
  2903. post_ptr = &tp->rx_std_ptr;
  2904. rx_std_posted++;
  2905. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  2906. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  2907. mapping);
  2908. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  2909. post_ptr = &tp->rx_jumbo_ptr;
  2910. }
  2911. else {
  2912. goto next_pkt_nopost;
  2913. }
  2914. work_mask |= opaque_key;
  2915. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  2916. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  2917. drop_it:
  2918. tg3_recycle_rx(tp, opaque_key,
  2919. desc_idx, *post_ptr);
  2920. drop_it_no_recycle:
  2921. /* Other statistics kept track of by card. */
  2922. tp->net_stats.rx_dropped++;
  2923. goto next_pkt;
  2924. }
  2925. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4; /* omit crc */
  2926. if (len > RX_COPY_THRESHOLD
  2927. && tp->rx_offset == 2
  2928. /* rx_offset != 2 iff this is a 5701 card running
  2929. * in PCI-X mode [see tg3_get_invariants()] */
  2930. ) {
  2931. int skb_size;
  2932. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  2933. desc_idx, *post_ptr);
  2934. if (skb_size < 0)
  2935. goto drop_it;
  2936. pci_unmap_single(tp->pdev, dma_addr,
  2937. skb_size - tp->rx_offset,
  2938. PCI_DMA_FROMDEVICE);
  2939. skb_put(skb, len);
  2940. } else {
  2941. struct sk_buff *copy_skb;
  2942. tg3_recycle_rx(tp, opaque_key,
  2943. desc_idx, *post_ptr);
  2944. copy_skb = netdev_alloc_skb(tp->dev, len + 2);
  2945. if (copy_skb == NULL)
  2946. goto drop_it_no_recycle;
  2947. skb_reserve(copy_skb, 2);
  2948. skb_put(copy_skb, len);
  2949. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2950. skb_copy_from_linear_data(skb, copy_skb->data, len);
  2951. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2952. /* We'll reuse the original ring buffer. */
  2953. skb = copy_skb;
  2954. }
  2955. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  2956. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  2957. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  2958. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  2959. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2960. else
  2961. skb->ip_summed = CHECKSUM_NONE;
  2962. skb->protocol = eth_type_trans(skb, tp->dev);
  2963. #if TG3_VLAN_TAG_USED
  2964. if (tp->vlgrp != NULL &&
  2965. desc->type_flags & RXD_FLAG_VLAN) {
  2966. tg3_vlan_rx(tp, skb,
  2967. desc->err_vlan & RXD_VLAN_MASK);
  2968. } else
  2969. #endif
  2970. netif_receive_skb(skb);
  2971. tp->dev->last_rx = jiffies;
  2972. received++;
  2973. budget--;
  2974. next_pkt:
  2975. (*post_ptr)++;
  2976. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  2977. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  2978. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  2979. TG3_64BIT_REG_LOW, idx);
  2980. work_mask &= ~RXD_OPAQUE_RING_STD;
  2981. rx_std_posted = 0;
  2982. }
  2983. next_pkt_nopost:
  2984. sw_idx++;
  2985. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  2986. /* Refresh hw_idx to see if there is new work */
  2987. if (sw_idx == hw_idx) {
  2988. hw_idx = tp->hw_status->idx[0].rx_producer;
  2989. rmb();
  2990. }
  2991. }
  2992. /* ACK the status ring. */
  2993. tp->rx_rcb_ptr = sw_idx;
  2994. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  2995. /* Refill RX ring(s). */
  2996. if (work_mask & RXD_OPAQUE_RING_STD) {
  2997. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  2998. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  2999. sw_idx);
  3000. }
  3001. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3002. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  3003. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3004. sw_idx);
  3005. }
  3006. mmiowb();
  3007. return received;
  3008. }
  3009. static int tg3_poll_work(struct tg3 *tp, int work_done, int budget)
  3010. {
  3011. struct tg3_hw_status *sblk = tp->hw_status;
  3012. /* handle link change and other phy events */
  3013. if (!(tp->tg3_flags &
  3014. (TG3_FLAG_USE_LINKCHG_REG |
  3015. TG3_FLAG_POLL_SERDES))) {
  3016. if (sblk->status & SD_STATUS_LINK_CHG) {
  3017. sblk->status = SD_STATUS_UPDATED |
  3018. (sblk->status & ~SD_STATUS_LINK_CHG);
  3019. spin_lock(&tp->lock);
  3020. tg3_setup_phy(tp, 0);
  3021. spin_unlock(&tp->lock);
  3022. }
  3023. }
  3024. /* run TX completion thread */
  3025. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  3026. tg3_tx(tp);
  3027. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3028. return 0;
  3029. }
  3030. /* run RX thread, within the bounds set by NAPI.
  3031. * All RX "locking" is done by ensuring outside
  3032. * code synchronizes with tg3->napi.poll()
  3033. */
  3034. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  3035. work_done += tg3_rx(tp, budget - work_done);
  3036. return work_done;
  3037. }
  3038. static int tg3_poll(struct napi_struct *napi, int budget)
  3039. {
  3040. struct tg3 *tp = container_of(napi, struct tg3, napi);
  3041. int work_done = 0;
  3042. while (1) {
  3043. work_done = tg3_poll_work(tp, work_done, budget);
  3044. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3045. goto tx_recovery;
  3046. if (unlikely(work_done >= budget))
  3047. break;
  3048. if (likely(!tg3_has_work(tp))) {
  3049. struct tg3_hw_status *sblk = tp->hw_status;
  3050. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3051. tp->last_tag = sblk->status_tag;
  3052. rmb();
  3053. } else
  3054. sblk->status &= ~SD_STATUS_UPDATED;
  3055. netif_rx_complete(tp->dev, napi);
  3056. tg3_restart_ints(tp);
  3057. break;
  3058. }
  3059. }
  3060. return work_done;
  3061. tx_recovery:
  3062. netif_rx_complete(tp->dev, napi);
  3063. schedule_work(&tp->reset_task);
  3064. return 0;
  3065. }
  3066. static void tg3_irq_quiesce(struct tg3 *tp)
  3067. {
  3068. BUG_ON(tp->irq_sync);
  3069. tp->irq_sync = 1;
  3070. smp_mb();
  3071. synchronize_irq(tp->pdev->irq);
  3072. }
  3073. static inline int tg3_irq_sync(struct tg3 *tp)
  3074. {
  3075. return tp->irq_sync;
  3076. }
  3077. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  3078. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  3079. * with as well. Most of the time, this is not necessary except when
  3080. * shutting down the device.
  3081. */
  3082. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  3083. {
  3084. spin_lock_bh(&tp->lock);
  3085. if (irq_sync)
  3086. tg3_irq_quiesce(tp);
  3087. }
  3088. static inline void tg3_full_unlock(struct tg3 *tp)
  3089. {
  3090. spin_unlock_bh(&tp->lock);
  3091. }
  3092. /* One-shot MSI handler - Chip automatically disables interrupt
  3093. * after sending MSI so driver doesn't have to do it.
  3094. */
  3095. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  3096. {
  3097. struct net_device *dev = dev_id;
  3098. struct tg3 *tp = netdev_priv(dev);
  3099. prefetch(tp->hw_status);
  3100. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3101. if (likely(!tg3_irq_sync(tp)))
  3102. netif_rx_schedule(dev, &tp->napi);
  3103. return IRQ_HANDLED;
  3104. }
  3105. /* MSI ISR - No need to check for interrupt sharing and no need to
  3106. * flush status block and interrupt mailbox. PCI ordering rules
  3107. * guarantee that MSI will arrive after the status block.
  3108. */
  3109. static irqreturn_t tg3_msi(int irq, void *dev_id)
  3110. {
  3111. struct net_device *dev = dev_id;
  3112. struct tg3 *tp = netdev_priv(dev);
  3113. prefetch(tp->hw_status);
  3114. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3115. /*
  3116. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3117. * chip-internal interrupt pending events.
  3118. * Writing non-zero to intr-mbox-0 additional tells the
  3119. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3120. * event coalescing.
  3121. */
  3122. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3123. if (likely(!tg3_irq_sync(tp)))
  3124. netif_rx_schedule(dev, &tp->napi);
  3125. return IRQ_RETVAL(1);
  3126. }
  3127. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  3128. {
  3129. struct net_device *dev = dev_id;
  3130. struct tg3 *tp = netdev_priv(dev);
  3131. struct tg3_hw_status *sblk = tp->hw_status;
  3132. unsigned int handled = 1;
  3133. /* In INTx mode, it is possible for the interrupt to arrive at
  3134. * the CPU before the status block posted prior to the interrupt.
  3135. * Reading the PCI State register will confirm whether the
  3136. * interrupt is ours and will flush the status block.
  3137. */
  3138. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  3139. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3140. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3141. handled = 0;
  3142. goto out;
  3143. }
  3144. }
  3145. /*
  3146. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3147. * chip-internal interrupt pending events.
  3148. * Writing non-zero to intr-mbox-0 additional tells the
  3149. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3150. * event coalescing.
  3151. *
  3152. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3153. * spurious interrupts. The flush impacts performance but
  3154. * excessive spurious interrupts can be worse in some cases.
  3155. */
  3156. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3157. if (tg3_irq_sync(tp))
  3158. goto out;
  3159. sblk->status &= ~SD_STATUS_UPDATED;
  3160. if (likely(tg3_has_work(tp))) {
  3161. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3162. netif_rx_schedule(dev, &tp->napi);
  3163. } else {
  3164. /* No work, shared interrupt perhaps? re-enable
  3165. * interrupts, and flush that PCI write
  3166. */
  3167. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  3168. 0x00000000);
  3169. }
  3170. out:
  3171. return IRQ_RETVAL(handled);
  3172. }
  3173. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  3174. {
  3175. struct net_device *dev = dev_id;
  3176. struct tg3 *tp = netdev_priv(dev);
  3177. struct tg3_hw_status *sblk = tp->hw_status;
  3178. unsigned int handled = 1;
  3179. /* In INTx mode, it is possible for the interrupt to arrive at
  3180. * the CPU before the status block posted prior to the interrupt.
  3181. * Reading the PCI State register will confirm whether the
  3182. * interrupt is ours and will flush the status block.
  3183. */
  3184. if (unlikely(sblk->status_tag == tp->last_tag)) {
  3185. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3186. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3187. handled = 0;
  3188. goto out;
  3189. }
  3190. }
  3191. /*
  3192. * writing any value to intr-mbox-0 clears PCI INTA# and
  3193. * chip-internal interrupt pending events.
  3194. * writing non-zero to intr-mbox-0 additional tells the
  3195. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3196. * event coalescing.
  3197. *
  3198. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3199. * spurious interrupts. The flush impacts performance but
  3200. * excessive spurious interrupts can be worse in some cases.
  3201. */
  3202. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3203. if (tg3_irq_sync(tp))
  3204. goto out;
  3205. if (netif_rx_schedule_prep(dev, &tp->napi)) {
  3206. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3207. /* Update last_tag to mark that this status has been
  3208. * seen. Because interrupt may be shared, we may be
  3209. * racing with tg3_poll(), so only update last_tag
  3210. * if tg3_poll() is not scheduled.
  3211. */
  3212. tp->last_tag = sblk->status_tag;
  3213. __netif_rx_schedule(dev, &tp->napi);
  3214. }
  3215. out:
  3216. return IRQ_RETVAL(handled);
  3217. }
  3218. /* ISR for interrupt test */
  3219. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  3220. {
  3221. struct net_device *dev = dev_id;
  3222. struct tg3 *tp = netdev_priv(dev);
  3223. struct tg3_hw_status *sblk = tp->hw_status;
  3224. if ((sblk->status & SD_STATUS_UPDATED) ||
  3225. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3226. tg3_disable_ints(tp);
  3227. return IRQ_RETVAL(1);
  3228. }
  3229. return IRQ_RETVAL(0);
  3230. }
  3231. static int tg3_init_hw(struct tg3 *, int);
  3232. static int tg3_halt(struct tg3 *, int, int);
  3233. /* Restart hardware after configuration changes, self-test, etc.
  3234. * Invoked with tp->lock held.
  3235. */
  3236. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  3237. {
  3238. int err;
  3239. err = tg3_init_hw(tp, reset_phy);
  3240. if (err) {
  3241. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  3242. "aborting.\n", tp->dev->name);
  3243. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3244. tg3_full_unlock(tp);
  3245. del_timer_sync(&tp->timer);
  3246. tp->irq_sync = 0;
  3247. napi_enable(&tp->napi);
  3248. dev_close(tp->dev);
  3249. tg3_full_lock(tp, 0);
  3250. }
  3251. return err;
  3252. }
  3253. #ifdef CONFIG_NET_POLL_CONTROLLER
  3254. static void tg3_poll_controller(struct net_device *dev)
  3255. {
  3256. struct tg3 *tp = netdev_priv(dev);
  3257. tg3_interrupt(tp->pdev->irq, dev);
  3258. }
  3259. #endif
  3260. static void tg3_reset_task(struct work_struct *work)
  3261. {
  3262. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  3263. unsigned int restart_timer;
  3264. tg3_full_lock(tp, 0);
  3265. if (!netif_running(tp->dev)) {
  3266. tg3_full_unlock(tp);
  3267. return;
  3268. }
  3269. tg3_full_unlock(tp);
  3270. tg3_netif_stop(tp);
  3271. tg3_full_lock(tp, 1);
  3272. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  3273. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  3274. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  3275. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  3276. tp->write32_rx_mbox = tg3_write_flush_reg32;
  3277. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  3278. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  3279. }
  3280. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  3281. if (tg3_init_hw(tp, 1))
  3282. goto out;
  3283. tg3_netif_start(tp);
  3284. if (restart_timer)
  3285. mod_timer(&tp->timer, jiffies + 1);
  3286. out:
  3287. tg3_full_unlock(tp);
  3288. }
  3289. static void tg3_dump_short_state(struct tg3 *tp)
  3290. {
  3291. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  3292. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  3293. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  3294. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  3295. }
  3296. static void tg3_tx_timeout(struct net_device *dev)
  3297. {
  3298. struct tg3 *tp = netdev_priv(dev);
  3299. if (netif_msg_tx_err(tp)) {
  3300. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  3301. dev->name);
  3302. tg3_dump_short_state(tp);
  3303. }
  3304. schedule_work(&tp->reset_task);
  3305. }
  3306. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  3307. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  3308. {
  3309. u32 base = (u32) mapping & 0xffffffff;
  3310. return ((base > 0xffffdcc0) &&
  3311. (base + len + 8 < base));
  3312. }
  3313. /* Test for DMA addresses > 40-bit */
  3314. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  3315. int len)
  3316. {
  3317. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  3318. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  3319. return (((u64) mapping + len) > DMA_40BIT_MASK);
  3320. return 0;
  3321. #else
  3322. return 0;
  3323. #endif
  3324. }
  3325. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  3326. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  3327. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  3328. u32 last_plus_one, u32 *start,
  3329. u32 base_flags, u32 mss)
  3330. {
  3331. struct sk_buff *new_skb = skb_copy(skb, GFP_ATOMIC);
  3332. dma_addr_t new_addr = 0;
  3333. u32 entry = *start;
  3334. int i, ret = 0;
  3335. if (!new_skb) {
  3336. ret = -1;
  3337. } else {
  3338. /* New SKB is guaranteed to be linear. */
  3339. entry = *start;
  3340. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  3341. PCI_DMA_TODEVICE);
  3342. /* Make sure new skb does not cross any 4G boundaries.
  3343. * Drop the packet if it does.
  3344. */
  3345. if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
  3346. ret = -1;
  3347. dev_kfree_skb(new_skb);
  3348. new_skb = NULL;
  3349. } else {
  3350. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  3351. base_flags, 1 | (mss << 1));
  3352. *start = NEXT_TX(entry);
  3353. }
  3354. }
  3355. /* Now clean up the sw ring entries. */
  3356. i = 0;
  3357. while (entry != last_plus_one) {
  3358. int len;
  3359. if (i == 0)
  3360. len = skb_headlen(skb);
  3361. else
  3362. len = skb_shinfo(skb)->frags[i-1].size;
  3363. pci_unmap_single(tp->pdev,
  3364. pci_unmap_addr(&tp->tx_buffers[entry], mapping),
  3365. len, PCI_DMA_TODEVICE);
  3366. if (i == 0) {
  3367. tp->tx_buffers[entry].skb = new_skb;
  3368. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, new_addr);
  3369. } else {
  3370. tp->tx_buffers[entry].skb = NULL;
  3371. }
  3372. entry = NEXT_TX(entry);
  3373. i++;
  3374. }
  3375. dev_kfree_skb(skb);
  3376. return ret;
  3377. }
  3378. static void tg3_set_txd(struct tg3 *tp, int entry,
  3379. dma_addr_t mapping, int len, u32 flags,
  3380. u32 mss_and_is_end)
  3381. {
  3382. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  3383. int is_end = (mss_and_is_end & 0x1);
  3384. u32 mss = (mss_and_is_end >> 1);
  3385. u32 vlan_tag = 0;
  3386. if (is_end)
  3387. flags |= TXD_FLAG_END;
  3388. if (flags & TXD_FLAG_VLAN) {
  3389. vlan_tag = flags >> 16;
  3390. flags &= 0xffff;
  3391. }
  3392. vlan_tag |= (mss << TXD_MSS_SHIFT);
  3393. txd->addr_hi = ((u64) mapping >> 32);
  3394. txd->addr_lo = ((u64) mapping & 0xffffffff);
  3395. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  3396. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  3397. }
  3398. /* hard_start_xmit for devices that don't have any bugs and
  3399. * support TG3_FLG2_HW_TSO_2 only.
  3400. */
  3401. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  3402. {
  3403. struct tg3 *tp = netdev_priv(dev);
  3404. dma_addr_t mapping;
  3405. u32 len, entry, base_flags, mss;
  3406. len = skb_headlen(skb);
  3407. /* We are running in BH disabled context with netif_tx_lock
  3408. * and TX reclaim runs via tp->napi.poll inside of a software
  3409. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3410. * no IRQ context deadlocks to worry about either. Rejoice!
  3411. */
  3412. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3413. if (!netif_queue_stopped(dev)) {
  3414. netif_stop_queue(dev);
  3415. /* This is a hard error, log it. */
  3416. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3417. "queue awake!\n", dev->name);
  3418. }
  3419. return NETDEV_TX_BUSY;
  3420. }
  3421. entry = tp->tx_prod;
  3422. base_flags = 0;
  3423. mss = 0;
  3424. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  3425. int tcp_opt_len, ip_tcp_len;
  3426. if (skb_header_cloned(skb) &&
  3427. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3428. dev_kfree_skb(skb);
  3429. goto out_unlock;
  3430. }
  3431. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  3432. mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
  3433. else {
  3434. struct iphdr *iph = ip_hdr(skb);
  3435. tcp_opt_len = tcp_optlen(skb);
  3436. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  3437. iph->check = 0;
  3438. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  3439. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  3440. }
  3441. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3442. TXD_FLAG_CPU_POST_DMA);
  3443. tcp_hdr(skb)->check = 0;
  3444. }
  3445. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  3446. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3447. #if TG3_VLAN_TAG_USED
  3448. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3449. base_flags |= (TXD_FLAG_VLAN |
  3450. (vlan_tx_tag_get(skb) << 16));
  3451. #endif
  3452. /* Queue skb data, a.k.a. the main skb fragment. */
  3453. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3454. tp->tx_buffers[entry].skb = skb;
  3455. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3456. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3457. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3458. entry = NEXT_TX(entry);
  3459. /* Now loop through additional data fragments, and queue them. */
  3460. if (skb_shinfo(skb)->nr_frags > 0) {
  3461. unsigned int i, last;
  3462. last = skb_shinfo(skb)->nr_frags - 1;
  3463. for (i = 0; i <= last; i++) {
  3464. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3465. len = frag->size;
  3466. mapping = pci_map_page(tp->pdev,
  3467. frag->page,
  3468. frag->page_offset,
  3469. len, PCI_DMA_TODEVICE);
  3470. tp->tx_buffers[entry].skb = NULL;
  3471. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3472. tg3_set_txd(tp, entry, mapping, len,
  3473. base_flags, (i == last) | (mss << 1));
  3474. entry = NEXT_TX(entry);
  3475. }
  3476. }
  3477. /* Packets are ready, update Tx producer idx local and on card. */
  3478. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3479. tp->tx_prod = entry;
  3480. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  3481. netif_stop_queue(dev);
  3482. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  3483. netif_wake_queue(tp->dev);
  3484. }
  3485. out_unlock:
  3486. mmiowb();
  3487. dev->trans_start = jiffies;
  3488. return NETDEV_TX_OK;
  3489. }
  3490. static int tg3_start_xmit_dma_bug(struct sk_buff *, struct net_device *);
  3491. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  3492. * TSO header is greater than 80 bytes.
  3493. */
  3494. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  3495. {
  3496. struct sk_buff *segs, *nskb;
  3497. /* Estimate the number of fragments in the worst case */
  3498. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))) {
  3499. netif_stop_queue(tp->dev);
  3500. if (tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))
  3501. return NETDEV_TX_BUSY;
  3502. netif_wake_queue(tp->dev);
  3503. }
  3504. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  3505. if (unlikely(IS_ERR(segs)))
  3506. goto tg3_tso_bug_end;
  3507. do {
  3508. nskb = segs;
  3509. segs = segs->next;
  3510. nskb->next = NULL;
  3511. tg3_start_xmit_dma_bug(nskb, tp->dev);
  3512. } while (segs);
  3513. tg3_tso_bug_end:
  3514. dev_kfree_skb(skb);
  3515. return NETDEV_TX_OK;
  3516. }
  3517. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  3518. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  3519. */
  3520. static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
  3521. {
  3522. struct tg3 *tp = netdev_priv(dev);
  3523. dma_addr_t mapping;
  3524. u32 len, entry, base_flags, mss;
  3525. int would_hit_hwbug;
  3526. len = skb_headlen(skb);
  3527. /* We are running in BH disabled context with netif_tx_lock
  3528. * and TX reclaim runs via tp->napi.poll inside of a software
  3529. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3530. * no IRQ context deadlocks to worry about either. Rejoice!
  3531. */
  3532. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3533. if (!netif_queue_stopped(dev)) {
  3534. netif_stop_queue(dev);
  3535. /* This is a hard error, log it. */
  3536. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3537. "queue awake!\n", dev->name);
  3538. }
  3539. return NETDEV_TX_BUSY;
  3540. }
  3541. entry = tp->tx_prod;
  3542. base_flags = 0;
  3543. if (skb->ip_summed == CHECKSUM_PARTIAL)
  3544. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3545. mss = 0;
  3546. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  3547. struct iphdr *iph;
  3548. int tcp_opt_len, ip_tcp_len, hdr_len;
  3549. if (skb_header_cloned(skb) &&
  3550. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3551. dev_kfree_skb(skb);
  3552. goto out_unlock;
  3553. }
  3554. tcp_opt_len = tcp_optlen(skb);
  3555. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  3556. hdr_len = ip_tcp_len + tcp_opt_len;
  3557. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  3558. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  3559. return (tg3_tso_bug(tp, skb));
  3560. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3561. TXD_FLAG_CPU_POST_DMA);
  3562. iph = ip_hdr(skb);
  3563. iph->check = 0;
  3564. iph->tot_len = htons(mss + hdr_len);
  3565. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  3566. tcp_hdr(skb)->check = 0;
  3567. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  3568. } else
  3569. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  3570. iph->daddr, 0,
  3571. IPPROTO_TCP,
  3572. 0);
  3573. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  3574. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  3575. if (tcp_opt_len || iph->ihl > 5) {
  3576. int tsflags;
  3577. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  3578. mss |= (tsflags << 11);
  3579. }
  3580. } else {
  3581. if (tcp_opt_len || iph->ihl > 5) {
  3582. int tsflags;
  3583. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  3584. base_flags |= tsflags << 12;
  3585. }
  3586. }
  3587. }
  3588. #if TG3_VLAN_TAG_USED
  3589. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3590. base_flags |= (TXD_FLAG_VLAN |
  3591. (vlan_tx_tag_get(skb) << 16));
  3592. #endif
  3593. /* Queue skb data, a.k.a. the main skb fragment. */
  3594. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3595. tp->tx_buffers[entry].skb = skb;
  3596. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3597. would_hit_hwbug = 0;
  3598. if (tg3_4g_overflow_test(mapping, len))
  3599. would_hit_hwbug = 1;
  3600. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3601. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3602. entry = NEXT_TX(entry);
  3603. /* Now loop through additional data fragments, and queue them. */
  3604. if (skb_shinfo(skb)->nr_frags > 0) {
  3605. unsigned int i, last;
  3606. last = skb_shinfo(skb)->nr_frags - 1;
  3607. for (i = 0; i <= last; i++) {
  3608. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3609. len = frag->size;
  3610. mapping = pci_map_page(tp->pdev,
  3611. frag->page,
  3612. frag->page_offset,
  3613. len, PCI_DMA_TODEVICE);
  3614. tp->tx_buffers[entry].skb = NULL;
  3615. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3616. if (tg3_4g_overflow_test(mapping, len))
  3617. would_hit_hwbug = 1;
  3618. if (tg3_40bit_overflow_test(tp, mapping, len))
  3619. would_hit_hwbug = 1;
  3620. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  3621. tg3_set_txd(tp, entry, mapping, len,
  3622. base_flags, (i == last)|(mss << 1));
  3623. else
  3624. tg3_set_txd(tp, entry, mapping, len,
  3625. base_flags, (i == last));
  3626. entry = NEXT_TX(entry);
  3627. }
  3628. }
  3629. if (would_hit_hwbug) {
  3630. u32 last_plus_one = entry;
  3631. u32 start;
  3632. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  3633. start &= (TG3_TX_RING_SIZE - 1);
  3634. /* If the workaround fails due to memory/mapping
  3635. * failure, silently drop this packet.
  3636. */
  3637. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  3638. &start, base_flags, mss))
  3639. goto out_unlock;
  3640. entry = start;
  3641. }
  3642. /* Packets are ready, update Tx producer idx local and on card. */
  3643. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3644. tp->tx_prod = entry;
  3645. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  3646. netif_stop_queue(dev);
  3647. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  3648. netif_wake_queue(tp->dev);
  3649. }
  3650. out_unlock:
  3651. mmiowb();
  3652. dev->trans_start = jiffies;
  3653. return NETDEV_TX_OK;
  3654. }
  3655. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  3656. int new_mtu)
  3657. {
  3658. dev->mtu = new_mtu;
  3659. if (new_mtu > ETH_DATA_LEN) {
  3660. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  3661. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  3662. ethtool_op_set_tso(dev, 0);
  3663. }
  3664. else
  3665. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  3666. } else {
  3667. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  3668. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  3669. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  3670. }
  3671. }
  3672. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  3673. {
  3674. struct tg3 *tp = netdev_priv(dev);
  3675. int err;
  3676. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  3677. return -EINVAL;
  3678. if (!netif_running(dev)) {
  3679. /* We'll just catch it later when the
  3680. * device is up'd.
  3681. */
  3682. tg3_set_mtu(dev, tp, new_mtu);
  3683. return 0;
  3684. }
  3685. tg3_netif_stop(tp);
  3686. tg3_full_lock(tp, 1);
  3687. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3688. tg3_set_mtu(dev, tp, new_mtu);
  3689. err = tg3_restart_hw(tp, 0);
  3690. if (!err)
  3691. tg3_netif_start(tp);
  3692. tg3_full_unlock(tp);
  3693. return err;
  3694. }
  3695. /* Free up pending packets in all rx/tx rings.
  3696. *
  3697. * The chip has been shut down and the driver detached from
  3698. * the networking, so no interrupts or new tx packets will
  3699. * end up in the driver. tp->{tx,}lock is not held and we are not
  3700. * in an interrupt context and thus may sleep.
  3701. */
  3702. static void tg3_free_rings(struct tg3 *tp)
  3703. {
  3704. struct ring_info *rxp;
  3705. int i;
  3706. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3707. rxp = &tp->rx_std_buffers[i];
  3708. if (rxp->skb == NULL)
  3709. continue;
  3710. pci_unmap_single(tp->pdev,
  3711. pci_unmap_addr(rxp, mapping),
  3712. tp->rx_pkt_buf_sz - tp->rx_offset,
  3713. PCI_DMA_FROMDEVICE);
  3714. dev_kfree_skb_any(rxp->skb);
  3715. rxp->skb = NULL;
  3716. }
  3717. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3718. rxp = &tp->rx_jumbo_buffers[i];
  3719. if (rxp->skb == NULL)
  3720. continue;
  3721. pci_unmap_single(tp->pdev,
  3722. pci_unmap_addr(rxp, mapping),
  3723. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  3724. PCI_DMA_FROMDEVICE);
  3725. dev_kfree_skb_any(rxp->skb);
  3726. rxp->skb = NULL;
  3727. }
  3728. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  3729. struct tx_ring_info *txp;
  3730. struct sk_buff *skb;
  3731. int j;
  3732. txp = &tp->tx_buffers[i];
  3733. skb = txp->skb;
  3734. if (skb == NULL) {
  3735. i++;
  3736. continue;
  3737. }
  3738. pci_unmap_single(tp->pdev,
  3739. pci_unmap_addr(txp, mapping),
  3740. skb_headlen(skb),
  3741. PCI_DMA_TODEVICE);
  3742. txp->skb = NULL;
  3743. i++;
  3744. for (j = 0; j < skb_shinfo(skb)->nr_frags; j++) {
  3745. txp = &tp->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  3746. pci_unmap_page(tp->pdev,
  3747. pci_unmap_addr(txp, mapping),
  3748. skb_shinfo(skb)->frags[j].size,
  3749. PCI_DMA_TODEVICE);
  3750. i++;
  3751. }
  3752. dev_kfree_skb_any(skb);
  3753. }
  3754. }
  3755. /* Initialize tx/rx rings for packet processing.
  3756. *
  3757. * The chip has been shut down and the driver detached from
  3758. * the networking, so no interrupts or new tx packets will
  3759. * end up in the driver. tp->{tx,}lock are held and thus
  3760. * we may not sleep.
  3761. */
  3762. static int tg3_init_rings(struct tg3 *tp)
  3763. {
  3764. u32 i;
  3765. /* Free up all the SKBs. */
  3766. tg3_free_rings(tp);
  3767. /* Zero out all descriptors. */
  3768. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  3769. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  3770. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  3771. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  3772. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  3773. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  3774. (tp->dev->mtu > ETH_DATA_LEN))
  3775. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  3776. /* Initialize invariants of the rings, we only set this
  3777. * stuff once. This works because the card does not
  3778. * write into the rx buffer posting rings.
  3779. */
  3780. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3781. struct tg3_rx_buffer_desc *rxd;
  3782. rxd = &tp->rx_std[i];
  3783. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  3784. << RXD_LEN_SHIFT;
  3785. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  3786. rxd->opaque = (RXD_OPAQUE_RING_STD |
  3787. (i << RXD_OPAQUE_INDEX_SHIFT));
  3788. }
  3789. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3790. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3791. struct tg3_rx_buffer_desc *rxd;
  3792. rxd = &tp->rx_jumbo[i];
  3793. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  3794. << RXD_LEN_SHIFT;
  3795. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  3796. RXD_FLAG_JUMBO;
  3797. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  3798. (i << RXD_OPAQUE_INDEX_SHIFT));
  3799. }
  3800. }
  3801. /* Now allocate fresh SKBs for each rx ring. */
  3802. for (i = 0; i < tp->rx_pending; i++) {
  3803. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  3804. printk(KERN_WARNING PFX
  3805. "%s: Using a smaller RX standard ring, "
  3806. "only %d out of %d buffers were allocated "
  3807. "successfully.\n",
  3808. tp->dev->name, i, tp->rx_pending);
  3809. if (i == 0)
  3810. return -ENOMEM;
  3811. tp->rx_pending = i;
  3812. break;
  3813. }
  3814. }
  3815. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3816. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  3817. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  3818. -1, i) < 0) {
  3819. printk(KERN_WARNING PFX
  3820. "%s: Using a smaller RX jumbo ring, "
  3821. "only %d out of %d buffers were "
  3822. "allocated successfully.\n",
  3823. tp->dev->name, i, tp->rx_jumbo_pending);
  3824. if (i == 0) {
  3825. tg3_free_rings(tp);
  3826. return -ENOMEM;
  3827. }
  3828. tp->rx_jumbo_pending = i;
  3829. break;
  3830. }
  3831. }
  3832. }
  3833. return 0;
  3834. }
  3835. /*
  3836. * Must not be invoked with interrupt sources disabled and
  3837. * the hardware shutdown down.
  3838. */
  3839. static void tg3_free_consistent(struct tg3 *tp)
  3840. {
  3841. kfree(tp->rx_std_buffers);
  3842. tp->rx_std_buffers = NULL;
  3843. if (tp->rx_std) {
  3844. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3845. tp->rx_std, tp->rx_std_mapping);
  3846. tp->rx_std = NULL;
  3847. }
  3848. if (tp->rx_jumbo) {
  3849. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3850. tp->rx_jumbo, tp->rx_jumbo_mapping);
  3851. tp->rx_jumbo = NULL;
  3852. }
  3853. if (tp->rx_rcb) {
  3854. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3855. tp->rx_rcb, tp->rx_rcb_mapping);
  3856. tp->rx_rcb = NULL;
  3857. }
  3858. if (tp->tx_ring) {
  3859. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3860. tp->tx_ring, tp->tx_desc_mapping);
  3861. tp->tx_ring = NULL;
  3862. }
  3863. if (tp->hw_status) {
  3864. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  3865. tp->hw_status, tp->status_mapping);
  3866. tp->hw_status = NULL;
  3867. }
  3868. if (tp->hw_stats) {
  3869. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  3870. tp->hw_stats, tp->stats_mapping);
  3871. tp->hw_stats = NULL;
  3872. }
  3873. }
  3874. /*
  3875. * Must not be invoked with interrupt sources disabled and
  3876. * the hardware shutdown down. Can sleep.
  3877. */
  3878. static int tg3_alloc_consistent(struct tg3 *tp)
  3879. {
  3880. tp->rx_std_buffers = kzalloc((sizeof(struct ring_info) *
  3881. (TG3_RX_RING_SIZE +
  3882. TG3_RX_JUMBO_RING_SIZE)) +
  3883. (sizeof(struct tx_ring_info) *
  3884. TG3_TX_RING_SIZE),
  3885. GFP_KERNEL);
  3886. if (!tp->rx_std_buffers)
  3887. return -ENOMEM;
  3888. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  3889. tp->tx_buffers = (struct tx_ring_info *)
  3890. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  3891. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3892. &tp->rx_std_mapping);
  3893. if (!tp->rx_std)
  3894. goto err_out;
  3895. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3896. &tp->rx_jumbo_mapping);
  3897. if (!tp->rx_jumbo)
  3898. goto err_out;
  3899. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3900. &tp->rx_rcb_mapping);
  3901. if (!tp->rx_rcb)
  3902. goto err_out;
  3903. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3904. &tp->tx_desc_mapping);
  3905. if (!tp->tx_ring)
  3906. goto err_out;
  3907. tp->hw_status = pci_alloc_consistent(tp->pdev,
  3908. TG3_HW_STATUS_SIZE,
  3909. &tp->status_mapping);
  3910. if (!tp->hw_status)
  3911. goto err_out;
  3912. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  3913. sizeof(struct tg3_hw_stats),
  3914. &tp->stats_mapping);
  3915. if (!tp->hw_stats)
  3916. goto err_out;
  3917. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3918. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3919. return 0;
  3920. err_out:
  3921. tg3_free_consistent(tp);
  3922. return -ENOMEM;
  3923. }
  3924. #define MAX_WAIT_CNT 1000
  3925. /* To stop a block, clear the enable bit and poll till it
  3926. * clears. tp->lock is held.
  3927. */
  3928. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  3929. {
  3930. unsigned int i;
  3931. u32 val;
  3932. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  3933. switch (ofs) {
  3934. case RCVLSC_MODE:
  3935. case DMAC_MODE:
  3936. case MBFREE_MODE:
  3937. case BUFMGR_MODE:
  3938. case MEMARB_MODE:
  3939. /* We can't enable/disable these bits of the
  3940. * 5705/5750, just say success.
  3941. */
  3942. return 0;
  3943. default:
  3944. break;
  3945. };
  3946. }
  3947. val = tr32(ofs);
  3948. val &= ~enable_bit;
  3949. tw32_f(ofs, val);
  3950. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3951. udelay(100);
  3952. val = tr32(ofs);
  3953. if ((val & enable_bit) == 0)
  3954. break;
  3955. }
  3956. if (i == MAX_WAIT_CNT && !silent) {
  3957. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  3958. "ofs=%lx enable_bit=%x\n",
  3959. ofs, enable_bit);
  3960. return -ENODEV;
  3961. }
  3962. return 0;
  3963. }
  3964. /* tp->lock is held. */
  3965. static int tg3_abort_hw(struct tg3 *tp, int silent)
  3966. {
  3967. int i, err;
  3968. tg3_disable_ints(tp);
  3969. tp->rx_mode &= ~RX_MODE_ENABLE;
  3970. tw32_f(MAC_RX_MODE, tp->rx_mode);
  3971. udelay(10);
  3972. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  3973. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  3974. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  3975. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  3976. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  3977. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  3978. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  3979. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  3980. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  3981. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  3982. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  3983. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  3984. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  3985. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  3986. tw32_f(MAC_MODE, tp->mac_mode);
  3987. udelay(40);
  3988. tp->tx_mode &= ~TX_MODE_ENABLE;
  3989. tw32_f(MAC_TX_MODE, tp->tx_mode);
  3990. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3991. udelay(100);
  3992. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  3993. break;
  3994. }
  3995. if (i >= MAX_WAIT_CNT) {
  3996. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  3997. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  3998. tp->dev->name, tr32(MAC_TX_MODE));
  3999. err |= -ENODEV;
  4000. }
  4001. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  4002. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  4003. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  4004. tw32(FTQ_RESET, 0xffffffff);
  4005. tw32(FTQ_RESET, 0x00000000);
  4006. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  4007. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  4008. if (tp->hw_status)
  4009. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4010. if (tp->hw_stats)
  4011. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4012. return err;
  4013. }
  4014. /* tp->lock is held. */
  4015. static int tg3_nvram_lock(struct tg3 *tp)
  4016. {
  4017. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4018. int i;
  4019. if (tp->nvram_lock_cnt == 0) {
  4020. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  4021. for (i = 0; i < 8000; i++) {
  4022. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  4023. break;
  4024. udelay(20);
  4025. }
  4026. if (i == 8000) {
  4027. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  4028. return -ENODEV;
  4029. }
  4030. }
  4031. tp->nvram_lock_cnt++;
  4032. }
  4033. return 0;
  4034. }
  4035. /* tp->lock is held. */
  4036. static void tg3_nvram_unlock(struct tg3 *tp)
  4037. {
  4038. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4039. if (tp->nvram_lock_cnt > 0)
  4040. tp->nvram_lock_cnt--;
  4041. if (tp->nvram_lock_cnt == 0)
  4042. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  4043. }
  4044. }
  4045. /* tp->lock is held. */
  4046. static void tg3_enable_nvram_access(struct tg3 *tp)
  4047. {
  4048. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4049. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4050. u32 nvaccess = tr32(NVRAM_ACCESS);
  4051. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  4052. }
  4053. }
  4054. /* tp->lock is held. */
  4055. static void tg3_disable_nvram_access(struct tg3 *tp)
  4056. {
  4057. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4058. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4059. u32 nvaccess = tr32(NVRAM_ACCESS);
  4060. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  4061. }
  4062. }
  4063. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  4064. {
  4065. int i;
  4066. u32 apedata;
  4067. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  4068. if (apedata != APE_SEG_SIG_MAGIC)
  4069. return;
  4070. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  4071. if (apedata != APE_FW_STATUS_READY)
  4072. return;
  4073. /* Wait for up to 1 millisecond for APE to service previous event. */
  4074. for (i = 0; i < 10; i++) {
  4075. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  4076. return;
  4077. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  4078. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4079. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  4080. event | APE_EVENT_STATUS_EVENT_PENDING);
  4081. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  4082. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4083. break;
  4084. udelay(100);
  4085. }
  4086. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4087. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  4088. }
  4089. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  4090. {
  4091. u32 event;
  4092. u32 apedata;
  4093. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  4094. return;
  4095. switch (kind) {
  4096. case RESET_KIND_INIT:
  4097. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  4098. APE_HOST_SEG_SIG_MAGIC);
  4099. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  4100. APE_HOST_SEG_LEN_MAGIC);
  4101. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  4102. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  4103. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  4104. APE_HOST_DRIVER_ID_MAGIC);
  4105. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  4106. APE_HOST_BEHAV_NO_PHYLOCK);
  4107. event = APE_EVENT_STATUS_STATE_START;
  4108. break;
  4109. case RESET_KIND_SHUTDOWN:
  4110. event = APE_EVENT_STATUS_STATE_UNLOAD;
  4111. break;
  4112. case RESET_KIND_SUSPEND:
  4113. event = APE_EVENT_STATUS_STATE_SUSPEND;
  4114. break;
  4115. default:
  4116. return;
  4117. }
  4118. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  4119. tg3_ape_send_event(tp, event);
  4120. }
  4121. /* tp->lock is held. */
  4122. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  4123. {
  4124. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  4125. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  4126. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4127. switch (kind) {
  4128. case RESET_KIND_INIT:
  4129. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4130. DRV_STATE_START);
  4131. break;
  4132. case RESET_KIND_SHUTDOWN:
  4133. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4134. DRV_STATE_UNLOAD);
  4135. break;
  4136. case RESET_KIND_SUSPEND:
  4137. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4138. DRV_STATE_SUSPEND);
  4139. break;
  4140. default:
  4141. break;
  4142. };
  4143. }
  4144. if (kind == RESET_KIND_INIT ||
  4145. kind == RESET_KIND_SUSPEND)
  4146. tg3_ape_driver_state_change(tp, kind);
  4147. }
  4148. /* tp->lock is held. */
  4149. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  4150. {
  4151. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4152. switch (kind) {
  4153. case RESET_KIND_INIT:
  4154. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4155. DRV_STATE_START_DONE);
  4156. break;
  4157. case RESET_KIND_SHUTDOWN:
  4158. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4159. DRV_STATE_UNLOAD_DONE);
  4160. break;
  4161. default:
  4162. break;
  4163. };
  4164. }
  4165. if (kind == RESET_KIND_SHUTDOWN)
  4166. tg3_ape_driver_state_change(tp, kind);
  4167. }
  4168. /* tp->lock is held. */
  4169. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  4170. {
  4171. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  4172. switch (kind) {
  4173. case RESET_KIND_INIT:
  4174. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4175. DRV_STATE_START);
  4176. break;
  4177. case RESET_KIND_SHUTDOWN:
  4178. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4179. DRV_STATE_UNLOAD);
  4180. break;
  4181. case RESET_KIND_SUSPEND:
  4182. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4183. DRV_STATE_SUSPEND);
  4184. break;
  4185. default:
  4186. break;
  4187. };
  4188. }
  4189. }
  4190. static int tg3_poll_fw(struct tg3 *tp)
  4191. {
  4192. int i;
  4193. u32 val;
  4194. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4195. /* Wait up to 20ms for init done. */
  4196. for (i = 0; i < 200; i++) {
  4197. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  4198. return 0;
  4199. udelay(100);
  4200. }
  4201. return -ENODEV;
  4202. }
  4203. /* Wait for firmware initialization to complete. */
  4204. for (i = 0; i < 100000; i++) {
  4205. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  4206. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  4207. break;
  4208. udelay(10);
  4209. }
  4210. /* Chip might not be fitted with firmware. Some Sun onboard
  4211. * parts are configured like that. So don't signal the timeout
  4212. * of the above loop as an error, but do report the lack of
  4213. * running firmware once.
  4214. */
  4215. if (i >= 100000 &&
  4216. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  4217. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  4218. printk(KERN_INFO PFX "%s: No firmware running.\n",
  4219. tp->dev->name);
  4220. }
  4221. return 0;
  4222. }
  4223. /* Save PCI command register before chip reset */
  4224. static void tg3_save_pci_state(struct tg3 *tp)
  4225. {
  4226. u32 val;
  4227. pci_read_config_dword(tp->pdev, TG3PCI_COMMAND, &val);
  4228. tp->pci_cmd = val;
  4229. }
  4230. /* Restore PCI state after chip reset */
  4231. static void tg3_restore_pci_state(struct tg3 *tp)
  4232. {
  4233. u32 val;
  4234. /* Re-enable indirect register accesses. */
  4235. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  4236. tp->misc_host_ctrl);
  4237. /* Set MAX PCI retry to zero. */
  4238. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  4239. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  4240. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  4241. val |= PCISTATE_RETRY_SAME_DMA;
  4242. /* Allow reads and writes to the APE register and memory space. */
  4243. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  4244. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  4245. PCISTATE_ALLOW_APE_SHMEM_WR;
  4246. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  4247. pci_write_config_dword(tp->pdev, TG3PCI_COMMAND, tp->pci_cmd);
  4248. /* Make sure PCI-X relaxed ordering bit is clear. */
  4249. if (tp->pcix_cap) {
  4250. u16 pcix_cmd;
  4251. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4252. &pcix_cmd);
  4253. pcix_cmd &= ~PCI_X_CMD_ERO;
  4254. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4255. pcix_cmd);
  4256. }
  4257. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4258. /* Chip reset on 5780 will reset MSI enable bit,
  4259. * so need to restore it.
  4260. */
  4261. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  4262. u16 ctrl;
  4263. pci_read_config_word(tp->pdev,
  4264. tp->msi_cap + PCI_MSI_FLAGS,
  4265. &ctrl);
  4266. pci_write_config_word(tp->pdev,
  4267. tp->msi_cap + PCI_MSI_FLAGS,
  4268. ctrl | PCI_MSI_FLAGS_ENABLE);
  4269. val = tr32(MSGINT_MODE);
  4270. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  4271. }
  4272. }
  4273. }
  4274. static void tg3_stop_fw(struct tg3 *);
  4275. /* tp->lock is held. */
  4276. static int tg3_chip_reset(struct tg3 *tp)
  4277. {
  4278. u32 val;
  4279. void (*write_op)(struct tg3 *, u32, u32);
  4280. int err;
  4281. tg3_nvram_lock(tp);
  4282. /* No matching tg3_nvram_unlock() after this because
  4283. * chip reset below will undo the nvram lock.
  4284. */
  4285. tp->nvram_lock_cnt = 0;
  4286. /* GRC_MISC_CFG core clock reset will clear the memory
  4287. * enable bit in PCI register 4 and the MSI enable bit
  4288. * on some chips, so we save relevant registers here.
  4289. */
  4290. tg3_save_pci_state(tp);
  4291. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  4292. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  4293. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  4294. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  4295. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  4296. tw32(GRC_FASTBOOT_PC, 0);
  4297. /*
  4298. * We must avoid the readl() that normally takes place.
  4299. * It locks machines, causes machine checks, and other
  4300. * fun things. So, temporarily disable the 5701
  4301. * hardware workaround, while we do the reset.
  4302. */
  4303. write_op = tp->write32;
  4304. if (write_op == tg3_write_flush_reg32)
  4305. tp->write32 = tg3_write32;
  4306. /* Prevent the irq handler from reading or writing PCI registers
  4307. * during chip reset when the memory enable bit in the PCI command
  4308. * register may be cleared. The chip does not generate interrupt
  4309. * at this time, but the irq handler may still be called due to irq
  4310. * sharing or irqpoll.
  4311. */
  4312. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  4313. if (tp->hw_status) {
  4314. tp->hw_status->status = 0;
  4315. tp->hw_status->status_tag = 0;
  4316. }
  4317. tp->last_tag = 0;
  4318. smp_mb();
  4319. synchronize_irq(tp->pdev->irq);
  4320. /* do the reset */
  4321. val = GRC_MISC_CFG_CORECLK_RESET;
  4322. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4323. if (tr32(0x7e2c) == 0x60) {
  4324. tw32(0x7e2c, 0x20);
  4325. }
  4326. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4327. tw32(GRC_MISC_CFG, (1 << 29));
  4328. val |= (1 << 29);
  4329. }
  4330. }
  4331. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4332. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  4333. tw32(GRC_VCPU_EXT_CTRL,
  4334. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  4335. }
  4336. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4337. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  4338. tw32(GRC_MISC_CFG, val);
  4339. /* restore 5701 hardware bug workaround write method */
  4340. tp->write32 = write_op;
  4341. /* Unfortunately, we have to delay before the PCI read back.
  4342. * Some 575X chips even will not respond to a PCI cfg access
  4343. * when the reset command is given to the chip.
  4344. *
  4345. * How do these hardware designers expect things to work
  4346. * properly if the PCI write is posted for a long period
  4347. * of time? It is always necessary to have some method by
  4348. * which a register read back can occur to push the write
  4349. * out which does the reset.
  4350. *
  4351. * For most tg3 variants the trick below was working.
  4352. * Ho hum...
  4353. */
  4354. udelay(120);
  4355. /* Flush PCI posted writes. The normal MMIO registers
  4356. * are inaccessible at this time so this is the only
  4357. * way to make this reliably (actually, this is no longer
  4358. * the case, see above). I tried to use indirect
  4359. * register read/write but this upset some 5701 variants.
  4360. */
  4361. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  4362. udelay(120);
  4363. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4364. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  4365. int i;
  4366. u32 cfg_val;
  4367. /* Wait for link training to complete. */
  4368. for (i = 0; i < 5000; i++)
  4369. udelay(100);
  4370. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  4371. pci_write_config_dword(tp->pdev, 0xc4,
  4372. cfg_val | (1 << 15));
  4373. }
  4374. /* Set PCIE max payload size and clear error status. */
  4375. pci_write_config_dword(tp->pdev, 0xd8, 0xf5000);
  4376. }
  4377. tg3_restore_pci_state(tp);
  4378. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  4379. val = 0;
  4380. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4381. val = tr32(MEMARB_MODE);
  4382. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  4383. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  4384. tg3_stop_fw(tp);
  4385. tw32(0x5000, 0x400);
  4386. }
  4387. tw32(GRC_MODE, tp->grc_mode);
  4388. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  4389. val = tr32(0xc4);
  4390. tw32(0xc4, val | (1 << 15));
  4391. }
  4392. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  4393. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4394. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  4395. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  4396. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  4397. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  4398. }
  4399. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  4400. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  4401. tw32_f(MAC_MODE, tp->mac_mode);
  4402. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  4403. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  4404. tw32_f(MAC_MODE, tp->mac_mode);
  4405. } else
  4406. tw32_f(MAC_MODE, 0);
  4407. udelay(40);
  4408. err = tg3_poll_fw(tp);
  4409. if (err)
  4410. return err;
  4411. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  4412. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4413. val = tr32(0x7c00);
  4414. tw32(0x7c00, val | (1 << 25));
  4415. }
  4416. /* Reprobe ASF enable state. */
  4417. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  4418. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  4419. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  4420. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  4421. u32 nic_cfg;
  4422. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  4423. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  4424. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  4425. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  4426. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  4427. }
  4428. }
  4429. return 0;
  4430. }
  4431. /* tp->lock is held. */
  4432. static void tg3_stop_fw(struct tg3 *tp)
  4433. {
  4434. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  4435. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  4436. u32 val;
  4437. int i;
  4438. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  4439. val = tr32(GRC_RX_CPU_EVENT);
  4440. val |= (1 << 14);
  4441. tw32(GRC_RX_CPU_EVENT, val);
  4442. /* Wait for RX cpu to ACK the event. */
  4443. for (i = 0; i < 100; i++) {
  4444. if (!(tr32(GRC_RX_CPU_EVENT) & (1 << 14)))
  4445. break;
  4446. udelay(1);
  4447. }
  4448. }
  4449. }
  4450. /* tp->lock is held. */
  4451. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  4452. {
  4453. int err;
  4454. tg3_stop_fw(tp);
  4455. tg3_write_sig_pre_reset(tp, kind);
  4456. tg3_abort_hw(tp, silent);
  4457. err = tg3_chip_reset(tp);
  4458. tg3_write_sig_legacy(tp, kind);
  4459. tg3_write_sig_post_reset(tp, kind);
  4460. if (err)
  4461. return err;
  4462. return 0;
  4463. }
  4464. #define TG3_FW_RELEASE_MAJOR 0x0
  4465. #define TG3_FW_RELASE_MINOR 0x0
  4466. #define TG3_FW_RELEASE_FIX 0x0
  4467. #define TG3_FW_START_ADDR 0x08000000
  4468. #define TG3_FW_TEXT_ADDR 0x08000000
  4469. #define TG3_FW_TEXT_LEN 0x9c0
  4470. #define TG3_FW_RODATA_ADDR 0x080009c0
  4471. #define TG3_FW_RODATA_LEN 0x60
  4472. #define TG3_FW_DATA_ADDR 0x08000a40
  4473. #define TG3_FW_DATA_LEN 0x20
  4474. #define TG3_FW_SBSS_ADDR 0x08000a60
  4475. #define TG3_FW_SBSS_LEN 0xc
  4476. #define TG3_FW_BSS_ADDR 0x08000a70
  4477. #define TG3_FW_BSS_LEN 0x10
  4478. static const u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  4479. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  4480. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  4481. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  4482. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  4483. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  4484. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  4485. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  4486. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  4487. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  4488. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  4489. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  4490. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  4491. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  4492. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  4493. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  4494. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  4495. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  4496. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  4497. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  4498. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  4499. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  4500. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  4501. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  4502. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4503. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4504. 0, 0, 0, 0, 0, 0,
  4505. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  4506. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4507. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4508. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4509. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  4510. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  4511. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  4512. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  4513. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4514. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4515. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  4516. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4517. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4518. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4519. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  4520. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  4521. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  4522. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  4523. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  4524. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  4525. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  4526. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  4527. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  4528. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  4529. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  4530. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  4531. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  4532. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  4533. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  4534. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  4535. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  4536. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  4537. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  4538. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  4539. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  4540. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  4541. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  4542. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  4543. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  4544. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  4545. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  4546. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  4547. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  4548. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  4549. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  4550. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  4551. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  4552. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  4553. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  4554. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  4555. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  4556. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  4557. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  4558. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  4559. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  4560. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  4561. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  4562. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  4563. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  4564. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  4565. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  4566. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  4567. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  4568. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  4569. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  4570. };
  4571. static const u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  4572. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  4573. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  4574. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  4575. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  4576. 0x00000000
  4577. };
  4578. #if 0 /* All zeros, don't eat up space with it. */
  4579. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  4580. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  4581. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  4582. };
  4583. #endif
  4584. #define RX_CPU_SCRATCH_BASE 0x30000
  4585. #define RX_CPU_SCRATCH_SIZE 0x04000
  4586. #define TX_CPU_SCRATCH_BASE 0x34000
  4587. #define TX_CPU_SCRATCH_SIZE 0x04000
  4588. /* tp->lock is held. */
  4589. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  4590. {
  4591. int i;
  4592. BUG_ON(offset == TX_CPU_BASE &&
  4593. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  4594. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4595. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  4596. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  4597. return 0;
  4598. }
  4599. if (offset == RX_CPU_BASE) {
  4600. for (i = 0; i < 10000; i++) {
  4601. tw32(offset + CPU_STATE, 0xffffffff);
  4602. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  4603. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  4604. break;
  4605. }
  4606. tw32(offset + CPU_STATE, 0xffffffff);
  4607. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  4608. udelay(10);
  4609. } else {
  4610. for (i = 0; i < 10000; i++) {
  4611. tw32(offset + CPU_STATE, 0xffffffff);
  4612. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  4613. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  4614. break;
  4615. }
  4616. }
  4617. if (i >= 10000) {
  4618. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  4619. "and %s CPU\n",
  4620. tp->dev->name,
  4621. (offset == RX_CPU_BASE ? "RX" : "TX"));
  4622. return -ENODEV;
  4623. }
  4624. /* Clear firmware's nvram arbitration. */
  4625. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  4626. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  4627. return 0;
  4628. }
  4629. struct fw_info {
  4630. unsigned int text_base;
  4631. unsigned int text_len;
  4632. const u32 *text_data;
  4633. unsigned int rodata_base;
  4634. unsigned int rodata_len;
  4635. const u32 *rodata_data;
  4636. unsigned int data_base;
  4637. unsigned int data_len;
  4638. const u32 *data_data;
  4639. };
  4640. /* tp->lock is held. */
  4641. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  4642. int cpu_scratch_size, struct fw_info *info)
  4643. {
  4644. int err, lock_err, i;
  4645. void (*write_op)(struct tg3 *, u32, u32);
  4646. if (cpu_base == TX_CPU_BASE &&
  4647. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4648. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  4649. "TX cpu firmware on %s which is 5705.\n",
  4650. tp->dev->name);
  4651. return -EINVAL;
  4652. }
  4653. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4654. write_op = tg3_write_mem;
  4655. else
  4656. write_op = tg3_write_indirect_reg32;
  4657. /* It is possible that bootcode is still loading at this point.
  4658. * Get the nvram lock first before halting the cpu.
  4659. */
  4660. lock_err = tg3_nvram_lock(tp);
  4661. err = tg3_halt_cpu(tp, cpu_base);
  4662. if (!lock_err)
  4663. tg3_nvram_unlock(tp);
  4664. if (err)
  4665. goto out;
  4666. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  4667. write_op(tp, cpu_scratch_base + i, 0);
  4668. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4669. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  4670. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  4671. write_op(tp, (cpu_scratch_base +
  4672. (info->text_base & 0xffff) +
  4673. (i * sizeof(u32))),
  4674. (info->text_data ?
  4675. info->text_data[i] : 0));
  4676. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  4677. write_op(tp, (cpu_scratch_base +
  4678. (info->rodata_base & 0xffff) +
  4679. (i * sizeof(u32))),
  4680. (info->rodata_data ?
  4681. info->rodata_data[i] : 0));
  4682. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  4683. write_op(tp, (cpu_scratch_base +
  4684. (info->data_base & 0xffff) +
  4685. (i * sizeof(u32))),
  4686. (info->data_data ?
  4687. info->data_data[i] : 0));
  4688. err = 0;
  4689. out:
  4690. return err;
  4691. }
  4692. /* tp->lock is held. */
  4693. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  4694. {
  4695. struct fw_info info;
  4696. int err, i;
  4697. info.text_base = TG3_FW_TEXT_ADDR;
  4698. info.text_len = TG3_FW_TEXT_LEN;
  4699. info.text_data = &tg3FwText[0];
  4700. info.rodata_base = TG3_FW_RODATA_ADDR;
  4701. info.rodata_len = TG3_FW_RODATA_LEN;
  4702. info.rodata_data = &tg3FwRodata[0];
  4703. info.data_base = TG3_FW_DATA_ADDR;
  4704. info.data_len = TG3_FW_DATA_LEN;
  4705. info.data_data = NULL;
  4706. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  4707. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  4708. &info);
  4709. if (err)
  4710. return err;
  4711. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  4712. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  4713. &info);
  4714. if (err)
  4715. return err;
  4716. /* Now startup only the RX cpu. */
  4717. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4718. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4719. for (i = 0; i < 5; i++) {
  4720. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  4721. break;
  4722. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4723. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  4724. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4725. udelay(1000);
  4726. }
  4727. if (i >= 5) {
  4728. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  4729. "to set RX CPU PC, is %08x should be %08x\n",
  4730. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  4731. TG3_FW_TEXT_ADDR);
  4732. return -ENODEV;
  4733. }
  4734. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4735. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  4736. return 0;
  4737. }
  4738. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  4739. #define TG3_TSO_FW_RELASE_MINOR 0x6
  4740. #define TG3_TSO_FW_RELEASE_FIX 0x0
  4741. #define TG3_TSO_FW_START_ADDR 0x08000000
  4742. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  4743. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  4744. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  4745. #define TG3_TSO_FW_RODATA_LEN 0x60
  4746. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  4747. #define TG3_TSO_FW_DATA_LEN 0x30
  4748. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  4749. #define TG3_TSO_FW_SBSS_LEN 0x2c
  4750. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  4751. #define TG3_TSO_FW_BSS_LEN 0x894
  4752. static const u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  4753. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  4754. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  4755. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4756. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  4757. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  4758. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  4759. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  4760. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  4761. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  4762. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  4763. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  4764. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  4765. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  4766. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  4767. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  4768. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  4769. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  4770. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  4771. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4772. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  4773. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  4774. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  4775. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  4776. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  4777. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  4778. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  4779. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  4780. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  4781. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  4782. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4783. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  4784. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  4785. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  4786. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  4787. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  4788. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  4789. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  4790. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  4791. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4792. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  4793. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  4794. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  4795. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  4796. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  4797. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  4798. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  4799. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  4800. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4801. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  4802. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4803. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  4804. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  4805. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  4806. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  4807. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  4808. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  4809. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  4810. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  4811. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  4812. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  4813. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  4814. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  4815. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  4816. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  4817. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  4818. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  4819. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  4820. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  4821. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  4822. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  4823. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  4824. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  4825. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  4826. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  4827. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  4828. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  4829. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  4830. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  4831. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  4832. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  4833. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  4834. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  4835. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  4836. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  4837. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  4838. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  4839. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  4840. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4841. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  4842. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  4843. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  4844. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  4845. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  4846. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  4847. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  4848. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  4849. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  4850. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  4851. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  4852. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  4853. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  4854. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  4855. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  4856. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  4857. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  4858. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  4859. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  4860. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  4861. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  4862. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  4863. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  4864. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  4865. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  4866. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  4867. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  4868. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  4869. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  4870. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  4871. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  4872. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  4873. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  4874. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  4875. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  4876. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  4877. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  4878. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  4879. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  4880. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  4881. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  4882. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  4883. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  4884. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  4885. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  4886. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4887. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  4888. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  4889. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  4890. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  4891. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4892. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  4893. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  4894. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  4895. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  4896. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  4897. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  4898. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  4899. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  4900. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  4901. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  4902. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  4903. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  4904. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  4905. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  4906. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  4907. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  4908. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  4909. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  4910. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  4911. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  4912. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  4913. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  4914. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  4915. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  4916. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  4917. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  4918. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  4919. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  4920. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  4921. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  4922. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  4923. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  4924. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  4925. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  4926. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  4927. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  4928. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  4929. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  4930. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  4931. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  4932. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  4933. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  4934. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  4935. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  4936. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  4937. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  4938. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  4939. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  4940. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  4941. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  4942. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  4943. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  4944. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  4945. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  4946. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  4947. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  4948. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  4949. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  4950. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  4951. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  4952. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  4953. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  4954. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  4955. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  4956. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  4957. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  4958. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  4959. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  4960. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  4961. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  4962. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  4963. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  4964. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  4965. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  4966. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  4967. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  4968. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  4969. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  4970. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  4971. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  4972. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  4973. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4974. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  4975. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  4976. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  4977. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  4978. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  4979. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  4980. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  4981. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  4982. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  4983. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  4984. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  4985. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  4986. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  4987. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  4988. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  4989. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  4990. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4991. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  4992. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  4993. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  4994. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  4995. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  4996. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  4997. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  4998. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  4999. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  5000. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  5001. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  5002. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  5003. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  5004. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  5005. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  5006. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  5007. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  5008. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  5009. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  5010. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  5011. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  5012. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  5013. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  5014. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  5015. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  5016. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  5017. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  5018. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  5019. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  5020. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  5021. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  5022. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  5023. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  5024. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  5025. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  5026. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  5027. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  5028. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  5029. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  5030. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  5031. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  5032. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  5033. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  5034. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  5035. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  5036. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  5037. };
  5038. static const u32 tg3TsoFwRodata[] = {
  5039. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5040. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  5041. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  5042. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  5043. 0x00000000,
  5044. };
  5045. static const u32 tg3TsoFwData[] = {
  5046. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  5047. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  5048. 0x00000000,
  5049. };
  5050. /* 5705 needs a special version of the TSO firmware. */
  5051. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  5052. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  5053. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  5054. #define TG3_TSO5_FW_START_ADDR 0x00010000
  5055. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  5056. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  5057. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  5058. #define TG3_TSO5_FW_RODATA_LEN 0x50
  5059. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  5060. #define TG3_TSO5_FW_DATA_LEN 0x20
  5061. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  5062. #define TG3_TSO5_FW_SBSS_LEN 0x28
  5063. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  5064. #define TG3_TSO5_FW_BSS_LEN 0x88
  5065. static const u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  5066. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  5067. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  5068. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  5069. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  5070. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  5071. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  5072. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5073. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  5074. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  5075. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  5076. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  5077. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  5078. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  5079. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  5080. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  5081. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  5082. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  5083. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  5084. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  5085. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  5086. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  5087. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  5088. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  5089. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  5090. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  5091. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  5092. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  5093. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  5094. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  5095. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  5096. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5097. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  5098. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  5099. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  5100. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  5101. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  5102. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  5103. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  5104. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  5105. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  5106. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  5107. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  5108. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  5109. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  5110. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  5111. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  5112. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  5113. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  5114. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  5115. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  5116. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  5117. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  5118. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  5119. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  5120. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  5121. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  5122. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  5123. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  5124. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  5125. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  5126. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  5127. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  5128. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  5129. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  5130. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  5131. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  5132. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5133. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  5134. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  5135. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  5136. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  5137. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  5138. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  5139. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  5140. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  5141. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  5142. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  5143. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  5144. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  5145. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  5146. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  5147. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  5148. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  5149. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  5150. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  5151. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  5152. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  5153. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  5154. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  5155. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  5156. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  5157. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  5158. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  5159. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  5160. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  5161. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  5162. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  5163. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  5164. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  5165. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  5166. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  5167. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  5168. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  5169. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  5170. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  5171. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  5172. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5173. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5174. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  5175. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  5176. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  5177. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  5178. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  5179. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  5180. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  5181. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  5182. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  5183. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5184. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5185. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  5186. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  5187. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  5188. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  5189. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5190. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  5191. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  5192. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  5193. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  5194. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  5195. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  5196. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  5197. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  5198. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  5199. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  5200. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  5201. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  5202. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  5203. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  5204. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  5205. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  5206. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  5207. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  5208. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  5209. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  5210. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  5211. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  5212. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  5213. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  5214. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  5215. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  5216. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  5217. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  5218. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  5219. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  5220. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  5221. 0x00000000, 0x00000000, 0x00000000,
  5222. };
  5223. static const u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  5224. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5225. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  5226. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  5227. 0x00000000, 0x00000000, 0x00000000,
  5228. };
  5229. static const u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  5230. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  5231. 0x00000000, 0x00000000, 0x00000000,
  5232. };
  5233. /* tp->lock is held. */
  5234. static int tg3_load_tso_firmware(struct tg3 *tp)
  5235. {
  5236. struct fw_info info;
  5237. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5238. int err, i;
  5239. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5240. return 0;
  5241. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5242. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  5243. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  5244. info.text_data = &tg3Tso5FwText[0];
  5245. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  5246. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  5247. info.rodata_data = &tg3Tso5FwRodata[0];
  5248. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  5249. info.data_len = TG3_TSO5_FW_DATA_LEN;
  5250. info.data_data = &tg3Tso5FwData[0];
  5251. cpu_base = RX_CPU_BASE;
  5252. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5253. cpu_scratch_size = (info.text_len +
  5254. info.rodata_len +
  5255. info.data_len +
  5256. TG3_TSO5_FW_SBSS_LEN +
  5257. TG3_TSO5_FW_BSS_LEN);
  5258. } else {
  5259. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  5260. info.text_len = TG3_TSO_FW_TEXT_LEN;
  5261. info.text_data = &tg3TsoFwText[0];
  5262. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  5263. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  5264. info.rodata_data = &tg3TsoFwRodata[0];
  5265. info.data_base = TG3_TSO_FW_DATA_ADDR;
  5266. info.data_len = TG3_TSO_FW_DATA_LEN;
  5267. info.data_data = &tg3TsoFwData[0];
  5268. cpu_base = TX_CPU_BASE;
  5269. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5270. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5271. }
  5272. err = tg3_load_firmware_cpu(tp, cpu_base,
  5273. cpu_scratch_base, cpu_scratch_size,
  5274. &info);
  5275. if (err)
  5276. return err;
  5277. /* Now startup the cpu. */
  5278. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5279. tw32_f(cpu_base + CPU_PC, info.text_base);
  5280. for (i = 0; i < 5; i++) {
  5281. if (tr32(cpu_base + CPU_PC) == info.text_base)
  5282. break;
  5283. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5284. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5285. tw32_f(cpu_base + CPU_PC, info.text_base);
  5286. udelay(1000);
  5287. }
  5288. if (i >= 5) {
  5289. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5290. "to set CPU PC, is %08x should be %08x\n",
  5291. tp->dev->name, tr32(cpu_base + CPU_PC),
  5292. info.text_base);
  5293. return -ENODEV;
  5294. }
  5295. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5296. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5297. return 0;
  5298. }
  5299. /* tp->lock is held. */
  5300. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  5301. {
  5302. u32 addr_high, addr_low;
  5303. int i;
  5304. addr_high = ((tp->dev->dev_addr[0] << 8) |
  5305. tp->dev->dev_addr[1]);
  5306. addr_low = ((tp->dev->dev_addr[2] << 24) |
  5307. (tp->dev->dev_addr[3] << 16) |
  5308. (tp->dev->dev_addr[4] << 8) |
  5309. (tp->dev->dev_addr[5] << 0));
  5310. for (i = 0; i < 4; i++) {
  5311. if (i == 1 && skip_mac_1)
  5312. continue;
  5313. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  5314. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  5315. }
  5316. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  5317. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5318. for (i = 0; i < 12; i++) {
  5319. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  5320. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  5321. }
  5322. }
  5323. addr_high = (tp->dev->dev_addr[0] +
  5324. tp->dev->dev_addr[1] +
  5325. tp->dev->dev_addr[2] +
  5326. tp->dev->dev_addr[3] +
  5327. tp->dev->dev_addr[4] +
  5328. tp->dev->dev_addr[5]) &
  5329. TX_BACKOFF_SEED_MASK;
  5330. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  5331. }
  5332. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5333. {
  5334. struct tg3 *tp = netdev_priv(dev);
  5335. struct sockaddr *addr = p;
  5336. int err = 0, skip_mac_1 = 0;
  5337. if (!is_valid_ether_addr(addr->sa_data))
  5338. return -EINVAL;
  5339. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5340. if (!netif_running(dev))
  5341. return 0;
  5342. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5343. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5344. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5345. addr0_low = tr32(MAC_ADDR_0_LOW);
  5346. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5347. addr1_low = tr32(MAC_ADDR_1_LOW);
  5348. /* Skip MAC addr 1 if ASF is using it. */
  5349. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5350. !(addr1_high == 0 && addr1_low == 0))
  5351. skip_mac_1 = 1;
  5352. }
  5353. spin_lock_bh(&tp->lock);
  5354. __tg3_set_mac_addr(tp, skip_mac_1);
  5355. spin_unlock_bh(&tp->lock);
  5356. return err;
  5357. }
  5358. /* tp->lock is held. */
  5359. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5360. dma_addr_t mapping, u32 maxlen_flags,
  5361. u32 nic_addr)
  5362. {
  5363. tg3_write_mem(tp,
  5364. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5365. ((u64) mapping >> 32));
  5366. tg3_write_mem(tp,
  5367. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5368. ((u64) mapping & 0xffffffff));
  5369. tg3_write_mem(tp,
  5370. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5371. maxlen_flags);
  5372. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5373. tg3_write_mem(tp,
  5374. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5375. nic_addr);
  5376. }
  5377. static void __tg3_set_rx_mode(struct net_device *);
  5378. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5379. {
  5380. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5381. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5382. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5383. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5384. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5385. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5386. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5387. }
  5388. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5389. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5390. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5391. u32 val = ec->stats_block_coalesce_usecs;
  5392. if (!netif_carrier_ok(tp->dev))
  5393. val = 0;
  5394. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5395. }
  5396. }
  5397. /* tp->lock is held. */
  5398. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5399. {
  5400. u32 val, rdmac_mode;
  5401. int i, err, limit;
  5402. tg3_disable_ints(tp);
  5403. tg3_stop_fw(tp);
  5404. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5405. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5406. tg3_abort_hw(tp, 1);
  5407. }
  5408. if (reset_phy)
  5409. tg3_phy_reset(tp);
  5410. err = tg3_chip_reset(tp);
  5411. if (err)
  5412. return err;
  5413. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5414. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0) {
  5415. val = tr32(TG3_CPMU_CTRL);
  5416. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  5417. tw32(TG3_CPMU_CTRL, val);
  5418. }
  5419. /* This works around an issue with Athlon chipsets on
  5420. * B3 tigon3 silicon. This bit has no effect on any
  5421. * other revision. But do not set this on PCI Express
  5422. * chips and don't even touch the clocks if the CPMU is present.
  5423. */
  5424. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  5425. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  5426. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  5427. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5428. }
  5429. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5430. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  5431. val = tr32(TG3PCI_PCISTATE);
  5432. val |= PCISTATE_RETRY_SAME_DMA;
  5433. tw32(TG3PCI_PCISTATE, val);
  5434. }
  5435. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5436. /* Allow reads and writes to the
  5437. * APE register and memory space.
  5438. */
  5439. val = tr32(TG3PCI_PCISTATE);
  5440. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5441. PCISTATE_ALLOW_APE_SHMEM_WR;
  5442. tw32(TG3PCI_PCISTATE, val);
  5443. }
  5444. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  5445. /* Enable some hw fixes. */
  5446. val = tr32(TG3PCI_MSI_DATA);
  5447. val |= (1 << 26) | (1 << 28) | (1 << 29);
  5448. tw32(TG3PCI_MSI_DATA, val);
  5449. }
  5450. /* Descriptor ring init may make accesses to the
  5451. * NIC SRAM area to setup the TX descriptors, so we
  5452. * can only do this after the hardware has been
  5453. * successfully reset.
  5454. */
  5455. err = tg3_init_rings(tp);
  5456. if (err)
  5457. return err;
  5458. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  5459. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  5460. /* This value is determined during the probe time DMA
  5461. * engine test, tg3_test_dma.
  5462. */
  5463. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  5464. }
  5465. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  5466. GRC_MODE_4X_NIC_SEND_RINGS |
  5467. GRC_MODE_NO_TX_PHDR_CSUM |
  5468. GRC_MODE_NO_RX_PHDR_CSUM);
  5469. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  5470. /* Pseudo-header checksum is done by hardware logic and not
  5471. * the offload processers, so make the chip do the pseudo-
  5472. * header checksums on receive. For transmit it is more
  5473. * convenient to do the pseudo-header checksum in software
  5474. * as Linux does that on transmit for us in all cases.
  5475. */
  5476. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  5477. tw32(GRC_MODE,
  5478. tp->grc_mode |
  5479. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  5480. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  5481. val = tr32(GRC_MISC_CFG);
  5482. val &= ~0xff;
  5483. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  5484. tw32(GRC_MISC_CFG, val);
  5485. /* Initialize MBUF/DESC pool. */
  5486. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5487. /* Do nothing. */
  5488. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  5489. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  5490. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  5491. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  5492. else
  5493. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  5494. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  5495. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  5496. }
  5497. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5498. int fw_len;
  5499. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  5500. TG3_TSO5_FW_RODATA_LEN +
  5501. TG3_TSO5_FW_DATA_LEN +
  5502. TG3_TSO5_FW_SBSS_LEN +
  5503. TG3_TSO5_FW_BSS_LEN);
  5504. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  5505. tw32(BUFMGR_MB_POOL_ADDR,
  5506. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  5507. tw32(BUFMGR_MB_POOL_SIZE,
  5508. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  5509. }
  5510. if (tp->dev->mtu <= ETH_DATA_LEN) {
  5511. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5512. tp->bufmgr_config.mbuf_read_dma_low_water);
  5513. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5514. tp->bufmgr_config.mbuf_mac_rx_low_water);
  5515. tw32(BUFMGR_MB_HIGH_WATER,
  5516. tp->bufmgr_config.mbuf_high_water);
  5517. } else {
  5518. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5519. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  5520. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5521. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  5522. tw32(BUFMGR_MB_HIGH_WATER,
  5523. tp->bufmgr_config.mbuf_high_water_jumbo);
  5524. }
  5525. tw32(BUFMGR_DMA_LOW_WATER,
  5526. tp->bufmgr_config.dma_low_water);
  5527. tw32(BUFMGR_DMA_HIGH_WATER,
  5528. tp->bufmgr_config.dma_high_water);
  5529. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  5530. for (i = 0; i < 2000; i++) {
  5531. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  5532. break;
  5533. udelay(10);
  5534. }
  5535. if (i >= 2000) {
  5536. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  5537. tp->dev->name);
  5538. return -ENODEV;
  5539. }
  5540. /* Setup replenish threshold. */
  5541. val = tp->rx_pending / 8;
  5542. if (val == 0)
  5543. val = 1;
  5544. else if (val > tp->rx_std_max_post)
  5545. val = tp->rx_std_max_post;
  5546. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5547. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  5548. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  5549. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  5550. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  5551. }
  5552. tw32(RCVBDI_STD_THRESH, val);
  5553. /* Initialize TG3_BDINFO's at:
  5554. * RCVDBDI_STD_BD: standard eth size rx ring
  5555. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  5556. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  5557. *
  5558. * like so:
  5559. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  5560. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  5561. * ring attribute flags
  5562. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  5563. *
  5564. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  5565. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  5566. *
  5567. * The size of each ring is fixed in the firmware, but the location is
  5568. * configurable.
  5569. */
  5570. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5571. ((u64) tp->rx_std_mapping >> 32));
  5572. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5573. ((u64) tp->rx_std_mapping & 0xffffffff));
  5574. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  5575. NIC_SRAM_RX_BUFFER_DESC);
  5576. /* Don't even try to program the JUMBO/MINI buffer descriptor
  5577. * configs on 5705.
  5578. */
  5579. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5580. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5581. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  5582. } else {
  5583. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5584. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5585. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5586. BDINFO_FLAGS_DISABLED);
  5587. /* Setup replenish threshold. */
  5588. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  5589. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  5590. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5591. ((u64) tp->rx_jumbo_mapping >> 32));
  5592. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5593. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  5594. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5595. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5596. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  5597. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  5598. } else {
  5599. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5600. BDINFO_FLAGS_DISABLED);
  5601. }
  5602. }
  5603. /* There is only one send ring on 5705/5750, no need to explicitly
  5604. * disable the others.
  5605. */
  5606. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5607. /* Clear out send RCB ring in SRAM. */
  5608. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  5609. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5610. BDINFO_FLAGS_DISABLED);
  5611. }
  5612. tp->tx_prod = 0;
  5613. tp->tx_cons = 0;
  5614. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5615. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5616. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  5617. tp->tx_desc_mapping,
  5618. (TG3_TX_RING_SIZE <<
  5619. BDINFO_FLAGS_MAXLEN_SHIFT),
  5620. NIC_SRAM_TX_BUFFER_DESC);
  5621. /* There is only one receive return ring on 5705/5750, no need
  5622. * to explicitly disable the others.
  5623. */
  5624. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5625. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  5626. i += TG3_BDINFO_SIZE) {
  5627. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5628. BDINFO_FLAGS_DISABLED);
  5629. }
  5630. }
  5631. tp->rx_rcb_ptr = 0;
  5632. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5633. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  5634. tp->rx_rcb_mapping,
  5635. (TG3_RX_RCB_RING_SIZE(tp) <<
  5636. BDINFO_FLAGS_MAXLEN_SHIFT),
  5637. 0);
  5638. tp->rx_std_ptr = tp->rx_pending;
  5639. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  5640. tp->rx_std_ptr);
  5641. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  5642. tp->rx_jumbo_pending : 0;
  5643. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  5644. tp->rx_jumbo_ptr);
  5645. /* Initialize MAC address and backoff seed. */
  5646. __tg3_set_mac_addr(tp, 0);
  5647. /* MTU + ethernet header + FCS + optional VLAN tag */
  5648. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  5649. /* The slot time is changed by tg3_setup_phy if we
  5650. * run at gigabit with half duplex.
  5651. */
  5652. tw32(MAC_TX_LENGTHS,
  5653. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  5654. (6 << TX_LENGTHS_IPG_SHIFT) |
  5655. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  5656. /* Receive rules. */
  5657. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  5658. tw32(RCVLPC_CONFIG, 0x0181);
  5659. /* Calculate RDMAC_MODE setting early, we need it to determine
  5660. * the RCVLPC_STATE_ENABLE mask.
  5661. */
  5662. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  5663. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  5664. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  5665. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  5666. RDMAC_MODE_LNGREAD_ENAB);
  5667. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784)
  5668. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  5669. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  5670. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  5671. /* If statement applies to 5705 and 5750 PCI devices only */
  5672. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5673. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5674. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  5675. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  5676. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5677. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  5678. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5679. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  5680. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5681. }
  5682. }
  5683. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5684. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5685. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5686. rdmac_mode |= (1 << 27);
  5687. /* Receive/send statistics. */
  5688. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5689. val = tr32(RCVLPC_STATS_ENABLE);
  5690. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  5691. tw32(RCVLPC_STATS_ENABLE, val);
  5692. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  5693. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  5694. val = tr32(RCVLPC_STATS_ENABLE);
  5695. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  5696. tw32(RCVLPC_STATS_ENABLE, val);
  5697. } else {
  5698. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  5699. }
  5700. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  5701. tw32(SNDDATAI_STATSENAB, 0xffffff);
  5702. tw32(SNDDATAI_STATSCTRL,
  5703. (SNDDATAI_SCTRL_ENABLE |
  5704. SNDDATAI_SCTRL_FASTUPD));
  5705. /* Setup host coalescing engine. */
  5706. tw32(HOSTCC_MODE, 0);
  5707. for (i = 0; i < 2000; i++) {
  5708. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  5709. break;
  5710. udelay(10);
  5711. }
  5712. __tg3_set_coalesce(tp, &tp->coal);
  5713. /* set status block DMA address */
  5714. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5715. ((u64) tp->status_mapping >> 32));
  5716. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5717. ((u64) tp->status_mapping & 0xffffffff));
  5718. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5719. /* Status/statistics block address. See tg3_timer,
  5720. * the tg3_periodic_fetch_stats call there, and
  5721. * tg3_get_stats to see how this works for 5705/5750 chips.
  5722. */
  5723. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5724. ((u64) tp->stats_mapping >> 32));
  5725. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5726. ((u64) tp->stats_mapping & 0xffffffff));
  5727. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  5728. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  5729. }
  5730. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  5731. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  5732. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  5733. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5734. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  5735. /* Clear statistics/status block in chip, and status block in ram. */
  5736. for (i = NIC_SRAM_STATS_BLK;
  5737. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  5738. i += sizeof(u32)) {
  5739. tg3_write_mem(tp, i, 0);
  5740. udelay(40);
  5741. }
  5742. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  5743. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5744. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  5745. /* reset to prevent losing 1st rx packet intermittently */
  5746. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5747. udelay(10);
  5748. }
  5749. tp->mac_mode = MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  5750. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  5751. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5752. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  5753. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  5754. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  5755. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  5756. udelay(40);
  5757. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  5758. * If TG3_FLG2_IS_NIC is zero, we should read the
  5759. * register to preserve the GPIO settings for LOMs. The GPIOs,
  5760. * whether used as inputs or outputs, are set by boot code after
  5761. * reset.
  5762. */
  5763. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  5764. u32 gpio_mask;
  5765. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  5766. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  5767. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  5768. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  5769. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  5770. GRC_LCLCTRL_GPIO_OUTPUT3;
  5771. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  5772. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  5773. tp->grc_local_ctrl &= ~gpio_mask;
  5774. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  5775. /* GPIO1 must be driven high for eeprom write protect */
  5776. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  5777. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  5778. GRC_LCLCTRL_GPIO_OUTPUT1);
  5779. }
  5780. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  5781. udelay(100);
  5782. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  5783. tp->last_tag = 0;
  5784. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5785. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  5786. udelay(40);
  5787. }
  5788. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  5789. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  5790. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  5791. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  5792. WDMAC_MODE_LNGREAD_ENAB);
  5793. /* If statement applies to 5705 and 5750 PCI devices only */
  5794. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5795. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5796. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  5797. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  5798. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  5799. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  5800. /* nothing */
  5801. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5802. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  5803. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  5804. val |= WDMAC_MODE_RX_ACCEL;
  5805. }
  5806. }
  5807. /* Enable host coalescing bug fix */
  5808. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755) ||
  5809. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787) ||
  5810. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784) ||
  5811. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761))
  5812. val |= (1 << 29);
  5813. tw32_f(WDMAC_MODE, val);
  5814. udelay(40);
  5815. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5816. u16 pcix_cmd;
  5817. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5818. &pcix_cmd);
  5819. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  5820. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  5821. pcix_cmd |= PCI_X_CMD_READ_2K;
  5822. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5823. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  5824. pcix_cmd |= PCI_X_CMD_READ_2K;
  5825. }
  5826. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5827. pcix_cmd);
  5828. }
  5829. tw32_f(RDMAC_MODE, rdmac_mode);
  5830. udelay(40);
  5831. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  5832. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5833. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  5834. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  5835. tw32(SNDDATAC_MODE,
  5836. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  5837. else
  5838. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  5839. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  5840. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  5841. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  5842. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  5843. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5844. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  5845. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  5846. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  5847. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  5848. err = tg3_load_5701_a0_firmware_fix(tp);
  5849. if (err)
  5850. return err;
  5851. }
  5852. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5853. err = tg3_load_tso_firmware(tp);
  5854. if (err)
  5855. return err;
  5856. }
  5857. tp->tx_mode = TX_MODE_ENABLE;
  5858. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5859. udelay(100);
  5860. tp->rx_mode = RX_MODE_ENABLE;
  5861. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  5862. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  5863. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  5864. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5865. udelay(10);
  5866. if (tp->link_config.phy_is_low_power) {
  5867. tp->link_config.phy_is_low_power = 0;
  5868. tp->link_config.speed = tp->link_config.orig_speed;
  5869. tp->link_config.duplex = tp->link_config.orig_duplex;
  5870. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  5871. }
  5872. tp->mi_mode = MAC_MI_MODE_BASE;
  5873. tw32_f(MAC_MI_MODE, tp->mi_mode);
  5874. udelay(80);
  5875. tw32(MAC_LED_CTRL, tp->led_ctrl);
  5876. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  5877. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5878. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5879. udelay(10);
  5880. }
  5881. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5882. udelay(10);
  5883. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5884. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  5885. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  5886. /* Set drive transmission level to 1.2V */
  5887. /* only if the signal pre-emphasis bit is not set */
  5888. val = tr32(MAC_SERDES_CFG);
  5889. val &= 0xfffff000;
  5890. val |= 0x880;
  5891. tw32(MAC_SERDES_CFG, val);
  5892. }
  5893. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  5894. tw32(MAC_SERDES_CFG, 0x616000);
  5895. }
  5896. /* Prevent chip from dropping frames when flow control
  5897. * is enabled.
  5898. */
  5899. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  5900. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  5901. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  5902. /* Use hardware link auto-negotiation */
  5903. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  5904. }
  5905. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  5906. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  5907. u32 tmp;
  5908. tmp = tr32(SERDES_RX_CTRL);
  5909. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  5910. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  5911. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  5912. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  5913. }
  5914. err = tg3_setup_phy(tp, 0);
  5915. if (err)
  5916. return err;
  5917. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  5918. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906) {
  5919. u32 tmp;
  5920. /* Clear CRC stats. */
  5921. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  5922. tg3_writephy(tp, MII_TG3_TEST1,
  5923. tmp | MII_TG3_TEST1_CRC_EN);
  5924. tg3_readphy(tp, 0x14, &tmp);
  5925. }
  5926. }
  5927. __tg3_set_rx_mode(tp->dev);
  5928. /* Initialize receive rules. */
  5929. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  5930. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  5931. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  5932. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  5933. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5934. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  5935. limit = 8;
  5936. else
  5937. limit = 16;
  5938. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  5939. limit -= 4;
  5940. switch (limit) {
  5941. case 16:
  5942. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  5943. case 15:
  5944. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  5945. case 14:
  5946. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  5947. case 13:
  5948. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  5949. case 12:
  5950. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  5951. case 11:
  5952. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  5953. case 10:
  5954. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  5955. case 9:
  5956. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  5957. case 8:
  5958. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  5959. case 7:
  5960. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  5961. case 6:
  5962. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  5963. case 5:
  5964. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  5965. case 4:
  5966. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  5967. case 3:
  5968. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  5969. case 2:
  5970. case 1:
  5971. default:
  5972. break;
  5973. };
  5974. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5975. /* Write our heartbeat update interval to APE. */
  5976. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  5977. APE_HOST_HEARTBEAT_INT_DISABLE);
  5978. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  5979. return 0;
  5980. }
  5981. /* Called at device open time to get the chip ready for
  5982. * packet processing. Invoked with tp->lock held.
  5983. */
  5984. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  5985. {
  5986. int err;
  5987. /* Force the chip into D0. */
  5988. err = tg3_set_power_state(tp, PCI_D0);
  5989. if (err)
  5990. goto out;
  5991. tg3_switch_clocks(tp);
  5992. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  5993. err = tg3_reset_hw(tp, reset_phy);
  5994. out:
  5995. return err;
  5996. }
  5997. #define TG3_STAT_ADD32(PSTAT, REG) \
  5998. do { u32 __val = tr32(REG); \
  5999. (PSTAT)->low += __val; \
  6000. if ((PSTAT)->low < __val) \
  6001. (PSTAT)->high += 1; \
  6002. } while (0)
  6003. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6004. {
  6005. struct tg3_hw_stats *sp = tp->hw_stats;
  6006. if (!netif_carrier_ok(tp->dev))
  6007. return;
  6008. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6009. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6010. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6011. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6012. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6013. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6014. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6015. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6016. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6017. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6018. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6019. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6020. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6021. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6022. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6023. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6024. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6025. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6026. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6027. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6028. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6029. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6030. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6031. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6032. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6033. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6034. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6035. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6036. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6037. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6038. }
  6039. static void tg3_timer(unsigned long __opaque)
  6040. {
  6041. struct tg3 *tp = (struct tg3 *) __opaque;
  6042. if (tp->irq_sync)
  6043. goto restart_timer;
  6044. spin_lock(&tp->lock);
  6045. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6046. /* All of this garbage is because when using non-tagged
  6047. * IRQ status the mailbox/status_block protocol the chip
  6048. * uses with the cpu is race prone.
  6049. */
  6050. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  6051. tw32(GRC_LOCAL_CTRL,
  6052. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6053. } else {
  6054. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6055. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  6056. }
  6057. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6058. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6059. spin_unlock(&tp->lock);
  6060. schedule_work(&tp->reset_task);
  6061. return;
  6062. }
  6063. }
  6064. /* This part only runs once per second. */
  6065. if (!--tp->timer_counter) {
  6066. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6067. tg3_periodic_fetch_stats(tp);
  6068. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6069. u32 mac_stat;
  6070. int phy_event;
  6071. mac_stat = tr32(MAC_STATUS);
  6072. phy_event = 0;
  6073. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6074. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6075. phy_event = 1;
  6076. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6077. phy_event = 1;
  6078. if (phy_event)
  6079. tg3_setup_phy(tp, 0);
  6080. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6081. u32 mac_stat = tr32(MAC_STATUS);
  6082. int need_setup = 0;
  6083. if (netif_carrier_ok(tp->dev) &&
  6084. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6085. need_setup = 1;
  6086. }
  6087. if (! netif_carrier_ok(tp->dev) &&
  6088. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6089. MAC_STATUS_SIGNAL_DET))) {
  6090. need_setup = 1;
  6091. }
  6092. if (need_setup) {
  6093. if (!tp->serdes_counter) {
  6094. tw32_f(MAC_MODE,
  6095. (tp->mac_mode &
  6096. ~MAC_MODE_PORT_MODE_MASK));
  6097. udelay(40);
  6098. tw32_f(MAC_MODE, tp->mac_mode);
  6099. udelay(40);
  6100. }
  6101. tg3_setup_phy(tp, 0);
  6102. }
  6103. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6104. tg3_serdes_parallel_detect(tp);
  6105. tp->timer_counter = tp->timer_multiplier;
  6106. }
  6107. /* Heartbeat is only sent once every 2 seconds.
  6108. *
  6109. * The heartbeat is to tell the ASF firmware that the host
  6110. * driver is still alive. In the event that the OS crashes,
  6111. * ASF needs to reset the hardware to free up the FIFO space
  6112. * that may be filled with rx packets destined for the host.
  6113. * If the FIFO is full, ASF will no longer function properly.
  6114. *
  6115. * Unintended resets have been reported on real time kernels
  6116. * where the timer doesn't run on time. Netpoll will also have
  6117. * same problem.
  6118. *
  6119. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6120. * to check the ring condition when the heartbeat is expiring
  6121. * before doing the reset. This will prevent most unintended
  6122. * resets.
  6123. */
  6124. if (!--tp->asf_counter) {
  6125. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6126. u32 val;
  6127. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6128. FWCMD_NICDRV_ALIVE3);
  6129. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6130. /* 5 seconds timeout */
  6131. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6132. val = tr32(GRC_RX_CPU_EVENT);
  6133. val |= (1 << 14);
  6134. tw32(GRC_RX_CPU_EVENT, val);
  6135. }
  6136. tp->asf_counter = tp->asf_multiplier;
  6137. }
  6138. spin_unlock(&tp->lock);
  6139. restart_timer:
  6140. tp->timer.expires = jiffies + tp->timer_offset;
  6141. add_timer(&tp->timer);
  6142. }
  6143. static int tg3_request_irq(struct tg3 *tp)
  6144. {
  6145. irq_handler_t fn;
  6146. unsigned long flags;
  6147. struct net_device *dev = tp->dev;
  6148. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6149. fn = tg3_msi;
  6150. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6151. fn = tg3_msi_1shot;
  6152. flags = IRQF_SAMPLE_RANDOM;
  6153. } else {
  6154. fn = tg3_interrupt;
  6155. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6156. fn = tg3_interrupt_tagged;
  6157. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6158. }
  6159. return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
  6160. }
  6161. static int tg3_test_interrupt(struct tg3 *tp)
  6162. {
  6163. struct net_device *dev = tp->dev;
  6164. int err, i, intr_ok = 0;
  6165. if (!netif_running(dev))
  6166. return -ENODEV;
  6167. tg3_disable_ints(tp);
  6168. free_irq(tp->pdev->irq, dev);
  6169. err = request_irq(tp->pdev->irq, tg3_test_isr,
  6170. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  6171. if (err)
  6172. return err;
  6173. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  6174. tg3_enable_ints(tp);
  6175. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6176. HOSTCC_MODE_NOW);
  6177. for (i = 0; i < 5; i++) {
  6178. u32 int_mbox, misc_host_ctrl;
  6179. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  6180. TG3_64BIT_REG_LOW);
  6181. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6182. if ((int_mbox != 0) ||
  6183. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6184. intr_ok = 1;
  6185. break;
  6186. }
  6187. msleep(10);
  6188. }
  6189. tg3_disable_ints(tp);
  6190. free_irq(tp->pdev->irq, dev);
  6191. err = tg3_request_irq(tp);
  6192. if (err)
  6193. return err;
  6194. if (intr_ok)
  6195. return 0;
  6196. return -EIO;
  6197. }
  6198. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6199. * successfully restored
  6200. */
  6201. static int tg3_test_msi(struct tg3 *tp)
  6202. {
  6203. struct net_device *dev = tp->dev;
  6204. int err;
  6205. u16 pci_cmd;
  6206. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6207. return 0;
  6208. /* Turn off SERR reporting in case MSI terminates with Master
  6209. * Abort.
  6210. */
  6211. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6212. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6213. pci_cmd & ~PCI_COMMAND_SERR);
  6214. err = tg3_test_interrupt(tp);
  6215. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6216. if (!err)
  6217. return 0;
  6218. /* other failures */
  6219. if (err != -EIO)
  6220. return err;
  6221. /* MSI test failed, go back to INTx mode */
  6222. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6223. "switching to INTx mode. Please report this failure to "
  6224. "the PCI maintainer and include system chipset information.\n",
  6225. tp->dev->name);
  6226. free_irq(tp->pdev->irq, dev);
  6227. pci_disable_msi(tp->pdev);
  6228. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6229. err = tg3_request_irq(tp);
  6230. if (err)
  6231. return err;
  6232. /* Need to reset the chip because the MSI cycle may have terminated
  6233. * with Master Abort.
  6234. */
  6235. tg3_full_lock(tp, 1);
  6236. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6237. err = tg3_init_hw(tp, 1);
  6238. tg3_full_unlock(tp);
  6239. if (err)
  6240. free_irq(tp->pdev->irq, dev);
  6241. return err;
  6242. }
  6243. static int tg3_open(struct net_device *dev)
  6244. {
  6245. struct tg3 *tp = netdev_priv(dev);
  6246. int err;
  6247. netif_carrier_off(tp->dev);
  6248. tg3_full_lock(tp, 0);
  6249. err = tg3_set_power_state(tp, PCI_D0);
  6250. if (err) {
  6251. tg3_full_unlock(tp);
  6252. return err;
  6253. }
  6254. tg3_disable_ints(tp);
  6255. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6256. tg3_full_unlock(tp);
  6257. /* The placement of this call is tied
  6258. * to the setup and use of Host TX descriptors.
  6259. */
  6260. err = tg3_alloc_consistent(tp);
  6261. if (err)
  6262. return err;
  6263. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) {
  6264. /* All MSI supporting chips should support tagged
  6265. * status. Assert that this is the case.
  6266. */
  6267. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6268. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6269. "Not using MSI.\n", tp->dev->name);
  6270. } else if (pci_enable_msi(tp->pdev) == 0) {
  6271. u32 msi_mode;
  6272. /* Hardware bug - MSI won't work if INTX disabled. */
  6273. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  6274. pci_intx(tp->pdev, 1);
  6275. msi_mode = tr32(MSGINT_MODE);
  6276. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6277. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6278. }
  6279. }
  6280. err = tg3_request_irq(tp);
  6281. if (err) {
  6282. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6283. pci_disable_msi(tp->pdev);
  6284. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6285. }
  6286. tg3_free_consistent(tp);
  6287. return err;
  6288. }
  6289. napi_enable(&tp->napi);
  6290. tg3_full_lock(tp, 0);
  6291. err = tg3_init_hw(tp, 1);
  6292. if (err) {
  6293. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6294. tg3_free_rings(tp);
  6295. } else {
  6296. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6297. tp->timer_offset = HZ;
  6298. else
  6299. tp->timer_offset = HZ / 10;
  6300. BUG_ON(tp->timer_offset > HZ);
  6301. tp->timer_counter = tp->timer_multiplier =
  6302. (HZ / tp->timer_offset);
  6303. tp->asf_counter = tp->asf_multiplier =
  6304. ((HZ / tp->timer_offset) * 2);
  6305. init_timer(&tp->timer);
  6306. tp->timer.expires = jiffies + tp->timer_offset;
  6307. tp->timer.data = (unsigned long) tp;
  6308. tp->timer.function = tg3_timer;
  6309. }
  6310. tg3_full_unlock(tp);
  6311. if (err) {
  6312. napi_disable(&tp->napi);
  6313. free_irq(tp->pdev->irq, dev);
  6314. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6315. pci_disable_msi(tp->pdev);
  6316. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6317. }
  6318. tg3_free_consistent(tp);
  6319. return err;
  6320. }
  6321. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6322. err = tg3_test_msi(tp);
  6323. if (err) {
  6324. tg3_full_lock(tp, 0);
  6325. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6326. pci_disable_msi(tp->pdev);
  6327. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6328. }
  6329. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6330. tg3_free_rings(tp);
  6331. tg3_free_consistent(tp);
  6332. tg3_full_unlock(tp);
  6333. napi_disable(&tp->napi);
  6334. return err;
  6335. }
  6336. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6337. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  6338. u32 val = tr32(PCIE_TRANSACTION_CFG);
  6339. tw32(PCIE_TRANSACTION_CFG,
  6340. val | PCIE_TRANS_CFG_1SHOT_MSI);
  6341. }
  6342. }
  6343. }
  6344. tg3_full_lock(tp, 0);
  6345. add_timer(&tp->timer);
  6346. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6347. tg3_enable_ints(tp);
  6348. tg3_full_unlock(tp);
  6349. netif_start_queue(dev);
  6350. return 0;
  6351. }
  6352. #if 0
  6353. /*static*/ void tg3_dump_state(struct tg3 *tp)
  6354. {
  6355. u32 val32, val32_2, val32_3, val32_4, val32_5;
  6356. u16 val16;
  6357. int i;
  6358. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  6359. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  6360. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  6361. val16, val32);
  6362. /* MAC block */
  6363. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  6364. tr32(MAC_MODE), tr32(MAC_STATUS));
  6365. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  6366. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  6367. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  6368. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  6369. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  6370. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  6371. /* Send data initiator control block */
  6372. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  6373. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  6374. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  6375. tr32(SNDDATAI_STATSCTRL));
  6376. /* Send data completion control block */
  6377. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  6378. /* Send BD ring selector block */
  6379. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  6380. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  6381. /* Send BD initiator control block */
  6382. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  6383. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  6384. /* Send BD completion control block */
  6385. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  6386. /* Receive list placement control block */
  6387. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  6388. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  6389. printk(" RCVLPC_STATSCTRL[%08x]\n",
  6390. tr32(RCVLPC_STATSCTRL));
  6391. /* Receive data and receive BD initiator control block */
  6392. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  6393. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  6394. /* Receive data completion control block */
  6395. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  6396. tr32(RCVDCC_MODE));
  6397. /* Receive BD initiator control block */
  6398. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  6399. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  6400. /* Receive BD completion control block */
  6401. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  6402. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  6403. /* Receive list selector control block */
  6404. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  6405. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  6406. /* Mbuf cluster free block */
  6407. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  6408. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  6409. /* Host coalescing control block */
  6410. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  6411. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  6412. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  6413. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6414. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6415. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  6416. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6417. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6418. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  6419. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  6420. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  6421. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  6422. /* Memory arbiter control block */
  6423. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  6424. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  6425. /* Buffer manager control block */
  6426. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  6427. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  6428. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  6429. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  6430. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  6431. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  6432. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  6433. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  6434. /* Read DMA control block */
  6435. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  6436. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  6437. /* Write DMA control block */
  6438. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  6439. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  6440. /* DMA completion block */
  6441. printk("DEBUG: DMAC_MODE[%08x]\n",
  6442. tr32(DMAC_MODE));
  6443. /* GRC block */
  6444. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  6445. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  6446. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  6447. tr32(GRC_LOCAL_CTRL));
  6448. /* TG3_BDINFOs */
  6449. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  6450. tr32(RCVDBDI_JUMBO_BD + 0x0),
  6451. tr32(RCVDBDI_JUMBO_BD + 0x4),
  6452. tr32(RCVDBDI_JUMBO_BD + 0x8),
  6453. tr32(RCVDBDI_JUMBO_BD + 0xc));
  6454. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  6455. tr32(RCVDBDI_STD_BD + 0x0),
  6456. tr32(RCVDBDI_STD_BD + 0x4),
  6457. tr32(RCVDBDI_STD_BD + 0x8),
  6458. tr32(RCVDBDI_STD_BD + 0xc));
  6459. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  6460. tr32(RCVDBDI_MINI_BD + 0x0),
  6461. tr32(RCVDBDI_MINI_BD + 0x4),
  6462. tr32(RCVDBDI_MINI_BD + 0x8),
  6463. tr32(RCVDBDI_MINI_BD + 0xc));
  6464. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  6465. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  6466. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  6467. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  6468. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  6469. val32, val32_2, val32_3, val32_4);
  6470. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  6471. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  6472. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  6473. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  6474. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  6475. val32, val32_2, val32_3, val32_4);
  6476. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  6477. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  6478. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  6479. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  6480. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  6481. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  6482. val32, val32_2, val32_3, val32_4, val32_5);
  6483. /* SW status block */
  6484. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  6485. tp->hw_status->status,
  6486. tp->hw_status->status_tag,
  6487. tp->hw_status->rx_jumbo_consumer,
  6488. tp->hw_status->rx_consumer,
  6489. tp->hw_status->rx_mini_consumer,
  6490. tp->hw_status->idx[0].rx_producer,
  6491. tp->hw_status->idx[0].tx_consumer);
  6492. /* SW statistics block */
  6493. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  6494. ((u32 *)tp->hw_stats)[0],
  6495. ((u32 *)tp->hw_stats)[1],
  6496. ((u32 *)tp->hw_stats)[2],
  6497. ((u32 *)tp->hw_stats)[3]);
  6498. /* Mailboxes */
  6499. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  6500. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  6501. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  6502. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  6503. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  6504. /* NIC side send descriptors. */
  6505. for (i = 0; i < 6; i++) {
  6506. unsigned long txd;
  6507. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  6508. + (i * sizeof(struct tg3_tx_buffer_desc));
  6509. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  6510. i,
  6511. readl(txd + 0x0), readl(txd + 0x4),
  6512. readl(txd + 0x8), readl(txd + 0xc));
  6513. }
  6514. /* NIC side RX descriptors. */
  6515. for (i = 0; i < 6; i++) {
  6516. unsigned long rxd;
  6517. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  6518. + (i * sizeof(struct tg3_rx_buffer_desc));
  6519. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  6520. i,
  6521. readl(rxd + 0x0), readl(rxd + 0x4),
  6522. readl(rxd + 0x8), readl(rxd + 0xc));
  6523. rxd += (4 * sizeof(u32));
  6524. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  6525. i,
  6526. readl(rxd + 0x0), readl(rxd + 0x4),
  6527. readl(rxd + 0x8), readl(rxd + 0xc));
  6528. }
  6529. for (i = 0; i < 6; i++) {
  6530. unsigned long rxd;
  6531. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  6532. + (i * sizeof(struct tg3_rx_buffer_desc));
  6533. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  6534. i,
  6535. readl(rxd + 0x0), readl(rxd + 0x4),
  6536. readl(rxd + 0x8), readl(rxd + 0xc));
  6537. rxd += (4 * sizeof(u32));
  6538. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  6539. i,
  6540. readl(rxd + 0x0), readl(rxd + 0x4),
  6541. readl(rxd + 0x8), readl(rxd + 0xc));
  6542. }
  6543. }
  6544. #endif
  6545. static struct net_device_stats *tg3_get_stats(struct net_device *);
  6546. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  6547. static int tg3_close(struct net_device *dev)
  6548. {
  6549. struct tg3 *tp = netdev_priv(dev);
  6550. napi_disable(&tp->napi);
  6551. cancel_work_sync(&tp->reset_task);
  6552. netif_stop_queue(dev);
  6553. del_timer_sync(&tp->timer);
  6554. tg3_full_lock(tp, 1);
  6555. #if 0
  6556. tg3_dump_state(tp);
  6557. #endif
  6558. tg3_disable_ints(tp);
  6559. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6560. tg3_free_rings(tp);
  6561. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6562. tg3_full_unlock(tp);
  6563. free_irq(tp->pdev->irq, dev);
  6564. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6565. pci_disable_msi(tp->pdev);
  6566. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6567. }
  6568. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  6569. sizeof(tp->net_stats_prev));
  6570. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  6571. sizeof(tp->estats_prev));
  6572. tg3_free_consistent(tp);
  6573. tg3_set_power_state(tp, PCI_D3hot);
  6574. netif_carrier_off(tp->dev);
  6575. return 0;
  6576. }
  6577. static inline unsigned long get_stat64(tg3_stat64_t *val)
  6578. {
  6579. unsigned long ret;
  6580. #if (BITS_PER_LONG == 32)
  6581. ret = val->low;
  6582. #else
  6583. ret = ((u64)val->high << 32) | ((u64)val->low);
  6584. #endif
  6585. return ret;
  6586. }
  6587. static unsigned long calc_crc_errors(struct tg3 *tp)
  6588. {
  6589. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6590. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6591. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  6592. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  6593. u32 val;
  6594. spin_lock_bh(&tp->lock);
  6595. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  6596. tg3_writephy(tp, MII_TG3_TEST1,
  6597. val | MII_TG3_TEST1_CRC_EN);
  6598. tg3_readphy(tp, 0x14, &val);
  6599. } else
  6600. val = 0;
  6601. spin_unlock_bh(&tp->lock);
  6602. tp->phy_crc_errors += val;
  6603. return tp->phy_crc_errors;
  6604. }
  6605. return get_stat64(&hw_stats->rx_fcs_errors);
  6606. }
  6607. #define ESTAT_ADD(member) \
  6608. estats->member = old_estats->member + \
  6609. get_stat64(&hw_stats->member)
  6610. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  6611. {
  6612. struct tg3_ethtool_stats *estats = &tp->estats;
  6613. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  6614. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6615. if (!hw_stats)
  6616. return old_estats;
  6617. ESTAT_ADD(rx_octets);
  6618. ESTAT_ADD(rx_fragments);
  6619. ESTAT_ADD(rx_ucast_packets);
  6620. ESTAT_ADD(rx_mcast_packets);
  6621. ESTAT_ADD(rx_bcast_packets);
  6622. ESTAT_ADD(rx_fcs_errors);
  6623. ESTAT_ADD(rx_align_errors);
  6624. ESTAT_ADD(rx_xon_pause_rcvd);
  6625. ESTAT_ADD(rx_xoff_pause_rcvd);
  6626. ESTAT_ADD(rx_mac_ctrl_rcvd);
  6627. ESTAT_ADD(rx_xoff_entered);
  6628. ESTAT_ADD(rx_frame_too_long_errors);
  6629. ESTAT_ADD(rx_jabbers);
  6630. ESTAT_ADD(rx_undersize_packets);
  6631. ESTAT_ADD(rx_in_length_errors);
  6632. ESTAT_ADD(rx_out_length_errors);
  6633. ESTAT_ADD(rx_64_or_less_octet_packets);
  6634. ESTAT_ADD(rx_65_to_127_octet_packets);
  6635. ESTAT_ADD(rx_128_to_255_octet_packets);
  6636. ESTAT_ADD(rx_256_to_511_octet_packets);
  6637. ESTAT_ADD(rx_512_to_1023_octet_packets);
  6638. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  6639. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  6640. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  6641. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  6642. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  6643. ESTAT_ADD(tx_octets);
  6644. ESTAT_ADD(tx_collisions);
  6645. ESTAT_ADD(tx_xon_sent);
  6646. ESTAT_ADD(tx_xoff_sent);
  6647. ESTAT_ADD(tx_flow_control);
  6648. ESTAT_ADD(tx_mac_errors);
  6649. ESTAT_ADD(tx_single_collisions);
  6650. ESTAT_ADD(tx_mult_collisions);
  6651. ESTAT_ADD(tx_deferred);
  6652. ESTAT_ADD(tx_excessive_collisions);
  6653. ESTAT_ADD(tx_late_collisions);
  6654. ESTAT_ADD(tx_collide_2times);
  6655. ESTAT_ADD(tx_collide_3times);
  6656. ESTAT_ADD(tx_collide_4times);
  6657. ESTAT_ADD(tx_collide_5times);
  6658. ESTAT_ADD(tx_collide_6times);
  6659. ESTAT_ADD(tx_collide_7times);
  6660. ESTAT_ADD(tx_collide_8times);
  6661. ESTAT_ADD(tx_collide_9times);
  6662. ESTAT_ADD(tx_collide_10times);
  6663. ESTAT_ADD(tx_collide_11times);
  6664. ESTAT_ADD(tx_collide_12times);
  6665. ESTAT_ADD(tx_collide_13times);
  6666. ESTAT_ADD(tx_collide_14times);
  6667. ESTAT_ADD(tx_collide_15times);
  6668. ESTAT_ADD(tx_ucast_packets);
  6669. ESTAT_ADD(tx_mcast_packets);
  6670. ESTAT_ADD(tx_bcast_packets);
  6671. ESTAT_ADD(tx_carrier_sense_errors);
  6672. ESTAT_ADD(tx_discards);
  6673. ESTAT_ADD(tx_errors);
  6674. ESTAT_ADD(dma_writeq_full);
  6675. ESTAT_ADD(dma_write_prioq_full);
  6676. ESTAT_ADD(rxbds_empty);
  6677. ESTAT_ADD(rx_discards);
  6678. ESTAT_ADD(rx_errors);
  6679. ESTAT_ADD(rx_threshold_hit);
  6680. ESTAT_ADD(dma_readq_full);
  6681. ESTAT_ADD(dma_read_prioq_full);
  6682. ESTAT_ADD(tx_comp_queue_full);
  6683. ESTAT_ADD(ring_set_send_prod_index);
  6684. ESTAT_ADD(ring_status_update);
  6685. ESTAT_ADD(nic_irqs);
  6686. ESTAT_ADD(nic_avoided_irqs);
  6687. ESTAT_ADD(nic_tx_threshold_hit);
  6688. return estats;
  6689. }
  6690. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  6691. {
  6692. struct tg3 *tp = netdev_priv(dev);
  6693. struct net_device_stats *stats = &tp->net_stats;
  6694. struct net_device_stats *old_stats = &tp->net_stats_prev;
  6695. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6696. if (!hw_stats)
  6697. return old_stats;
  6698. stats->rx_packets = old_stats->rx_packets +
  6699. get_stat64(&hw_stats->rx_ucast_packets) +
  6700. get_stat64(&hw_stats->rx_mcast_packets) +
  6701. get_stat64(&hw_stats->rx_bcast_packets);
  6702. stats->tx_packets = old_stats->tx_packets +
  6703. get_stat64(&hw_stats->tx_ucast_packets) +
  6704. get_stat64(&hw_stats->tx_mcast_packets) +
  6705. get_stat64(&hw_stats->tx_bcast_packets);
  6706. stats->rx_bytes = old_stats->rx_bytes +
  6707. get_stat64(&hw_stats->rx_octets);
  6708. stats->tx_bytes = old_stats->tx_bytes +
  6709. get_stat64(&hw_stats->tx_octets);
  6710. stats->rx_errors = old_stats->rx_errors +
  6711. get_stat64(&hw_stats->rx_errors);
  6712. stats->tx_errors = old_stats->tx_errors +
  6713. get_stat64(&hw_stats->tx_errors) +
  6714. get_stat64(&hw_stats->tx_mac_errors) +
  6715. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  6716. get_stat64(&hw_stats->tx_discards);
  6717. stats->multicast = old_stats->multicast +
  6718. get_stat64(&hw_stats->rx_mcast_packets);
  6719. stats->collisions = old_stats->collisions +
  6720. get_stat64(&hw_stats->tx_collisions);
  6721. stats->rx_length_errors = old_stats->rx_length_errors +
  6722. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  6723. get_stat64(&hw_stats->rx_undersize_packets);
  6724. stats->rx_over_errors = old_stats->rx_over_errors +
  6725. get_stat64(&hw_stats->rxbds_empty);
  6726. stats->rx_frame_errors = old_stats->rx_frame_errors +
  6727. get_stat64(&hw_stats->rx_align_errors);
  6728. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  6729. get_stat64(&hw_stats->tx_discards);
  6730. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  6731. get_stat64(&hw_stats->tx_carrier_sense_errors);
  6732. stats->rx_crc_errors = old_stats->rx_crc_errors +
  6733. calc_crc_errors(tp);
  6734. stats->rx_missed_errors = old_stats->rx_missed_errors +
  6735. get_stat64(&hw_stats->rx_discards);
  6736. return stats;
  6737. }
  6738. static inline u32 calc_crc(unsigned char *buf, int len)
  6739. {
  6740. u32 reg;
  6741. u32 tmp;
  6742. int j, k;
  6743. reg = 0xffffffff;
  6744. for (j = 0; j < len; j++) {
  6745. reg ^= buf[j];
  6746. for (k = 0; k < 8; k++) {
  6747. tmp = reg & 0x01;
  6748. reg >>= 1;
  6749. if (tmp) {
  6750. reg ^= 0xedb88320;
  6751. }
  6752. }
  6753. }
  6754. return ~reg;
  6755. }
  6756. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  6757. {
  6758. /* accept or reject all multicast frames */
  6759. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  6760. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  6761. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  6762. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  6763. }
  6764. static void __tg3_set_rx_mode(struct net_device *dev)
  6765. {
  6766. struct tg3 *tp = netdev_priv(dev);
  6767. u32 rx_mode;
  6768. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  6769. RX_MODE_KEEP_VLAN_TAG);
  6770. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  6771. * flag clear.
  6772. */
  6773. #if TG3_VLAN_TAG_USED
  6774. if (!tp->vlgrp &&
  6775. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6776. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6777. #else
  6778. /* By definition, VLAN is disabled always in this
  6779. * case.
  6780. */
  6781. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6782. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6783. #endif
  6784. if (dev->flags & IFF_PROMISC) {
  6785. /* Promiscuous mode. */
  6786. rx_mode |= RX_MODE_PROMISC;
  6787. } else if (dev->flags & IFF_ALLMULTI) {
  6788. /* Accept all multicast. */
  6789. tg3_set_multi (tp, 1);
  6790. } else if (dev->mc_count < 1) {
  6791. /* Reject all multicast. */
  6792. tg3_set_multi (tp, 0);
  6793. } else {
  6794. /* Accept one or more multicast(s). */
  6795. struct dev_mc_list *mclist;
  6796. unsigned int i;
  6797. u32 mc_filter[4] = { 0, };
  6798. u32 regidx;
  6799. u32 bit;
  6800. u32 crc;
  6801. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  6802. i++, mclist = mclist->next) {
  6803. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  6804. bit = ~crc & 0x7f;
  6805. regidx = (bit & 0x60) >> 5;
  6806. bit &= 0x1f;
  6807. mc_filter[regidx] |= (1 << bit);
  6808. }
  6809. tw32(MAC_HASH_REG_0, mc_filter[0]);
  6810. tw32(MAC_HASH_REG_1, mc_filter[1]);
  6811. tw32(MAC_HASH_REG_2, mc_filter[2]);
  6812. tw32(MAC_HASH_REG_3, mc_filter[3]);
  6813. }
  6814. if (rx_mode != tp->rx_mode) {
  6815. tp->rx_mode = rx_mode;
  6816. tw32_f(MAC_RX_MODE, rx_mode);
  6817. udelay(10);
  6818. }
  6819. }
  6820. static void tg3_set_rx_mode(struct net_device *dev)
  6821. {
  6822. struct tg3 *tp = netdev_priv(dev);
  6823. if (!netif_running(dev))
  6824. return;
  6825. tg3_full_lock(tp, 0);
  6826. __tg3_set_rx_mode(dev);
  6827. tg3_full_unlock(tp);
  6828. }
  6829. #define TG3_REGDUMP_LEN (32 * 1024)
  6830. static int tg3_get_regs_len(struct net_device *dev)
  6831. {
  6832. return TG3_REGDUMP_LEN;
  6833. }
  6834. static void tg3_get_regs(struct net_device *dev,
  6835. struct ethtool_regs *regs, void *_p)
  6836. {
  6837. u32 *p = _p;
  6838. struct tg3 *tp = netdev_priv(dev);
  6839. u8 *orig_p = _p;
  6840. int i;
  6841. regs->version = 0;
  6842. memset(p, 0, TG3_REGDUMP_LEN);
  6843. if (tp->link_config.phy_is_low_power)
  6844. return;
  6845. tg3_full_lock(tp, 0);
  6846. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  6847. #define GET_REG32_LOOP(base,len) \
  6848. do { p = (u32 *)(orig_p + (base)); \
  6849. for (i = 0; i < len; i += 4) \
  6850. __GET_REG32((base) + i); \
  6851. } while (0)
  6852. #define GET_REG32_1(reg) \
  6853. do { p = (u32 *)(orig_p + (reg)); \
  6854. __GET_REG32((reg)); \
  6855. } while (0)
  6856. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  6857. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  6858. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  6859. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  6860. GET_REG32_1(SNDDATAC_MODE);
  6861. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  6862. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  6863. GET_REG32_1(SNDBDC_MODE);
  6864. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  6865. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  6866. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  6867. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  6868. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  6869. GET_REG32_1(RCVDCC_MODE);
  6870. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  6871. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  6872. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  6873. GET_REG32_1(MBFREE_MODE);
  6874. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  6875. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  6876. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  6877. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  6878. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  6879. GET_REG32_1(RX_CPU_MODE);
  6880. GET_REG32_1(RX_CPU_STATE);
  6881. GET_REG32_1(RX_CPU_PGMCTR);
  6882. GET_REG32_1(RX_CPU_HWBKPT);
  6883. GET_REG32_1(TX_CPU_MODE);
  6884. GET_REG32_1(TX_CPU_STATE);
  6885. GET_REG32_1(TX_CPU_PGMCTR);
  6886. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  6887. GET_REG32_LOOP(FTQ_RESET, 0x120);
  6888. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  6889. GET_REG32_1(DMAC_MODE);
  6890. GET_REG32_LOOP(GRC_MODE, 0x4c);
  6891. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  6892. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  6893. #undef __GET_REG32
  6894. #undef GET_REG32_LOOP
  6895. #undef GET_REG32_1
  6896. tg3_full_unlock(tp);
  6897. }
  6898. static int tg3_get_eeprom_len(struct net_device *dev)
  6899. {
  6900. struct tg3 *tp = netdev_priv(dev);
  6901. return tp->nvram_size;
  6902. }
  6903. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  6904. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val);
  6905. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  6906. {
  6907. struct tg3 *tp = netdev_priv(dev);
  6908. int ret;
  6909. u8 *pd;
  6910. u32 i, offset, len, val, b_offset, b_count;
  6911. if (tp->link_config.phy_is_low_power)
  6912. return -EAGAIN;
  6913. offset = eeprom->offset;
  6914. len = eeprom->len;
  6915. eeprom->len = 0;
  6916. eeprom->magic = TG3_EEPROM_MAGIC;
  6917. if (offset & 3) {
  6918. /* adjustments to start on required 4 byte boundary */
  6919. b_offset = offset & 3;
  6920. b_count = 4 - b_offset;
  6921. if (b_count > len) {
  6922. /* i.e. offset=1 len=2 */
  6923. b_count = len;
  6924. }
  6925. ret = tg3_nvram_read(tp, offset-b_offset, &val);
  6926. if (ret)
  6927. return ret;
  6928. val = cpu_to_le32(val);
  6929. memcpy(data, ((char*)&val) + b_offset, b_count);
  6930. len -= b_count;
  6931. offset += b_count;
  6932. eeprom->len += b_count;
  6933. }
  6934. /* read bytes upto the last 4 byte boundary */
  6935. pd = &data[eeprom->len];
  6936. for (i = 0; i < (len - (len & 3)); i += 4) {
  6937. ret = tg3_nvram_read(tp, offset + i, &val);
  6938. if (ret) {
  6939. eeprom->len += i;
  6940. return ret;
  6941. }
  6942. val = cpu_to_le32(val);
  6943. memcpy(pd + i, &val, 4);
  6944. }
  6945. eeprom->len += i;
  6946. if (len & 3) {
  6947. /* read last bytes not ending on 4 byte boundary */
  6948. pd = &data[eeprom->len];
  6949. b_count = len & 3;
  6950. b_offset = offset + len - b_count;
  6951. ret = tg3_nvram_read(tp, b_offset, &val);
  6952. if (ret)
  6953. return ret;
  6954. val = cpu_to_le32(val);
  6955. memcpy(pd, ((char*)&val), b_count);
  6956. eeprom->len += b_count;
  6957. }
  6958. return 0;
  6959. }
  6960. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  6961. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  6962. {
  6963. struct tg3 *tp = netdev_priv(dev);
  6964. int ret;
  6965. u32 offset, len, b_offset, odd_len, start, end;
  6966. u8 *buf;
  6967. if (tp->link_config.phy_is_low_power)
  6968. return -EAGAIN;
  6969. if (eeprom->magic != TG3_EEPROM_MAGIC)
  6970. return -EINVAL;
  6971. offset = eeprom->offset;
  6972. len = eeprom->len;
  6973. if ((b_offset = (offset & 3))) {
  6974. /* adjustments to start on required 4 byte boundary */
  6975. ret = tg3_nvram_read(tp, offset-b_offset, &start);
  6976. if (ret)
  6977. return ret;
  6978. start = cpu_to_le32(start);
  6979. len += b_offset;
  6980. offset &= ~3;
  6981. if (len < 4)
  6982. len = 4;
  6983. }
  6984. odd_len = 0;
  6985. if (len & 3) {
  6986. /* adjustments to end on required 4 byte boundary */
  6987. odd_len = 1;
  6988. len = (len + 3) & ~3;
  6989. ret = tg3_nvram_read(tp, offset+len-4, &end);
  6990. if (ret)
  6991. return ret;
  6992. end = cpu_to_le32(end);
  6993. }
  6994. buf = data;
  6995. if (b_offset || odd_len) {
  6996. buf = kmalloc(len, GFP_KERNEL);
  6997. if (!buf)
  6998. return -ENOMEM;
  6999. if (b_offset)
  7000. memcpy(buf, &start, 4);
  7001. if (odd_len)
  7002. memcpy(buf+len-4, &end, 4);
  7003. memcpy(buf + b_offset, data, eeprom->len);
  7004. }
  7005. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7006. if (buf != data)
  7007. kfree(buf);
  7008. return ret;
  7009. }
  7010. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7011. {
  7012. struct tg3 *tp = netdev_priv(dev);
  7013. cmd->supported = (SUPPORTED_Autoneg);
  7014. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7015. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7016. SUPPORTED_1000baseT_Full);
  7017. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7018. cmd->supported |= (SUPPORTED_100baseT_Half |
  7019. SUPPORTED_100baseT_Full |
  7020. SUPPORTED_10baseT_Half |
  7021. SUPPORTED_10baseT_Full |
  7022. SUPPORTED_MII);
  7023. cmd->port = PORT_TP;
  7024. } else {
  7025. cmd->supported |= SUPPORTED_FIBRE;
  7026. cmd->port = PORT_FIBRE;
  7027. }
  7028. cmd->advertising = tp->link_config.advertising;
  7029. if (netif_running(dev)) {
  7030. cmd->speed = tp->link_config.active_speed;
  7031. cmd->duplex = tp->link_config.active_duplex;
  7032. }
  7033. cmd->phy_address = PHY_ADDR;
  7034. cmd->transceiver = 0;
  7035. cmd->autoneg = tp->link_config.autoneg;
  7036. cmd->maxtxpkt = 0;
  7037. cmd->maxrxpkt = 0;
  7038. return 0;
  7039. }
  7040. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7041. {
  7042. struct tg3 *tp = netdev_priv(dev);
  7043. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7044. /* These are the only valid advertisement bits allowed. */
  7045. if (cmd->autoneg == AUTONEG_ENABLE &&
  7046. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  7047. ADVERTISED_1000baseT_Full |
  7048. ADVERTISED_Autoneg |
  7049. ADVERTISED_FIBRE)))
  7050. return -EINVAL;
  7051. /* Fiber can only do SPEED_1000. */
  7052. else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7053. (cmd->speed != SPEED_1000))
  7054. return -EINVAL;
  7055. /* Copper cannot force SPEED_1000. */
  7056. } else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7057. (cmd->speed == SPEED_1000))
  7058. return -EINVAL;
  7059. else if ((cmd->speed == SPEED_1000) &&
  7060. (tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  7061. return -EINVAL;
  7062. tg3_full_lock(tp, 0);
  7063. tp->link_config.autoneg = cmd->autoneg;
  7064. if (cmd->autoneg == AUTONEG_ENABLE) {
  7065. tp->link_config.advertising = (cmd->advertising |
  7066. ADVERTISED_Autoneg);
  7067. tp->link_config.speed = SPEED_INVALID;
  7068. tp->link_config.duplex = DUPLEX_INVALID;
  7069. } else {
  7070. tp->link_config.advertising = 0;
  7071. tp->link_config.speed = cmd->speed;
  7072. tp->link_config.duplex = cmd->duplex;
  7073. }
  7074. tp->link_config.orig_speed = tp->link_config.speed;
  7075. tp->link_config.orig_duplex = tp->link_config.duplex;
  7076. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7077. if (netif_running(dev))
  7078. tg3_setup_phy(tp, 1);
  7079. tg3_full_unlock(tp);
  7080. return 0;
  7081. }
  7082. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7083. {
  7084. struct tg3 *tp = netdev_priv(dev);
  7085. strcpy(info->driver, DRV_MODULE_NAME);
  7086. strcpy(info->version, DRV_MODULE_VERSION);
  7087. strcpy(info->fw_version, tp->fw_ver);
  7088. strcpy(info->bus_info, pci_name(tp->pdev));
  7089. }
  7090. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7091. {
  7092. struct tg3 *tp = netdev_priv(dev);
  7093. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  7094. wol->supported = WAKE_MAGIC;
  7095. else
  7096. wol->supported = 0;
  7097. wol->wolopts = 0;
  7098. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  7099. wol->wolopts = WAKE_MAGIC;
  7100. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7101. }
  7102. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7103. {
  7104. struct tg3 *tp = netdev_priv(dev);
  7105. if (wol->wolopts & ~WAKE_MAGIC)
  7106. return -EINVAL;
  7107. if ((wol->wolopts & WAKE_MAGIC) &&
  7108. !(tp->tg3_flags & TG3_FLAG_WOL_CAP))
  7109. return -EINVAL;
  7110. spin_lock_bh(&tp->lock);
  7111. if (wol->wolopts & WAKE_MAGIC)
  7112. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7113. else
  7114. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7115. spin_unlock_bh(&tp->lock);
  7116. return 0;
  7117. }
  7118. static u32 tg3_get_msglevel(struct net_device *dev)
  7119. {
  7120. struct tg3 *tp = netdev_priv(dev);
  7121. return tp->msg_enable;
  7122. }
  7123. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7124. {
  7125. struct tg3 *tp = netdev_priv(dev);
  7126. tp->msg_enable = value;
  7127. }
  7128. static int tg3_set_tso(struct net_device *dev, u32 value)
  7129. {
  7130. struct tg3 *tp = netdev_priv(dev);
  7131. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7132. if (value)
  7133. return -EINVAL;
  7134. return 0;
  7135. }
  7136. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  7137. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)) {
  7138. if (value) {
  7139. dev->features |= NETIF_F_TSO6;
  7140. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7141. dev->features |= NETIF_F_TSO_ECN;
  7142. } else
  7143. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7144. }
  7145. return ethtool_op_set_tso(dev, value);
  7146. }
  7147. static int tg3_nway_reset(struct net_device *dev)
  7148. {
  7149. struct tg3 *tp = netdev_priv(dev);
  7150. u32 bmcr;
  7151. int r;
  7152. if (!netif_running(dev))
  7153. return -EAGAIN;
  7154. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7155. return -EINVAL;
  7156. spin_lock_bh(&tp->lock);
  7157. r = -EINVAL;
  7158. tg3_readphy(tp, MII_BMCR, &bmcr);
  7159. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7160. ((bmcr & BMCR_ANENABLE) ||
  7161. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7162. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7163. BMCR_ANENABLE);
  7164. r = 0;
  7165. }
  7166. spin_unlock_bh(&tp->lock);
  7167. return r;
  7168. }
  7169. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7170. {
  7171. struct tg3 *tp = netdev_priv(dev);
  7172. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7173. ering->rx_mini_max_pending = 0;
  7174. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7175. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7176. else
  7177. ering->rx_jumbo_max_pending = 0;
  7178. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7179. ering->rx_pending = tp->rx_pending;
  7180. ering->rx_mini_pending = 0;
  7181. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7182. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7183. else
  7184. ering->rx_jumbo_pending = 0;
  7185. ering->tx_pending = tp->tx_pending;
  7186. }
  7187. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7188. {
  7189. struct tg3 *tp = netdev_priv(dev);
  7190. int irq_sync = 0, err = 0;
  7191. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7192. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7193. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7194. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7195. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7196. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7197. return -EINVAL;
  7198. if (netif_running(dev)) {
  7199. tg3_netif_stop(tp);
  7200. irq_sync = 1;
  7201. }
  7202. tg3_full_lock(tp, irq_sync);
  7203. tp->rx_pending = ering->rx_pending;
  7204. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7205. tp->rx_pending > 63)
  7206. tp->rx_pending = 63;
  7207. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7208. tp->tx_pending = ering->tx_pending;
  7209. if (netif_running(dev)) {
  7210. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7211. err = tg3_restart_hw(tp, 1);
  7212. if (!err)
  7213. tg3_netif_start(tp);
  7214. }
  7215. tg3_full_unlock(tp);
  7216. return err;
  7217. }
  7218. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7219. {
  7220. struct tg3 *tp = netdev_priv(dev);
  7221. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7222. epause->rx_pause = (tp->tg3_flags & TG3_FLAG_RX_PAUSE) != 0;
  7223. epause->tx_pause = (tp->tg3_flags & TG3_FLAG_TX_PAUSE) != 0;
  7224. }
  7225. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7226. {
  7227. struct tg3 *tp = netdev_priv(dev);
  7228. int irq_sync = 0, err = 0;
  7229. if (netif_running(dev)) {
  7230. tg3_netif_stop(tp);
  7231. irq_sync = 1;
  7232. }
  7233. tg3_full_lock(tp, irq_sync);
  7234. if (epause->autoneg)
  7235. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  7236. else
  7237. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  7238. if (epause->rx_pause)
  7239. tp->tg3_flags |= TG3_FLAG_RX_PAUSE;
  7240. else
  7241. tp->tg3_flags &= ~TG3_FLAG_RX_PAUSE;
  7242. if (epause->tx_pause)
  7243. tp->tg3_flags |= TG3_FLAG_TX_PAUSE;
  7244. else
  7245. tp->tg3_flags &= ~TG3_FLAG_TX_PAUSE;
  7246. if (netif_running(dev)) {
  7247. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7248. err = tg3_restart_hw(tp, 1);
  7249. if (!err)
  7250. tg3_netif_start(tp);
  7251. }
  7252. tg3_full_unlock(tp);
  7253. return err;
  7254. }
  7255. static u32 tg3_get_rx_csum(struct net_device *dev)
  7256. {
  7257. struct tg3 *tp = netdev_priv(dev);
  7258. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  7259. }
  7260. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  7261. {
  7262. struct tg3 *tp = netdev_priv(dev);
  7263. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7264. if (data != 0)
  7265. return -EINVAL;
  7266. return 0;
  7267. }
  7268. spin_lock_bh(&tp->lock);
  7269. if (data)
  7270. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  7271. else
  7272. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  7273. spin_unlock_bh(&tp->lock);
  7274. return 0;
  7275. }
  7276. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  7277. {
  7278. struct tg3 *tp = netdev_priv(dev);
  7279. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7280. if (data != 0)
  7281. return -EINVAL;
  7282. return 0;
  7283. }
  7284. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7285. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  7286. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7287. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7288. ethtool_op_set_tx_ipv6_csum(dev, data);
  7289. else
  7290. ethtool_op_set_tx_csum(dev, data);
  7291. return 0;
  7292. }
  7293. static int tg3_get_sset_count (struct net_device *dev, int sset)
  7294. {
  7295. switch (sset) {
  7296. case ETH_SS_TEST:
  7297. return TG3_NUM_TEST;
  7298. case ETH_SS_STATS:
  7299. return TG3_NUM_STATS;
  7300. default:
  7301. return -EOPNOTSUPP;
  7302. }
  7303. }
  7304. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  7305. {
  7306. switch (stringset) {
  7307. case ETH_SS_STATS:
  7308. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  7309. break;
  7310. case ETH_SS_TEST:
  7311. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  7312. break;
  7313. default:
  7314. WARN_ON(1); /* we need a WARN() */
  7315. break;
  7316. }
  7317. }
  7318. static int tg3_phys_id(struct net_device *dev, u32 data)
  7319. {
  7320. struct tg3 *tp = netdev_priv(dev);
  7321. int i;
  7322. if (!netif_running(tp->dev))
  7323. return -EAGAIN;
  7324. if (data == 0)
  7325. data = 2;
  7326. for (i = 0; i < (data * 2); i++) {
  7327. if ((i % 2) == 0)
  7328. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7329. LED_CTRL_1000MBPS_ON |
  7330. LED_CTRL_100MBPS_ON |
  7331. LED_CTRL_10MBPS_ON |
  7332. LED_CTRL_TRAFFIC_OVERRIDE |
  7333. LED_CTRL_TRAFFIC_BLINK |
  7334. LED_CTRL_TRAFFIC_LED);
  7335. else
  7336. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7337. LED_CTRL_TRAFFIC_OVERRIDE);
  7338. if (msleep_interruptible(500))
  7339. break;
  7340. }
  7341. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7342. return 0;
  7343. }
  7344. static void tg3_get_ethtool_stats (struct net_device *dev,
  7345. struct ethtool_stats *estats, u64 *tmp_stats)
  7346. {
  7347. struct tg3 *tp = netdev_priv(dev);
  7348. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  7349. }
  7350. #define NVRAM_TEST_SIZE 0x100
  7351. #define NVRAM_SELFBOOT_FORMAT1_SIZE 0x14
  7352. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  7353. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  7354. static int tg3_test_nvram(struct tg3 *tp)
  7355. {
  7356. u32 *buf, csum, magic;
  7357. int i, j, k, err = 0, size;
  7358. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  7359. return -EIO;
  7360. if (magic == TG3_EEPROM_MAGIC)
  7361. size = NVRAM_TEST_SIZE;
  7362. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  7363. if ((magic & 0xe00000) == 0x200000)
  7364. size = NVRAM_SELFBOOT_FORMAT1_SIZE;
  7365. else
  7366. return 0;
  7367. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  7368. size = NVRAM_SELFBOOT_HW_SIZE;
  7369. else
  7370. return -EIO;
  7371. buf = kmalloc(size, GFP_KERNEL);
  7372. if (buf == NULL)
  7373. return -ENOMEM;
  7374. err = -EIO;
  7375. for (i = 0, j = 0; i < size; i += 4, j++) {
  7376. u32 val;
  7377. if ((err = tg3_nvram_read(tp, i, &val)) != 0)
  7378. break;
  7379. buf[j] = cpu_to_le32(val);
  7380. }
  7381. if (i < size)
  7382. goto out;
  7383. /* Selfboot format */
  7384. if ((cpu_to_be32(buf[0]) & TG3_EEPROM_MAGIC_FW_MSK) ==
  7385. TG3_EEPROM_MAGIC_FW) {
  7386. u8 *buf8 = (u8 *) buf, csum8 = 0;
  7387. for (i = 0; i < size; i++)
  7388. csum8 += buf8[i];
  7389. if (csum8 == 0) {
  7390. err = 0;
  7391. goto out;
  7392. }
  7393. err = -EIO;
  7394. goto out;
  7395. }
  7396. if ((cpu_to_be32(buf[0]) & TG3_EEPROM_MAGIC_HW_MSK) ==
  7397. TG3_EEPROM_MAGIC_HW) {
  7398. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  7399. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  7400. u8 *buf8 = (u8 *) buf;
  7401. /* Separate the parity bits and the data bytes. */
  7402. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  7403. if ((i == 0) || (i == 8)) {
  7404. int l;
  7405. u8 msk;
  7406. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  7407. parity[k++] = buf8[i] & msk;
  7408. i++;
  7409. }
  7410. else if (i == 16) {
  7411. int l;
  7412. u8 msk;
  7413. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  7414. parity[k++] = buf8[i] & msk;
  7415. i++;
  7416. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  7417. parity[k++] = buf8[i] & msk;
  7418. i++;
  7419. }
  7420. data[j++] = buf8[i];
  7421. }
  7422. err = -EIO;
  7423. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  7424. u8 hw8 = hweight8(data[i]);
  7425. if ((hw8 & 0x1) && parity[i])
  7426. goto out;
  7427. else if (!(hw8 & 0x1) && !parity[i])
  7428. goto out;
  7429. }
  7430. err = 0;
  7431. goto out;
  7432. }
  7433. /* Bootstrap checksum at offset 0x10 */
  7434. csum = calc_crc((unsigned char *) buf, 0x10);
  7435. if(csum != cpu_to_le32(buf[0x10/4]))
  7436. goto out;
  7437. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  7438. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  7439. if (csum != cpu_to_le32(buf[0xfc/4]))
  7440. goto out;
  7441. err = 0;
  7442. out:
  7443. kfree(buf);
  7444. return err;
  7445. }
  7446. #define TG3_SERDES_TIMEOUT_SEC 2
  7447. #define TG3_COPPER_TIMEOUT_SEC 6
  7448. static int tg3_test_link(struct tg3 *tp)
  7449. {
  7450. int i, max;
  7451. if (!netif_running(tp->dev))
  7452. return -ENODEV;
  7453. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  7454. max = TG3_SERDES_TIMEOUT_SEC;
  7455. else
  7456. max = TG3_COPPER_TIMEOUT_SEC;
  7457. for (i = 0; i < max; i++) {
  7458. if (netif_carrier_ok(tp->dev))
  7459. return 0;
  7460. if (msleep_interruptible(1000))
  7461. break;
  7462. }
  7463. return -EIO;
  7464. }
  7465. /* Only test the commonly used registers */
  7466. static int tg3_test_registers(struct tg3 *tp)
  7467. {
  7468. int i, is_5705, is_5750;
  7469. u32 offset, read_mask, write_mask, val, save_val, read_val;
  7470. static struct {
  7471. u16 offset;
  7472. u16 flags;
  7473. #define TG3_FL_5705 0x1
  7474. #define TG3_FL_NOT_5705 0x2
  7475. #define TG3_FL_NOT_5788 0x4
  7476. #define TG3_FL_NOT_5750 0x8
  7477. u32 read_mask;
  7478. u32 write_mask;
  7479. } reg_tbl[] = {
  7480. /* MAC Control Registers */
  7481. { MAC_MODE, TG3_FL_NOT_5705,
  7482. 0x00000000, 0x00ef6f8c },
  7483. { MAC_MODE, TG3_FL_5705,
  7484. 0x00000000, 0x01ef6b8c },
  7485. { MAC_STATUS, TG3_FL_NOT_5705,
  7486. 0x03800107, 0x00000000 },
  7487. { MAC_STATUS, TG3_FL_5705,
  7488. 0x03800100, 0x00000000 },
  7489. { MAC_ADDR_0_HIGH, 0x0000,
  7490. 0x00000000, 0x0000ffff },
  7491. { MAC_ADDR_0_LOW, 0x0000,
  7492. 0x00000000, 0xffffffff },
  7493. { MAC_RX_MTU_SIZE, 0x0000,
  7494. 0x00000000, 0x0000ffff },
  7495. { MAC_TX_MODE, 0x0000,
  7496. 0x00000000, 0x00000070 },
  7497. { MAC_TX_LENGTHS, 0x0000,
  7498. 0x00000000, 0x00003fff },
  7499. { MAC_RX_MODE, TG3_FL_NOT_5705,
  7500. 0x00000000, 0x000007fc },
  7501. { MAC_RX_MODE, TG3_FL_5705,
  7502. 0x00000000, 0x000007dc },
  7503. { MAC_HASH_REG_0, 0x0000,
  7504. 0x00000000, 0xffffffff },
  7505. { MAC_HASH_REG_1, 0x0000,
  7506. 0x00000000, 0xffffffff },
  7507. { MAC_HASH_REG_2, 0x0000,
  7508. 0x00000000, 0xffffffff },
  7509. { MAC_HASH_REG_3, 0x0000,
  7510. 0x00000000, 0xffffffff },
  7511. /* Receive Data and Receive BD Initiator Control Registers. */
  7512. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  7513. 0x00000000, 0xffffffff },
  7514. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  7515. 0x00000000, 0xffffffff },
  7516. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  7517. 0x00000000, 0x00000003 },
  7518. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  7519. 0x00000000, 0xffffffff },
  7520. { RCVDBDI_STD_BD+0, 0x0000,
  7521. 0x00000000, 0xffffffff },
  7522. { RCVDBDI_STD_BD+4, 0x0000,
  7523. 0x00000000, 0xffffffff },
  7524. { RCVDBDI_STD_BD+8, 0x0000,
  7525. 0x00000000, 0xffff0002 },
  7526. { RCVDBDI_STD_BD+0xc, 0x0000,
  7527. 0x00000000, 0xffffffff },
  7528. /* Receive BD Initiator Control Registers. */
  7529. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  7530. 0x00000000, 0xffffffff },
  7531. { RCVBDI_STD_THRESH, TG3_FL_5705,
  7532. 0x00000000, 0x000003ff },
  7533. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  7534. 0x00000000, 0xffffffff },
  7535. /* Host Coalescing Control Registers. */
  7536. { HOSTCC_MODE, TG3_FL_NOT_5705,
  7537. 0x00000000, 0x00000004 },
  7538. { HOSTCC_MODE, TG3_FL_5705,
  7539. 0x00000000, 0x000000f6 },
  7540. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  7541. 0x00000000, 0xffffffff },
  7542. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  7543. 0x00000000, 0x000003ff },
  7544. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  7545. 0x00000000, 0xffffffff },
  7546. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  7547. 0x00000000, 0x000003ff },
  7548. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  7549. 0x00000000, 0xffffffff },
  7550. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7551. 0x00000000, 0x000000ff },
  7552. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  7553. 0x00000000, 0xffffffff },
  7554. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7555. 0x00000000, 0x000000ff },
  7556. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7557. 0x00000000, 0xffffffff },
  7558. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7559. 0x00000000, 0xffffffff },
  7560. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7561. 0x00000000, 0xffffffff },
  7562. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7563. 0x00000000, 0x000000ff },
  7564. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7565. 0x00000000, 0xffffffff },
  7566. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7567. 0x00000000, 0x000000ff },
  7568. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  7569. 0x00000000, 0xffffffff },
  7570. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  7571. 0x00000000, 0xffffffff },
  7572. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  7573. 0x00000000, 0xffffffff },
  7574. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  7575. 0x00000000, 0xffffffff },
  7576. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  7577. 0x00000000, 0xffffffff },
  7578. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  7579. 0xffffffff, 0x00000000 },
  7580. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  7581. 0xffffffff, 0x00000000 },
  7582. /* Buffer Manager Control Registers. */
  7583. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  7584. 0x00000000, 0x007fff80 },
  7585. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  7586. 0x00000000, 0x007fffff },
  7587. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  7588. 0x00000000, 0x0000003f },
  7589. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  7590. 0x00000000, 0x000001ff },
  7591. { BUFMGR_MB_HIGH_WATER, 0x0000,
  7592. 0x00000000, 0x000001ff },
  7593. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  7594. 0xffffffff, 0x00000000 },
  7595. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  7596. 0xffffffff, 0x00000000 },
  7597. /* Mailbox Registers */
  7598. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  7599. 0x00000000, 0x000001ff },
  7600. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  7601. 0x00000000, 0x000001ff },
  7602. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  7603. 0x00000000, 0x000007ff },
  7604. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  7605. 0x00000000, 0x000001ff },
  7606. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  7607. };
  7608. is_5705 = is_5750 = 0;
  7609. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  7610. is_5705 = 1;
  7611. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7612. is_5750 = 1;
  7613. }
  7614. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  7615. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  7616. continue;
  7617. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  7618. continue;
  7619. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  7620. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  7621. continue;
  7622. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  7623. continue;
  7624. offset = (u32) reg_tbl[i].offset;
  7625. read_mask = reg_tbl[i].read_mask;
  7626. write_mask = reg_tbl[i].write_mask;
  7627. /* Save the original register content */
  7628. save_val = tr32(offset);
  7629. /* Determine the read-only value. */
  7630. read_val = save_val & read_mask;
  7631. /* Write zero to the register, then make sure the read-only bits
  7632. * are not changed and the read/write bits are all zeros.
  7633. */
  7634. tw32(offset, 0);
  7635. val = tr32(offset);
  7636. /* Test the read-only and read/write bits. */
  7637. if (((val & read_mask) != read_val) || (val & write_mask))
  7638. goto out;
  7639. /* Write ones to all the bits defined by RdMask and WrMask, then
  7640. * make sure the read-only bits are not changed and the
  7641. * read/write bits are all ones.
  7642. */
  7643. tw32(offset, read_mask | write_mask);
  7644. val = tr32(offset);
  7645. /* Test the read-only bits. */
  7646. if ((val & read_mask) != read_val)
  7647. goto out;
  7648. /* Test the read/write bits. */
  7649. if ((val & write_mask) != write_mask)
  7650. goto out;
  7651. tw32(offset, save_val);
  7652. }
  7653. return 0;
  7654. out:
  7655. if (netif_msg_hw(tp))
  7656. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  7657. offset);
  7658. tw32(offset, save_val);
  7659. return -EIO;
  7660. }
  7661. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  7662. {
  7663. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  7664. int i;
  7665. u32 j;
  7666. for (i = 0; i < sizeof(test_pattern)/sizeof(u32); i++) {
  7667. for (j = 0; j < len; j += 4) {
  7668. u32 val;
  7669. tg3_write_mem(tp, offset + j, test_pattern[i]);
  7670. tg3_read_mem(tp, offset + j, &val);
  7671. if (val != test_pattern[i])
  7672. return -EIO;
  7673. }
  7674. }
  7675. return 0;
  7676. }
  7677. static int tg3_test_memory(struct tg3 *tp)
  7678. {
  7679. static struct mem_entry {
  7680. u32 offset;
  7681. u32 len;
  7682. } mem_tbl_570x[] = {
  7683. { 0x00000000, 0x00b50},
  7684. { 0x00002000, 0x1c000},
  7685. { 0xffffffff, 0x00000}
  7686. }, mem_tbl_5705[] = {
  7687. { 0x00000100, 0x0000c},
  7688. { 0x00000200, 0x00008},
  7689. { 0x00004000, 0x00800},
  7690. { 0x00006000, 0x01000},
  7691. { 0x00008000, 0x02000},
  7692. { 0x00010000, 0x0e000},
  7693. { 0xffffffff, 0x00000}
  7694. }, mem_tbl_5755[] = {
  7695. { 0x00000200, 0x00008},
  7696. { 0x00004000, 0x00800},
  7697. { 0x00006000, 0x00800},
  7698. { 0x00008000, 0x02000},
  7699. { 0x00010000, 0x0c000},
  7700. { 0xffffffff, 0x00000}
  7701. }, mem_tbl_5906[] = {
  7702. { 0x00000200, 0x00008},
  7703. { 0x00004000, 0x00400},
  7704. { 0x00006000, 0x00400},
  7705. { 0x00008000, 0x01000},
  7706. { 0x00010000, 0x01000},
  7707. { 0xffffffff, 0x00000}
  7708. };
  7709. struct mem_entry *mem_tbl;
  7710. int err = 0;
  7711. int i;
  7712. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  7713. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7714. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  7715. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7716. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7717. mem_tbl = mem_tbl_5755;
  7718. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7719. mem_tbl = mem_tbl_5906;
  7720. else
  7721. mem_tbl = mem_tbl_5705;
  7722. } else
  7723. mem_tbl = mem_tbl_570x;
  7724. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  7725. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  7726. mem_tbl[i].len)) != 0)
  7727. break;
  7728. }
  7729. return err;
  7730. }
  7731. #define TG3_MAC_LOOPBACK 0
  7732. #define TG3_PHY_LOOPBACK 1
  7733. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  7734. {
  7735. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  7736. u32 desc_idx;
  7737. struct sk_buff *skb, *rx_skb;
  7738. u8 *tx_data;
  7739. dma_addr_t map;
  7740. int num_pkts, tx_len, rx_len, i, err;
  7741. struct tg3_rx_buffer_desc *desc;
  7742. if (loopback_mode == TG3_MAC_LOOPBACK) {
  7743. /* HW errata - mac loopback fails in some cases on 5780.
  7744. * Normal traffic and PHY loopback are not affected by
  7745. * errata.
  7746. */
  7747. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  7748. return 0;
  7749. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  7750. MAC_MODE_PORT_INT_LPBACK;
  7751. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  7752. mac_mode |= MAC_MODE_LINK_POLARITY;
  7753. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  7754. mac_mode |= MAC_MODE_PORT_MODE_MII;
  7755. else
  7756. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  7757. tw32(MAC_MODE, mac_mode);
  7758. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  7759. u32 val;
  7760. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  7761. u32 phytest;
  7762. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &phytest)) {
  7763. u32 phy;
  7764. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  7765. phytest | MII_TG3_EPHY_SHADOW_EN);
  7766. if (!tg3_readphy(tp, 0x1b, &phy))
  7767. tg3_writephy(tp, 0x1b, phy & ~0x20);
  7768. tg3_writephy(tp, MII_TG3_EPHY_TEST, phytest);
  7769. }
  7770. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  7771. } else
  7772. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  7773. tg3_phy_toggle_automdix(tp, 0);
  7774. tg3_writephy(tp, MII_BMCR, val);
  7775. udelay(40);
  7776. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  7777. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  7778. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x1800);
  7779. mac_mode |= MAC_MODE_PORT_MODE_MII;
  7780. } else
  7781. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  7782. /* reset to prevent losing 1st rx packet intermittently */
  7783. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  7784. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7785. udelay(10);
  7786. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7787. }
  7788. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  7789. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  7790. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  7791. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  7792. mac_mode |= MAC_MODE_LINK_POLARITY;
  7793. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  7794. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  7795. }
  7796. tw32(MAC_MODE, mac_mode);
  7797. }
  7798. else
  7799. return -EINVAL;
  7800. err = -EIO;
  7801. tx_len = 1514;
  7802. skb = netdev_alloc_skb(tp->dev, tx_len);
  7803. if (!skb)
  7804. return -ENOMEM;
  7805. tx_data = skb_put(skb, tx_len);
  7806. memcpy(tx_data, tp->dev->dev_addr, 6);
  7807. memset(tx_data + 6, 0x0, 8);
  7808. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  7809. for (i = 14; i < tx_len; i++)
  7810. tx_data[i] = (u8) (i & 0xff);
  7811. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  7812. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7813. HOSTCC_MODE_NOW);
  7814. udelay(10);
  7815. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  7816. num_pkts = 0;
  7817. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  7818. tp->tx_prod++;
  7819. num_pkts++;
  7820. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  7821. tp->tx_prod);
  7822. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  7823. udelay(10);
  7824. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  7825. for (i = 0; i < 25; i++) {
  7826. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7827. HOSTCC_MODE_NOW);
  7828. udelay(10);
  7829. tx_idx = tp->hw_status->idx[0].tx_consumer;
  7830. rx_idx = tp->hw_status->idx[0].rx_producer;
  7831. if ((tx_idx == tp->tx_prod) &&
  7832. (rx_idx == (rx_start_idx + num_pkts)))
  7833. break;
  7834. }
  7835. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  7836. dev_kfree_skb(skb);
  7837. if (tx_idx != tp->tx_prod)
  7838. goto out;
  7839. if (rx_idx != rx_start_idx + num_pkts)
  7840. goto out;
  7841. desc = &tp->rx_rcb[rx_start_idx];
  7842. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  7843. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  7844. if (opaque_key != RXD_OPAQUE_RING_STD)
  7845. goto out;
  7846. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  7847. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  7848. goto out;
  7849. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  7850. if (rx_len != tx_len)
  7851. goto out;
  7852. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  7853. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  7854. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  7855. for (i = 14; i < tx_len; i++) {
  7856. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  7857. goto out;
  7858. }
  7859. err = 0;
  7860. /* tg3_free_rings will unmap and free the rx_skb */
  7861. out:
  7862. return err;
  7863. }
  7864. #define TG3_MAC_LOOPBACK_FAILED 1
  7865. #define TG3_PHY_LOOPBACK_FAILED 2
  7866. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  7867. TG3_PHY_LOOPBACK_FAILED)
  7868. static int tg3_test_loopback(struct tg3 *tp)
  7869. {
  7870. int err = 0;
  7871. u32 cpmuctrl = 0;
  7872. if (!netif_running(tp->dev))
  7873. return TG3_LOOPBACK_FAILED;
  7874. err = tg3_reset_hw(tp, 1);
  7875. if (err)
  7876. return TG3_LOOPBACK_FAILED;
  7877. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  7878. int i;
  7879. u32 status;
  7880. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  7881. /* Wait for up to 40 microseconds to acquire lock. */
  7882. for (i = 0; i < 4; i++) {
  7883. status = tr32(TG3_CPMU_MUTEX_GNT);
  7884. if (status == CPMU_MUTEX_GNT_DRIVER)
  7885. break;
  7886. udelay(10);
  7887. }
  7888. if (status != CPMU_MUTEX_GNT_DRIVER)
  7889. return TG3_LOOPBACK_FAILED;
  7890. cpmuctrl = tr32(TG3_CPMU_CTRL);
  7891. /* Turn off power management based on link speed. */
  7892. tw32(TG3_CPMU_CTRL,
  7893. cpmuctrl & ~CPMU_CTRL_LINK_SPEED_MODE);
  7894. }
  7895. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  7896. err |= TG3_MAC_LOOPBACK_FAILED;
  7897. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  7898. tw32(TG3_CPMU_CTRL, cpmuctrl);
  7899. /* Release the mutex */
  7900. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  7901. }
  7902. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  7903. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  7904. err |= TG3_PHY_LOOPBACK_FAILED;
  7905. }
  7906. return err;
  7907. }
  7908. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  7909. u64 *data)
  7910. {
  7911. struct tg3 *tp = netdev_priv(dev);
  7912. if (tp->link_config.phy_is_low_power)
  7913. tg3_set_power_state(tp, PCI_D0);
  7914. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  7915. if (tg3_test_nvram(tp) != 0) {
  7916. etest->flags |= ETH_TEST_FL_FAILED;
  7917. data[0] = 1;
  7918. }
  7919. if (tg3_test_link(tp) != 0) {
  7920. etest->flags |= ETH_TEST_FL_FAILED;
  7921. data[1] = 1;
  7922. }
  7923. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  7924. int err, irq_sync = 0;
  7925. if (netif_running(dev)) {
  7926. tg3_netif_stop(tp);
  7927. irq_sync = 1;
  7928. }
  7929. tg3_full_lock(tp, irq_sync);
  7930. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  7931. err = tg3_nvram_lock(tp);
  7932. tg3_halt_cpu(tp, RX_CPU_BASE);
  7933. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  7934. tg3_halt_cpu(tp, TX_CPU_BASE);
  7935. if (!err)
  7936. tg3_nvram_unlock(tp);
  7937. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  7938. tg3_phy_reset(tp);
  7939. if (tg3_test_registers(tp) != 0) {
  7940. etest->flags |= ETH_TEST_FL_FAILED;
  7941. data[2] = 1;
  7942. }
  7943. if (tg3_test_memory(tp) != 0) {
  7944. etest->flags |= ETH_TEST_FL_FAILED;
  7945. data[3] = 1;
  7946. }
  7947. if ((data[4] = tg3_test_loopback(tp)) != 0)
  7948. etest->flags |= ETH_TEST_FL_FAILED;
  7949. tg3_full_unlock(tp);
  7950. if (tg3_test_interrupt(tp) != 0) {
  7951. etest->flags |= ETH_TEST_FL_FAILED;
  7952. data[5] = 1;
  7953. }
  7954. tg3_full_lock(tp, 0);
  7955. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7956. if (netif_running(dev)) {
  7957. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7958. if (!tg3_restart_hw(tp, 1))
  7959. tg3_netif_start(tp);
  7960. }
  7961. tg3_full_unlock(tp);
  7962. }
  7963. if (tp->link_config.phy_is_low_power)
  7964. tg3_set_power_state(tp, PCI_D3hot);
  7965. }
  7966. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  7967. {
  7968. struct mii_ioctl_data *data = if_mii(ifr);
  7969. struct tg3 *tp = netdev_priv(dev);
  7970. int err;
  7971. switch(cmd) {
  7972. case SIOCGMIIPHY:
  7973. data->phy_id = PHY_ADDR;
  7974. /* fallthru */
  7975. case SIOCGMIIREG: {
  7976. u32 mii_regval;
  7977. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7978. break; /* We have no PHY */
  7979. if (tp->link_config.phy_is_low_power)
  7980. return -EAGAIN;
  7981. spin_lock_bh(&tp->lock);
  7982. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  7983. spin_unlock_bh(&tp->lock);
  7984. data->val_out = mii_regval;
  7985. return err;
  7986. }
  7987. case SIOCSMIIREG:
  7988. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7989. break; /* We have no PHY */
  7990. if (!capable(CAP_NET_ADMIN))
  7991. return -EPERM;
  7992. if (tp->link_config.phy_is_low_power)
  7993. return -EAGAIN;
  7994. spin_lock_bh(&tp->lock);
  7995. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  7996. spin_unlock_bh(&tp->lock);
  7997. return err;
  7998. default:
  7999. /* do nothing */
  8000. break;
  8001. }
  8002. return -EOPNOTSUPP;
  8003. }
  8004. #if TG3_VLAN_TAG_USED
  8005. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8006. {
  8007. struct tg3 *tp = netdev_priv(dev);
  8008. if (netif_running(dev))
  8009. tg3_netif_stop(tp);
  8010. tg3_full_lock(tp, 0);
  8011. tp->vlgrp = grp;
  8012. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8013. __tg3_set_rx_mode(dev);
  8014. if (netif_running(dev))
  8015. tg3_netif_start(tp);
  8016. tg3_full_unlock(tp);
  8017. }
  8018. #endif
  8019. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8020. {
  8021. struct tg3 *tp = netdev_priv(dev);
  8022. memcpy(ec, &tp->coal, sizeof(*ec));
  8023. return 0;
  8024. }
  8025. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8026. {
  8027. struct tg3 *tp = netdev_priv(dev);
  8028. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8029. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8030. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8031. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8032. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8033. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8034. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8035. }
  8036. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8037. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8038. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8039. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8040. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8041. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8042. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8043. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8044. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8045. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8046. return -EINVAL;
  8047. /* No rx interrupts will be generated if both are zero */
  8048. if ((ec->rx_coalesce_usecs == 0) &&
  8049. (ec->rx_max_coalesced_frames == 0))
  8050. return -EINVAL;
  8051. /* No tx interrupts will be generated if both are zero */
  8052. if ((ec->tx_coalesce_usecs == 0) &&
  8053. (ec->tx_max_coalesced_frames == 0))
  8054. return -EINVAL;
  8055. /* Only copy relevant parameters, ignore all others. */
  8056. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8057. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8058. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8059. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8060. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8061. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8062. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8063. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8064. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8065. if (netif_running(dev)) {
  8066. tg3_full_lock(tp, 0);
  8067. __tg3_set_coalesce(tp, &tp->coal);
  8068. tg3_full_unlock(tp);
  8069. }
  8070. return 0;
  8071. }
  8072. static const struct ethtool_ops tg3_ethtool_ops = {
  8073. .get_settings = tg3_get_settings,
  8074. .set_settings = tg3_set_settings,
  8075. .get_drvinfo = tg3_get_drvinfo,
  8076. .get_regs_len = tg3_get_regs_len,
  8077. .get_regs = tg3_get_regs,
  8078. .get_wol = tg3_get_wol,
  8079. .set_wol = tg3_set_wol,
  8080. .get_msglevel = tg3_get_msglevel,
  8081. .set_msglevel = tg3_set_msglevel,
  8082. .nway_reset = tg3_nway_reset,
  8083. .get_link = ethtool_op_get_link,
  8084. .get_eeprom_len = tg3_get_eeprom_len,
  8085. .get_eeprom = tg3_get_eeprom,
  8086. .set_eeprom = tg3_set_eeprom,
  8087. .get_ringparam = tg3_get_ringparam,
  8088. .set_ringparam = tg3_set_ringparam,
  8089. .get_pauseparam = tg3_get_pauseparam,
  8090. .set_pauseparam = tg3_set_pauseparam,
  8091. .get_rx_csum = tg3_get_rx_csum,
  8092. .set_rx_csum = tg3_set_rx_csum,
  8093. .set_tx_csum = tg3_set_tx_csum,
  8094. .set_sg = ethtool_op_set_sg,
  8095. .set_tso = tg3_set_tso,
  8096. .self_test = tg3_self_test,
  8097. .get_strings = tg3_get_strings,
  8098. .phys_id = tg3_phys_id,
  8099. .get_ethtool_stats = tg3_get_ethtool_stats,
  8100. .get_coalesce = tg3_get_coalesce,
  8101. .set_coalesce = tg3_set_coalesce,
  8102. .get_sset_count = tg3_get_sset_count,
  8103. };
  8104. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8105. {
  8106. u32 cursize, val, magic;
  8107. tp->nvram_size = EEPROM_CHIP_SIZE;
  8108. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  8109. return;
  8110. if ((magic != TG3_EEPROM_MAGIC) &&
  8111. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8112. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8113. return;
  8114. /*
  8115. * Size the chip by reading offsets at increasing powers of two.
  8116. * When we encounter our validation signature, we know the addressing
  8117. * has wrapped around, and thus have our chip size.
  8118. */
  8119. cursize = 0x10;
  8120. while (cursize < tp->nvram_size) {
  8121. if (tg3_nvram_read_swab(tp, cursize, &val) != 0)
  8122. return;
  8123. if (val == magic)
  8124. break;
  8125. cursize <<= 1;
  8126. }
  8127. tp->nvram_size = cursize;
  8128. }
  8129. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  8130. {
  8131. u32 val;
  8132. if (tg3_nvram_read_swab(tp, 0, &val) != 0)
  8133. return;
  8134. /* Selfboot format */
  8135. if (val != TG3_EEPROM_MAGIC) {
  8136. tg3_get_eeprom_size(tp);
  8137. return;
  8138. }
  8139. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  8140. if (val != 0) {
  8141. tp->nvram_size = (val >> 16) * 1024;
  8142. return;
  8143. }
  8144. }
  8145. tp->nvram_size = 0x80000;
  8146. }
  8147. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  8148. {
  8149. u32 nvcfg1;
  8150. nvcfg1 = tr32(NVRAM_CFG1);
  8151. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  8152. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8153. }
  8154. else {
  8155. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8156. tw32(NVRAM_CFG1, nvcfg1);
  8157. }
  8158. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  8159. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8160. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  8161. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  8162. tp->nvram_jedecnum = JEDEC_ATMEL;
  8163. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8164. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8165. break;
  8166. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  8167. tp->nvram_jedecnum = JEDEC_ATMEL;
  8168. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  8169. break;
  8170. case FLASH_VENDOR_ATMEL_EEPROM:
  8171. tp->nvram_jedecnum = JEDEC_ATMEL;
  8172. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8173. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8174. break;
  8175. case FLASH_VENDOR_ST:
  8176. tp->nvram_jedecnum = JEDEC_ST;
  8177. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  8178. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8179. break;
  8180. case FLASH_VENDOR_SAIFUN:
  8181. tp->nvram_jedecnum = JEDEC_SAIFUN;
  8182. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  8183. break;
  8184. case FLASH_VENDOR_SST_SMALL:
  8185. case FLASH_VENDOR_SST_LARGE:
  8186. tp->nvram_jedecnum = JEDEC_SST;
  8187. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  8188. break;
  8189. }
  8190. }
  8191. else {
  8192. tp->nvram_jedecnum = JEDEC_ATMEL;
  8193. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8194. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8195. }
  8196. }
  8197. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  8198. {
  8199. u32 nvcfg1;
  8200. nvcfg1 = tr32(NVRAM_CFG1);
  8201. /* NVRAM protection for TPM */
  8202. if (nvcfg1 & (1 << 27))
  8203. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8204. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8205. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  8206. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  8207. tp->nvram_jedecnum = JEDEC_ATMEL;
  8208. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8209. break;
  8210. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8211. tp->nvram_jedecnum = JEDEC_ATMEL;
  8212. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8213. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8214. break;
  8215. case FLASH_5752VENDOR_ST_M45PE10:
  8216. case FLASH_5752VENDOR_ST_M45PE20:
  8217. case FLASH_5752VENDOR_ST_M45PE40:
  8218. tp->nvram_jedecnum = JEDEC_ST;
  8219. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8220. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8221. break;
  8222. }
  8223. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  8224. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  8225. case FLASH_5752PAGE_SIZE_256:
  8226. tp->nvram_pagesize = 256;
  8227. break;
  8228. case FLASH_5752PAGE_SIZE_512:
  8229. tp->nvram_pagesize = 512;
  8230. break;
  8231. case FLASH_5752PAGE_SIZE_1K:
  8232. tp->nvram_pagesize = 1024;
  8233. break;
  8234. case FLASH_5752PAGE_SIZE_2K:
  8235. tp->nvram_pagesize = 2048;
  8236. break;
  8237. case FLASH_5752PAGE_SIZE_4K:
  8238. tp->nvram_pagesize = 4096;
  8239. break;
  8240. case FLASH_5752PAGE_SIZE_264:
  8241. tp->nvram_pagesize = 264;
  8242. break;
  8243. }
  8244. }
  8245. else {
  8246. /* For eeprom, set pagesize to maximum eeprom size */
  8247. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8248. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8249. tw32(NVRAM_CFG1, nvcfg1);
  8250. }
  8251. }
  8252. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  8253. {
  8254. u32 nvcfg1, protect = 0;
  8255. nvcfg1 = tr32(NVRAM_CFG1);
  8256. /* NVRAM protection for TPM */
  8257. if (nvcfg1 & (1 << 27)) {
  8258. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8259. protect = 1;
  8260. }
  8261. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8262. switch (nvcfg1) {
  8263. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8264. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8265. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8266. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  8267. tp->nvram_jedecnum = JEDEC_ATMEL;
  8268. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8269. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8270. tp->nvram_pagesize = 264;
  8271. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  8272. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  8273. tp->nvram_size = (protect ? 0x3e200 : 0x80000);
  8274. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  8275. tp->nvram_size = (protect ? 0x1f200 : 0x40000);
  8276. else
  8277. tp->nvram_size = (protect ? 0x1f200 : 0x20000);
  8278. break;
  8279. case FLASH_5752VENDOR_ST_M45PE10:
  8280. case FLASH_5752VENDOR_ST_M45PE20:
  8281. case FLASH_5752VENDOR_ST_M45PE40:
  8282. tp->nvram_jedecnum = JEDEC_ST;
  8283. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8284. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8285. tp->nvram_pagesize = 256;
  8286. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  8287. tp->nvram_size = (protect ? 0x10000 : 0x20000);
  8288. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  8289. tp->nvram_size = (protect ? 0x10000 : 0x40000);
  8290. else
  8291. tp->nvram_size = (protect ? 0x20000 : 0x80000);
  8292. break;
  8293. }
  8294. }
  8295. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  8296. {
  8297. u32 nvcfg1;
  8298. nvcfg1 = tr32(NVRAM_CFG1);
  8299. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8300. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  8301. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8302. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  8303. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8304. tp->nvram_jedecnum = JEDEC_ATMEL;
  8305. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8306. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8307. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8308. tw32(NVRAM_CFG1, nvcfg1);
  8309. break;
  8310. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8311. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8312. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8313. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8314. tp->nvram_jedecnum = JEDEC_ATMEL;
  8315. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8316. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8317. tp->nvram_pagesize = 264;
  8318. break;
  8319. case FLASH_5752VENDOR_ST_M45PE10:
  8320. case FLASH_5752VENDOR_ST_M45PE20:
  8321. case FLASH_5752VENDOR_ST_M45PE40:
  8322. tp->nvram_jedecnum = JEDEC_ST;
  8323. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8324. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8325. tp->nvram_pagesize = 256;
  8326. break;
  8327. }
  8328. }
  8329. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  8330. {
  8331. u32 nvcfg1, protect = 0;
  8332. nvcfg1 = tr32(NVRAM_CFG1);
  8333. /* NVRAM protection for TPM */
  8334. if (nvcfg1 & (1 << 27)) {
  8335. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8336. protect = 1;
  8337. }
  8338. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8339. switch (nvcfg1) {
  8340. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8341. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8342. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8343. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8344. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8345. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8346. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8347. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8348. tp->nvram_jedecnum = JEDEC_ATMEL;
  8349. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8350. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8351. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8352. tp->nvram_pagesize = 256;
  8353. break;
  8354. case FLASH_5761VENDOR_ST_A_M45PE20:
  8355. case FLASH_5761VENDOR_ST_A_M45PE40:
  8356. case FLASH_5761VENDOR_ST_A_M45PE80:
  8357. case FLASH_5761VENDOR_ST_A_M45PE16:
  8358. case FLASH_5761VENDOR_ST_M_M45PE20:
  8359. case FLASH_5761VENDOR_ST_M_M45PE40:
  8360. case FLASH_5761VENDOR_ST_M_M45PE80:
  8361. case FLASH_5761VENDOR_ST_M_M45PE16:
  8362. tp->nvram_jedecnum = JEDEC_ST;
  8363. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8364. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8365. tp->nvram_pagesize = 256;
  8366. break;
  8367. }
  8368. if (protect) {
  8369. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  8370. } else {
  8371. switch (nvcfg1) {
  8372. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8373. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8374. case FLASH_5761VENDOR_ST_A_M45PE16:
  8375. case FLASH_5761VENDOR_ST_M_M45PE16:
  8376. tp->nvram_size = 0x100000;
  8377. break;
  8378. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8379. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8380. case FLASH_5761VENDOR_ST_A_M45PE80:
  8381. case FLASH_5761VENDOR_ST_M_M45PE80:
  8382. tp->nvram_size = 0x80000;
  8383. break;
  8384. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8385. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8386. case FLASH_5761VENDOR_ST_A_M45PE40:
  8387. case FLASH_5761VENDOR_ST_M_M45PE40:
  8388. tp->nvram_size = 0x40000;
  8389. break;
  8390. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8391. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8392. case FLASH_5761VENDOR_ST_A_M45PE20:
  8393. case FLASH_5761VENDOR_ST_M_M45PE20:
  8394. tp->nvram_size = 0x20000;
  8395. break;
  8396. }
  8397. }
  8398. }
  8399. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  8400. {
  8401. tp->nvram_jedecnum = JEDEC_ATMEL;
  8402. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8403. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8404. }
  8405. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  8406. static void __devinit tg3_nvram_init(struct tg3 *tp)
  8407. {
  8408. tw32_f(GRC_EEPROM_ADDR,
  8409. (EEPROM_ADDR_FSM_RESET |
  8410. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  8411. EEPROM_ADDR_CLKPERD_SHIFT)));
  8412. msleep(1);
  8413. /* Enable seeprom accesses. */
  8414. tw32_f(GRC_LOCAL_CTRL,
  8415. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  8416. udelay(100);
  8417. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  8418. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  8419. tp->tg3_flags |= TG3_FLAG_NVRAM;
  8420. if (tg3_nvram_lock(tp)) {
  8421. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  8422. "tg3_nvram_init failed.\n", tp->dev->name);
  8423. return;
  8424. }
  8425. tg3_enable_nvram_access(tp);
  8426. tp->nvram_size = 0;
  8427. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  8428. tg3_get_5752_nvram_info(tp);
  8429. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  8430. tg3_get_5755_nvram_info(tp);
  8431. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8432. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784)
  8433. tg3_get_5787_nvram_info(tp);
  8434. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  8435. tg3_get_5761_nvram_info(tp);
  8436. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8437. tg3_get_5906_nvram_info(tp);
  8438. else
  8439. tg3_get_nvram_info(tp);
  8440. if (tp->nvram_size == 0)
  8441. tg3_get_nvram_size(tp);
  8442. tg3_disable_nvram_access(tp);
  8443. tg3_nvram_unlock(tp);
  8444. } else {
  8445. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  8446. tg3_get_eeprom_size(tp);
  8447. }
  8448. }
  8449. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  8450. u32 offset, u32 *val)
  8451. {
  8452. u32 tmp;
  8453. int i;
  8454. if (offset > EEPROM_ADDR_ADDR_MASK ||
  8455. (offset % 4) != 0)
  8456. return -EINVAL;
  8457. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  8458. EEPROM_ADDR_DEVID_MASK |
  8459. EEPROM_ADDR_READ);
  8460. tw32(GRC_EEPROM_ADDR,
  8461. tmp |
  8462. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  8463. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  8464. EEPROM_ADDR_ADDR_MASK) |
  8465. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  8466. for (i = 0; i < 1000; i++) {
  8467. tmp = tr32(GRC_EEPROM_ADDR);
  8468. if (tmp & EEPROM_ADDR_COMPLETE)
  8469. break;
  8470. msleep(1);
  8471. }
  8472. if (!(tmp & EEPROM_ADDR_COMPLETE))
  8473. return -EBUSY;
  8474. *val = tr32(GRC_EEPROM_DATA);
  8475. return 0;
  8476. }
  8477. #define NVRAM_CMD_TIMEOUT 10000
  8478. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  8479. {
  8480. int i;
  8481. tw32(NVRAM_CMD, nvram_cmd);
  8482. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  8483. udelay(10);
  8484. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  8485. udelay(10);
  8486. break;
  8487. }
  8488. }
  8489. if (i == NVRAM_CMD_TIMEOUT) {
  8490. return -EBUSY;
  8491. }
  8492. return 0;
  8493. }
  8494. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  8495. {
  8496. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  8497. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  8498. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  8499. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  8500. (tp->nvram_jedecnum == JEDEC_ATMEL))
  8501. addr = ((addr / tp->nvram_pagesize) <<
  8502. ATMEL_AT45DB0X1B_PAGE_POS) +
  8503. (addr % tp->nvram_pagesize);
  8504. return addr;
  8505. }
  8506. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  8507. {
  8508. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  8509. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  8510. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  8511. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  8512. (tp->nvram_jedecnum == JEDEC_ATMEL))
  8513. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  8514. tp->nvram_pagesize) +
  8515. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  8516. return addr;
  8517. }
  8518. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  8519. {
  8520. int ret;
  8521. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  8522. return tg3_nvram_read_using_eeprom(tp, offset, val);
  8523. offset = tg3_nvram_phys_addr(tp, offset);
  8524. if (offset > NVRAM_ADDR_MSK)
  8525. return -EINVAL;
  8526. ret = tg3_nvram_lock(tp);
  8527. if (ret)
  8528. return ret;
  8529. tg3_enable_nvram_access(tp);
  8530. tw32(NVRAM_ADDR, offset);
  8531. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  8532. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  8533. if (ret == 0)
  8534. *val = swab32(tr32(NVRAM_RDDATA));
  8535. tg3_disable_nvram_access(tp);
  8536. tg3_nvram_unlock(tp);
  8537. return ret;
  8538. }
  8539. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val)
  8540. {
  8541. int err;
  8542. u32 tmp;
  8543. err = tg3_nvram_read(tp, offset, &tmp);
  8544. *val = swab32(tmp);
  8545. return err;
  8546. }
  8547. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  8548. u32 offset, u32 len, u8 *buf)
  8549. {
  8550. int i, j, rc = 0;
  8551. u32 val;
  8552. for (i = 0; i < len; i += 4) {
  8553. u32 addr, data;
  8554. addr = offset + i;
  8555. memcpy(&data, buf + i, 4);
  8556. tw32(GRC_EEPROM_DATA, cpu_to_le32(data));
  8557. val = tr32(GRC_EEPROM_ADDR);
  8558. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  8559. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  8560. EEPROM_ADDR_READ);
  8561. tw32(GRC_EEPROM_ADDR, val |
  8562. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  8563. (addr & EEPROM_ADDR_ADDR_MASK) |
  8564. EEPROM_ADDR_START |
  8565. EEPROM_ADDR_WRITE);
  8566. for (j = 0; j < 1000; j++) {
  8567. val = tr32(GRC_EEPROM_ADDR);
  8568. if (val & EEPROM_ADDR_COMPLETE)
  8569. break;
  8570. msleep(1);
  8571. }
  8572. if (!(val & EEPROM_ADDR_COMPLETE)) {
  8573. rc = -EBUSY;
  8574. break;
  8575. }
  8576. }
  8577. return rc;
  8578. }
  8579. /* offset and length are dword aligned */
  8580. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  8581. u8 *buf)
  8582. {
  8583. int ret = 0;
  8584. u32 pagesize = tp->nvram_pagesize;
  8585. u32 pagemask = pagesize - 1;
  8586. u32 nvram_cmd;
  8587. u8 *tmp;
  8588. tmp = kmalloc(pagesize, GFP_KERNEL);
  8589. if (tmp == NULL)
  8590. return -ENOMEM;
  8591. while (len) {
  8592. int j;
  8593. u32 phy_addr, page_off, size;
  8594. phy_addr = offset & ~pagemask;
  8595. for (j = 0; j < pagesize; j += 4) {
  8596. if ((ret = tg3_nvram_read(tp, phy_addr + j,
  8597. (u32 *) (tmp + j))))
  8598. break;
  8599. }
  8600. if (ret)
  8601. break;
  8602. page_off = offset & pagemask;
  8603. size = pagesize;
  8604. if (len < size)
  8605. size = len;
  8606. len -= size;
  8607. memcpy(tmp + page_off, buf, size);
  8608. offset = offset + (pagesize - page_off);
  8609. tg3_enable_nvram_access(tp);
  8610. /*
  8611. * Before we can erase the flash page, we need
  8612. * to issue a special "write enable" command.
  8613. */
  8614. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8615. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8616. break;
  8617. /* Erase the target page */
  8618. tw32(NVRAM_ADDR, phy_addr);
  8619. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  8620. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  8621. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8622. break;
  8623. /* Issue another write enable to start the write. */
  8624. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8625. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8626. break;
  8627. for (j = 0; j < pagesize; j += 4) {
  8628. u32 data;
  8629. data = *((u32 *) (tmp + j));
  8630. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  8631. tw32(NVRAM_ADDR, phy_addr + j);
  8632. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  8633. NVRAM_CMD_WR;
  8634. if (j == 0)
  8635. nvram_cmd |= NVRAM_CMD_FIRST;
  8636. else if (j == (pagesize - 4))
  8637. nvram_cmd |= NVRAM_CMD_LAST;
  8638. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  8639. break;
  8640. }
  8641. if (ret)
  8642. break;
  8643. }
  8644. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8645. tg3_nvram_exec_cmd(tp, nvram_cmd);
  8646. kfree(tmp);
  8647. return ret;
  8648. }
  8649. /* offset and length are dword aligned */
  8650. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  8651. u8 *buf)
  8652. {
  8653. int i, ret = 0;
  8654. for (i = 0; i < len; i += 4, offset += 4) {
  8655. u32 data, page_off, phy_addr, nvram_cmd;
  8656. memcpy(&data, buf + i, 4);
  8657. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  8658. page_off = offset % tp->nvram_pagesize;
  8659. phy_addr = tg3_nvram_phys_addr(tp, offset);
  8660. tw32(NVRAM_ADDR, phy_addr);
  8661. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  8662. if ((page_off == 0) || (i == 0))
  8663. nvram_cmd |= NVRAM_CMD_FIRST;
  8664. if (page_off == (tp->nvram_pagesize - 4))
  8665. nvram_cmd |= NVRAM_CMD_LAST;
  8666. if (i == (len - 4))
  8667. nvram_cmd |= NVRAM_CMD_LAST;
  8668. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752) &&
  8669. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755) &&
  8670. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787) &&
  8671. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784) &&
  8672. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) &&
  8673. (tp->nvram_jedecnum == JEDEC_ST) &&
  8674. (nvram_cmd & NVRAM_CMD_FIRST)) {
  8675. if ((ret = tg3_nvram_exec_cmd(tp,
  8676. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  8677. NVRAM_CMD_DONE)))
  8678. break;
  8679. }
  8680. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  8681. /* We always do complete word writes to eeprom. */
  8682. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  8683. }
  8684. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  8685. break;
  8686. }
  8687. return ret;
  8688. }
  8689. /* offset and length are dword aligned */
  8690. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  8691. {
  8692. int ret;
  8693. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  8694. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  8695. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  8696. udelay(40);
  8697. }
  8698. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  8699. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  8700. }
  8701. else {
  8702. u32 grc_mode;
  8703. ret = tg3_nvram_lock(tp);
  8704. if (ret)
  8705. return ret;
  8706. tg3_enable_nvram_access(tp);
  8707. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  8708. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  8709. tw32(NVRAM_WRITE1, 0x406);
  8710. grc_mode = tr32(GRC_MODE);
  8711. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  8712. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  8713. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  8714. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  8715. buf);
  8716. }
  8717. else {
  8718. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  8719. buf);
  8720. }
  8721. grc_mode = tr32(GRC_MODE);
  8722. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  8723. tg3_disable_nvram_access(tp);
  8724. tg3_nvram_unlock(tp);
  8725. }
  8726. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  8727. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8728. udelay(40);
  8729. }
  8730. return ret;
  8731. }
  8732. struct subsys_tbl_ent {
  8733. u16 subsys_vendor, subsys_devid;
  8734. u32 phy_id;
  8735. };
  8736. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  8737. /* Broadcom boards. */
  8738. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  8739. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  8740. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  8741. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  8742. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  8743. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  8744. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  8745. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  8746. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  8747. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  8748. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  8749. /* 3com boards. */
  8750. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  8751. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  8752. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  8753. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  8754. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  8755. /* DELL boards. */
  8756. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  8757. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  8758. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  8759. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  8760. /* Compaq boards. */
  8761. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  8762. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  8763. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  8764. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  8765. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  8766. /* IBM boards. */
  8767. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  8768. };
  8769. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  8770. {
  8771. int i;
  8772. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  8773. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  8774. tp->pdev->subsystem_vendor) &&
  8775. (subsys_id_to_phy_id[i].subsys_devid ==
  8776. tp->pdev->subsystem_device))
  8777. return &subsys_id_to_phy_id[i];
  8778. }
  8779. return NULL;
  8780. }
  8781. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  8782. {
  8783. u32 val;
  8784. u16 pmcsr;
  8785. /* On some early chips the SRAM cannot be accessed in D3hot state,
  8786. * so need make sure we're in D0.
  8787. */
  8788. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  8789. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  8790. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  8791. msleep(1);
  8792. /* Make sure register accesses (indirect or otherwise)
  8793. * will function correctly.
  8794. */
  8795. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8796. tp->misc_host_ctrl);
  8797. /* The memory arbiter has to be enabled in order for SRAM accesses
  8798. * to succeed. Normally on powerup the tg3 chip firmware will make
  8799. * sure it is enabled, but other entities such as system netboot
  8800. * code might disable it.
  8801. */
  8802. val = tr32(MEMARB_MODE);
  8803. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  8804. tp->phy_id = PHY_ID_INVALID;
  8805. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8806. /* Assume an onboard device and WOL capable by default. */
  8807. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  8808. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8809. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  8810. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  8811. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  8812. }
  8813. val = tr32(VCPU_CFGSHDW);
  8814. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  8815. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  8816. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  8817. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  8818. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8819. return;
  8820. }
  8821. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  8822. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  8823. u32 nic_cfg, led_cfg;
  8824. u32 nic_phy_id, ver, cfg2 = 0, eeprom_phy_id;
  8825. int eeprom_phy_serdes = 0;
  8826. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  8827. tp->nic_sram_data_cfg = nic_cfg;
  8828. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  8829. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  8830. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  8831. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  8832. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  8833. (ver > 0) && (ver < 0x100))
  8834. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  8835. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  8836. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  8837. eeprom_phy_serdes = 1;
  8838. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  8839. if (nic_phy_id != 0) {
  8840. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  8841. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  8842. eeprom_phy_id = (id1 >> 16) << 10;
  8843. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  8844. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  8845. } else
  8846. eeprom_phy_id = 0;
  8847. tp->phy_id = eeprom_phy_id;
  8848. if (eeprom_phy_serdes) {
  8849. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  8850. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  8851. else
  8852. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  8853. }
  8854. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8855. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  8856. SHASTA_EXT_LED_MODE_MASK);
  8857. else
  8858. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  8859. switch (led_cfg) {
  8860. default:
  8861. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  8862. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8863. break;
  8864. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  8865. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  8866. break;
  8867. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  8868. tp->led_ctrl = LED_CTRL_MODE_MAC;
  8869. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  8870. * read on some older 5700/5701 bootcode.
  8871. */
  8872. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  8873. ASIC_REV_5700 ||
  8874. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  8875. ASIC_REV_5701)
  8876. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8877. break;
  8878. case SHASTA_EXT_LED_SHARED:
  8879. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  8880. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  8881. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  8882. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  8883. LED_CTRL_MODE_PHY_2);
  8884. break;
  8885. case SHASTA_EXT_LED_MAC:
  8886. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  8887. break;
  8888. case SHASTA_EXT_LED_COMBO:
  8889. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  8890. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  8891. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  8892. LED_CTRL_MODE_PHY_2);
  8893. break;
  8894. };
  8895. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8896. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  8897. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  8898. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  8899. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  8900. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  8901. if ((tp->pdev->subsystem_vendor ==
  8902. PCI_VENDOR_ID_ARIMA) &&
  8903. (tp->pdev->subsystem_device == 0x205a ||
  8904. tp->pdev->subsystem_device == 0x2063))
  8905. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  8906. } else {
  8907. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  8908. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  8909. }
  8910. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  8911. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  8912. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8913. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  8914. }
  8915. if (nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE)
  8916. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  8917. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  8918. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  8919. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  8920. if (tp->tg3_flags & TG3_FLAG_WOL_CAP &&
  8921. nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)
  8922. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8923. if (cfg2 & (1 << 17))
  8924. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  8925. /* serdes signal pre-emphasis in register 0x590 set by */
  8926. /* bootcode if bit 18 is set */
  8927. if (cfg2 & (1 << 18))
  8928. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  8929. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  8930. u32 cfg3;
  8931. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  8932. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  8933. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  8934. }
  8935. }
  8936. }
  8937. static int __devinit tg3_phy_probe(struct tg3 *tp)
  8938. {
  8939. u32 hw_phy_id_1, hw_phy_id_2;
  8940. u32 hw_phy_id, hw_phy_id_masked;
  8941. int err;
  8942. /* Reading the PHY ID register can conflict with ASF
  8943. * firwmare access to the PHY hardware.
  8944. */
  8945. err = 0;
  8946. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  8947. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  8948. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  8949. } else {
  8950. /* Now read the physical PHY_ID from the chip and verify
  8951. * that it is sane. If it doesn't look good, we fall back
  8952. * to either the hard-coded table based PHY_ID and failing
  8953. * that the value found in the eeprom area.
  8954. */
  8955. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  8956. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  8957. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  8958. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  8959. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  8960. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  8961. }
  8962. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  8963. tp->phy_id = hw_phy_id;
  8964. if (hw_phy_id_masked == PHY_ID_BCM8002)
  8965. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  8966. else
  8967. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  8968. } else {
  8969. if (tp->phy_id != PHY_ID_INVALID) {
  8970. /* Do nothing, phy ID already set up in
  8971. * tg3_get_eeprom_hw_cfg().
  8972. */
  8973. } else {
  8974. struct subsys_tbl_ent *p;
  8975. /* No eeprom signature? Try the hardcoded
  8976. * subsys device table.
  8977. */
  8978. p = lookup_by_subsys(tp);
  8979. if (!p)
  8980. return -ENODEV;
  8981. tp->phy_id = p->phy_id;
  8982. if (!tp->phy_id ||
  8983. tp->phy_id == PHY_ID_BCM8002)
  8984. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  8985. }
  8986. }
  8987. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  8988. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  8989. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  8990. u32 bmsr, adv_reg, tg3_ctrl, mask;
  8991. tg3_readphy(tp, MII_BMSR, &bmsr);
  8992. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  8993. (bmsr & BMSR_LSTATUS))
  8994. goto skip_phy_reset;
  8995. err = tg3_phy_reset(tp);
  8996. if (err)
  8997. return err;
  8998. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  8999. ADVERTISE_100HALF | ADVERTISE_100FULL |
  9000. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  9001. tg3_ctrl = 0;
  9002. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  9003. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  9004. MII_TG3_CTRL_ADV_1000_FULL);
  9005. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9006. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  9007. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  9008. MII_TG3_CTRL_ENABLE_AS_MASTER);
  9009. }
  9010. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9011. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9012. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  9013. if (!tg3_copper_is_advertising_all(tp, mask)) {
  9014. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9015. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9016. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9017. tg3_writephy(tp, MII_BMCR,
  9018. BMCR_ANENABLE | BMCR_ANRESTART);
  9019. }
  9020. tg3_phy_set_wirespeed(tp);
  9021. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9022. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9023. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9024. }
  9025. skip_phy_reset:
  9026. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  9027. err = tg3_init_5401phy_dsp(tp);
  9028. if (err)
  9029. return err;
  9030. }
  9031. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  9032. err = tg3_init_5401phy_dsp(tp);
  9033. }
  9034. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  9035. tp->link_config.advertising =
  9036. (ADVERTISED_1000baseT_Half |
  9037. ADVERTISED_1000baseT_Full |
  9038. ADVERTISED_Autoneg |
  9039. ADVERTISED_FIBRE);
  9040. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  9041. tp->link_config.advertising &=
  9042. ~(ADVERTISED_1000baseT_Half |
  9043. ADVERTISED_1000baseT_Full);
  9044. return err;
  9045. }
  9046. static void __devinit tg3_read_partno(struct tg3 *tp)
  9047. {
  9048. unsigned char vpd_data[256];
  9049. unsigned int i;
  9050. u32 magic;
  9051. if (tg3_nvram_read_swab(tp, 0x0, &magic))
  9052. goto out_not_found;
  9053. if (magic == TG3_EEPROM_MAGIC) {
  9054. for (i = 0; i < 256; i += 4) {
  9055. u32 tmp;
  9056. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  9057. goto out_not_found;
  9058. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  9059. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  9060. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  9061. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  9062. }
  9063. } else {
  9064. int vpd_cap;
  9065. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  9066. for (i = 0; i < 256; i += 4) {
  9067. u32 tmp, j = 0;
  9068. u16 tmp16;
  9069. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  9070. i);
  9071. while (j++ < 100) {
  9072. pci_read_config_word(tp->pdev, vpd_cap +
  9073. PCI_VPD_ADDR, &tmp16);
  9074. if (tmp16 & 0x8000)
  9075. break;
  9076. msleep(1);
  9077. }
  9078. if (!(tmp16 & 0x8000))
  9079. goto out_not_found;
  9080. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  9081. &tmp);
  9082. tmp = cpu_to_le32(tmp);
  9083. memcpy(&vpd_data[i], &tmp, 4);
  9084. }
  9085. }
  9086. /* Now parse and find the part number. */
  9087. for (i = 0; i < 254; ) {
  9088. unsigned char val = vpd_data[i];
  9089. unsigned int block_end;
  9090. if (val == 0x82 || val == 0x91) {
  9091. i = (i + 3 +
  9092. (vpd_data[i + 1] +
  9093. (vpd_data[i + 2] << 8)));
  9094. continue;
  9095. }
  9096. if (val != 0x90)
  9097. goto out_not_found;
  9098. block_end = (i + 3 +
  9099. (vpd_data[i + 1] +
  9100. (vpd_data[i + 2] << 8)));
  9101. i += 3;
  9102. if (block_end > 256)
  9103. goto out_not_found;
  9104. while (i < (block_end - 2)) {
  9105. if (vpd_data[i + 0] == 'P' &&
  9106. vpd_data[i + 1] == 'N') {
  9107. int partno_len = vpd_data[i + 2];
  9108. i += 3;
  9109. if (partno_len > 24 || (partno_len + i) > 256)
  9110. goto out_not_found;
  9111. memcpy(tp->board_part_number,
  9112. &vpd_data[i], partno_len);
  9113. /* Success. */
  9114. return;
  9115. }
  9116. i += 3 + vpd_data[i + 2];
  9117. }
  9118. /* Part number not found. */
  9119. goto out_not_found;
  9120. }
  9121. out_not_found:
  9122. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9123. strcpy(tp->board_part_number, "BCM95906");
  9124. else
  9125. strcpy(tp->board_part_number, "none");
  9126. }
  9127. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  9128. {
  9129. u32 val, offset, start;
  9130. if (tg3_nvram_read_swab(tp, 0, &val))
  9131. return;
  9132. if (val != TG3_EEPROM_MAGIC)
  9133. return;
  9134. if (tg3_nvram_read_swab(tp, 0xc, &offset) ||
  9135. tg3_nvram_read_swab(tp, 0x4, &start))
  9136. return;
  9137. offset = tg3_nvram_logical_addr(tp, offset);
  9138. if (tg3_nvram_read_swab(tp, offset, &val))
  9139. return;
  9140. if ((val & 0xfc000000) == 0x0c000000) {
  9141. u32 ver_offset, addr;
  9142. int i;
  9143. if (tg3_nvram_read_swab(tp, offset + 4, &val) ||
  9144. tg3_nvram_read_swab(tp, offset + 8, &ver_offset))
  9145. return;
  9146. if (val != 0)
  9147. return;
  9148. addr = offset + ver_offset - start;
  9149. for (i = 0; i < 16; i += 4) {
  9150. if (tg3_nvram_read(tp, addr + i, &val))
  9151. return;
  9152. val = cpu_to_le32(val);
  9153. memcpy(tp->fw_ver + i, &val, 4);
  9154. }
  9155. }
  9156. }
  9157. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  9158. static int __devinit tg3_get_invariants(struct tg3 *tp)
  9159. {
  9160. static struct pci_device_id write_reorder_chipsets[] = {
  9161. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9162. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  9163. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9164. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  9165. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  9166. PCI_DEVICE_ID_VIA_8385_0) },
  9167. { },
  9168. };
  9169. u32 misc_ctrl_reg;
  9170. u32 cacheline_sz_reg;
  9171. u32 pci_state_reg, grc_misc_cfg;
  9172. u32 val;
  9173. u16 pci_cmd;
  9174. int err, pcie_cap;
  9175. /* Force memory write invalidate off. If we leave it on,
  9176. * then on 5700_BX chips we have to enable a workaround.
  9177. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  9178. * to match the cacheline size. The Broadcom driver have this
  9179. * workaround but turns MWI off all the times so never uses
  9180. * it. This seems to suggest that the workaround is insufficient.
  9181. */
  9182. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9183. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  9184. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9185. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  9186. * has the register indirect write enable bit set before
  9187. * we try to access any of the MMIO registers. It is also
  9188. * critical that the PCI-X hw workaround situation is decided
  9189. * before that as well.
  9190. */
  9191. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9192. &misc_ctrl_reg);
  9193. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  9194. MISC_HOST_CTRL_CHIPREV_SHIFT);
  9195. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  9196. u32 prod_id_asic_rev;
  9197. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  9198. &prod_id_asic_rev);
  9199. tp->pci_chip_rev_id = prod_id_asic_rev & PROD_ID_ASIC_REV_MASK;
  9200. }
  9201. /* Wrong chip ID in 5752 A0. This code can be removed later
  9202. * as A0 is not in production.
  9203. */
  9204. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  9205. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  9206. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  9207. * we need to disable memory and use config. cycles
  9208. * only to access all registers. The 5702/03 chips
  9209. * can mistakenly decode the special cycles from the
  9210. * ICH chipsets as memory write cycles, causing corruption
  9211. * of register and memory space. Only certain ICH bridges
  9212. * will drive special cycles with non-zero data during the
  9213. * address phase which can fall within the 5703's address
  9214. * range. This is not an ICH bug as the PCI spec allows
  9215. * non-zero address during special cycles. However, only
  9216. * these ICH bridges are known to drive non-zero addresses
  9217. * during special cycles.
  9218. *
  9219. * Since special cycles do not cross PCI bridges, we only
  9220. * enable this workaround if the 5703 is on the secondary
  9221. * bus of these ICH bridges.
  9222. */
  9223. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  9224. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  9225. static struct tg3_dev_id {
  9226. u32 vendor;
  9227. u32 device;
  9228. u32 rev;
  9229. } ich_chipsets[] = {
  9230. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  9231. PCI_ANY_ID },
  9232. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  9233. PCI_ANY_ID },
  9234. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  9235. 0xa },
  9236. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  9237. PCI_ANY_ID },
  9238. { },
  9239. };
  9240. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  9241. struct pci_dev *bridge = NULL;
  9242. while (pci_id->vendor != 0) {
  9243. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  9244. bridge);
  9245. if (!bridge) {
  9246. pci_id++;
  9247. continue;
  9248. }
  9249. if (pci_id->rev != PCI_ANY_ID) {
  9250. if (bridge->revision > pci_id->rev)
  9251. continue;
  9252. }
  9253. if (bridge->subordinate &&
  9254. (bridge->subordinate->number ==
  9255. tp->pdev->bus->number)) {
  9256. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  9257. pci_dev_put(bridge);
  9258. break;
  9259. }
  9260. }
  9261. }
  9262. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  9263. * DMA addresses > 40-bit. This bridge may have other additional
  9264. * 57xx devices behind it in some 4-port NIC designs for example.
  9265. * Any tg3 device found behind the bridge will also need the 40-bit
  9266. * DMA workaround.
  9267. */
  9268. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  9269. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  9270. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  9271. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  9272. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  9273. }
  9274. else {
  9275. struct pci_dev *bridge = NULL;
  9276. do {
  9277. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  9278. PCI_DEVICE_ID_SERVERWORKS_EPB,
  9279. bridge);
  9280. if (bridge && bridge->subordinate &&
  9281. (bridge->subordinate->number <=
  9282. tp->pdev->bus->number) &&
  9283. (bridge->subordinate->subordinate >=
  9284. tp->pdev->bus->number)) {
  9285. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  9286. pci_dev_put(bridge);
  9287. break;
  9288. }
  9289. } while (bridge);
  9290. }
  9291. /* Initialize misc host control in PCI block. */
  9292. tp->misc_host_ctrl |= (misc_ctrl_reg &
  9293. MISC_HOST_CTRL_CHIPREV);
  9294. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9295. tp->misc_host_ctrl);
  9296. pci_read_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  9297. &cacheline_sz_reg);
  9298. tp->pci_cacheline_sz = (cacheline_sz_reg >> 0) & 0xff;
  9299. tp->pci_lat_timer = (cacheline_sz_reg >> 8) & 0xff;
  9300. tp->pci_hdr_type = (cacheline_sz_reg >> 16) & 0xff;
  9301. tp->pci_bist = (cacheline_sz_reg >> 24) & 0xff;
  9302. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  9303. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  9304. tp->pdev_peer = tg3_find_peer(tp);
  9305. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9306. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  9307. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9308. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9309. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9310. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  9311. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  9312. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  9313. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  9314. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  9315. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9316. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  9317. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  9318. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  9319. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  9320. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  9321. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  9322. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  9323. tp->pdev_peer == tp->pdev))
  9324. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  9325. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9326. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9327. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9328. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  9329. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9330. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  9331. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  9332. } else {
  9333. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  9334. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9335. ASIC_REV_5750 &&
  9336. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  9337. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  9338. }
  9339. }
  9340. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705 &&
  9341. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5750 &&
  9342. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9343. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755 &&
  9344. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787 &&
  9345. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  9346. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761 &&
  9347. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  9348. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  9349. pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  9350. if (pcie_cap != 0) {
  9351. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  9352. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9353. u16 lnkctl;
  9354. pci_read_config_word(tp->pdev,
  9355. pcie_cap + PCI_EXP_LNKCTL,
  9356. &lnkctl);
  9357. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN)
  9358. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  9359. }
  9360. }
  9361. /* If we have an AMD 762 or VIA K8T800 chipset, write
  9362. * reordering to the mailbox registers done by the host
  9363. * controller can cause major troubles. We read back from
  9364. * every mailbox register write to force the writes to be
  9365. * posted to the chip in order.
  9366. */
  9367. if (pci_dev_present(write_reorder_chipsets) &&
  9368. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  9369. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  9370. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  9371. tp->pci_lat_timer < 64) {
  9372. tp->pci_lat_timer = 64;
  9373. cacheline_sz_reg = ((tp->pci_cacheline_sz & 0xff) << 0);
  9374. cacheline_sz_reg |= ((tp->pci_lat_timer & 0xff) << 8);
  9375. cacheline_sz_reg |= ((tp->pci_hdr_type & 0xff) << 16);
  9376. cacheline_sz_reg |= ((tp->pci_bist & 0xff) << 24);
  9377. pci_write_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  9378. cacheline_sz_reg);
  9379. }
  9380. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  9381. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9382. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  9383. if (!tp->pcix_cap) {
  9384. printk(KERN_ERR PFX "Cannot find PCI-X "
  9385. "capability, aborting.\n");
  9386. return -EIO;
  9387. }
  9388. }
  9389. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  9390. &pci_state_reg);
  9391. if (tp->pcix_cap && (pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0) {
  9392. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  9393. /* If this is a 5700 BX chipset, and we are in PCI-X
  9394. * mode, enable register write workaround.
  9395. *
  9396. * The workaround is to use indirect register accesses
  9397. * for all chip writes not to mailbox registers.
  9398. */
  9399. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  9400. u32 pm_reg;
  9401. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  9402. /* The chip can have it's power management PCI config
  9403. * space registers clobbered due to this bug.
  9404. * So explicitly force the chip into D0 here.
  9405. */
  9406. pci_read_config_dword(tp->pdev,
  9407. tp->pm_cap + PCI_PM_CTRL,
  9408. &pm_reg);
  9409. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  9410. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  9411. pci_write_config_dword(tp->pdev,
  9412. tp->pm_cap + PCI_PM_CTRL,
  9413. pm_reg);
  9414. /* Also, force SERR#/PERR# in PCI command. */
  9415. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9416. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  9417. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9418. }
  9419. }
  9420. /* 5700 BX chips need to have their TX producer index mailboxes
  9421. * written twice to workaround a bug.
  9422. */
  9423. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX)
  9424. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  9425. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  9426. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  9427. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  9428. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  9429. /* Chip-specific fixup from Broadcom driver */
  9430. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  9431. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  9432. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  9433. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  9434. }
  9435. /* Default fast path register access methods */
  9436. tp->read32 = tg3_read32;
  9437. tp->write32 = tg3_write32;
  9438. tp->read32_mbox = tg3_read32;
  9439. tp->write32_mbox = tg3_write32;
  9440. tp->write32_tx_mbox = tg3_write32;
  9441. tp->write32_rx_mbox = tg3_write32;
  9442. /* Various workaround register access methods */
  9443. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  9444. tp->write32 = tg3_write_indirect_reg32;
  9445. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  9446. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  9447. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  9448. /*
  9449. * Back to back register writes can cause problems on these
  9450. * chips, the workaround is to read back all reg writes
  9451. * except those to mailbox regs.
  9452. *
  9453. * See tg3_write_indirect_reg32().
  9454. */
  9455. tp->write32 = tg3_write_flush_reg32;
  9456. }
  9457. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  9458. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  9459. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  9460. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  9461. tp->write32_rx_mbox = tg3_write_flush_reg32;
  9462. }
  9463. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  9464. tp->read32 = tg3_read_indirect_reg32;
  9465. tp->write32 = tg3_write_indirect_reg32;
  9466. tp->read32_mbox = tg3_read_indirect_mbox;
  9467. tp->write32_mbox = tg3_write_indirect_mbox;
  9468. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  9469. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  9470. iounmap(tp->regs);
  9471. tp->regs = NULL;
  9472. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9473. pci_cmd &= ~PCI_COMMAND_MEMORY;
  9474. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9475. }
  9476. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9477. tp->read32_mbox = tg3_read32_mbox_5906;
  9478. tp->write32_mbox = tg3_write32_mbox_5906;
  9479. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  9480. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  9481. }
  9482. if (tp->write32 == tg3_write_indirect_reg32 ||
  9483. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  9484. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9485. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  9486. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  9487. /* Get eeprom hw config before calling tg3_set_power_state().
  9488. * In particular, the TG3_FLG2_IS_NIC flag must be
  9489. * determined before calling tg3_set_power_state() so that
  9490. * we know whether or not to switch out of Vaux power.
  9491. * When the flag is set, it means that GPIO1 is used for eeprom
  9492. * write protect and also implies that it is a LOM where GPIOs
  9493. * are not used to switch power.
  9494. */
  9495. tg3_get_eeprom_hw_cfg(tp);
  9496. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  9497. /* Allow reads and writes to the
  9498. * APE register and memory space.
  9499. */
  9500. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  9501. PCISTATE_ALLOW_APE_SHMEM_WR;
  9502. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  9503. pci_state_reg);
  9504. }
  9505. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9506. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9507. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  9508. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  9509. * GPIO1 driven high will bring 5700's external PHY out of reset.
  9510. * It is also used as eeprom write protect on LOMs.
  9511. */
  9512. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  9513. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  9514. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  9515. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  9516. GRC_LCLCTRL_GPIO_OUTPUT1);
  9517. /* Unused GPIO3 must be driven as output on 5752 because there
  9518. * are no pull-up resistors on unused GPIO pins.
  9519. */
  9520. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9521. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  9522. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9523. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  9524. /* Force the chip into D0. */
  9525. err = tg3_set_power_state(tp, PCI_D0);
  9526. if (err) {
  9527. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  9528. pci_name(tp->pdev));
  9529. return err;
  9530. }
  9531. /* 5700 B0 chips do not support checksumming correctly due
  9532. * to hardware bugs.
  9533. */
  9534. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  9535. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  9536. /* Derive initial jumbo mode from MTU assigned in
  9537. * ether_setup() via the alloc_etherdev() call
  9538. */
  9539. if (tp->dev->mtu > ETH_DATA_LEN &&
  9540. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  9541. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  9542. /* Determine WakeOnLan speed to use. */
  9543. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9544. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9545. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  9546. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  9547. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  9548. } else {
  9549. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  9550. }
  9551. /* A few boards don't want Ethernet@WireSpeed phy feature */
  9552. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  9553. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  9554. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  9555. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  9556. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) ||
  9557. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  9558. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  9559. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  9560. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  9561. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  9562. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  9563. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  9564. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  9565. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9566. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9567. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9568. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  9569. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  9570. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  9571. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  9572. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  9573. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  9574. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  9575. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  9576. }
  9577. tp->coalesce_mode = 0;
  9578. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  9579. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  9580. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  9581. /* Initialize MAC MI mode, polling disabled. */
  9582. tw32_f(MAC_MI_MODE, tp->mi_mode);
  9583. udelay(80);
  9584. /* Initialize data/descriptor byte/word swapping. */
  9585. val = tr32(GRC_MODE);
  9586. val &= GRC_MODE_HOST_STACKUP;
  9587. tw32(GRC_MODE, val | tp->grc_mode);
  9588. tg3_switch_clocks(tp);
  9589. /* Clear this out for sanity. */
  9590. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  9591. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  9592. &pci_state_reg);
  9593. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  9594. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  9595. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  9596. if (chiprevid == CHIPREV_ID_5701_A0 ||
  9597. chiprevid == CHIPREV_ID_5701_B0 ||
  9598. chiprevid == CHIPREV_ID_5701_B2 ||
  9599. chiprevid == CHIPREV_ID_5701_B5) {
  9600. void __iomem *sram_base;
  9601. /* Write some dummy words into the SRAM status block
  9602. * area, see if it reads back correctly. If the return
  9603. * value is bad, force enable the PCIX workaround.
  9604. */
  9605. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  9606. writel(0x00000000, sram_base);
  9607. writel(0x00000000, sram_base + 4);
  9608. writel(0xffffffff, sram_base + 4);
  9609. if (readl(sram_base) != 0x00000000)
  9610. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  9611. }
  9612. }
  9613. udelay(50);
  9614. tg3_nvram_init(tp);
  9615. grc_misc_cfg = tr32(GRC_MISC_CFG);
  9616. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  9617. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  9618. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  9619. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  9620. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  9621. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  9622. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  9623. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  9624. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  9625. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  9626. HOSTCC_MODE_CLRTICK_TXBD);
  9627. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  9628. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9629. tp->misc_host_ctrl);
  9630. }
  9631. /* these are limited to 10/100 only */
  9632. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  9633. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  9634. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  9635. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  9636. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  9637. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  9638. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  9639. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  9640. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  9641. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  9642. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  9643. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9644. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  9645. err = tg3_phy_probe(tp);
  9646. if (err) {
  9647. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  9648. pci_name(tp->pdev), err);
  9649. /* ... but do not return immediately ... */
  9650. }
  9651. tg3_read_partno(tp);
  9652. tg3_read_fw_ver(tp);
  9653. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  9654. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  9655. } else {
  9656. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  9657. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  9658. else
  9659. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  9660. }
  9661. /* 5700 {AX,BX} chips have a broken status block link
  9662. * change bit implementation, so we must use the
  9663. * status register in those cases.
  9664. */
  9665. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  9666. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  9667. else
  9668. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  9669. /* The led_ctrl is set during tg3_phy_probe, here we might
  9670. * have to force the link status polling mechanism based
  9671. * upon subsystem IDs.
  9672. */
  9673. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  9674. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  9675. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  9676. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  9677. TG3_FLAG_USE_LINKCHG_REG);
  9678. }
  9679. /* For all SERDES we poll the MAC status register. */
  9680. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9681. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  9682. else
  9683. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  9684. /* All chips before 5787 can get confused if TX buffers
  9685. * straddle the 4GB address boundary in some cases.
  9686. */
  9687. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9688. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9689. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9690. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  9691. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9692. tp->dev->hard_start_xmit = tg3_start_xmit;
  9693. else
  9694. tp->dev->hard_start_xmit = tg3_start_xmit_dma_bug;
  9695. tp->rx_offset = 2;
  9696. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  9697. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  9698. tp->rx_offset = 0;
  9699. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  9700. /* Increment the rx prod index on the rx std ring by at most
  9701. * 8 for these chips to workaround hw errata.
  9702. */
  9703. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9704. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  9705. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9706. tp->rx_std_max_post = 8;
  9707. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  9708. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  9709. PCIE_PWR_MGMT_L1_THRESH_MSK;
  9710. return err;
  9711. }
  9712. #ifdef CONFIG_SPARC
  9713. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  9714. {
  9715. struct net_device *dev = tp->dev;
  9716. struct pci_dev *pdev = tp->pdev;
  9717. struct device_node *dp = pci_device_to_OF_node(pdev);
  9718. const unsigned char *addr;
  9719. int len;
  9720. addr = of_get_property(dp, "local-mac-address", &len);
  9721. if (addr && len == 6) {
  9722. memcpy(dev->dev_addr, addr, 6);
  9723. memcpy(dev->perm_addr, dev->dev_addr, 6);
  9724. return 0;
  9725. }
  9726. return -ENODEV;
  9727. }
  9728. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  9729. {
  9730. struct net_device *dev = tp->dev;
  9731. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  9732. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  9733. return 0;
  9734. }
  9735. #endif
  9736. static int __devinit tg3_get_device_address(struct tg3 *tp)
  9737. {
  9738. struct net_device *dev = tp->dev;
  9739. u32 hi, lo, mac_offset;
  9740. int addr_ok = 0;
  9741. #ifdef CONFIG_SPARC
  9742. if (!tg3_get_macaddr_sparc(tp))
  9743. return 0;
  9744. #endif
  9745. mac_offset = 0x7c;
  9746. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  9747. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9748. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  9749. mac_offset = 0xcc;
  9750. if (tg3_nvram_lock(tp))
  9751. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  9752. else
  9753. tg3_nvram_unlock(tp);
  9754. }
  9755. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9756. mac_offset = 0x10;
  9757. /* First try to get it from MAC address mailbox. */
  9758. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  9759. if ((hi >> 16) == 0x484b) {
  9760. dev->dev_addr[0] = (hi >> 8) & 0xff;
  9761. dev->dev_addr[1] = (hi >> 0) & 0xff;
  9762. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  9763. dev->dev_addr[2] = (lo >> 24) & 0xff;
  9764. dev->dev_addr[3] = (lo >> 16) & 0xff;
  9765. dev->dev_addr[4] = (lo >> 8) & 0xff;
  9766. dev->dev_addr[5] = (lo >> 0) & 0xff;
  9767. /* Some old bootcode may report a 0 MAC address in SRAM */
  9768. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  9769. }
  9770. if (!addr_ok) {
  9771. /* Next, try NVRAM. */
  9772. if (!tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  9773. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  9774. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  9775. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  9776. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  9777. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  9778. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  9779. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  9780. }
  9781. /* Finally just fetch it out of the MAC control regs. */
  9782. else {
  9783. hi = tr32(MAC_ADDR_0_HIGH);
  9784. lo = tr32(MAC_ADDR_0_LOW);
  9785. dev->dev_addr[5] = lo & 0xff;
  9786. dev->dev_addr[4] = (lo >> 8) & 0xff;
  9787. dev->dev_addr[3] = (lo >> 16) & 0xff;
  9788. dev->dev_addr[2] = (lo >> 24) & 0xff;
  9789. dev->dev_addr[1] = hi & 0xff;
  9790. dev->dev_addr[0] = (hi >> 8) & 0xff;
  9791. }
  9792. }
  9793. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  9794. #ifdef CONFIG_SPARC64
  9795. if (!tg3_get_default_macaddr_sparc(tp))
  9796. return 0;
  9797. #endif
  9798. return -EINVAL;
  9799. }
  9800. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  9801. return 0;
  9802. }
  9803. #define BOUNDARY_SINGLE_CACHELINE 1
  9804. #define BOUNDARY_MULTI_CACHELINE 2
  9805. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  9806. {
  9807. int cacheline_size;
  9808. u8 byte;
  9809. int goal;
  9810. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  9811. if (byte == 0)
  9812. cacheline_size = 1024;
  9813. else
  9814. cacheline_size = (int) byte * 4;
  9815. /* On 5703 and later chips, the boundary bits have no
  9816. * effect.
  9817. */
  9818. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9819. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  9820. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  9821. goto out;
  9822. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  9823. goal = BOUNDARY_MULTI_CACHELINE;
  9824. #else
  9825. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  9826. goal = BOUNDARY_SINGLE_CACHELINE;
  9827. #else
  9828. goal = 0;
  9829. #endif
  9830. #endif
  9831. if (!goal)
  9832. goto out;
  9833. /* PCI controllers on most RISC systems tend to disconnect
  9834. * when a device tries to burst across a cache-line boundary.
  9835. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  9836. *
  9837. * Unfortunately, for PCI-E there are only limited
  9838. * write-side controls for this, and thus for reads
  9839. * we will still get the disconnects. We'll also waste
  9840. * these PCI cycles for both read and write for chips
  9841. * other than 5700 and 5701 which do not implement the
  9842. * boundary bits.
  9843. */
  9844. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  9845. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  9846. switch (cacheline_size) {
  9847. case 16:
  9848. case 32:
  9849. case 64:
  9850. case 128:
  9851. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9852. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  9853. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  9854. } else {
  9855. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  9856. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  9857. }
  9858. break;
  9859. case 256:
  9860. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  9861. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  9862. break;
  9863. default:
  9864. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  9865. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  9866. break;
  9867. };
  9868. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9869. switch (cacheline_size) {
  9870. case 16:
  9871. case 32:
  9872. case 64:
  9873. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9874. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  9875. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  9876. break;
  9877. }
  9878. /* fallthrough */
  9879. case 128:
  9880. default:
  9881. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  9882. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  9883. break;
  9884. };
  9885. } else {
  9886. switch (cacheline_size) {
  9887. case 16:
  9888. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9889. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  9890. DMA_RWCTRL_WRITE_BNDRY_16);
  9891. break;
  9892. }
  9893. /* fallthrough */
  9894. case 32:
  9895. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9896. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  9897. DMA_RWCTRL_WRITE_BNDRY_32);
  9898. break;
  9899. }
  9900. /* fallthrough */
  9901. case 64:
  9902. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9903. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  9904. DMA_RWCTRL_WRITE_BNDRY_64);
  9905. break;
  9906. }
  9907. /* fallthrough */
  9908. case 128:
  9909. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9910. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  9911. DMA_RWCTRL_WRITE_BNDRY_128);
  9912. break;
  9913. }
  9914. /* fallthrough */
  9915. case 256:
  9916. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  9917. DMA_RWCTRL_WRITE_BNDRY_256);
  9918. break;
  9919. case 512:
  9920. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  9921. DMA_RWCTRL_WRITE_BNDRY_512);
  9922. break;
  9923. case 1024:
  9924. default:
  9925. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  9926. DMA_RWCTRL_WRITE_BNDRY_1024);
  9927. break;
  9928. };
  9929. }
  9930. out:
  9931. return val;
  9932. }
  9933. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  9934. {
  9935. struct tg3_internal_buffer_desc test_desc;
  9936. u32 sram_dma_descs;
  9937. int i, ret;
  9938. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  9939. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  9940. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  9941. tw32(RDMAC_STATUS, 0);
  9942. tw32(WDMAC_STATUS, 0);
  9943. tw32(BUFMGR_MODE, 0);
  9944. tw32(FTQ_RESET, 0);
  9945. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  9946. test_desc.addr_lo = buf_dma & 0xffffffff;
  9947. test_desc.nic_mbuf = 0x00002100;
  9948. test_desc.len = size;
  9949. /*
  9950. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  9951. * the *second* time the tg3 driver was getting loaded after an
  9952. * initial scan.
  9953. *
  9954. * Broadcom tells me:
  9955. * ...the DMA engine is connected to the GRC block and a DMA
  9956. * reset may affect the GRC block in some unpredictable way...
  9957. * The behavior of resets to individual blocks has not been tested.
  9958. *
  9959. * Broadcom noted the GRC reset will also reset all sub-components.
  9960. */
  9961. if (to_device) {
  9962. test_desc.cqid_sqid = (13 << 8) | 2;
  9963. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  9964. udelay(40);
  9965. } else {
  9966. test_desc.cqid_sqid = (16 << 8) | 7;
  9967. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  9968. udelay(40);
  9969. }
  9970. test_desc.flags = 0x00000005;
  9971. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  9972. u32 val;
  9973. val = *(((u32 *)&test_desc) + i);
  9974. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  9975. sram_dma_descs + (i * sizeof(u32)));
  9976. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  9977. }
  9978. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  9979. if (to_device) {
  9980. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  9981. } else {
  9982. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  9983. }
  9984. ret = -ENODEV;
  9985. for (i = 0; i < 40; i++) {
  9986. u32 val;
  9987. if (to_device)
  9988. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  9989. else
  9990. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  9991. if ((val & 0xffff) == sram_dma_descs) {
  9992. ret = 0;
  9993. break;
  9994. }
  9995. udelay(100);
  9996. }
  9997. return ret;
  9998. }
  9999. #define TEST_BUFFER_SIZE 0x2000
  10000. static int __devinit tg3_test_dma(struct tg3 *tp)
  10001. {
  10002. dma_addr_t buf_dma;
  10003. u32 *buf, saved_dma_rwctrl;
  10004. int ret;
  10005. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  10006. if (!buf) {
  10007. ret = -ENOMEM;
  10008. goto out_nofree;
  10009. }
  10010. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  10011. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  10012. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  10013. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10014. /* DMA read watermark not used on PCIE */
  10015. tp->dma_rwctrl |= 0x00180000;
  10016. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  10017. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  10018. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  10019. tp->dma_rwctrl |= 0x003f0000;
  10020. else
  10021. tp->dma_rwctrl |= 0x003f000f;
  10022. } else {
  10023. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10024. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  10025. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  10026. u32 read_water = 0x7;
  10027. /* If the 5704 is behind the EPB bridge, we can
  10028. * do the less restrictive ONE_DMA workaround for
  10029. * better performance.
  10030. */
  10031. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  10032. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10033. tp->dma_rwctrl |= 0x8000;
  10034. else if (ccval == 0x6 || ccval == 0x7)
  10035. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  10036. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  10037. read_water = 4;
  10038. /* Set bit 23 to enable PCIX hw bug fix */
  10039. tp->dma_rwctrl |=
  10040. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  10041. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  10042. (1 << 23);
  10043. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  10044. /* 5780 always in PCIX mode */
  10045. tp->dma_rwctrl |= 0x00144000;
  10046. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10047. /* 5714 always in PCIX mode */
  10048. tp->dma_rwctrl |= 0x00148000;
  10049. } else {
  10050. tp->dma_rwctrl |= 0x001b000f;
  10051. }
  10052. }
  10053. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10054. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10055. tp->dma_rwctrl &= 0xfffffff0;
  10056. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10057. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  10058. /* Remove this if it causes problems for some boards. */
  10059. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  10060. /* On 5700/5701 chips, we need to set this bit.
  10061. * Otherwise the chip will issue cacheline transactions
  10062. * to streamable DMA memory with not all the byte
  10063. * enables turned on. This is an error on several
  10064. * RISC PCI controllers, in particular sparc64.
  10065. *
  10066. * On 5703/5704 chips, this bit has been reassigned
  10067. * a different meaning. In particular, it is used
  10068. * on those chips to enable a PCI-X workaround.
  10069. */
  10070. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  10071. }
  10072. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10073. #if 0
  10074. /* Unneeded, already done by tg3_get_invariants. */
  10075. tg3_switch_clocks(tp);
  10076. #endif
  10077. ret = 0;
  10078. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10079. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  10080. goto out;
  10081. /* It is best to perform DMA test with maximum write burst size
  10082. * to expose the 5700/5701 write DMA bug.
  10083. */
  10084. saved_dma_rwctrl = tp->dma_rwctrl;
  10085. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10086. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10087. while (1) {
  10088. u32 *p = buf, i;
  10089. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  10090. p[i] = i;
  10091. /* Send the buffer to the chip. */
  10092. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  10093. if (ret) {
  10094. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  10095. break;
  10096. }
  10097. #if 0
  10098. /* validate data reached card RAM correctly. */
  10099. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10100. u32 val;
  10101. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  10102. if (le32_to_cpu(val) != p[i]) {
  10103. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  10104. /* ret = -ENODEV here? */
  10105. }
  10106. p[i] = 0;
  10107. }
  10108. #endif
  10109. /* Now read it back. */
  10110. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  10111. if (ret) {
  10112. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  10113. break;
  10114. }
  10115. /* Verify it. */
  10116. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10117. if (p[i] == i)
  10118. continue;
  10119. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10120. DMA_RWCTRL_WRITE_BNDRY_16) {
  10121. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10122. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10123. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10124. break;
  10125. } else {
  10126. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  10127. ret = -ENODEV;
  10128. goto out;
  10129. }
  10130. }
  10131. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  10132. /* Success. */
  10133. ret = 0;
  10134. break;
  10135. }
  10136. }
  10137. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10138. DMA_RWCTRL_WRITE_BNDRY_16) {
  10139. static struct pci_device_id dma_wait_state_chipsets[] = {
  10140. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  10141. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  10142. { },
  10143. };
  10144. /* DMA test passed without adjusting DMA boundary,
  10145. * now look for chipsets that are known to expose the
  10146. * DMA bug without failing the test.
  10147. */
  10148. if (pci_dev_present(dma_wait_state_chipsets)) {
  10149. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10150. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10151. }
  10152. else
  10153. /* Safe to use the calculated DMA boundary. */
  10154. tp->dma_rwctrl = saved_dma_rwctrl;
  10155. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10156. }
  10157. out:
  10158. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  10159. out_nofree:
  10160. return ret;
  10161. }
  10162. static void __devinit tg3_init_link_config(struct tg3 *tp)
  10163. {
  10164. tp->link_config.advertising =
  10165. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10166. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10167. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  10168. ADVERTISED_Autoneg | ADVERTISED_MII);
  10169. tp->link_config.speed = SPEED_INVALID;
  10170. tp->link_config.duplex = DUPLEX_INVALID;
  10171. tp->link_config.autoneg = AUTONEG_ENABLE;
  10172. tp->link_config.active_speed = SPEED_INVALID;
  10173. tp->link_config.active_duplex = DUPLEX_INVALID;
  10174. tp->link_config.phy_is_low_power = 0;
  10175. tp->link_config.orig_speed = SPEED_INVALID;
  10176. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10177. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10178. }
  10179. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  10180. {
  10181. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10182. tp->bufmgr_config.mbuf_read_dma_low_water =
  10183. DEFAULT_MB_RDMA_LOW_WATER_5705;
  10184. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10185. DEFAULT_MB_MACRX_LOW_WATER_5705;
  10186. tp->bufmgr_config.mbuf_high_water =
  10187. DEFAULT_MB_HIGH_WATER_5705;
  10188. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10189. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10190. DEFAULT_MB_MACRX_LOW_WATER_5906;
  10191. tp->bufmgr_config.mbuf_high_water =
  10192. DEFAULT_MB_HIGH_WATER_5906;
  10193. }
  10194. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  10195. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  10196. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  10197. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  10198. tp->bufmgr_config.mbuf_high_water_jumbo =
  10199. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  10200. } else {
  10201. tp->bufmgr_config.mbuf_read_dma_low_water =
  10202. DEFAULT_MB_RDMA_LOW_WATER;
  10203. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10204. DEFAULT_MB_MACRX_LOW_WATER;
  10205. tp->bufmgr_config.mbuf_high_water =
  10206. DEFAULT_MB_HIGH_WATER;
  10207. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  10208. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  10209. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  10210. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  10211. tp->bufmgr_config.mbuf_high_water_jumbo =
  10212. DEFAULT_MB_HIGH_WATER_JUMBO;
  10213. }
  10214. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  10215. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  10216. }
  10217. static char * __devinit tg3_phy_string(struct tg3 *tp)
  10218. {
  10219. switch (tp->phy_id & PHY_ID_MASK) {
  10220. case PHY_ID_BCM5400: return "5400";
  10221. case PHY_ID_BCM5401: return "5401";
  10222. case PHY_ID_BCM5411: return "5411";
  10223. case PHY_ID_BCM5701: return "5701";
  10224. case PHY_ID_BCM5703: return "5703";
  10225. case PHY_ID_BCM5704: return "5704";
  10226. case PHY_ID_BCM5705: return "5705";
  10227. case PHY_ID_BCM5750: return "5750";
  10228. case PHY_ID_BCM5752: return "5752";
  10229. case PHY_ID_BCM5714: return "5714";
  10230. case PHY_ID_BCM5780: return "5780";
  10231. case PHY_ID_BCM5755: return "5755";
  10232. case PHY_ID_BCM5787: return "5787";
  10233. case PHY_ID_BCM5784: return "5784";
  10234. case PHY_ID_BCM5756: return "5722/5756";
  10235. case PHY_ID_BCM5906: return "5906";
  10236. case PHY_ID_BCM5761: return "5761";
  10237. case PHY_ID_BCM8002: return "8002/serdes";
  10238. case 0: return "serdes";
  10239. default: return "unknown";
  10240. };
  10241. }
  10242. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  10243. {
  10244. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10245. strcpy(str, "PCI Express");
  10246. return str;
  10247. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10248. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  10249. strcpy(str, "PCIX:");
  10250. if ((clock_ctrl == 7) ||
  10251. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  10252. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  10253. strcat(str, "133MHz");
  10254. else if (clock_ctrl == 0)
  10255. strcat(str, "33MHz");
  10256. else if (clock_ctrl == 2)
  10257. strcat(str, "50MHz");
  10258. else if (clock_ctrl == 4)
  10259. strcat(str, "66MHz");
  10260. else if (clock_ctrl == 6)
  10261. strcat(str, "100MHz");
  10262. } else {
  10263. strcpy(str, "PCI:");
  10264. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  10265. strcat(str, "66MHz");
  10266. else
  10267. strcat(str, "33MHz");
  10268. }
  10269. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  10270. strcat(str, ":32-bit");
  10271. else
  10272. strcat(str, ":64-bit");
  10273. return str;
  10274. }
  10275. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  10276. {
  10277. struct pci_dev *peer;
  10278. unsigned int func, devnr = tp->pdev->devfn & ~7;
  10279. for (func = 0; func < 8; func++) {
  10280. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  10281. if (peer && peer != tp->pdev)
  10282. break;
  10283. pci_dev_put(peer);
  10284. }
  10285. /* 5704 can be configured in single-port mode, set peer to
  10286. * tp->pdev in that case.
  10287. */
  10288. if (!peer) {
  10289. peer = tp->pdev;
  10290. return peer;
  10291. }
  10292. /*
  10293. * We don't need to keep the refcount elevated; there's no way
  10294. * to remove one half of this device without removing the other
  10295. */
  10296. pci_dev_put(peer);
  10297. return peer;
  10298. }
  10299. static void __devinit tg3_init_coal(struct tg3 *tp)
  10300. {
  10301. struct ethtool_coalesce *ec = &tp->coal;
  10302. memset(ec, 0, sizeof(*ec));
  10303. ec->cmd = ETHTOOL_GCOALESCE;
  10304. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  10305. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  10306. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  10307. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  10308. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  10309. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  10310. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  10311. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  10312. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  10313. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  10314. HOSTCC_MODE_CLRTICK_TXBD)) {
  10315. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  10316. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  10317. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  10318. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  10319. }
  10320. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10321. ec->rx_coalesce_usecs_irq = 0;
  10322. ec->tx_coalesce_usecs_irq = 0;
  10323. ec->stats_block_coalesce_usecs = 0;
  10324. }
  10325. }
  10326. static int __devinit tg3_init_one(struct pci_dev *pdev,
  10327. const struct pci_device_id *ent)
  10328. {
  10329. static int tg3_version_printed = 0;
  10330. unsigned long tg3reg_base, tg3reg_len;
  10331. struct net_device *dev;
  10332. struct tg3 *tp;
  10333. int i, err, pm_cap;
  10334. char str[40];
  10335. u64 dma_mask, persist_dma_mask;
  10336. if (tg3_version_printed++ == 0)
  10337. printk(KERN_INFO "%s", version);
  10338. err = pci_enable_device(pdev);
  10339. if (err) {
  10340. printk(KERN_ERR PFX "Cannot enable PCI device, "
  10341. "aborting.\n");
  10342. return err;
  10343. }
  10344. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  10345. printk(KERN_ERR PFX "Cannot find proper PCI device "
  10346. "base address, aborting.\n");
  10347. err = -ENODEV;
  10348. goto err_out_disable_pdev;
  10349. }
  10350. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  10351. if (err) {
  10352. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  10353. "aborting.\n");
  10354. goto err_out_disable_pdev;
  10355. }
  10356. pci_set_master(pdev);
  10357. /* Find power-management capability. */
  10358. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  10359. if (pm_cap == 0) {
  10360. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  10361. "aborting.\n");
  10362. err = -EIO;
  10363. goto err_out_free_res;
  10364. }
  10365. tg3reg_base = pci_resource_start(pdev, 0);
  10366. tg3reg_len = pci_resource_len(pdev, 0);
  10367. dev = alloc_etherdev(sizeof(*tp));
  10368. if (!dev) {
  10369. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  10370. err = -ENOMEM;
  10371. goto err_out_free_res;
  10372. }
  10373. SET_NETDEV_DEV(dev, &pdev->dev);
  10374. #if TG3_VLAN_TAG_USED
  10375. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  10376. dev->vlan_rx_register = tg3_vlan_rx_register;
  10377. #endif
  10378. tp = netdev_priv(dev);
  10379. tp->pdev = pdev;
  10380. tp->dev = dev;
  10381. tp->pm_cap = pm_cap;
  10382. tp->mac_mode = TG3_DEF_MAC_MODE;
  10383. tp->rx_mode = TG3_DEF_RX_MODE;
  10384. tp->tx_mode = TG3_DEF_TX_MODE;
  10385. tp->mi_mode = MAC_MI_MODE_BASE;
  10386. if (tg3_debug > 0)
  10387. tp->msg_enable = tg3_debug;
  10388. else
  10389. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  10390. /* The word/byte swap controls here control register access byte
  10391. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  10392. * setting below.
  10393. */
  10394. tp->misc_host_ctrl =
  10395. MISC_HOST_CTRL_MASK_PCI_INT |
  10396. MISC_HOST_CTRL_WORD_SWAP |
  10397. MISC_HOST_CTRL_INDIR_ACCESS |
  10398. MISC_HOST_CTRL_PCISTATE_RW;
  10399. /* The NONFRM (non-frame) byte/word swap controls take effect
  10400. * on descriptor entries, anything which isn't packet data.
  10401. *
  10402. * The StrongARM chips on the board (one for tx, one for rx)
  10403. * are running in big-endian mode.
  10404. */
  10405. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  10406. GRC_MODE_WSWAP_NONFRM_DATA);
  10407. #ifdef __BIG_ENDIAN
  10408. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  10409. #endif
  10410. spin_lock_init(&tp->lock);
  10411. spin_lock_init(&tp->indirect_lock);
  10412. INIT_WORK(&tp->reset_task, tg3_reset_task);
  10413. tp->regs = ioremap_nocache(tg3reg_base, tg3reg_len);
  10414. if (!tp->regs) {
  10415. printk(KERN_ERR PFX "Cannot map device registers, "
  10416. "aborting.\n");
  10417. err = -ENOMEM;
  10418. goto err_out_free_dev;
  10419. }
  10420. tg3_init_link_config(tp);
  10421. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  10422. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  10423. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  10424. dev->open = tg3_open;
  10425. dev->stop = tg3_close;
  10426. dev->get_stats = tg3_get_stats;
  10427. dev->set_multicast_list = tg3_set_rx_mode;
  10428. dev->set_mac_address = tg3_set_mac_addr;
  10429. dev->do_ioctl = tg3_ioctl;
  10430. dev->tx_timeout = tg3_tx_timeout;
  10431. netif_napi_add(dev, &tp->napi, tg3_poll, 64);
  10432. dev->ethtool_ops = &tg3_ethtool_ops;
  10433. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  10434. dev->change_mtu = tg3_change_mtu;
  10435. dev->irq = pdev->irq;
  10436. #ifdef CONFIG_NET_POLL_CONTROLLER
  10437. dev->poll_controller = tg3_poll_controller;
  10438. #endif
  10439. err = tg3_get_invariants(tp);
  10440. if (err) {
  10441. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  10442. "aborting.\n");
  10443. goto err_out_iounmap;
  10444. }
  10445. /* The EPB bridge inside 5714, 5715, and 5780 and any
  10446. * device behind the EPB cannot support DMA addresses > 40-bit.
  10447. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  10448. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  10449. * do DMA address check in tg3_start_xmit().
  10450. */
  10451. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  10452. persist_dma_mask = dma_mask = DMA_32BIT_MASK;
  10453. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  10454. persist_dma_mask = dma_mask = DMA_40BIT_MASK;
  10455. #ifdef CONFIG_HIGHMEM
  10456. dma_mask = DMA_64BIT_MASK;
  10457. #endif
  10458. } else
  10459. persist_dma_mask = dma_mask = DMA_64BIT_MASK;
  10460. /* Configure DMA attributes. */
  10461. if (dma_mask > DMA_32BIT_MASK) {
  10462. err = pci_set_dma_mask(pdev, dma_mask);
  10463. if (!err) {
  10464. dev->features |= NETIF_F_HIGHDMA;
  10465. err = pci_set_consistent_dma_mask(pdev,
  10466. persist_dma_mask);
  10467. if (err < 0) {
  10468. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  10469. "DMA for consistent allocations\n");
  10470. goto err_out_iounmap;
  10471. }
  10472. }
  10473. }
  10474. if (err || dma_mask == DMA_32BIT_MASK) {
  10475. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  10476. if (err) {
  10477. printk(KERN_ERR PFX "No usable DMA configuration, "
  10478. "aborting.\n");
  10479. goto err_out_iounmap;
  10480. }
  10481. }
  10482. tg3_init_bufmgr_config(tp);
  10483. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  10484. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  10485. }
  10486. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10487. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10488. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  10489. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10490. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  10491. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  10492. } else {
  10493. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  10494. }
  10495. /* TSO is on by default on chips that support hardware TSO.
  10496. * Firmware TSO on older chips gives lower performance, so it
  10497. * is off by default, but can be enabled using ethtool.
  10498. */
  10499. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  10500. dev->features |= NETIF_F_TSO;
  10501. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  10502. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906))
  10503. dev->features |= NETIF_F_TSO6;
  10504. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10505. dev->features |= NETIF_F_TSO_ECN;
  10506. }
  10507. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  10508. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  10509. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  10510. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  10511. tp->rx_pending = 63;
  10512. }
  10513. err = tg3_get_device_address(tp);
  10514. if (err) {
  10515. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  10516. "aborting.\n");
  10517. goto err_out_iounmap;
  10518. }
  10519. /*
  10520. * Reset chip in case UNDI or EFI driver did not shutdown
  10521. * DMA self test will enable WDMAC and we'll see (spurious)
  10522. * pending DMA on the PCI bus at that point.
  10523. */
  10524. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  10525. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  10526. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  10527. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10528. }
  10529. err = tg3_test_dma(tp);
  10530. if (err) {
  10531. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  10532. goto err_out_iounmap;
  10533. }
  10534. /* Tigon3 can do ipv4 only... and some chips have buggy
  10535. * checksumming.
  10536. */
  10537. if ((tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) == 0) {
  10538. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10539. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10540. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10541. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10542. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10543. dev->features |= NETIF_F_IPV6_CSUM;
  10544. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10545. } else
  10546. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  10547. /* flow control autonegotiation is default behavior */
  10548. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  10549. tg3_init_coal(tp);
  10550. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10551. if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  10552. printk(KERN_ERR PFX "Cannot find proper PCI device "
  10553. "base address for APE, aborting.\n");
  10554. err = -ENODEV;
  10555. goto err_out_iounmap;
  10556. }
  10557. tg3reg_base = pci_resource_start(pdev, 2);
  10558. tg3reg_len = pci_resource_len(pdev, 2);
  10559. tp->aperegs = ioremap_nocache(tg3reg_base, tg3reg_len);
  10560. if (tp->aperegs == 0UL) {
  10561. printk(KERN_ERR PFX "Cannot map APE registers, "
  10562. "aborting.\n");
  10563. err = -ENOMEM;
  10564. goto err_out_iounmap;
  10565. }
  10566. tg3_ape_lock_init(tp);
  10567. }
  10568. pci_set_drvdata(pdev, dev);
  10569. err = register_netdev(dev);
  10570. if (err) {
  10571. printk(KERN_ERR PFX "Cannot register net device, "
  10572. "aborting.\n");
  10573. goto err_out_apeunmap;
  10574. }
  10575. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x PHY(%s)] (%s) %s Ethernet ",
  10576. dev->name,
  10577. tp->board_part_number,
  10578. tp->pci_chip_rev_id,
  10579. tg3_phy_string(tp),
  10580. tg3_bus_string(tp, str),
  10581. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  10582. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  10583. "10/100/1000Base-T")));
  10584. for (i = 0; i < 6; i++)
  10585. printk("%2.2x%c", dev->dev_addr[i],
  10586. i == 5 ? '\n' : ':');
  10587. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] "
  10588. "MIirq[%d] ASF[%d] WireSpeed[%d] TSOcap[%d]\n",
  10589. dev->name,
  10590. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  10591. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  10592. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  10593. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  10594. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0,
  10595. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  10596. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  10597. dev->name, tp->dma_rwctrl,
  10598. (pdev->dma_mask == DMA_32BIT_MASK) ? 32 :
  10599. (((u64) pdev->dma_mask == DMA_40BIT_MASK) ? 40 : 64));
  10600. return 0;
  10601. err_out_apeunmap:
  10602. if (tp->aperegs) {
  10603. iounmap(tp->aperegs);
  10604. tp->aperegs = NULL;
  10605. }
  10606. err_out_iounmap:
  10607. if (tp->regs) {
  10608. iounmap(tp->regs);
  10609. tp->regs = NULL;
  10610. }
  10611. err_out_free_dev:
  10612. free_netdev(dev);
  10613. err_out_free_res:
  10614. pci_release_regions(pdev);
  10615. err_out_disable_pdev:
  10616. pci_disable_device(pdev);
  10617. pci_set_drvdata(pdev, NULL);
  10618. return err;
  10619. }
  10620. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  10621. {
  10622. struct net_device *dev = pci_get_drvdata(pdev);
  10623. if (dev) {
  10624. struct tg3 *tp = netdev_priv(dev);
  10625. flush_scheduled_work();
  10626. unregister_netdev(dev);
  10627. if (tp->aperegs) {
  10628. iounmap(tp->aperegs);
  10629. tp->aperegs = NULL;
  10630. }
  10631. if (tp->regs) {
  10632. iounmap(tp->regs);
  10633. tp->regs = NULL;
  10634. }
  10635. free_netdev(dev);
  10636. pci_release_regions(pdev);
  10637. pci_disable_device(pdev);
  10638. pci_set_drvdata(pdev, NULL);
  10639. }
  10640. }
  10641. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  10642. {
  10643. struct net_device *dev = pci_get_drvdata(pdev);
  10644. struct tg3 *tp = netdev_priv(dev);
  10645. int err;
  10646. /* PCI register 4 needs to be saved whether netif_running() or not.
  10647. * MSI address and data need to be saved if using MSI and
  10648. * netif_running().
  10649. */
  10650. pci_save_state(pdev);
  10651. if (!netif_running(dev))
  10652. return 0;
  10653. flush_scheduled_work();
  10654. tg3_netif_stop(tp);
  10655. del_timer_sync(&tp->timer);
  10656. tg3_full_lock(tp, 1);
  10657. tg3_disable_ints(tp);
  10658. tg3_full_unlock(tp);
  10659. netif_device_detach(dev);
  10660. tg3_full_lock(tp, 0);
  10661. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10662. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  10663. tg3_full_unlock(tp);
  10664. err = tg3_set_power_state(tp, pci_choose_state(pdev, state));
  10665. if (err) {
  10666. tg3_full_lock(tp, 0);
  10667. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  10668. if (tg3_restart_hw(tp, 1))
  10669. goto out;
  10670. tp->timer.expires = jiffies + tp->timer_offset;
  10671. add_timer(&tp->timer);
  10672. netif_device_attach(dev);
  10673. tg3_netif_start(tp);
  10674. out:
  10675. tg3_full_unlock(tp);
  10676. }
  10677. return err;
  10678. }
  10679. static int tg3_resume(struct pci_dev *pdev)
  10680. {
  10681. struct net_device *dev = pci_get_drvdata(pdev);
  10682. struct tg3 *tp = netdev_priv(dev);
  10683. int err;
  10684. pci_restore_state(tp->pdev);
  10685. if (!netif_running(dev))
  10686. return 0;
  10687. err = tg3_set_power_state(tp, PCI_D0);
  10688. if (err)
  10689. return err;
  10690. /* Hardware bug - MSI won't work if INTX disabled. */
  10691. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  10692. (tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  10693. pci_intx(tp->pdev, 1);
  10694. netif_device_attach(dev);
  10695. tg3_full_lock(tp, 0);
  10696. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  10697. err = tg3_restart_hw(tp, 1);
  10698. if (err)
  10699. goto out;
  10700. tp->timer.expires = jiffies + tp->timer_offset;
  10701. add_timer(&tp->timer);
  10702. tg3_netif_start(tp);
  10703. out:
  10704. tg3_full_unlock(tp);
  10705. return err;
  10706. }
  10707. static struct pci_driver tg3_driver = {
  10708. .name = DRV_MODULE_NAME,
  10709. .id_table = tg3_pci_tbl,
  10710. .probe = tg3_init_one,
  10711. .remove = __devexit_p(tg3_remove_one),
  10712. .suspend = tg3_suspend,
  10713. .resume = tg3_resume
  10714. };
  10715. static int __init tg3_init(void)
  10716. {
  10717. return pci_register_driver(&tg3_driver);
  10718. }
  10719. static void __exit tg3_cleanup(void)
  10720. {
  10721. pci_unregister_driver(&tg3_driver);
  10722. }
  10723. module_init(tg3_init);
  10724. module_exit(tg3_cleanup);