twl4030-irq.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783
  1. /*
  2. * twl4030-irq.c - TWL4030/TPS659x0 irq support
  3. *
  4. * Copyright (C) 2005-2006 Texas Instruments, Inc.
  5. *
  6. * Modifications to defer interrupt handling to a kernel thread:
  7. * Copyright (C) 2006 MontaVista Software, Inc.
  8. *
  9. * Based on tlv320aic23.c:
  10. * Copyright (c) by Kai Svahn <kai.svahn@nokia.com>
  11. *
  12. * Code cleanup and modifications to IRQ handler.
  13. * by syed khasim <x0khasim@ti.com>
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License as published by
  17. * the Free Software Foundation; either version 2 of the License, or
  18. * (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  28. */
  29. #include <linux/init.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/irq.h>
  32. #include <linux/slab.h>
  33. #include <linux/i2c/twl.h>
  34. #include "twl-core.h"
  35. /*
  36. * TWL4030 IRQ handling has two stages in hardware, and thus in software.
  37. * The Primary Interrupt Handler (PIH) stage exposes status bits saying
  38. * which Secondary Interrupt Handler (SIH) stage is raising an interrupt.
  39. * SIH modules are more traditional IRQ components, which support per-IRQ
  40. * enable/disable and trigger controls; they do most of the work.
  41. *
  42. * These chips are designed to support IRQ handling from two different
  43. * I2C masters. Each has a dedicated IRQ line, and dedicated IRQ status
  44. * and mask registers in the PIH and SIH modules.
  45. *
  46. * We set up IRQs starting at a platform-specified base, always starting
  47. * with PIH and the SIH for PWR_INT and then usually adding GPIO:
  48. * base + 0 .. base + 7 PIH
  49. * base + 8 .. base + 15 SIH for PWR_INT
  50. * base + 16 .. base + 33 SIH for GPIO
  51. */
  52. /* PIH register offsets */
  53. #define REG_PIH_ISR_P1 0x01
  54. #define REG_PIH_ISR_P2 0x02
  55. #define REG_PIH_SIR 0x03 /* for testing */
  56. /* Linux could (eventually) use either IRQ line */
  57. static int irq_line;
  58. struct sih {
  59. char name[8];
  60. u8 module; /* module id */
  61. u8 control_offset; /* for SIH_CTRL */
  62. bool set_cor;
  63. u8 bits; /* valid in isr/imr */
  64. u8 bytes_ixr; /* bytelen of ISR/IMR/SIR */
  65. u8 edr_offset;
  66. u8 bytes_edr; /* bytelen of EDR */
  67. u8 irq_lines; /* number of supported irq lines */
  68. /* SIR ignored -- set interrupt, for testing only */
  69. struct sih_irq_data {
  70. u8 isr_offset;
  71. u8 imr_offset;
  72. } mask[2];
  73. /* + 2 bytes padding */
  74. };
  75. static const struct sih *sih_modules;
  76. static int nr_sih_modules;
  77. #define SIH_INITIALIZER(modname, nbits) \
  78. .module = TWL4030_MODULE_ ## modname, \
  79. .control_offset = TWL4030_ ## modname ## _SIH_CTRL, \
  80. .bits = nbits, \
  81. .bytes_ixr = DIV_ROUND_UP(nbits, 8), \
  82. .edr_offset = TWL4030_ ## modname ## _EDR, \
  83. .bytes_edr = DIV_ROUND_UP((2*(nbits)), 8), \
  84. .irq_lines = 2, \
  85. .mask = { { \
  86. .isr_offset = TWL4030_ ## modname ## _ISR1, \
  87. .imr_offset = TWL4030_ ## modname ## _IMR1, \
  88. }, \
  89. { \
  90. .isr_offset = TWL4030_ ## modname ## _ISR2, \
  91. .imr_offset = TWL4030_ ## modname ## _IMR2, \
  92. }, },
  93. /* register naming policies are inconsistent ... */
  94. #define TWL4030_INT_PWR_EDR TWL4030_INT_PWR_EDR1
  95. #define TWL4030_MODULE_KEYPAD_KEYP TWL4030_MODULE_KEYPAD
  96. #define TWL4030_MODULE_INT_PWR TWL4030_MODULE_INT
  97. /*
  98. * Order in this table matches order in PIH_ISR. That is,
  99. * BIT(n) in PIH_ISR is sih_modules[n].
  100. */
  101. /* sih_modules_twl4030 is used both in twl4030 and twl5030 */
  102. static const struct sih sih_modules_twl4030[6] = {
  103. [0] = {
  104. .name = "gpio",
  105. .module = TWL4030_MODULE_GPIO,
  106. .control_offset = REG_GPIO_SIH_CTRL,
  107. .set_cor = true,
  108. .bits = TWL4030_GPIO_MAX,
  109. .bytes_ixr = 3,
  110. /* Note: *all* of these IRQs default to no-trigger */
  111. .edr_offset = REG_GPIO_EDR1,
  112. .bytes_edr = 5,
  113. .irq_lines = 2,
  114. .mask = { {
  115. .isr_offset = REG_GPIO_ISR1A,
  116. .imr_offset = REG_GPIO_IMR1A,
  117. }, {
  118. .isr_offset = REG_GPIO_ISR1B,
  119. .imr_offset = REG_GPIO_IMR1B,
  120. }, },
  121. },
  122. [1] = {
  123. .name = "keypad",
  124. .set_cor = true,
  125. SIH_INITIALIZER(KEYPAD_KEYP, 4)
  126. },
  127. [2] = {
  128. .name = "bci",
  129. .module = TWL4030_MODULE_INTERRUPTS,
  130. .control_offset = TWL4030_INTERRUPTS_BCISIHCTRL,
  131. .set_cor = true,
  132. .bits = 12,
  133. .bytes_ixr = 2,
  134. .edr_offset = TWL4030_INTERRUPTS_BCIEDR1,
  135. /* Note: most of these IRQs default to no-trigger */
  136. .bytes_edr = 3,
  137. .irq_lines = 2,
  138. .mask = { {
  139. .isr_offset = TWL4030_INTERRUPTS_BCIISR1A,
  140. .imr_offset = TWL4030_INTERRUPTS_BCIIMR1A,
  141. }, {
  142. .isr_offset = TWL4030_INTERRUPTS_BCIISR1B,
  143. .imr_offset = TWL4030_INTERRUPTS_BCIIMR1B,
  144. }, },
  145. },
  146. [3] = {
  147. .name = "madc",
  148. SIH_INITIALIZER(MADC, 4)
  149. },
  150. [4] = {
  151. /* USB doesn't use the same SIH organization */
  152. .name = "usb",
  153. },
  154. [5] = {
  155. .name = "power",
  156. .set_cor = true,
  157. SIH_INITIALIZER(INT_PWR, 8)
  158. },
  159. /* there are no SIH modules #6 or #7 ... */
  160. };
  161. static const struct sih sih_modules_twl5031[8] = {
  162. [0] = {
  163. .name = "gpio",
  164. .module = TWL4030_MODULE_GPIO,
  165. .control_offset = REG_GPIO_SIH_CTRL,
  166. .set_cor = true,
  167. .bits = TWL4030_GPIO_MAX,
  168. .bytes_ixr = 3,
  169. /* Note: *all* of these IRQs default to no-trigger */
  170. .edr_offset = REG_GPIO_EDR1,
  171. .bytes_edr = 5,
  172. .irq_lines = 2,
  173. .mask = { {
  174. .isr_offset = REG_GPIO_ISR1A,
  175. .imr_offset = REG_GPIO_IMR1A,
  176. }, {
  177. .isr_offset = REG_GPIO_ISR1B,
  178. .imr_offset = REG_GPIO_IMR1B,
  179. }, },
  180. },
  181. [1] = {
  182. .name = "keypad",
  183. .set_cor = true,
  184. SIH_INITIALIZER(KEYPAD_KEYP, 4)
  185. },
  186. [2] = {
  187. .name = "bci",
  188. .module = TWL5031_MODULE_INTERRUPTS,
  189. .control_offset = TWL5031_INTERRUPTS_BCISIHCTRL,
  190. .bits = 7,
  191. .bytes_ixr = 1,
  192. .edr_offset = TWL5031_INTERRUPTS_BCIEDR1,
  193. /* Note: most of these IRQs default to no-trigger */
  194. .bytes_edr = 2,
  195. .irq_lines = 2,
  196. .mask = { {
  197. .isr_offset = TWL5031_INTERRUPTS_BCIISR1,
  198. .imr_offset = TWL5031_INTERRUPTS_BCIIMR1,
  199. }, {
  200. .isr_offset = TWL5031_INTERRUPTS_BCIISR2,
  201. .imr_offset = TWL5031_INTERRUPTS_BCIIMR2,
  202. }, },
  203. },
  204. [3] = {
  205. .name = "madc",
  206. SIH_INITIALIZER(MADC, 4)
  207. },
  208. [4] = {
  209. /* USB doesn't use the same SIH organization */
  210. .name = "usb",
  211. },
  212. [5] = {
  213. .name = "power",
  214. .set_cor = true,
  215. SIH_INITIALIZER(INT_PWR, 8)
  216. },
  217. [6] = {
  218. /*
  219. * ECI/DBI doesn't use the same SIH organization.
  220. * For example, it supports only one interrupt output line.
  221. * That is, the interrupts are seen on both INT1 and INT2 lines.
  222. */
  223. .name = "eci_dbi",
  224. .module = TWL5031_MODULE_ACCESSORY,
  225. .bits = 9,
  226. .bytes_ixr = 2,
  227. .irq_lines = 1,
  228. .mask = { {
  229. .isr_offset = TWL5031_ACIIDR_LSB,
  230. .imr_offset = TWL5031_ACIIMR_LSB,
  231. }, },
  232. },
  233. [7] = {
  234. /* Audio accessory */
  235. .name = "audio",
  236. .module = TWL5031_MODULE_ACCESSORY,
  237. .control_offset = TWL5031_ACCSIHCTRL,
  238. .bits = 2,
  239. .bytes_ixr = 1,
  240. .edr_offset = TWL5031_ACCEDR1,
  241. /* Note: most of these IRQs default to no-trigger */
  242. .bytes_edr = 1,
  243. .irq_lines = 2,
  244. .mask = { {
  245. .isr_offset = TWL5031_ACCISR1,
  246. .imr_offset = TWL5031_ACCIMR1,
  247. }, {
  248. .isr_offset = TWL5031_ACCISR2,
  249. .imr_offset = TWL5031_ACCIMR2,
  250. }, },
  251. },
  252. };
  253. #undef TWL4030_MODULE_KEYPAD_KEYP
  254. #undef TWL4030_MODULE_INT_PWR
  255. #undef TWL4030_INT_PWR_EDR
  256. /*----------------------------------------------------------------------*/
  257. static unsigned twl4030_irq_base;
  258. /*
  259. * handle_twl4030_pih() is the desc->handle method for the twl4030 interrupt.
  260. * This is a chained interrupt, so there is no desc->action method for it.
  261. * Now we need to query the interrupt controller in the twl4030 to determine
  262. * which module is generating the interrupt request. However, we can't do i2c
  263. * transactions in interrupt context, so we must defer that work to a kernel
  264. * thread. All we do here is acknowledge and mask the interrupt and wakeup
  265. * the kernel thread.
  266. */
  267. static irqreturn_t handle_twl4030_pih(int irq, void *devid)
  268. {
  269. int module_irq;
  270. irqreturn_t ret;
  271. u8 pih_isr;
  272. ret = twl_i2c_read_u8(TWL4030_MODULE_PIH, &pih_isr,
  273. REG_PIH_ISR_P1);
  274. if (ret) {
  275. pr_warning("twl4030: I2C error %d reading PIH ISR\n", ret);
  276. return IRQ_NONE;
  277. }
  278. /* these handlers deal with the relevant SIH irq status */
  279. for (module_irq = twl4030_irq_base;
  280. pih_isr;
  281. pih_isr >>= 1, module_irq++) {
  282. if (pih_isr & 0x1)
  283. handle_nested_irq(module_irq);
  284. }
  285. return IRQ_HANDLED;
  286. }
  287. /*----------------------------------------------------------------------*/
  288. /*
  289. * twl4030_init_sih_modules() ... start from a known state where no
  290. * IRQs will be coming in, and where we can quickly enable them then
  291. * handle them as they arrive. Mask all IRQs: maybe init SIH_CTRL.
  292. *
  293. * NOTE: we don't touch EDR registers here; they stay with hardware
  294. * defaults or whatever the last value was. Note that when both EDR
  295. * bits for an IRQ are clear, that's as if its IMR bit is set...
  296. */
  297. static int twl4030_init_sih_modules(unsigned line)
  298. {
  299. const struct sih *sih;
  300. u8 buf[4];
  301. int i;
  302. int status;
  303. /* line 0 == int1_n signal; line 1 == int2_n signal */
  304. if (line > 1)
  305. return -EINVAL;
  306. irq_line = line;
  307. /* disable all interrupts on our line */
  308. memset(buf, 0xff, sizeof buf);
  309. sih = sih_modules;
  310. for (i = 0; i < nr_sih_modules; i++, sih++) {
  311. /* skip USB -- it's funky */
  312. if (!sih->bytes_ixr)
  313. continue;
  314. /* Not all the SIH modules support multiple interrupt lines */
  315. if (sih->irq_lines <= line)
  316. continue;
  317. status = twl_i2c_write(sih->module, buf,
  318. sih->mask[line].imr_offset, sih->bytes_ixr);
  319. if (status < 0)
  320. pr_err("twl4030: err %d initializing %s %s\n",
  321. status, sih->name, "IMR");
  322. /*
  323. * Maybe disable "exclusive" mode; buffer second pending irq;
  324. * set Clear-On-Read (COR) bit.
  325. *
  326. * NOTE that sometimes COR polarity is documented as being
  327. * inverted: for MADC, COR=1 means "clear on write".
  328. * And for PWR_INT it's not documented...
  329. */
  330. if (sih->set_cor) {
  331. status = twl_i2c_write_u8(sih->module,
  332. TWL4030_SIH_CTRL_COR_MASK,
  333. sih->control_offset);
  334. if (status < 0)
  335. pr_err("twl4030: err %d initializing %s %s\n",
  336. status, sih->name, "SIH_CTRL");
  337. }
  338. }
  339. sih = sih_modules;
  340. for (i = 0; i < nr_sih_modules; i++, sih++) {
  341. u8 rxbuf[4];
  342. int j;
  343. /* skip USB */
  344. if (!sih->bytes_ixr)
  345. continue;
  346. /* Not all the SIH modules support multiple interrupt lines */
  347. if (sih->irq_lines <= line)
  348. continue;
  349. /*
  350. * Clear pending interrupt status. Either the read was
  351. * enough, or we need to write those bits. Repeat, in
  352. * case an IRQ is pending (PENDDIS=0) ... that's not
  353. * uncommon with PWR_INT.PWRON.
  354. */
  355. for (j = 0; j < 2; j++) {
  356. status = twl_i2c_read(sih->module, rxbuf,
  357. sih->mask[line].isr_offset, sih->bytes_ixr);
  358. if (status < 0)
  359. pr_err("twl4030: err %d initializing %s %s\n",
  360. status, sih->name, "ISR");
  361. if (!sih->set_cor)
  362. status = twl_i2c_write(sih->module, buf,
  363. sih->mask[line].isr_offset,
  364. sih->bytes_ixr);
  365. /*
  366. * else COR=1 means read sufficed.
  367. * (for most SIH modules...)
  368. */
  369. }
  370. }
  371. return 0;
  372. }
  373. static inline void activate_irq(int irq)
  374. {
  375. #ifdef CONFIG_ARM
  376. /*
  377. * ARM requires an extra step to clear IRQ_NOREQUEST, which it
  378. * sets on behalf of every irq_chip. Also sets IRQ_NOPROBE.
  379. */
  380. set_irq_flags(irq, IRQF_VALID);
  381. #else
  382. /* same effect on other architectures */
  383. irq_set_noprobe(irq);
  384. #endif
  385. }
  386. /*----------------------------------------------------------------------*/
  387. struct sih_agent {
  388. int irq_base;
  389. const struct sih *sih;
  390. u32 imr;
  391. bool imr_change_pending;
  392. u32 edge_change;
  393. struct mutex irq_lock;
  394. char *irq_name;
  395. };
  396. /*----------------------------------------------------------------------*/
  397. /*
  398. * All irq_chip methods get issued from code holding irq_desc[irq].lock,
  399. * which can't perform the underlying I2C operations (because they sleep).
  400. * So we must hand them off to a thread (workqueue) and cope with asynch
  401. * completion, potentially including some re-ordering, of these requests.
  402. */
  403. static void twl4030_sih_mask(struct irq_data *data)
  404. {
  405. struct sih_agent *agent = irq_data_get_irq_chip_data(data);
  406. agent->imr |= BIT(data->irq - agent->irq_base);
  407. agent->imr_change_pending = true;
  408. }
  409. static void twl4030_sih_unmask(struct irq_data *data)
  410. {
  411. struct sih_agent *agent = irq_data_get_irq_chip_data(data);
  412. agent->imr &= ~BIT(data->irq - agent->irq_base);
  413. agent->imr_change_pending = true;
  414. }
  415. static int twl4030_sih_set_type(struct irq_data *data, unsigned trigger)
  416. {
  417. struct sih_agent *agent = irq_data_get_irq_chip_data(data);
  418. if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  419. return -EINVAL;
  420. if (irqd_get_trigger_type(data) != trigger)
  421. agent->edge_change |= BIT(data->irq - agent->irq_base);
  422. return 0;
  423. }
  424. static void twl4030_sih_bus_lock(struct irq_data *data)
  425. {
  426. struct sih_agent *agent = irq_data_get_irq_chip_data(data);
  427. mutex_lock(&agent->irq_lock);
  428. }
  429. static void twl4030_sih_bus_sync_unlock(struct irq_data *data)
  430. {
  431. struct sih_agent *agent = irq_data_get_irq_chip_data(data);
  432. const struct sih *sih = agent->sih;
  433. int status;
  434. if (agent->imr_change_pending) {
  435. union {
  436. u32 word;
  437. u8 bytes[4];
  438. } imr;
  439. /* byte[0] gets overwritten as we write ... */
  440. imr.word = cpu_to_le32(agent->imr << 8);
  441. agent->imr_change_pending = false;
  442. /* write the whole mask ... simpler than subsetting it */
  443. status = twl_i2c_write(sih->module, imr.bytes,
  444. sih->mask[irq_line].imr_offset,
  445. sih->bytes_ixr);
  446. if (status)
  447. pr_err("twl4030: %s, %s --> %d\n", __func__,
  448. "write", status);
  449. }
  450. if (agent->edge_change) {
  451. u32 edge_change;
  452. u8 bytes[6];
  453. edge_change = agent->edge_change;
  454. agent->edge_change = 0;
  455. /*
  456. * Read, reserving first byte for write scratch. Yes, this
  457. * could be cached for some speedup ... but be careful about
  458. * any processor on the other IRQ line, EDR registers are
  459. * shared.
  460. */
  461. status = twl_i2c_read(sih->module, bytes + 1,
  462. sih->edr_offset, sih->bytes_edr);
  463. if (status) {
  464. pr_err("twl4030: %s, %s --> %d\n", __func__,
  465. "read", status);
  466. return;
  467. }
  468. /* Modify only the bits we know must change */
  469. while (edge_change) {
  470. int i = fls(edge_change) - 1;
  471. struct irq_data *idata;
  472. int byte = 1 + (i >> 2);
  473. int off = (i & 0x3) * 2;
  474. unsigned int type;
  475. idata = irq_get_irq_data(i + agent->irq_base);
  476. bytes[byte] &= ~(0x03 << off);
  477. type = irqd_get_trigger_type(idata);
  478. if (type & IRQ_TYPE_EDGE_RISING)
  479. bytes[byte] |= BIT(off + 1);
  480. if (type & IRQ_TYPE_EDGE_FALLING)
  481. bytes[byte] |= BIT(off + 0);
  482. edge_change &= ~BIT(i);
  483. }
  484. /* Write */
  485. status = twl_i2c_write(sih->module, bytes,
  486. sih->edr_offset, sih->bytes_edr);
  487. if (status)
  488. pr_err("twl4030: %s, %s --> %d\n", __func__,
  489. "write", status);
  490. }
  491. mutex_unlock(&agent->irq_lock);
  492. }
  493. static struct irq_chip twl4030_sih_irq_chip = {
  494. .name = "twl4030",
  495. .irq_mask = twl4030_sih_mask,
  496. .irq_unmask = twl4030_sih_unmask,
  497. .irq_set_type = twl4030_sih_set_type,
  498. .irq_bus_lock = twl4030_sih_bus_lock,
  499. .irq_bus_sync_unlock = twl4030_sih_bus_sync_unlock,
  500. };
  501. /*----------------------------------------------------------------------*/
  502. static inline int sih_read_isr(const struct sih *sih)
  503. {
  504. int status;
  505. union {
  506. u8 bytes[4];
  507. u32 word;
  508. } isr;
  509. /* FIXME need retry-on-error ... */
  510. isr.word = 0;
  511. status = twl_i2c_read(sih->module, isr.bytes,
  512. sih->mask[irq_line].isr_offset, sih->bytes_ixr);
  513. return (status < 0) ? status : le32_to_cpu(isr.word);
  514. }
  515. /*
  516. * Generic handler for SIH interrupts ... we "know" this is called
  517. * in task context, with IRQs enabled.
  518. */
  519. static irqreturn_t handle_twl4030_sih(int irq, void *data)
  520. {
  521. struct sih_agent *agent = irq_get_handler_data(irq);
  522. const struct sih *sih = agent->sih;
  523. int isr;
  524. /* reading ISR acks the IRQs, using clear-on-read mode */
  525. isr = sih_read_isr(sih);
  526. if (isr < 0) {
  527. pr_err("twl4030: %s SIH, read ISR error %d\n",
  528. sih->name, isr);
  529. /* REVISIT: recover; eventually mask it all, etc */
  530. return IRQ_HANDLED;
  531. }
  532. while (isr) {
  533. irq = fls(isr);
  534. irq--;
  535. isr &= ~BIT(irq);
  536. if (irq < sih->bits)
  537. handle_nested_irq(agent->irq_base + irq);
  538. else
  539. pr_err("twl4030: %s SIH, invalid ISR bit %d\n",
  540. sih->name, irq);
  541. }
  542. return IRQ_HANDLED;
  543. }
  544. static unsigned twl4030_irq_next;
  545. /* returns the first IRQ used by this SIH bank, or negative errno */
  546. int twl4030_sih_setup(int module)
  547. {
  548. int sih_mod;
  549. const struct sih *sih = NULL;
  550. struct sih_agent *agent;
  551. int i, irq;
  552. int status = -EINVAL;
  553. unsigned irq_base = twl4030_irq_next;
  554. /* only support modules with standard clear-on-read for now */
  555. for (sih_mod = 0, sih = sih_modules;
  556. sih_mod < nr_sih_modules;
  557. sih_mod++, sih++) {
  558. if (sih->module == module && sih->set_cor) {
  559. if (!WARN((irq_base + sih->bits) > NR_IRQS,
  560. "irq %d for %s too big\n",
  561. irq_base + sih->bits,
  562. sih->name))
  563. status = 0;
  564. break;
  565. }
  566. }
  567. if (status < 0)
  568. return status;
  569. agent = kzalloc(sizeof *agent, GFP_KERNEL);
  570. if (!agent)
  571. return -ENOMEM;
  572. status = 0;
  573. agent->irq_base = irq_base;
  574. agent->sih = sih;
  575. agent->imr = ~0;
  576. mutex_init(&agent->irq_lock);
  577. for (i = 0; i < sih->bits; i++) {
  578. irq = irq_base + i;
  579. irq_set_chip_data(irq, agent);
  580. irq_set_chip_and_handler(irq, &twl4030_sih_irq_chip,
  581. handle_edge_irq);
  582. irq_set_nested_thread(irq, 1);
  583. activate_irq(irq);
  584. }
  585. twl4030_irq_next += i;
  586. /* replace generic PIH handler (handle_simple_irq) */
  587. irq = sih_mod + twl4030_irq_base;
  588. irq_set_handler_data(irq, agent);
  589. agent->irq_name = kasprintf(GFP_KERNEL, "twl4030_%s", sih->name);
  590. status = request_threaded_irq(irq, NULL, handle_twl4030_sih, 0,
  591. agent->irq_name ?: sih->name, NULL);
  592. pr_info("twl4030: %s (irq %d) chaining IRQs %d..%d\n", sih->name,
  593. irq, irq_base, twl4030_irq_next - 1);
  594. return status < 0 ? status : irq_base;
  595. }
  596. /* FIXME need a call to reverse twl4030_sih_setup() ... */
  597. /*----------------------------------------------------------------------*/
  598. /* FIXME pass in which interrupt line we'll use ... */
  599. #define twl_irq_line 0
  600. int twl4030_init_irq(int irq_num, unsigned irq_base, unsigned irq_end)
  601. {
  602. static struct irq_chip twl4030_irq_chip;
  603. int status;
  604. int i;
  605. /*
  606. * Mask and clear all TWL4030 interrupts since initially we do
  607. * not have any TWL4030 module interrupt handlers present
  608. */
  609. status = twl4030_init_sih_modules(twl_irq_line);
  610. if (status < 0)
  611. return status;
  612. twl4030_irq_base = irq_base;
  613. /*
  614. * install an irq handler for each of the SIH modules;
  615. * clone dummy irq_chip since PIH can't *do* anything
  616. */
  617. twl4030_irq_chip = dummy_irq_chip;
  618. twl4030_irq_chip.name = "twl4030";
  619. twl4030_sih_irq_chip.irq_ack = dummy_irq_chip.irq_ack;
  620. for (i = irq_base; i < irq_end; i++) {
  621. irq_set_chip_and_handler(i, &twl4030_irq_chip,
  622. handle_simple_irq);
  623. irq_set_nested_thread(i, 1);
  624. activate_irq(i);
  625. }
  626. twl4030_irq_next = i;
  627. pr_info("twl4030: %s (irq %d) chaining IRQs %d..%d\n", "PIH",
  628. irq_num, irq_base, twl4030_irq_next - 1);
  629. /* ... and the PWR_INT module ... */
  630. status = twl4030_sih_setup(TWL4030_MODULE_INT);
  631. if (status < 0) {
  632. pr_err("twl4030: sih_setup PWR INT --> %d\n", status);
  633. goto fail;
  634. }
  635. /* install an irq handler to demultiplex the TWL4030 interrupt */
  636. status = request_threaded_irq(irq_num, NULL, handle_twl4030_pih,
  637. IRQF_ONESHOT,
  638. "TWL4030-PIH", NULL);
  639. if (status < 0) {
  640. pr_err("twl4030: could not claim irq%d: %d\n", irq_num, status);
  641. goto fail_rqirq;
  642. }
  643. return status;
  644. fail_rqirq:
  645. /* clean up twl4030_sih_setup */
  646. fail:
  647. for (i = irq_base; i < irq_end; i++) {
  648. irq_set_nested_thread(i, 0);
  649. irq_set_chip_and_handler(i, NULL, NULL);
  650. }
  651. return status;
  652. }
  653. int twl4030_exit_irq(void)
  654. {
  655. /* FIXME undo twl_init_irq() */
  656. if (twl4030_irq_base) {
  657. pr_err("twl4030: can't yet clean up IRQs?\n");
  658. return -ENOSYS;
  659. }
  660. return 0;
  661. }
  662. int twl4030_init_chip_irq(const char *chip)
  663. {
  664. if (!strcmp(chip, "twl5031")) {
  665. sih_modules = sih_modules_twl5031;
  666. nr_sih_modules = ARRAY_SIZE(sih_modules_twl5031);
  667. } else {
  668. sih_modules = sih_modules_twl4030;
  669. nr_sih_modules = ARRAY_SIZE(sih_modules_twl4030);
  670. }
  671. return 0;
  672. }