nouveau_state.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nouveau_pm.h"
  38. #include "nv50_display.h"
  39. static void nouveau_stub_takedown(struct drm_device *dev) {}
  40. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  41. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  42. {
  43. struct drm_nouveau_private *dev_priv = dev->dev_private;
  44. struct nouveau_engine *engine = &dev_priv->engine;
  45. switch (dev_priv->chipset & 0xf0) {
  46. case 0x00:
  47. engine->instmem.init = nv04_instmem_init;
  48. engine->instmem.takedown = nv04_instmem_takedown;
  49. engine->instmem.suspend = nv04_instmem_suspend;
  50. engine->instmem.resume = nv04_instmem_resume;
  51. engine->instmem.get = nv04_instmem_get;
  52. engine->instmem.put = nv04_instmem_put;
  53. engine->instmem.map = nv04_instmem_map;
  54. engine->instmem.unmap = nv04_instmem_unmap;
  55. engine->instmem.flush = nv04_instmem_flush;
  56. engine->mc.init = nv04_mc_init;
  57. engine->mc.takedown = nv04_mc_takedown;
  58. engine->timer.init = nv04_timer_init;
  59. engine->timer.read = nv04_timer_read;
  60. engine->timer.takedown = nv04_timer_takedown;
  61. engine->fb.init = nv04_fb_init;
  62. engine->fb.takedown = nv04_fb_takedown;
  63. engine->fifo.channels = 16;
  64. engine->fifo.init = nv04_fifo_init;
  65. engine->fifo.takedown = nv04_fifo_fini;
  66. engine->fifo.disable = nv04_fifo_disable;
  67. engine->fifo.enable = nv04_fifo_enable;
  68. engine->fifo.reassign = nv04_fifo_reassign;
  69. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  70. engine->fifo.channel_id = nv04_fifo_channel_id;
  71. engine->fifo.create_context = nv04_fifo_create_context;
  72. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  73. engine->fifo.load_context = nv04_fifo_load_context;
  74. engine->fifo.unload_context = nv04_fifo_unload_context;
  75. engine->display.early_init = nv04_display_early_init;
  76. engine->display.late_takedown = nv04_display_late_takedown;
  77. engine->display.create = nv04_display_create;
  78. engine->display.init = nv04_display_init;
  79. engine->display.destroy = nv04_display_destroy;
  80. engine->gpio.init = nouveau_stub_init;
  81. engine->gpio.takedown = nouveau_stub_takedown;
  82. engine->gpio.get = NULL;
  83. engine->gpio.set = NULL;
  84. engine->gpio.irq_enable = NULL;
  85. engine->pm.clock_get = nv04_pm_clock_get;
  86. engine->pm.clock_pre = nv04_pm_clock_pre;
  87. engine->pm.clock_set = nv04_pm_clock_set;
  88. engine->vram.init = nouveau_mem_detect;
  89. engine->vram.takedown = nouveau_stub_takedown;
  90. engine->vram.flags_valid = nouveau_mem_flags_valid;
  91. break;
  92. case 0x10:
  93. engine->instmem.init = nv04_instmem_init;
  94. engine->instmem.takedown = nv04_instmem_takedown;
  95. engine->instmem.suspend = nv04_instmem_suspend;
  96. engine->instmem.resume = nv04_instmem_resume;
  97. engine->instmem.get = nv04_instmem_get;
  98. engine->instmem.put = nv04_instmem_put;
  99. engine->instmem.map = nv04_instmem_map;
  100. engine->instmem.unmap = nv04_instmem_unmap;
  101. engine->instmem.flush = nv04_instmem_flush;
  102. engine->mc.init = nv04_mc_init;
  103. engine->mc.takedown = nv04_mc_takedown;
  104. engine->timer.init = nv04_timer_init;
  105. engine->timer.read = nv04_timer_read;
  106. engine->timer.takedown = nv04_timer_takedown;
  107. engine->fb.init = nv10_fb_init;
  108. engine->fb.takedown = nv10_fb_takedown;
  109. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  110. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  111. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  112. engine->fifo.channels = 32;
  113. engine->fifo.init = nv10_fifo_init;
  114. engine->fifo.takedown = nv04_fifo_fini;
  115. engine->fifo.disable = nv04_fifo_disable;
  116. engine->fifo.enable = nv04_fifo_enable;
  117. engine->fifo.reassign = nv04_fifo_reassign;
  118. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  119. engine->fifo.channel_id = nv10_fifo_channel_id;
  120. engine->fifo.create_context = nv10_fifo_create_context;
  121. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  122. engine->fifo.load_context = nv10_fifo_load_context;
  123. engine->fifo.unload_context = nv10_fifo_unload_context;
  124. engine->display.early_init = nv04_display_early_init;
  125. engine->display.late_takedown = nv04_display_late_takedown;
  126. engine->display.create = nv04_display_create;
  127. engine->display.init = nv04_display_init;
  128. engine->display.destroy = nv04_display_destroy;
  129. engine->gpio.init = nouveau_stub_init;
  130. engine->gpio.takedown = nouveau_stub_takedown;
  131. engine->gpio.get = nv10_gpio_get;
  132. engine->gpio.set = nv10_gpio_set;
  133. engine->gpio.irq_enable = NULL;
  134. engine->pm.clock_get = nv04_pm_clock_get;
  135. engine->pm.clock_pre = nv04_pm_clock_pre;
  136. engine->pm.clock_set = nv04_pm_clock_set;
  137. engine->vram.init = nouveau_mem_detect;
  138. engine->vram.takedown = nouveau_stub_takedown;
  139. engine->vram.flags_valid = nouveau_mem_flags_valid;
  140. break;
  141. case 0x20:
  142. engine->instmem.init = nv04_instmem_init;
  143. engine->instmem.takedown = nv04_instmem_takedown;
  144. engine->instmem.suspend = nv04_instmem_suspend;
  145. engine->instmem.resume = nv04_instmem_resume;
  146. engine->instmem.get = nv04_instmem_get;
  147. engine->instmem.put = nv04_instmem_put;
  148. engine->instmem.map = nv04_instmem_map;
  149. engine->instmem.unmap = nv04_instmem_unmap;
  150. engine->instmem.flush = nv04_instmem_flush;
  151. engine->mc.init = nv04_mc_init;
  152. engine->mc.takedown = nv04_mc_takedown;
  153. engine->timer.init = nv04_timer_init;
  154. engine->timer.read = nv04_timer_read;
  155. engine->timer.takedown = nv04_timer_takedown;
  156. engine->fb.init = nv10_fb_init;
  157. engine->fb.takedown = nv10_fb_takedown;
  158. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  159. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  160. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  161. engine->fifo.channels = 32;
  162. engine->fifo.init = nv10_fifo_init;
  163. engine->fifo.takedown = nv04_fifo_fini;
  164. engine->fifo.disable = nv04_fifo_disable;
  165. engine->fifo.enable = nv04_fifo_enable;
  166. engine->fifo.reassign = nv04_fifo_reassign;
  167. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  168. engine->fifo.channel_id = nv10_fifo_channel_id;
  169. engine->fifo.create_context = nv10_fifo_create_context;
  170. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  171. engine->fifo.load_context = nv10_fifo_load_context;
  172. engine->fifo.unload_context = nv10_fifo_unload_context;
  173. engine->display.early_init = nv04_display_early_init;
  174. engine->display.late_takedown = nv04_display_late_takedown;
  175. engine->display.create = nv04_display_create;
  176. engine->display.init = nv04_display_init;
  177. engine->display.destroy = nv04_display_destroy;
  178. engine->gpio.init = nouveau_stub_init;
  179. engine->gpio.takedown = nouveau_stub_takedown;
  180. engine->gpio.get = nv10_gpio_get;
  181. engine->gpio.set = nv10_gpio_set;
  182. engine->gpio.irq_enable = NULL;
  183. engine->pm.clock_get = nv04_pm_clock_get;
  184. engine->pm.clock_pre = nv04_pm_clock_pre;
  185. engine->pm.clock_set = nv04_pm_clock_set;
  186. engine->vram.init = nouveau_mem_detect;
  187. engine->vram.takedown = nouveau_stub_takedown;
  188. engine->vram.flags_valid = nouveau_mem_flags_valid;
  189. break;
  190. case 0x30:
  191. engine->instmem.init = nv04_instmem_init;
  192. engine->instmem.takedown = nv04_instmem_takedown;
  193. engine->instmem.suspend = nv04_instmem_suspend;
  194. engine->instmem.resume = nv04_instmem_resume;
  195. engine->instmem.get = nv04_instmem_get;
  196. engine->instmem.put = nv04_instmem_put;
  197. engine->instmem.map = nv04_instmem_map;
  198. engine->instmem.unmap = nv04_instmem_unmap;
  199. engine->instmem.flush = nv04_instmem_flush;
  200. engine->mc.init = nv04_mc_init;
  201. engine->mc.takedown = nv04_mc_takedown;
  202. engine->timer.init = nv04_timer_init;
  203. engine->timer.read = nv04_timer_read;
  204. engine->timer.takedown = nv04_timer_takedown;
  205. engine->fb.init = nv30_fb_init;
  206. engine->fb.takedown = nv30_fb_takedown;
  207. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  208. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  209. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  210. engine->fifo.channels = 32;
  211. engine->fifo.init = nv10_fifo_init;
  212. engine->fifo.takedown = nv04_fifo_fini;
  213. engine->fifo.disable = nv04_fifo_disable;
  214. engine->fifo.enable = nv04_fifo_enable;
  215. engine->fifo.reassign = nv04_fifo_reassign;
  216. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  217. engine->fifo.channel_id = nv10_fifo_channel_id;
  218. engine->fifo.create_context = nv10_fifo_create_context;
  219. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  220. engine->fifo.load_context = nv10_fifo_load_context;
  221. engine->fifo.unload_context = nv10_fifo_unload_context;
  222. engine->display.early_init = nv04_display_early_init;
  223. engine->display.late_takedown = nv04_display_late_takedown;
  224. engine->display.create = nv04_display_create;
  225. engine->display.init = nv04_display_init;
  226. engine->display.destroy = nv04_display_destroy;
  227. engine->gpio.init = nouveau_stub_init;
  228. engine->gpio.takedown = nouveau_stub_takedown;
  229. engine->gpio.get = nv10_gpio_get;
  230. engine->gpio.set = nv10_gpio_set;
  231. engine->gpio.irq_enable = NULL;
  232. engine->pm.clock_get = nv04_pm_clock_get;
  233. engine->pm.clock_pre = nv04_pm_clock_pre;
  234. engine->pm.clock_set = nv04_pm_clock_set;
  235. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  236. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  237. engine->vram.init = nouveau_mem_detect;
  238. engine->vram.takedown = nouveau_stub_takedown;
  239. engine->vram.flags_valid = nouveau_mem_flags_valid;
  240. break;
  241. case 0x40:
  242. case 0x60:
  243. engine->instmem.init = nv04_instmem_init;
  244. engine->instmem.takedown = nv04_instmem_takedown;
  245. engine->instmem.suspend = nv04_instmem_suspend;
  246. engine->instmem.resume = nv04_instmem_resume;
  247. engine->instmem.get = nv04_instmem_get;
  248. engine->instmem.put = nv04_instmem_put;
  249. engine->instmem.map = nv04_instmem_map;
  250. engine->instmem.unmap = nv04_instmem_unmap;
  251. engine->instmem.flush = nv04_instmem_flush;
  252. engine->mc.init = nv40_mc_init;
  253. engine->mc.takedown = nv40_mc_takedown;
  254. engine->timer.init = nv04_timer_init;
  255. engine->timer.read = nv04_timer_read;
  256. engine->timer.takedown = nv04_timer_takedown;
  257. engine->fb.init = nv40_fb_init;
  258. engine->fb.takedown = nv40_fb_takedown;
  259. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  260. engine->fb.set_tile_region = nv40_fb_set_tile_region;
  261. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  262. engine->fifo.channels = 32;
  263. engine->fifo.init = nv40_fifo_init;
  264. engine->fifo.takedown = nv04_fifo_fini;
  265. engine->fifo.disable = nv04_fifo_disable;
  266. engine->fifo.enable = nv04_fifo_enable;
  267. engine->fifo.reassign = nv04_fifo_reassign;
  268. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  269. engine->fifo.channel_id = nv10_fifo_channel_id;
  270. engine->fifo.create_context = nv40_fifo_create_context;
  271. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  272. engine->fifo.load_context = nv40_fifo_load_context;
  273. engine->fifo.unload_context = nv40_fifo_unload_context;
  274. engine->display.early_init = nv04_display_early_init;
  275. engine->display.late_takedown = nv04_display_late_takedown;
  276. engine->display.create = nv04_display_create;
  277. engine->display.init = nv04_display_init;
  278. engine->display.destroy = nv04_display_destroy;
  279. engine->gpio.init = nouveau_stub_init;
  280. engine->gpio.takedown = nouveau_stub_takedown;
  281. engine->gpio.get = nv10_gpio_get;
  282. engine->gpio.set = nv10_gpio_set;
  283. engine->gpio.irq_enable = NULL;
  284. engine->pm.clocks_get = nv40_pm_clocks_get;
  285. engine->pm.clocks_pre = nv40_pm_clocks_pre;
  286. engine->pm.clocks_set = nv40_pm_clocks_set;
  287. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  288. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  289. engine->pm.temp_get = nv40_temp_get;
  290. switch (dev_priv->chipset) {
  291. case 0x40:
  292. case 0x49:
  293. engine->pm.fanspeed_get = nv40_pm_fanspeed_get;
  294. engine->pm.fanspeed_set = nv40_pm_fanspeed_set;
  295. break;
  296. case 0x42:
  297. case 0x43:
  298. case 0x47:
  299. case 0x4b:
  300. engine->pm.fanspeed_get = nv41_pm_fanspeed_get;
  301. engine->pm.fanspeed_set = nv41_pm_fanspeed_set;
  302. break;
  303. default:
  304. break;
  305. }
  306. engine->vram.init = nouveau_mem_detect;
  307. engine->vram.takedown = nouveau_stub_takedown;
  308. engine->vram.flags_valid = nouveau_mem_flags_valid;
  309. break;
  310. case 0x50:
  311. case 0x80: /* gotta love NVIDIA's consistency.. */
  312. case 0x90:
  313. case 0xa0:
  314. engine->instmem.init = nv50_instmem_init;
  315. engine->instmem.takedown = nv50_instmem_takedown;
  316. engine->instmem.suspend = nv50_instmem_suspend;
  317. engine->instmem.resume = nv50_instmem_resume;
  318. engine->instmem.get = nv50_instmem_get;
  319. engine->instmem.put = nv50_instmem_put;
  320. engine->instmem.map = nv50_instmem_map;
  321. engine->instmem.unmap = nv50_instmem_unmap;
  322. if (dev_priv->chipset == 0x50)
  323. engine->instmem.flush = nv50_instmem_flush;
  324. else
  325. engine->instmem.flush = nv84_instmem_flush;
  326. engine->mc.init = nv50_mc_init;
  327. engine->mc.takedown = nv50_mc_takedown;
  328. engine->timer.init = nv04_timer_init;
  329. engine->timer.read = nv04_timer_read;
  330. engine->timer.takedown = nv04_timer_takedown;
  331. engine->fb.init = nv50_fb_init;
  332. engine->fb.takedown = nv50_fb_takedown;
  333. engine->fifo.channels = 128;
  334. engine->fifo.init = nv50_fifo_init;
  335. engine->fifo.takedown = nv50_fifo_takedown;
  336. engine->fifo.disable = nv04_fifo_disable;
  337. engine->fifo.enable = nv04_fifo_enable;
  338. engine->fifo.reassign = nv04_fifo_reassign;
  339. engine->fifo.channel_id = nv50_fifo_channel_id;
  340. engine->fifo.create_context = nv50_fifo_create_context;
  341. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  342. engine->fifo.load_context = nv50_fifo_load_context;
  343. engine->fifo.unload_context = nv50_fifo_unload_context;
  344. engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
  345. engine->display.early_init = nv50_display_early_init;
  346. engine->display.late_takedown = nv50_display_late_takedown;
  347. engine->display.create = nv50_display_create;
  348. engine->display.init = nv50_display_init;
  349. engine->display.destroy = nv50_display_destroy;
  350. engine->gpio.init = nv50_gpio_init;
  351. engine->gpio.takedown = nv50_gpio_fini;
  352. engine->gpio.get = nv50_gpio_get;
  353. engine->gpio.set = nv50_gpio_set;
  354. engine->gpio.irq_register = nv50_gpio_irq_register;
  355. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  356. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  357. switch (dev_priv->chipset) {
  358. case 0x84:
  359. case 0x86:
  360. case 0x92:
  361. case 0x94:
  362. case 0x96:
  363. case 0x98:
  364. case 0xa0:
  365. case 0xaa:
  366. case 0xac:
  367. case 0x50:
  368. engine->pm.clock_get = nv50_pm_clock_get;
  369. engine->pm.clock_pre = nv50_pm_clock_pre;
  370. engine->pm.clock_set = nv50_pm_clock_set;
  371. break;
  372. default:
  373. engine->pm.clocks_get = nva3_pm_clocks_get;
  374. engine->pm.clocks_pre = nva3_pm_clocks_pre;
  375. engine->pm.clocks_set = nva3_pm_clocks_set;
  376. break;
  377. }
  378. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  379. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  380. if (dev_priv->chipset >= 0x84)
  381. engine->pm.temp_get = nv84_temp_get;
  382. else
  383. engine->pm.temp_get = nv40_temp_get;
  384. engine->pm.fanspeed_get = nv50_pm_fanspeed_get;
  385. engine->pm.fanspeed_set = nv50_pm_fanspeed_set;
  386. engine->vram.init = nv50_vram_init;
  387. engine->vram.takedown = nv50_vram_fini;
  388. engine->vram.get = nv50_vram_new;
  389. engine->vram.put = nv50_vram_del;
  390. engine->vram.flags_valid = nv50_vram_flags_valid;
  391. break;
  392. case 0xc0:
  393. engine->instmem.init = nvc0_instmem_init;
  394. engine->instmem.takedown = nvc0_instmem_takedown;
  395. engine->instmem.suspend = nvc0_instmem_suspend;
  396. engine->instmem.resume = nvc0_instmem_resume;
  397. engine->instmem.get = nv50_instmem_get;
  398. engine->instmem.put = nv50_instmem_put;
  399. engine->instmem.map = nv50_instmem_map;
  400. engine->instmem.unmap = nv50_instmem_unmap;
  401. engine->instmem.flush = nv84_instmem_flush;
  402. engine->mc.init = nv50_mc_init;
  403. engine->mc.takedown = nv50_mc_takedown;
  404. engine->timer.init = nv04_timer_init;
  405. engine->timer.read = nv04_timer_read;
  406. engine->timer.takedown = nv04_timer_takedown;
  407. engine->fb.init = nvc0_fb_init;
  408. engine->fb.takedown = nvc0_fb_takedown;
  409. engine->fifo.channels = 128;
  410. engine->fifo.init = nvc0_fifo_init;
  411. engine->fifo.takedown = nvc0_fifo_takedown;
  412. engine->fifo.disable = nvc0_fifo_disable;
  413. engine->fifo.enable = nvc0_fifo_enable;
  414. engine->fifo.reassign = nvc0_fifo_reassign;
  415. engine->fifo.channel_id = nvc0_fifo_channel_id;
  416. engine->fifo.create_context = nvc0_fifo_create_context;
  417. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  418. engine->fifo.load_context = nvc0_fifo_load_context;
  419. engine->fifo.unload_context = nvc0_fifo_unload_context;
  420. engine->display.early_init = nv50_display_early_init;
  421. engine->display.late_takedown = nv50_display_late_takedown;
  422. engine->display.create = nv50_display_create;
  423. engine->display.init = nv50_display_init;
  424. engine->display.destroy = nv50_display_destroy;
  425. engine->gpio.init = nv50_gpio_init;
  426. engine->gpio.takedown = nouveau_stub_takedown;
  427. engine->gpio.get = nv50_gpio_get;
  428. engine->gpio.set = nv50_gpio_set;
  429. engine->gpio.irq_register = nv50_gpio_irq_register;
  430. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  431. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  432. engine->vram.init = nvc0_vram_init;
  433. engine->vram.takedown = nv50_vram_fini;
  434. engine->vram.get = nvc0_vram_new;
  435. engine->vram.put = nv50_vram_del;
  436. engine->vram.flags_valid = nvc0_vram_flags_valid;
  437. engine->pm.temp_get = nv84_temp_get;
  438. engine->pm.clocks_get = nvc0_pm_clocks_get;
  439. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  440. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  441. engine->pm.fanspeed_get = nv50_pm_fanspeed_get;
  442. engine->pm.fanspeed_set = nv50_pm_fanspeed_set;
  443. break;
  444. case 0xd0:
  445. engine->instmem.init = nvc0_instmem_init;
  446. engine->instmem.takedown = nvc0_instmem_takedown;
  447. engine->instmem.suspend = nvc0_instmem_suspend;
  448. engine->instmem.resume = nvc0_instmem_resume;
  449. engine->instmem.get = nv50_instmem_get;
  450. engine->instmem.put = nv50_instmem_put;
  451. engine->instmem.map = nv50_instmem_map;
  452. engine->instmem.unmap = nv50_instmem_unmap;
  453. engine->instmem.flush = nv84_instmem_flush;
  454. engine->mc.init = nv50_mc_init;
  455. engine->mc.takedown = nv50_mc_takedown;
  456. engine->timer.init = nv04_timer_init;
  457. engine->timer.read = nv04_timer_read;
  458. engine->timer.takedown = nv04_timer_takedown;
  459. engine->fb.init = nvc0_fb_init;
  460. engine->fb.takedown = nvc0_fb_takedown;
  461. engine->fifo.channels = 128;
  462. engine->fifo.init = nvc0_fifo_init;
  463. engine->fifo.takedown = nvc0_fifo_takedown;
  464. engine->fifo.disable = nvc0_fifo_disable;
  465. engine->fifo.enable = nvc0_fifo_enable;
  466. engine->fifo.reassign = nvc0_fifo_reassign;
  467. engine->fifo.channel_id = nvc0_fifo_channel_id;
  468. engine->fifo.create_context = nvc0_fifo_create_context;
  469. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  470. engine->fifo.load_context = nvc0_fifo_load_context;
  471. engine->fifo.unload_context = nvc0_fifo_unload_context;
  472. engine->display.early_init = nouveau_stub_init;
  473. engine->display.late_takedown = nouveau_stub_takedown;
  474. engine->display.create = nvd0_display_create;
  475. engine->display.init = nvd0_display_init;
  476. engine->display.destroy = nvd0_display_destroy;
  477. engine->gpio.init = nv50_gpio_init;
  478. engine->gpio.takedown = nouveau_stub_takedown;
  479. engine->gpio.get = nvd0_gpio_get;
  480. engine->gpio.set = nvd0_gpio_set;
  481. engine->gpio.irq_register = nv50_gpio_irq_register;
  482. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  483. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  484. engine->vram.init = nvc0_vram_init;
  485. engine->vram.takedown = nv50_vram_fini;
  486. engine->vram.get = nvc0_vram_new;
  487. engine->vram.put = nv50_vram_del;
  488. engine->vram.flags_valid = nvc0_vram_flags_valid;
  489. engine->pm.clocks_get = nvc0_pm_clocks_get;
  490. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  491. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  492. break;
  493. default:
  494. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  495. return 1;
  496. }
  497. /* headless mode */
  498. if (nouveau_modeset == 2) {
  499. engine->display.early_init = nouveau_stub_init;
  500. engine->display.late_takedown = nouveau_stub_takedown;
  501. engine->display.create = nouveau_stub_init;
  502. engine->display.init = nouveau_stub_init;
  503. engine->display.destroy = nouveau_stub_takedown;
  504. }
  505. return 0;
  506. }
  507. static unsigned int
  508. nouveau_vga_set_decode(void *priv, bool state)
  509. {
  510. struct drm_device *dev = priv;
  511. struct drm_nouveau_private *dev_priv = dev->dev_private;
  512. if (dev_priv->chipset >= 0x40)
  513. nv_wr32(dev, 0x88054, state);
  514. else
  515. nv_wr32(dev, 0x1854, state);
  516. if (state)
  517. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  518. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  519. else
  520. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  521. }
  522. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  523. enum vga_switcheroo_state state)
  524. {
  525. struct drm_device *dev = pci_get_drvdata(pdev);
  526. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  527. if (state == VGA_SWITCHEROO_ON) {
  528. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  529. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  530. nouveau_pci_resume(pdev);
  531. drm_kms_helper_poll_enable(dev);
  532. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  533. } else {
  534. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  535. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  536. drm_kms_helper_poll_disable(dev);
  537. nouveau_pci_suspend(pdev, pmm);
  538. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  539. }
  540. }
  541. static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
  542. {
  543. struct drm_device *dev = pci_get_drvdata(pdev);
  544. nouveau_fbcon_output_poll_changed(dev);
  545. }
  546. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  547. {
  548. struct drm_device *dev = pci_get_drvdata(pdev);
  549. bool can_switch;
  550. spin_lock(&dev->count_lock);
  551. can_switch = (dev->open_count == 0);
  552. spin_unlock(&dev->count_lock);
  553. return can_switch;
  554. }
  555. int
  556. nouveau_card_init(struct drm_device *dev)
  557. {
  558. struct drm_nouveau_private *dev_priv = dev->dev_private;
  559. struct nouveau_engine *engine;
  560. int ret, e = 0;
  561. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  562. vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
  563. nouveau_switcheroo_reprobe,
  564. nouveau_switcheroo_can_switch);
  565. /* Initialise internal driver API hooks */
  566. ret = nouveau_init_engine_ptrs(dev);
  567. if (ret)
  568. goto out;
  569. engine = &dev_priv->engine;
  570. spin_lock_init(&dev_priv->channels.lock);
  571. spin_lock_init(&dev_priv->tile.lock);
  572. spin_lock_init(&dev_priv->context_switch_lock);
  573. spin_lock_init(&dev_priv->vm_lock);
  574. /* Make the CRTCs and I2C buses accessible */
  575. ret = engine->display.early_init(dev);
  576. if (ret)
  577. goto out;
  578. /* Parse BIOS tables / Run init tables if card not POSTed */
  579. ret = nouveau_bios_init(dev);
  580. if (ret)
  581. goto out_display_early;
  582. /* workaround an odd issue on nvc1 by disabling the device's
  583. * nosnoop capability. hopefully won't cause issues until a
  584. * better fix is found - assuming there is one...
  585. */
  586. if (dev_priv->chipset == 0xc1) {
  587. nv_mask(dev, 0x00088080, 0x00000800, 0x00000000);
  588. }
  589. nouveau_pm_init(dev);
  590. ret = engine->vram.init(dev);
  591. if (ret)
  592. goto out_bios;
  593. ret = nouveau_gpuobj_init(dev);
  594. if (ret)
  595. goto out_vram;
  596. ret = engine->instmem.init(dev);
  597. if (ret)
  598. goto out_gpuobj;
  599. ret = nouveau_mem_vram_init(dev);
  600. if (ret)
  601. goto out_instmem;
  602. ret = nouveau_mem_gart_init(dev);
  603. if (ret)
  604. goto out_ttmvram;
  605. /* PMC */
  606. ret = engine->mc.init(dev);
  607. if (ret)
  608. goto out_gart;
  609. /* PGPIO */
  610. ret = engine->gpio.init(dev);
  611. if (ret)
  612. goto out_mc;
  613. /* PTIMER */
  614. ret = engine->timer.init(dev);
  615. if (ret)
  616. goto out_gpio;
  617. /* PFB */
  618. ret = engine->fb.init(dev);
  619. if (ret)
  620. goto out_timer;
  621. if (!dev_priv->noaccel) {
  622. switch (dev_priv->card_type) {
  623. case NV_04:
  624. nv04_graph_create(dev);
  625. break;
  626. case NV_10:
  627. nv10_graph_create(dev);
  628. break;
  629. case NV_20:
  630. case NV_30:
  631. nv20_graph_create(dev);
  632. break;
  633. case NV_40:
  634. nv40_graph_create(dev);
  635. break;
  636. case NV_50:
  637. nv50_graph_create(dev);
  638. break;
  639. case NV_C0:
  640. nvc0_graph_create(dev);
  641. break;
  642. default:
  643. break;
  644. }
  645. switch (dev_priv->chipset) {
  646. case 0x84:
  647. case 0x86:
  648. case 0x92:
  649. case 0x94:
  650. case 0x96:
  651. case 0xa0:
  652. nv84_crypt_create(dev);
  653. break;
  654. case 0x98:
  655. case 0xaa:
  656. case 0xac:
  657. nv98_crypt_create(dev);
  658. break;
  659. }
  660. switch (dev_priv->card_type) {
  661. case NV_50:
  662. switch (dev_priv->chipset) {
  663. case 0xa3:
  664. case 0xa5:
  665. case 0xa8:
  666. case 0xaf:
  667. nva3_copy_create(dev);
  668. break;
  669. }
  670. break;
  671. case NV_C0:
  672. nvc0_copy_create(dev, 0);
  673. nvc0_copy_create(dev, 1);
  674. break;
  675. default:
  676. break;
  677. }
  678. if (dev_priv->chipset >= 0xa3 || dev_priv->chipset == 0x98) {
  679. nv84_bsp_create(dev);
  680. nv84_vp_create(dev);
  681. nv98_ppp_create(dev);
  682. } else
  683. if (dev_priv->chipset >= 0x84) {
  684. nv50_mpeg_create(dev);
  685. nv84_bsp_create(dev);
  686. nv84_vp_create(dev);
  687. } else
  688. if (dev_priv->chipset >= 0x50) {
  689. nv50_mpeg_create(dev);
  690. } else
  691. if (dev_priv->card_type == NV_40 ||
  692. dev_priv->chipset == 0x31 ||
  693. dev_priv->chipset == 0x34 ||
  694. dev_priv->chipset == 0x36) {
  695. nv31_mpeg_create(dev);
  696. }
  697. for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
  698. if (dev_priv->eng[e]) {
  699. ret = dev_priv->eng[e]->init(dev, e);
  700. if (ret)
  701. goto out_engine;
  702. }
  703. }
  704. /* PFIFO */
  705. ret = engine->fifo.init(dev);
  706. if (ret)
  707. goto out_engine;
  708. }
  709. ret = nouveau_irq_init(dev);
  710. if (ret)
  711. goto out_fifo;
  712. /* initialise general modesetting */
  713. drm_mode_config_init(dev);
  714. drm_mode_create_scaling_mode_property(dev);
  715. drm_mode_create_dithering_property(dev);
  716. dev->mode_config.funcs = (void *)&nouveau_mode_config_funcs;
  717. dev->mode_config.fb_base = pci_resource_start(dev->pdev, 1);
  718. dev->mode_config.min_width = 0;
  719. dev->mode_config.min_height = 0;
  720. if (dev_priv->card_type < NV_10) {
  721. dev->mode_config.max_width = 2048;
  722. dev->mode_config.max_height = 2048;
  723. } else
  724. if (dev_priv->card_type < NV_50) {
  725. dev->mode_config.max_width = 4096;
  726. dev->mode_config.max_height = 4096;
  727. } else {
  728. dev->mode_config.max_width = 8192;
  729. dev->mode_config.max_height = 8192;
  730. }
  731. ret = engine->display.create(dev);
  732. if (ret)
  733. goto out_irq;
  734. nouveau_backlight_init(dev);
  735. if (dev_priv->eng[NVOBJ_ENGINE_GR]) {
  736. ret = nouveau_fence_init(dev);
  737. if (ret)
  738. goto out_disp;
  739. ret = nouveau_channel_alloc(dev, &dev_priv->channel, NULL,
  740. NvDmaFB, NvDmaTT);
  741. if (ret)
  742. goto out_fence;
  743. mutex_unlock(&dev_priv->channel->mutex);
  744. }
  745. if (dev->mode_config.num_crtc) {
  746. ret = drm_vblank_init(dev, dev->mode_config.num_crtc);
  747. if (ret)
  748. goto out_chan;
  749. nouveau_fbcon_init(dev);
  750. drm_kms_helper_poll_init(dev);
  751. }
  752. return 0;
  753. out_chan:
  754. nouveau_channel_put_unlocked(&dev_priv->channel);
  755. out_fence:
  756. nouveau_fence_fini(dev);
  757. out_disp:
  758. nouveau_backlight_exit(dev);
  759. engine->display.destroy(dev);
  760. out_irq:
  761. nouveau_irq_fini(dev);
  762. out_fifo:
  763. if (!dev_priv->noaccel)
  764. engine->fifo.takedown(dev);
  765. out_engine:
  766. if (!dev_priv->noaccel) {
  767. for (e = e - 1; e >= 0; e--) {
  768. if (!dev_priv->eng[e])
  769. continue;
  770. dev_priv->eng[e]->fini(dev, e, false);
  771. dev_priv->eng[e]->destroy(dev,e );
  772. }
  773. }
  774. engine->fb.takedown(dev);
  775. out_timer:
  776. engine->timer.takedown(dev);
  777. out_gpio:
  778. engine->gpio.takedown(dev);
  779. out_mc:
  780. engine->mc.takedown(dev);
  781. out_gart:
  782. nouveau_mem_gart_fini(dev);
  783. out_ttmvram:
  784. nouveau_mem_vram_fini(dev);
  785. out_instmem:
  786. engine->instmem.takedown(dev);
  787. out_gpuobj:
  788. nouveau_gpuobj_takedown(dev);
  789. out_vram:
  790. engine->vram.takedown(dev);
  791. out_bios:
  792. nouveau_pm_fini(dev);
  793. nouveau_bios_takedown(dev);
  794. out_display_early:
  795. engine->display.late_takedown(dev);
  796. out:
  797. vga_client_register(dev->pdev, NULL, NULL, NULL);
  798. return ret;
  799. }
  800. static void nouveau_card_takedown(struct drm_device *dev)
  801. {
  802. struct drm_nouveau_private *dev_priv = dev->dev_private;
  803. struct nouveau_engine *engine = &dev_priv->engine;
  804. int e;
  805. if (dev->mode_config.num_crtc) {
  806. drm_kms_helper_poll_fini(dev);
  807. nouveau_fbcon_fini(dev);
  808. drm_vblank_cleanup(dev);
  809. }
  810. if (dev_priv->channel) {
  811. nouveau_channel_put_unlocked(&dev_priv->channel);
  812. nouveau_fence_fini(dev);
  813. }
  814. nouveau_backlight_exit(dev);
  815. engine->display.destroy(dev);
  816. drm_mode_config_cleanup(dev);
  817. if (!dev_priv->noaccel) {
  818. engine->fifo.takedown(dev);
  819. for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
  820. if (dev_priv->eng[e]) {
  821. dev_priv->eng[e]->fini(dev, e, false);
  822. dev_priv->eng[e]->destroy(dev,e );
  823. }
  824. }
  825. }
  826. engine->fb.takedown(dev);
  827. engine->timer.takedown(dev);
  828. engine->gpio.takedown(dev);
  829. engine->mc.takedown(dev);
  830. engine->display.late_takedown(dev);
  831. if (dev_priv->vga_ram) {
  832. nouveau_bo_unpin(dev_priv->vga_ram);
  833. nouveau_bo_ref(NULL, &dev_priv->vga_ram);
  834. }
  835. mutex_lock(&dev->struct_mutex);
  836. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  837. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  838. mutex_unlock(&dev->struct_mutex);
  839. nouveau_mem_gart_fini(dev);
  840. nouveau_mem_vram_fini(dev);
  841. engine->instmem.takedown(dev);
  842. nouveau_gpuobj_takedown(dev);
  843. engine->vram.takedown(dev);
  844. nouveau_irq_fini(dev);
  845. nouveau_pm_fini(dev);
  846. nouveau_bios_takedown(dev);
  847. vga_client_register(dev->pdev, NULL, NULL, NULL);
  848. }
  849. int
  850. nouveau_open(struct drm_device *dev, struct drm_file *file_priv)
  851. {
  852. struct drm_nouveau_private *dev_priv = dev->dev_private;
  853. struct nouveau_fpriv *fpriv;
  854. int ret;
  855. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  856. if (unlikely(!fpriv))
  857. return -ENOMEM;
  858. spin_lock_init(&fpriv->lock);
  859. INIT_LIST_HEAD(&fpriv->channels);
  860. if (dev_priv->card_type == NV_50) {
  861. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0020000000ULL,
  862. &fpriv->vm);
  863. if (ret) {
  864. kfree(fpriv);
  865. return ret;
  866. }
  867. } else
  868. if (dev_priv->card_type >= NV_C0) {
  869. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0008000000ULL,
  870. &fpriv->vm);
  871. if (ret) {
  872. kfree(fpriv);
  873. return ret;
  874. }
  875. }
  876. file_priv->driver_priv = fpriv;
  877. return 0;
  878. }
  879. /* here a client dies, release the stuff that was allocated for its
  880. * file_priv */
  881. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  882. {
  883. nouveau_channel_cleanup(dev, file_priv);
  884. }
  885. void
  886. nouveau_postclose(struct drm_device *dev, struct drm_file *file_priv)
  887. {
  888. struct nouveau_fpriv *fpriv = nouveau_fpriv(file_priv);
  889. nouveau_vm_ref(NULL, &fpriv->vm, NULL);
  890. kfree(fpriv);
  891. }
  892. /* first module load, setup the mmio/fb mapping */
  893. /* KMS: we need mmio at load time, not when the first drm client opens. */
  894. int nouveau_firstopen(struct drm_device *dev)
  895. {
  896. return 0;
  897. }
  898. /* if we have an OF card, copy vbios to RAMIN */
  899. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  900. {
  901. #if defined(__powerpc__)
  902. int size, i;
  903. const uint32_t *bios;
  904. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  905. if (!dn) {
  906. NV_INFO(dev, "Unable to get the OF node\n");
  907. return;
  908. }
  909. bios = of_get_property(dn, "NVDA,BMP", &size);
  910. if (bios) {
  911. for (i = 0; i < size; i += 4)
  912. nv_wi32(dev, i, bios[i/4]);
  913. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  914. } else {
  915. NV_INFO(dev, "Unable to get the OF bios\n");
  916. }
  917. #endif
  918. }
  919. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  920. {
  921. struct pci_dev *pdev = dev->pdev;
  922. struct apertures_struct *aper = alloc_apertures(3);
  923. if (!aper)
  924. return NULL;
  925. aper->ranges[0].base = pci_resource_start(pdev, 1);
  926. aper->ranges[0].size = pci_resource_len(pdev, 1);
  927. aper->count = 1;
  928. if (pci_resource_len(pdev, 2)) {
  929. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  930. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  931. aper->count++;
  932. }
  933. if (pci_resource_len(pdev, 3)) {
  934. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  935. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  936. aper->count++;
  937. }
  938. return aper;
  939. }
  940. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  941. {
  942. struct drm_nouveau_private *dev_priv = dev->dev_private;
  943. bool primary = false;
  944. dev_priv->apertures = nouveau_get_apertures(dev);
  945. if (!dev_priv->apertures)
  946. return -ENOMEM;
  947. #ifdef CONFIG_X86
  948. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  949. #endif
  950. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  951. return 0;
  952. }
  953. int nouveau_load(struct drm_device *dev, unsigned long flags)
  954. {
  955. struct drm_nouveau_private *dev_priv;
  956. uint32_t reg0, strap;
  957. resource_size_t mmio_start_offs;
  958. int ret;
  959. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  960. if (!dev_priv) {
  961. ret = -ENOMEM;
  962. goto err_out;
  963. }
  964. dev->dev_private = dev_priv;
  965. dev_priv->dev = dev;
  966. dev_priv->flags = flags & NOUVEAU_FLAGS;
  967. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  968. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  969. /* resource 0 is mmio regs */
  970. /* resource 1 is linear FB */
  971. /* resource 2 is RAMIN (mmio regs + 0x1000000) */
  972. /* resource 6 is bios */
  973. /* map the mmio regs */
  974. mmio_start_offs = pci_resource_start(dev->pdev, 0);
  975. dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
  976. if (!dev_priv->mmio) {
  977. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  978. "Please report your setup to " DRIVER_EMAIL "\n");
  979. ret = -EINVAL;
  980. goto err_priv;
  981. }
  982. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
  983. (unsigned long long)mmio_start_offs);
  984. #ifdef __BIG_ENDIAN
  985. /* Put the card in BE mode if it's not */
  986. if (nv_rd32(dev, NV03_PMC_BOOT_1) != 0x01000001)
  987. nv_wr32(dev, NV03_PMC_BOOT_1, 0x01000001);
  988. DRM_MEMORYBARRIER();
  989. #endif
  990. /* Time to determine the card architecture */
  991. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  992. /* We're dealing with >=NV10 */
  993. if ((reg0 & 0x0f000000) > 0) {
  994. /* Bit 27-20 contain the architecture in hex */
  995. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  996. /* NV04 or NV05 */
  997. } else if ((reg0 & 0xff00fff0) == 0x20004000) {
  998. if (reg0 & 0x00f00000)
  999. dev_priv->chipset = 0x05;
  1000. else
  1001. dev_priv->chipset = 0x04;
  1002. } else
  1003. dev_priv->chipset = 0xff;
  1004. switch (dev_priv->chipset & 0xf0) {
  1005. case 0x00:
  1006. case 0x10:
  1007. case 0x20:
  1008. case 0x30:
  1009. dev_priv->card_type = dev_priv->chipset & 0xf0;
  1010. break;
  1011. case 0x40:
  1012. case 0x60:
  1013. dev_priv->card_type = NV_40;
  1014. break;
  1015. case 0x50:
  1016. case 0x80:
  1017. case 0x90:
  1018. case 0xa0:
  1019. dev_priv->card_type = NV_50;
  1020. break;
  1021. case 0xc0:
  1022. dev_priv->card_type = NV_C0;
  1023. break;
  1024. case 0xd0:
  1025. dev_priv->card_type = NV_D0;
  1026. break;
  1027. default:
  1028. NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
  1029. ret = -EINVAL;
  1030. goto err_mmio;
  1031. }
  1032. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  1033. dev_priv->card_type, reg0);
  1034. /* determine frequency of timing crystal */
  1035. strap = nv_rd32(dev, 0x101000);
  1036. if ( dev_priv->chipset < 0x17 ||
  1037. (dev_priv->chipset >= 0x20 && dev_priv->chipset <= 0x25))
  1038. strap &= 0x00000040;
  1039. else
  1040. strap &= 0x00400040;
  1041. switch (strap) {
  1042. case 0x00000000: dev_priv->crystal = 13500; break;
  1043. case 0x00000040: dev_priv->crystal = 14318; break;
  1044. case 0x00400000: dev_priv->crystal = 27000; break;
  1045. case 0x00400040: dev_priv->crystal = 25000; break;
  1046. }
  1047. NV_DEBUG(dev, "crystal freq: %dKHz\n", dev_priv->crystal);
  1048. /* Determine whether we'll attempt acceleration or not, some
  1049. * cards are disabled by default here due to them being known
  1050. * non-functional, or never been tested due to lack of hw.
  1051. */
  1052. dev_priv->noaccel = !!nouveau_noaccel;
  1053. if (nouveau_noaccel == -1) {
  1054. switch (dev_priv->chipset) {
  1055. #if 0
  1056. case 0xXX: /* known broken */
  1057. NV_INFO(dev, "acceleration disabled by default, pass "
  1058. "noaccel=0 to force enable\n");
  1059. dev_priv->noaccel = true;
  1060. break;
  1061. #endif
  1062. default:
  1063. dev_priv->noaccel = false;
  1064. break;
  1065. }
  1066. }
  1067. ret = nouveau_remove_conflicting_drivers(dev);
  1068. if (ret)
  1069. goto err_mmio;
  1070. /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
  1071. if (dev_priv->card_type >= NV_40) {
  1072. int ramin_bar = 2;
  1073. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  1074. ramin_bar = 3;
  1075. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  1076. dev_priv->ramin =
  1077. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  1078. dev_priv->ramin_size);
  1079. if (!dev_priv->ramin) {
  1080. NV_ERROR(dev, "Failed to map PRAMIN BAR\n");
  1081. ret = -ENOMEM;
  1082. goto err_mmio;
  1083. }
  1084. } else {
  1085. dev_priv->ramin_size = 1 * 1024 * 1024;
  1086. dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
  1087. dev_priv->ramin_size);
  1088. if (!dev_priv->ramin) {
  1089. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  1090. ret = -ENOMEM;
  1091. goto err_mmio;
  1092. }
  1093. }
  1094. nouveau_OF_copy_vbios_to_ramin(dev);
  1095. /* Special flags */
  1096. if (dev->pci_device == 0x01a0)
  1097. dev_priv->flags |= NV_NFORCE;
  1098. else if (dev->pci_device == 0x01f0)
  1099. dev_priv->flags |= NV_NFORCE2;
  1100. /* For kernel modesetting, init card now and bring up fbcon */
  1101. ret = nouveau_card_init(dev);
  1102. if (ret)
  1103. goto err_ramin;
  1104. return 0;
  1105. err_ramin:
  1106. iounmap(dev_priv->ramin);
  1107. err_mmio:
  1108. iounmap(dev_priv->mmio);
  1109. err_priv:
  1110. kfree(dev_priv);
  1111. dev->dev_private = NULL;
  1112. err_out:
  1113. return ret;
  1114. }
  1115. void nouveau_lastclose(struct drm_device *dev)
  1116. {
  1117. vga_switcheroo_process_delayed_switch();
  1118. }
  1119. int nouveau_unload(struct drm_device *dev)
  1120. {
  1121. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1122. nouveau_card_takedown(dev);
  1123. iounmap(dev_priv->mmio);
  1124. iounmap(dev_priv->ramin);
  1125. kfree(dev_priv);
  1126. dev->dev_private = NULL;
  1127. return 0;
  1128. }
  1129. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  1130. struct drm_file *file_priv)
  1131. {
  1132. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1133. struct drm_nouveau_getparam *getparam = data;
  1134. switch (getparam->param) {
  1135. case NOUVEAU_GETPARAM_CHIPSET_ID:
  1136. getparam->value = dev_priv->chipset;
  1137. break;
  1138. case NOUVEAU_GETPARAM_PCI_VENDOR:
  1139. getparam->value = dev->pci_vendor;
  1140. break;
  1141. case NOUVEAU_GETPARAM_PCI_DEVICE:
  1142. getparam->value = dev->pci_device;
  1143. break;
  1144. case NOUVEAU_GETPARAM_BUS_TYPE:
  1145. if (drm_pci_device_is_agp(dev))
  1146. getparam->value = NV_AGP;
  1147. else if (pci_is_pcie(dev->pdev))
  1148. getparam->value = NV_PCIE;
  1149. else
  1150. getparam->value = NV_PCI;
  1151. break;
  1152. case NOUVEAU_GETPARAM_FB_SIZE:
  1153. getparam->value = dev_priv->fb_available_size;
  1154. break;
  1155. case NOUVEAU_GETPARAM_AGP_SIZE:
  1156. getparam->value = dev_priv->gart_info.aper_size;
  1157. break;
  1158. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  1159. getparam->value = 0; /* deprecated */
  1160. break;
  1161. case NOUVEAU_GETPARAM_PTIMER_TIME:
  1162. getparam->value = dev_priv->engine.timer.read(dev);
  1163. break;
  1164. case NOUVEAU_GETPARAM_HAS_BO_USAGE:
  1165. getparam->value = 1;
  1166. break;
  1167. case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
  1168. getparam->value = dev_priv->card_type < NV_D0;
  1169. break;
  1170. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  1171. /* NV40 and NV50 versions are quite different, but register
  1172. * address is the same. User is supposed to know the card
  1173. * family anyway... */
  1174. if (dev_priv->chipset >= 0x40) {
  1175. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  1176. break;
  1177. }
  1178. /* FALLTHRU */
  1179. default:
  1180. NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
  1181. return -EINVAL;
  1182. }
  1183. return 0;
  1184. }
  1185. int
  1186. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  1187. struct drm_file *file_priv)
  1188. {
  1189. struct drm_nouveau_setparam *setparam = data;
  1190. switch (setparam->param) {
  1191. default:
  1192. NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
  1193. return -EINVAL;
  1194. }
  1195. return 0;
  1196. }
  1197. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  1198. bool
  1199. nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
  1200. uint32_t reg, uint32_t mask, uint32_t val)
  1201. {
  1202. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1203. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1204. uint64_t start = ptimer->read(dev);
  1205. do {
  1206. if ((nv_rd32(dev, reg) & mask) == val)
  1207. return true;
  1208. } while (ptimer->read(dev) - start < timeout);
  1209. return false;
  1210. }
  1211. /* Wait until (value(reg) & mask) != val, up until timeout has hit */
  1212. bool
  1213. nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
  1214. uint32_t reg, uint32_t mask, uint32_t val)
  1215. {
  1216. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1217. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1218. uint64_t start = ptimer->read(dev);
  1219. do {
  1220. if ((nv_rd32(dev, reg) & mask) != val)
  1221. return true;
  1222. } while (ptimer->read(dev) - start < timeout);
  1223. return false;
  1224. }
  1225. /* Wait until cond(data) == true, up until timeout has hit */
  1226. bool
  1227. nouveau_wait_cb(struct drm_device *dev, u64 timeout,
  1228. bool (*cond)(void *), void *data)
  1229. {
  1230. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1231. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1232. u64 start = ptimer->read(dev);
  1233. do {
  1234. if (cond(data) == true)
  1235. return true;
  1236. } while (ptimer->read(dev) - start < timeout);
  1237. return false;
  1238. }
  1239. /* Waits for PGRAPH to go completely idle */
  1240. bool nouveau_wait_for_idle(struct drm_device *dev)
  1241. {
  1242. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1243. uint32_t mask = ~0;
  1244. if (dev_priv->card_type == NV_40)
  1245. mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
  1246. if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
  1247. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  1248. nv_rd32(dev, NV04_PGRAPH_STATUS));
  1249. return false;
  1250. }
  1251. return true;
  1252. }