pm80xx_hwi.c 131 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144
  1. /*
  2. * PMC-Sierra SPCv/ve 8088/8089 SAS/SATA based host adapters driver
  3. *
  4. * Copyright (c) 2008-2009 PMC-Sierra, Inc.,
  5. * All rights reserved.
  6. *
  7. * Redistribution and use in source and binary forms, with or without
  8. * modification, are permitted provided that the following conditions
  9. * are met:
  10. * 1. Redistributions of source code must retain the above copyright
  11. * notice, this list of conditions, and the following disclaimer,
  12. * without modification.
  13. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  14. * substantially similar to the "NO WARRANTY" disclaimer below
  15. * ("Disclaimer") and any redistribution must be conditioned upon
  16. * including a substantially similar Disclaimer requirement for further
  17. * binary redistribution.
  18. * 3. Neither the names of the above-listed copyright holders nor the names
  19. * of any contributors may be used to endorse or promote products derived
  20. * from this software without specific prior written permission.
  21. *
  22. * Alternatively, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2 as published by the Free
  24. * Software Foundation.
  25. *
  26. * NO WARRANTY
  27. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  28. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  29. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
  30. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  31. * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  32. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
  33. * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
  34. * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
  35. * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
  36. * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  37. * POSSIBILITY OF SUCH DAMAGES.
  38. *
  39. */
  40. #include <linux/slab.h>
  41. #include "pm8001_sas.h"
  42. #include "pm80xx_hwi.h"
  43. #include "pm8001_chips.h"
  44. #include "pm8001_ctl.h"
  45. #define SMP_DIRECT 1
  46. #define SMP_INDIRECT 2
  47. /**
  48. * read_main_config_table - read the configure table and save it.
  49. * @pm8001_ha: our hba card information
  50. */
  51. static void read_main_config_table(struct pm8001_hba_info *pm8001_ha)
  52. {
  53. void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
  54. pm8001_ha->main_cfg_tbl.pm80xx_tbl.signature =
  55. pm8001_mr32(address, MAIN_SIGNATURE_OFFSET);
  56. pm8001_ha->main_cfg_tbl.pm80xx_tbl.interface_rev =
  57. pm8001_mr32(address, MAIN_INTERFACE_REVISION);
  58. pm8001_ha->main_cfg_tbl.pm80xx_tbl.firmware_rev =
  59. pm8001_mr32(address, MAIN_FW_REVISION);
  60. pm8001_ha->main_cfg_tbl.pm80xx_tbl.max_out_io =
  61. pm8001_mr32(address, MAIN_MAX_OUTSTANDING_IO_OFFSET);
  62. pm8001_ha->main_cfg_tbl.pm80xx_tbl.max_sgl =
  63. pm8001_mr32(address, MAIN_MAX_SGL_OFFSET);
  64. pm8001_ha->main_cfg_tbl.pm80xx_tbl.ctrl_cap_flag =
  65. pm8001_mr32(address, MAIN_CNTRL_CAP_OFFSET);
  66. pm8001_ha->main_cfg_tbl.pm80xx_tbl.gst_offset =
  67. pm8001_mr32(address, MAIN_GST_OFFSET);
  68. pm8001_ha->main_cfg_tbl.pm80xx_tbl.inbound_queue_offset =
  69. pm8001_mr32(address, MAIN_IBQ_OFFSET);
  70. pm8001_ha->main_cfg_tbl.pm80xx_tbl.outbound_queue_offset =
  71. pm8001_mr32(address, MAIN_OBQ_OFFSET);
  72. /* read Error Dump Offset and Length */
  73. pm8001_ha->main_cfg_tbl.pm80xx_tbl.fatal_err_dump_offset0 =
  74. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_OFFSET);
  75. pm8001_ha->main_cfg_tbl.pm80xx_tbl.fatal_err_dump_length0 =
  76. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_LENGTH);
  77. pm8001_ha->main_cfg_tbl.pm80xx_tbl.fatal_err_dump_offset1 =
  78. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_OFFSET);
  79. pm8001_ha->main_cfg_tbl.pm80xx_tbl.fatal_err_dump_length1 =
  80. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_LENGTH);
  81. /* read GPIO LED settings from the configuration table */
  82. pm8001_ha->main_cfg_tbl.pm80xx_tbl.gpio_led_mapping =
  83. pm8001_mr32(address, MAIN_GPIO_LED_FLAGS_OFFSET);
  84. /* read analog Setting offset from the configuration table */
  85. pm8001_ha->main_cfg_tbl.pm80xx_tbl.analog_setup_table_offset =
  86. pm8001_mr32(address, MAIN_ANALOG_SETUP_OFFSET);
  87. pm8001_ha->main_cfg_tbl.pm80xx_tbl.int_vec_table_offset =
  88. pm8001_mr32(address, MAIN_INT_VECTOR_TABLE_OFFSET);
  89. pm8001_ha->main_cfg_tbl.pm80xx_tbl.phy_attr_table_offset =
  90. pm8001_mr32(address, MAIN_SAS_PHY_ATTR_TABLE_OFFSET);
  91. }
  92. /**
  93. * read_general_status_table - read the general status table and save it.
  94. * @pm8001_ha: our hba card information
  95. */
  96. static void read_general_status_table(struct pm8001_hba_info *pm8001_ha)
  97. {
  98. void __iomem *address = pm8001_ha->general_stat_tbl_addr;
  99. pm8001_ha->gs_tbl.pm80xx_tbl.gst_len_mpistate =
  100. pm8001_mr32(address, GST_GSTLEN_MPIS_OFFSET);
  101. pm8001_ha->gs_tbl.pm80xx_tbl.iq_freeze_state0 =
  102. pm8001_mr32(address, GST_IQ_FREEZE_STATE0_OFFSET);
  103. pm8001_ha->gs_tbl.pm80xx_tbl.iq_freeze_state1 =
  104. pm8001_mr32(address, GST_IQ_FREEZE_STATE1_OFFSET);
  105. pm8001_ha->gs_tbl.pm80xx_tbl.msgu_tcnt =
  106. pm8001_mr32(address, GST_MSGUTCNT_OFFSET);
  107. pm8001_ha->gs_tbl.pm80xx_tbl.iop_tcnt =
  108. pm8001_mr32(address, GST_IOPTCNT_OFFSET);
  109. pm8001_ha->gs_tbl.pm80xx_tbl.gpio_input_val =
  110. pm8001_mr32(address, GST_GPIO_INPUT_VAL);
  111. pm8001_ha->gs_tbl.pm80xx_tbl.recover_err_info[0] =
  112. pm8001_mr32(address, GST_RERRINFO_OFFSET0);
  113. pm8001_ha->gs_tbl.pm80xx_tbl.recover_err_info[1] =
  114. pm8001_mr32(address, GST_RERRINFO_OFFSET1);
  115. pm8001_ha->gs_tbl.pm80xx_tbl.recover_err_info[2] =
  116. pm8001_mr32(address, GST_RERRINFO_OFFSET2);
  117. pm8001_ha->gs_tbl.pm80xx_tbl.recover_err_info[3] =
  118. pm8001_mr32(address, GST_RERRINFO_OFFSET3);
  119. pm8001_ha->gs_tbl.pm80xx_tbl.recover_err_info[4] =
  120. pm8001_mr32(address, GST_RERRINFO_OFFSET4);
  121. pm8001_ha->gs_tbl.pm80xx_tbl.recover_err_info[5] =
  122. pm8001_mr32(address, GST_RERRINFO_OFFSET5);
  123. pm8001_ha->gs_tbl.pm80xx_tbl.recover_err_info[6] =
  124. pm8001_mr32(address, GST_RERRINFO_OFFSET6);
  125. pm8001_ha->gs_tbl.pm80xx_tbl.recover_err_info[7] =
  126. pm8001_mr32(address, GST_RERRINFO_OFFSET7);
  127. }
  128. /**
  129. * read_phy_attr_table - read the phy attribute table and save it.
  130. * @pm8001_ha: our hba card information
  131. */
  132. static void read_phy_attr_table(struct pm8001_hba_info *pm8001_ha)
  133. {
  134. void __iomem *address = pm8001_ha->pspa_q_tbl_addr;
  135. pm8001_ha->phy_attr_table.phystart1_16[0] =
  136. pm8001_mr32(address, PSPA_PHYSTATE0_OFFSET);
  137. pm8001_ha->phy_attr_table.phystart1_16[1] =
  138. pm8001_mr32(address, PSPA_PHYSTATE1_OFFSET);
  139. pm8001_ha->phy_attr_table.phystart1_16[2] =
  140. pm8001_mr32(address, PSPA_PHYSTATE2_OFFSET);
  141. pm8001_ha->phy_attr_table.phystart1_16[3] =
  142. pm8001_mr32(address, PSPA_PHYSTATE3_OFFSET);
  143. pm8001_ha->phy_attr_table.phystart1_16[4] =
  144. pm8001_mr32(address, PSPA_PHYSTATE4_OFFSET);
  145. pm8001_ha->phy_attr_table.phystart1_16[5] =
  146. pm8001_mr32(address, PSPA_PHYSTATE5_OFFSET);
  147. pm8001_ha->phy_attr_table.phystart1_16[6] =
  148. pm8001_mr32(address, PSPA_PHYSTATE6_OFFSET);
  149. pm8001_ha->phy_attr_table.phystart1_16[7] =
  150. pm8001_mr32(address, PSPA_PHYSTATE7_OFFSET);
  151. pm8001_ha->phy_attr_table.phystart1_16[8] =
  152. pm8001_mr32(address, PSPA_PHYSTATE8_OFFSET);
  153. pm8001_ha->phy_attr_table.phystart1_16[9] =
  154. pm8001_mr32(address, PSPA_PHYSTATE9_OFFSET);
  155. pm8001_ha->phy_attr_table.phystart1_16[10] =
  156. pm8001_mr32(address, PSPA_PHYSTATE10_OFFSET);
  157. pm8001_ha->phy_attr_table.phystart1_16[11] =
  158. pm8001_mr32(address, PSPA_PHYSTATE11_OFFSET);
  159. pm8001_ha->phy_attr_table.phystart1_16[12] =
  160. pm8001_mr32(address, PSPA_PHYSTATE12_OFFSET);
  161. pm8001_ha->phy_attr_table.phystart1_16[13] =
  162. pm8001_mr32(address, PSPA_PHYSTATE13_OFFSET);
  163. pm8001_ha->phy_attr_table.phystart1_16[14] =
  164. pm8001_mr32(address, PSPA_PHYSTATE14_OFFSET);
  165. pm8001_ha->phy_attr_table.phystart1_16[15] =
  166. pm8001_mr32(address, PSPA_PHYSTATE15_OFFSET);
  167. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[0] =
  168. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID0_OFFSET);
  169. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[1] =
  170. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID1_OFFSET);
  171. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[2] =
  172. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID2_OFFSET);
  173. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[3] =
  174. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID3_OFFSET);
  175. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[4] =
  176. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID4_OFFSET);
  177. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[5] =
  178. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID5_OFFSET);
  179. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[6] =
  180. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID6_OFFSET);
  181. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[7] =
  182. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID7_OFFSET);
  183. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[8] =
  184. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID8_OFFSET);
  185. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[9] =
  186. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID9_OFFSET);
  187. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[10] =
  188. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID10_OFFSET);
  189. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[11] =
  190. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID11_OFFSET);
  191. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[12] =
  192. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID12_OFFSET);
  193. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[13] =
  194. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID13_OFFSET);
  195. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[14] =
  196. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID14_OFFSET);
  197. pm8001_ha->phy_attr_table.outbound_hw_event_pid1_16[15] =
  198. pm8001_mr32(address, PSPA_OB_HW_EVENT_PID15_OFFSET);
  199. }
  200. /**
  201. * read_inbnd_queue_table - read the inbound queue table and save it.
  202. * @pm8001_ha: our hba card information
  203. */
  204. static void read_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
  205. {
  206. int i;
  207. void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
  208. for (i = 0; i < PM8001_MAX_SPCV_INB_NUM; i++) {
  209. u32 offset = i * 0x20;
  210. pm8001_ha->inbnd_q_tbl[i].pi_pci_bar =
  211. get_pci_bar_index(pm8001_mr32(address,
  212. (offset + IB_PIPCI_BAR)));
  213. pm8001_ha->inbnd_q_tbl[i].pi_offset =
  214. pm8001_mr32(address, (offset + IB_PIPCI_BAR_OFFSET));
  215. }
  216. }
  217. /**
  218. * read_outbnd_queue_table - read the outbound queue table and save it.
  219. * @pm8001_ha: our hba card information
  220. */
  221. static void read_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
  222. {
  223. int i;
  224. void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
  225. for (i = 0; i < PM8001_MAX_SPCV_OUTB_NUM; i++) {
  226. u32 offset = i * 0x24;
  227. pm8001_ha->outbnd_q_tbl[i].ci_pci_bar =
  228. get_pci_bar_index(pm8001_mr32(address,
  229. (offset + OB_CIPCI_BAR)));
  230. pm8001_ha->outbnd_q_tbl[i].ci_offset =
  231. pm8001_mr32(address, (offset + OB_CIPCI_BAR_OFFSET));
  232. }
  233. }
  234. /**
  235. * init_default_table_values - init the default table.
  236. * @pm8001_ha: our hba card information
  237. */
  238. static void init_default_table_values(struct pm8001_hba_info *pm8001_ha)
  239. {
  240. int i;
  241. u32 offsetib, offsetob;
  242. void __iomem *addressib = pm8001_ha->inbnd_q_tbl_addr;
  243. void __iomem *addressob = pm8001_ha->outbnd_q_tbl_addr;
  244. pm8001_ha->main_cfg_tbl.pm80xx_tbl.upper_event_log_addr =
  245. pm8001_ha->memoryMap.region[AAP1].phys_addr_hi;
  246. pm8001_ha->main_cfg_tbl.pm80xx_tbl.lower_event_log_addr =
  247. pm8001_ha->memoryMap.region[AAP1].phys_addr_lo;
  248. pm8001_ha->main_cfg_tbl.pm80xx_tbl.event_log_size =
  249. PM8001_EVENT_LOG_SIZE;
  250. pm8001_ha->main_cfg_tbl.pm80xx_tbl.event_log_severity = 0x01;
  251. pm8001_ha->main_cfg_tbl.pm80xx_tbl.upper_pcs_event_log_addr =
  252. pm8001_ha->memoryMap.region[IOP].phys_addr_hi;
  253. pm8001_ha->main_cfg_tbl.pm80xx_tbl.lower_pcs_event_log_addr =
  254. pm8001_ha->memoryMap.region[IOP].phys_addr_lo;
  255. pm8001_ha->main_cfg_tbl.pm80xx_tbl.pcs_event_log_size =
  256. PM8001_EVENT_LOG_SIZE;
  257. pm8001_ha->main_cfg_tbl.pm80xx_tbl.pcs_event_log_severity = 0x01;
  258. pm8001_ha->main_cfg_tbl.pm80xx_tbl.fatal_err_interrupt = 0x01;
  259. /* Disable end to end CRC checking */
  260. pm8001_ha->main_cfg_tbl.pm80xx_tbl.crc_core_dump = (0x1 << 16);
  261. for (i = 0; i < PM8001_MAX_SPCV_INB_NUM; i++) {
  262. pm8001_ha->inbnd_q_tbl[i].element_pri_size_cnt =
  263. PM8001_MPI_QUEUE | (pm8001_ha->iomb_size << 16) | (0x00<<30);
  264. pm8001_ha->inbnd_q_tbl[i].upper_base_addr =
  265. pm8001_ha->memoryMap.region[IB + i].phys_addr_hi;
  266. pm8001_ha->inbnd_q_tbl[i].lower_base_addr =
  267. pm8001_ha->memoryMap.region[IB + i].phys_addr_lo;
  268. pm8001_ha->inbnd_q_tbl[i].base_virt =
  269. (u8 *)pm8001_ha->memoryMap.region[IB + i].virt_ptr;
  270. pm8001_ha->inbnd_q_tbl[i].total_length =
  271. pm8001_ha->memoryMap.region[IB + i].total_len;
  272. pm8001_ha->inbnd_q_tbl[i].ci_upper_base_addr =
  273. pm8001_ha->memoryMap.region[CI + i].phys_addr_hi;
  274. pm8001_ha->inbnd_q_tbl[i].ci_lower_base_addr =
  275. pm8001_ha->memoryMap.region[CI + i].phys_addr_lo;
  276. pm8001_ha->inbnd_q_tbl[i].ci_virt =
  277. pm8001_ha->memoryMap.region[CI + i].virt_ptr;
  278. offsetib = i * 0x20;
  279. pm8001_ha->inbnd_q_tbl[i].pi_pci_bar =
  280. get_pci_bar_index(pm8001_mr32(addressib,
  281. (offsetib + 0x14)));
  282. pm8001_ha->inbnd_q_tbl[i].pi_offset =
  283. pm8001_mr32(addressib, (offsetib + 0x18));
  284. pm8001_ha->inbnd_q_tbl[i].producer_idx = 0;
  285. pm8001_ha->inbnd_q_tbl[i].consumer_index = 0;
  286. }
  287. for (i = 0; i < PM8001_MAX_SPCV_OUTB_NUM; i++) {
  288. pm8001_ha->outbnd_q_tbl[i].element_size_cnt =
  289. PM8001_MPI_QUEUE | (pm8001_ha->iomb_size << 16) | (0x01<<30);
  290. pm8001_ha->outbnd_q_tbl[i].upper_base_addr =
  291. pm8001_ha->memoryMap.region[OB + i].phys_addr_hi;
  292. pm8001_ha->outbnd_q_tbl[i].lower_base_addr =
  293. pm8001_ha->memoryMap.region[OB + i].phys_addr_lo;
  294. pm8001_ha->outbnd_q_tbl[i].base_virt =
  295. (u8 *)pm8001_ha->memoryMap.region[OB + i].virt_ptr;
  296. pm8001_ha->outbnd_q_tbl[i].total_length =
  297. pm8001_ha->memoryMap.region[OB + i].total_len;
  298. pm8001_ha->outbnd_q_tbl[i].pi_upper_base_addr =
  299. pm8001_ha->memoryMap.region[PI + i].phys_addr_hi;
  300. pm8001_ha->outbnd_q_tbl[i].pi_lower_base_addr =
  301. pm8001_ha->memoryMap.region[PI + i].phys_addr_lo;
  302. /* interrupt vector based on oq */
  303. pm8001_ha->outbnd_q_tbl[i].interrup_vec_cnt_delay = (i << 24);
  304. pm8001_ha->outbnd_q_tbl[i].pi_virt =
  305. pm8001_ha->memoryMap.region[PI + i].virt_ptr;
  306. offsetob = i * 0x24;
  307. pm8001_ha->outbnd_q_tbl[i].ci_pci_bar =
  308. get_pci_bar_index(pm8001_mr32(addressob,
  309. offsetob + 0x14));
  310. pm8001_ha->outbnd_q_tbl[i].ci_offset =
  311. pm8001_mr32(addressob, (offsetob + 0x18));
  312. pm8001_ha->outbnd_q_tbl[i].consumer_idx = 0;
  313. pm8001_ha->outbnd_q_tbl[i].producer_index = 0;
  314. }
  315. }
  316. /**
  317. * update_main_config_table - update the main default table to the HBA.
  318. * @pm8001_ha: our hba card information
  319. */
  320. static void update_main_config_table(struct pm8001_hba_info *pm8001_ha)
  321. {
  322. void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
  323. pm8001_mw32(address, MAIN_IQNPPD_HPPD_OFFSET,
  324. pm8001_ha->main_cfg_tbl.pm80xx_tbl.inbound_q_nppd_hppd);
  325. pm8001_mw32(address, MAIN_EVENT_LOG_ADDR_HI,
  326. pm8001_ha->main_cfg_tbl.pm80xx_tbl.upper_event_log_addr);
  327. pm8001_mw32(address, MAIN_EVENT_LOG_ADDR_LO,
  328. pm8001_ha->main_cfg_tbl.pm80xx_tbl.lower_event_log_addr);
  329. pm8001_mw32(address, MAIN_EVENT_LOG_BUFF_SIZE,
  330. pm8001_ha->main_cfg_tbl.pm80xx_tbl.event_log_size);
  331. pm8001_mw32(address, MAIN_EVENT_LOG_OPTION,
  332. pm8001_ha->main_cfg_tbl.pm80xx_tbl.event_log_severity);
  333. pm8001_mw32(address, MAIN_PCS_EVENT_LOG_ADDR_HI,
  334. pm8001_ha->main_cfg_tbl.pm80xx_tbl.upper_pcs_event_log_addr);
  335. pm8001_mw32(address, MAIN_PCS_EVENT_LOG_ADDR_LO,
  336. pm8001_ha->main_cfg_tbl.pm80xx_tbl.lower_pcs_event_log_addr);
  337. pm8001_mw32(address, MAIN_PCS_EVENT_LOG_BUFF_SIZE,
  338. pm8001_ha->main_cfg_tbl.pm80xx_tbl.pcs_event_log_size);
  339. pm8001_mw32(address, MAIN_PCS_EVENT_LOG_OPTION,
  340. pm8001_ha->main_cfg_tbl.pm80xx_tbl.pcs_event_log_severity);
  341. pm8001_mw32(address, MAIN_FATAL_ERROR_INTERRUPT,
  342. pm8001_ha->main_cfg_tbl.pm80xx_tbl.fatal_err_interrupt);
  343. pm8001_mw32(address, MAIN_EVENT_CRC_CHECK,
  344. pm8001_ha->main_cfg_tbl.pm80xx_tbl.crc_core_dump);
  345. /* SPCv specific */
  346. pm8001_ha->main_cfg_tbl.pm80xx_tbl.gpio_led_mapping &= 0xCFFFFFFF;
  347. /* Set GPIOLED to 0x2 for LED indicator */
  348. pm8001_ha->main_cfg_tbl.pm80xx_tbl.gpio_led_mapping |= 0x20000000;
  349. pm8001_mw32(address, MAIN_GPIO_LED_FLAGS_OFFSET,
  350. pm8001_ha->main_cfg_tbl.pm80xx_tbl.gpio_led_mapping);
  351. pm8001_mw32(address, MAIN_PORT_RECOVERY_TIMER,
  352. pm8001_ha->main_cfg_tbl.pm80xx_tbl.port_recovery_timer);
  353. pm8001_mw32(address, MAIN_INT_REASSERTION_DELAY,
  354. pm8001_ha->main_cfg_tbl.pm80xx_tbl.interrupt_reassertion_delay);
  355. }
  356. /**
  357. * update_inbnd_queue_table - update the inbound queue table to the HBA.
  358. * @pm8001_ha: our hba card information
  359. */
  360. static void update_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha,
  361. int number)
  362. {
  363. void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
  364. u16 offset = number * 0x20;
  365. pm8001_mw32(address, offset + IB_PROPERITY_OFFSET,
  366. pm8001_ha->inbnd_q_tbl[number].element_pri_size_cnt);
  367. pm8001_mw32(address, offset + IB_BASE_ADDR_HI_OFFSET,
  368. pm8001_ha->inbnd_q_tbl[number].upper_base_addr);
  369. pm8001_mw32(address, offset + IB_BASE_ADDR_LO_OFFSET,
  370. pm8001_ha->inbnd_q_tbl[number].lower_base_addr);
  371. pm8001_mw32(address, offset + IB_CI_BASE_ADDR_HI_OFFSET,
  372. pm8001_ha->inbnd_q_tbl[number].ci_upper_base_addr);
  373. pm8001_mw32(address, offset + IB_CI_BASE_ADDR_LO_OFFSET,
  374. pm8001_ha->inbnd_q_tbl[number].ci_lower_base_addr);
  375. }
  376. /**
  377. * update_outbnd_queue_table - update the outbound queue table to the HBA.
  378. * @pm8001_ha: our hba card information
  379. */
  380. static void update_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha,
  381. int number)
  382. {
  383. void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
  384. u16 offset = number * 0x24;
  385. pm8001_mw32(address, offset + OB_PROPERITY_OFFSET,
  386. pm8001_ha->outbnd_q_tbl[number].element_size_cnt);
  387. pm8001_mw32(address, offset + OB_BASE_ADDR_HI_OFFSET,
  388. pm8001_ha->outbnd_q_tbl[number].upper_base_addr);
  389. pm8001_mw32(address, offset + OB_BASE_ADDR_LO_OFFSET,
  390. pm8001_ha->outbnd_q_tbl[number].lower_base_addr);
  391. pm8001_mw32(address, offset + OB_PI_BASE_ADDR_HI_OFFSET,
  392. pm8001_ha->outbnd_q_tbl[number].pi_upper_base_addr);
  393. pm8001_mw32(address, offset + OB_PI_BASE_ADDR_LO_OFFSET,
  394. pm8001_ha->outbnd_q_tbl[number].pi_lower_base_addr);
  395. pm8001_mw32(address, offset + OB_INTERRUPT_COALES_OFFSET,
  396. pm8001_ha->outbnd_q_tbl[number].interrup_vec_cnt_delay);
  397. }
  398. /**
  399. * mpi_init_check - check firmware initialization status.
  400. * @pm8001_ha: our hba card information
  401. */
  402. static int mpi_init_check(struct pm8001_hba_info *pm8001_ha)
  403. {
  404. u32 max_wait_count;
  405. u32 value;
  406. u32 gst_len_mpistate;
  407. /* Write bit0=1 to Inbound DoorBell Register to tell the SPC FW the
  408. table is updated */
  409. pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPCv_MSGU_CFG_TABLE_UPDATE);
  410. /* wait until Inbound DoorBell Clear Register toggled */
  411. if (IS_SPCV_12G(pm8001_ha->pdev)) {
  412. max_wait_count = 4 * 1000 * 1000;/* 4 sec */
  413. } else {
  414. max_wait_count = 2 * 1000 * 1000;/* 2 sec */
  415. }
  416. do {
  417. udelay(1);
  418. value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
  419. value &= SPCv_MSGU_CFG_TABLE_UPDATE;
  420. } while ((value != 0) && (--max_wait_count));
  421. if (!max_wait_count)
  422. return -1;
  423. /* check the MPI-State for initialization upto 100ms*/
  424. max_wait_count = 100 * 1000;/* 100 msec */
  425. do {
  426. udelay(1);
  427. gst_len_mpistate =
  428. pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
  429. GST_GSTLEN_MPIS_OFFSET);
  430. } while ((GST_MPI_STATE_INIT !=
  431. (gst_len_mpistate & GST_MPI_STATE_MASK)) && (--max_wait_count));
  432. if (!max_wait_count)
  433. return -1;
  434. /* check MPI Initialization error */
  435. gst_len_mpistate = gst_len_mpistate >> 16;
  436. if (0x0000 != gst_len_mpistate)
  437. return -1;
  438. return 0;
  439. }
  440. /**
  441. * check_fw_ready - The LLDD check if the FW is ready, if not, return error.
  442. * @pm8001_ha: our hba card information
  443. */
  444. static int check_fw_ready(struct pm8001_hba_info *pm8001_ha)
  445. {
  446. u32 value;
  447. u32 max_wait_count;
  448. u32 max_wait_time;
  449. int ret = 0;
  450. /* reset / PCIe ready */
  451. max_wait_time = max_wait_count = 100 * 1000; /* 100 milli sec */
  452. do {
  453. udelay(1);
  454. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  455. } while ((value == 0xFFFFFFFF) && (--max_wait_count));
  456. /* check ila status */
  457. max_wait_time = max_wait_count = 1000 * 1000; /* 1000 milli sec */
  458. do {
  459. udelay(1);
  460. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  461. } while (((value & SCRATCH_PAD_ILA_READY) !=
  462. SCRATCH_PAD_ILA_READY) && (--max_wait_count));
  463. if (!max_wait_count)
  464. ret = -1;
  465. else {
  466. PM8001_MSG_DBG(pm8001_ha,
  467. pm8001_printk(" ila ready status in %d millisec\n",
  468. (max_wait_time - max_wait_count)));
  469. }
  470. /* check RAAE status */
  471. max_wait_time = max_wait_count = 1800 * 1000; /* 1800 milli sec */
  472. do {
  473. udelay(1);
  474. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  475. } while (((value & SCRATCH_PAD_RAAE_READY) !=
  476. SCRATCH_PAD_RAAE_READY) && (--max_wait_count));
  477. if (!max_wait_count)
  478. ret = -1;
  479. else {
  480. PM8001_MSG_DBG(pm8001_ha,
  481. pm8001_printk(" raae ready status in %d millisec\n",
  482. (max_wait_time - max_wait_count)));
  483. }
  484. /* check iop0 status */
  485. max_wait_time = max_wait_count = 600 * 1000; /* 600 milli sec */
  486. do {
  487. udelay(1);
  488. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  489. } while (((value & SCRATCH_PAD_IOP0_READY) != SCRATCH_PAD_IOP0_READY) &&
  490. (--max_wait_count));
  491. if (!max_wait_count)
  492. ret = -1;
  493. else {
  494. PM8001_MSG_DBG(pm8001_ha,
  495. pm8001_printk(" iop0 ready status in %d millisec\n",
  496. (max_wait_time - max_wait_count)));
  497. }
  498. /* check iop1 status only for 16 port controllers */
  499. if ((pm8001_ha->chip_id != chip_8008) &&
  500. (pm8001_ha->chip_id != chip_8009)) {
  501. /* 200 milli sec */
  502. max_wait_time = max_wait_count = 200 * 1000;
  503. do {
  504. udelay(1);
  505. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  506. } while (((value & SCRATCH_PAD_IOP1_READY) !=
  507. SCRATCH_PAD_IOP1_READY) && (--max_wait_count));
  508. if (!max_wait_count)
  509. ret = -1;
  510. else {
  511. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  512. "iop1 ready status in %d millisec\n",
  513. (max_wait_time - max_wait_count)));
  514. }
  515. }
  516. return ret;
  517. }
  518. static void init_pci_device_addresses(struct pm8001_hba_info *pm8001_ha)
  519. {
  520. void __iomem *base_addr;
  521. u32 value;
  522. u32 offset;
  523. u32 pcibar;
  524. u32 pcilogic;
  525. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0);
  526. offset = value & 0x03FFFFFF; /* scratch pad 0 TBL address */
  527. PM8001_INIT_DBG(pm8001_ha,
  528. pm8001_printk("Scratchpad 0 Offset: 0x%x value 0x%x\n",
  529. offset, value));
  530. pcilogic = (value & 0xFC000000) >> 26;
  531. pcibar = get_pci_bar_index(pcilogic);
  532. PM8001_INIT_DBG(pm8001_ha,
  533. pm8001_printk("Scratchpad 0 PCI BAR: %d\n", pcibar));
  534. pm8001_ha->main_cfg_tbl_addr = base_addr =
  535. pm8001_ha->io_mem[pcibar].memvirtaddr + offset;
  536. pm8001_ha->general_stat_tbl_addr =
  537. base_addr + (pm8001_cr32(pm8001_ha, pcibar, offset + 0x18) &
  538. 0xFFFFFF);
  539. pm8001_ha->inbnd_q_tbl_addr =
  540. base_addr + (pm8001_cr32(pm8001_ha, pcibar, offset + 0x1C) &
  541. 0xFFFFFF);
  542. pm8001_ha->outbnd_q_tbl_addr =
  543. base_addr + (pm8001_cr32(pm8001_ha, pcibar, offset + 0x20) &
  544. 0xFFFFFF);
  545. pm8001_ha->ivt_tbl_addr =
  546. base_addr + (pm8001_cr32(pm8001_ha, pcibar, offset + 0x8C) &
  547. 0xFFFFFF);
  548. pm8001_ha->pspa_q_tbl_addr =
  549. base_addr + (pm8001_cr32(pm8001_ha, pcibar, offset + 0x90) &
  550. 0xFFFFFF);
  551. PM8001_INIT_DBG(pm8001_ha,
  552. pm8001_printk("GST OFFSET 0x%x\n",
  553. pm8001_cr32(pm8001_ha, pcibar, offset + 0x18)));
  554. PM8001_INIT_DBG(pm8001_ha,
  555. pm8001_printk("INBND OFFSET 0x%x\n",
  556. pm8001_cr32(pm8001_ha, pcibar, offset + 0x1C)));
  557. PM8001_INIT_DBG(pm8001_ha,
  558. pm8001_printk("OBND OFFSET 0x%x\n",
  559. pm8001_cr32(pm8001_ha, pcibar, offset + 0x20)));
  560. PM8001_INIT_DBG(pm8001_ha,
  561. pm8001_printk("IVT OFFSET 0x%x\n",
  562. pm8001_cr32(pm8001_ha, pcibar, offset + 0x8C)));
  563. PM8001_INIT_DBG(pm8001_ha,
  564. pm8001_printk("PSPA OFFSET 0x%x\n",
  565. pm8001_cr32(pm8001_ha, pcibar, offset + 0x90)));
  566. PM8001_INIT_DBG(pm8001_ha,
  567. pm8001_printk("addr - main cfg %p general status %p\n",
  568. pm8001_ha->main_cfg_tbl_addr,
  569. pm8001_ha->general_stat_tbl_addr));
  570. PM8001_INIT_DBG(pm8001_ha,
  571. pm8001_printk("addr - inbnd %p obnd %p\n",
  572. pm8001_ha->inbnd_q_tbl_addr,
  573. pm8001_ha->outbnd_q_tbl_addr));
  574. PM8001_INIT_DBG(pm8001_ha,
  575. pm8001_printk("addr - pspa %p ivt %p\n",
  576. pm8001_ha->pspa_q_tbl_addr,
  577. pm8001_ha->ivt_tbl_addr));
  578. }
  579. /**
  580. * pm80xx_set_thermal_config - support the thermal configuration
  581. * @pm8001_ha: our hba card information.
  582. */
  583. int
  584. pm80xx_set_thermal_config(struct pm8001_hba_info *pm8001_ha)
  585. {
  586. struct set_ctrl_cfg_req payload;
  587. struct inbound_queue_table *circularQ;
  588. int rc;
  589. u32 tag;
  590. u32 opc = OPC_INB_SET_CONTROLLER_CONFIG;
  591. memset(&payload, 0, sizeof(struct set_ctrl_cfg_req));
  592. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  593. if (rc)
  594. return -1;
  595. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  596. payload.tag = cpu_to_le32(tag);
  597. payload.cfg_pg[0] = (THERMAL_LOG_ENABLE << 9) |
  598. (THERMAL_ENABLE << 8) | THERMAL_OP_CODE;
  599. payload.cfg_pg[1] = (LTEMPHIL << 24) | (RTEMPHIL << 8);
  600. rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  601. return rc;
  602. }
  603. /**
  604. * pm80xx_set_sas_protocol_timer_config - support the SAS Protocol
  605. * Timer configuration page
  606. * @pm8001_ha: our hba card information.
  607. */
  608. static int
  609. pm80xx_set_sas_protocol_timer_config(struct pm8001_hba_info *pm8001_ha)
  610. {
  611. struct set_ctrl_cfg_req payload;
  612. struct inbound_queue_table *circularQ;
  613. SASProtocolTimerConfig_t SASConfigPage;
  614. int rc;
  615. u32 tag;
  616. u32 opc = OPC_INB_SET_CONTROLLER_CONFIG;
  617. memset(&payload, 0, sizeof(struct set_ctrl_cfg_req));
  618. memset(&SASConfigPage, 0, sizeof(SASProtocolTimerConfig_t));
  619. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  620. if (rc)
  621. return -1;
  622. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  623. payload.tag = cpu_to_le32(tag);
  624. SASConfigPage.pageCode = SAS_PROTOCOL_TIMER_CONFIG_PAGE;
  625. SASConfigPage.MST_MSI = 3 << 15;
  626. SASConfigPage.STP_SSP_MCT_TMO = (STP_MCT_TMO << 16) | SSP_MCT_TMO;
  627. SASConfigPage.STP_FRM_TMO = (SAS_MAX_OPEN_TIME << 24) |
  628. (SMP_MAX_CONN_TIMER << 16) | STP_FRM_TIMER;
  629. SASConfigPage.STP_IDLE_TMO = STP_IDLE_TIME;
  630. if (SASConfigPage.STP_IDLE_TMO > 0x3FFFFFF)
  631. SASConfigPage.STP_IDLE_TMO = 0x3FFFFFF;
  632. SASConfigPage.OPNRJT_RTRY_INTVL = (SAS_MFD << 16) |
  633. SAS_OPNRJT_RTRY_INTVL;
  634. SASConfigPage.Data_Cmd_OPNRJT_RTRY_TMO = (SAS_DOPNRJT_RTRY_TMO << 16)
  635. | SAS_COPNRJT_RTRY_TMO;
  636. SASConfigPage.Data_Cmd_OPNRJT_RTRY_THR = (SAS_DOPNRJT_RTRY_THR << 16)
  637. | SAS_COPNRJT_RTRY_THR;
  638. SASConfigPage.MAX_AIP = SAS_MAX_AIP;
  639. PM8001_INIT_DBG(pm8001_ha,
  640. pm8001_printk("SASConfigPage.pageCode "
  641. "0x%08x\n", SASConfigPage.pageCode));
  642. PM8001_INIT_DBG(pm8001_ha,
  643. pm8001_printk("SASConfigPage.MST_MSI "
  644. " 0x%08x\n", SASConfigPage.MST_MSI));
  645. PM8001_INIT_DBG(pm8001_ha,
  646. pm8001_printk("SASConfigPage.STP_SSP_MCT_TMO "
  647. " 0x%08x\n", SASConfigPage.STP_SSP_MCT_TMO));
  648. PM8001_INIT_DBG(pm8001_ha,
  649. pm8001_printk("SASConfigPage.STP_FRM_TMO "
  650. " 0x%08x\n", SASConfigPage.STP_FRM_TMO));
  651. PM8001_INIT_DBG(pm8001_ha,
  652. pm8001_printk("SASConfigPage.STP_IDLE_TMO "
  653. " 0x%08x\n", SASConfigPage.STP_IDLE_TMO));
  654. PM8001_INIT_DBG(pm8001_ha,
  655. pm8001_printk("SASConfigPage.OPNRJT_RTRY_INTVL "
  656. " 0x%08x\n", SASConfigPage.OPNRJT_RTRY_INTVL));
  657. PM8001_INIT_DBG(pm8001_ha,
  658. pm8001_printk("SASConfigPage.Data_Cmd_OPNRJT_RTRY_TMO "
  659. " 0x%08x\n", SASConfigPage.Data_Cmd_OPNRJT_RTRY_TMO));
  660. PM8001_INIT_DBG(pm8001_ha,
  661. pm8001_printk("SASConfigPage.Data_Cmd_OPNRJT_RTRY_THR "
  662. " 0x%08x\n", SASConfigPage.Data_Cmd_OPNRJT_RTRY_THR));
  663. PM8001_INIT_DBG(pm8001_ha, pm8001_printk("SASConfigPage.MAX_AIP "
  664. " 0x%08x\n", SASConfigPage.MAX_AIP));
  665. memcpy(&payload.cfg_pg, &SASConfigPage,
  666. sizeof(SASProtocolTimerConfig_t));
  667. rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  668. return rc;
  669. }
  670. /**
  671. * pm80xx_get_encrypt_info - Check for encryption
  672. * @pm8001_ha: our hba card information.
  673. */
  674. static int
  675. pm80xx_get_encrypt_info(struct pm8001_hba_info *pm8001_ha)
  676. {
  677. u32 scratch3_value;
  678. int ret;
  679. /* Read encryption status from SCRATCH PAD 3 */
  680. scratch3_value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3);
  681. if ((scratch3_value & SCRATCH_PAD3_ENC_MASK) ==
  682. SCRATCH_PAD3_ENC_READY) {
  683. if (scratch3_value & SCRATCH_PAD3_XTS_ENABLED)
  684. pm8001_ha->encrypt_info.cipher_mode = CIPHER_MODE_XTS;
  685. if ((scratch3_value & SCRATCH_PAD3_SM_MASK) ==
  686. SCRATCH_PAD3_SMF_ENABLED)
  687. pm8001_ha->encrypt_info.sec_mode = SEC_MODE_SMF;
  688. if ((scratch3_value & SCRATCH_PAD3_SM_MASK) ==
  689. SCRATCH_PAD3_SMA_ENABLED)
  690. pm8001_ha->encrypt_info.sec_mode = SEC_MODE_SMA;
  691. if ((scratch3_value & SCRATCH_PAD3_SM_MASK) ==
  692. SCRATCH_PAD3_SMB_ENABLED)
  693. pm8001_ha->encrypt_info.sec_mode = SEC_MODE_SMB;
  694. pm8001_ha->encrypt_info.status = 0;
  695. PM8001_INIT_DBG(pm8001_ha, pm8001_printk(
  696. "Encryption: SCRATCH_PAD3_ENC_READY 0x%08X."
  697. "Cipher mode 0x%x Sec mode 0x%x status 0x%x\n",
  698. scratch3_value, pm8001_ha->encrypt_info.cipher_mode,
  699. pm8001_ha->encrypt_info.sec_mode,
  700. pm8001_ha->encrypt_info.status));
  701. ret = 0;
  702. } else if ((scratch3_value & SCRATCH_PAD3_ENC_READY) ==
  703. SCRATCH_PAD3_ENC_DISABLED) {
  704. PM8001_INIT_DBG(pm8001_ha, pm8001_printk(
  705. "Encryption: SCRATCH_PAD3_ENC_DISABLED 0x%08X\n",
  706. scratch3_value));
  707. pm8001_ha->encrypt_info.status = 0xFFFFFFFF;
  708. pm8001_ha->encrypt_info.cipher_mode = 0;
  709. pm8001_ha->encrypt_info.sec_mode = 0;
  710. return 0;
  711. } else if ((scratch3_value & SCRATCH_PAD3_ENC_MASK) ==
  712. SCRATCH_PAD3_ENC_DIS_ERR) {
  713. pm8001_ha->encrypt_info.status =
  714. (scratch3_value & SCRATCH_PAD3_ERR_CODE) >> 16;
  715. if (scratch3_value & SCRATCH_PAD3_XTS_ENABLED)
  716. pm8001_ha->encrypt_info.cipher_mode = CIPHER_MODE_XTS;
  717. if ((scratch3_value & SCRATCH_PAD3_SM_MASK) ==
  718. SCRATCH_PAD3_SMF_ENABLED)
  719. pm8001_ha->encrypt_info.sec_mode = SEC_MODE_SMF;
  720. if ((scratch3_value & SCRATCH_PAD3_SM_MASK) ==
  721. SCRATCH_PAD3_SMA_ENABLED)
  722. pm8001_ha->encrypt_info.sec_mode = SEC_MODE_SMA;
  723. if ((scratch3_value & SCRATCH_PAD3_SM_MASK) ==
  724. SCRATCH_PAD3_SMB_ENABLED)
  725. pm8001_ha->encrypt_info.sec_mode = SEC_MODE_SMB;
  726. PM8001_INIT_DBG(pm8001_ha, pm8001_printk(
  727. "Encryption: SCRATCH_PAD3_DIS_ERR 0x%08X."
  728. "Cipher mode 0x%x sec mode 0x%x status 0x%x\n",
  729. scratch3_value, pm8001_ha->encrypt_info.cipher_mode,
  730. pm8001_ha->encrypt_info.sec_mode,
  731. pm8001_ha->encrypt_info.status));
  732. ret = -1;
  733. } else if ((scratch3_value & SCRATCH_PAD3_ENC_MASK) ==
  734. SCRATCH_PAD3_ENC_ENA_ERR) {
  735. pm8001_ha->encrypt_info.status =
  736. (scratch3_value & SCRATCH_PAD3_ERR_CODE) >> 16;
  737. if (scratch3_value & SCRATCH_PAD3_XTS_ENABLED)
  738. pm8001_ha->encrypt_info.cipher_mode = CIPHER_MODE_XTS;
  739. if ((scratch3_value & SCRATCH_PAD3_SM_MASK) ==
  740. SCRATCH_PAD3_SMF_ENABLED)
  741. pm8001_ha->encrypt_info.sec_mode = SEC_MODE_SMF;
  742. if ((scratch3_value & SCRATCH_PAD3_SM_MASK) ==
  743. SCRATCH_PAD3_SMA_ENABLED)
  744. pm8001_ha->encrypt_info.sec_mode = SEC_MODE_SMA;
  745. if ((scratch3_value & SCRATCH_PAD3_SM_MASK) ==
  746. SCRATCH_PAD3_SMB_ENABLED)
  747. pm8001_ha->encrypt_info.sec_mode = SEC_MODE_SMB;
  748. PM8001_INIT_DBG(pm8001_ha, pm8001_printk(
  749. "Encryption: SCRATCH_PAD3_ENA_ERR 0x%08X."
  750. "Cipher mode 0x%x sec mode 0x%x status 0x%x\n",
  751. scratch3_value, pm8001_ha->encrypt_info.cipher_mode,
  752. pm8001_ha->encrypt_info.sec_mode,
  753. pm8001_ha->encrypt_info.status));
  754. ret = -1;
  755. }
  756. return ret;
  757. }
  758. /**
  759. * pm80xx_encrypt_update - update flash with encryption informtion
  760. * @pm8001_ha: our hba card information.
  761. */
  762. static int pm80xx_encrypt_update(struct pm8001_hba_info *pm8001_ha)
  763. {
  764. struct kek_mgmt_req payload;
  765. struct inbound_queue_table *circularQ;
  766. int rc;
  767. u32 tag;
  768. u32 opc = OPC_INB_KEK_MANAGEMENT;
  769. memset(&payload, 0, sizeof(struct kek_mgmt_req));
  770. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  771. if (rc)
  772. return -1;
  773. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  774. payload.tag = cpu_to_le32(tag);
  775. /* Currently only one key is used. New KEK index is 1.
  776. * Current KEK index is 1. Store KEK to NVRAM is 1.
  777. */
  778. payload.new_curidx_ksop = ((1 << 24) | (1 << 16) | (1 << 8) |
  779. KEK_MGMT_SUBOP_KEYCARDUPDATE);
  780. rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  781. return rc;
  782. }
  783. /**
  784. * pm8001_chip_init - the main init function that initialize whole PM8001 chip.
  785. * @pm8001_ha: our hba card information
  786. */
  787. static int pm80xx_chip_init(struct pm8001_hba_info *pm8001_ha)
  788. {
  789. int ret;
  790. u8 i = 0;
  791. /* check the firmware status */
  792. if (-1 == check_fw_ready(pm8001_ha)) {
  793. PM8001_FAIL_DBG(pm8001_ha,
  794. pm8001_printk("Firmware is not ready!\n"));
  795. return -EBUSY;
  796. }
  797. /* Initialize pci space address eg: mpi offset */
  798. init_pci_device_addresses(pm8001_ha);
  799. init_default_table_values(pm8001_ha);
  800. read_main_config_table(pm8001_ha);
  801. read_general_status_table(pm8001_ha);
  802. read_inbnd_queue_table(pm8001_ha);
  803. read_outbnd_queue_table(pm8001_ha);
  804. read_phy_attr_table(pm8001_ha);
  805. /* update main config table ,inbound table and outbound table */
  806. update_main_config_table(pm8001_ha);
  807. for (i = 0; i < PM8001_MAX_SPCV_INB_NUM; i++)
  808. update_inbnd_queue_table(pm8001_ha, i);
  809. for (i = 0; i < PM8001_MAX_SPCV_OUTB_NUM; i++)
  810. update_outbnd_queue_table(pm8001_ha, i);
  811. /* notify firmware update finished and check initialization status */
  812. if (0 == mpi_init_check(pm8001_ha)) {
  813. PM8001_INIT_DBG(pm8001_ha,
  814. pm8001_printk("MPI initialize successful!\n"));
  815. } else
  816. return -EBUSY;
  817. /* send SAS protocol timer configuration page to FW */
  818. ret = pm80xx_set_sas_protocol_timer_config(pm8001_ha);
  819. /* Check for encryption */
  820. if (pm8001_ha->chip->encrypt) {
  821. PM8001_INIT_DBG(pm8001_ha,
  822. pm8001_printk("Checking for encryption\n"));
  823. ret = pm80xx_get_encrypt_info(pm8001_ha);
  824. if (ret == -1) {
  825. PM8001_INIT_DBG(pm8001_ha,
  826. pm8001_printk("Encryption error !!\n"));
  827. if (pm8001_ha->encrypt_info.status == 0x81) {
  828. PM8001_INIT_DBG(pm8001_ha, pm8001_printk(
  829. "Encryption enabled with error."
  830. "Saving encryption key to flash\n"));
  831. pm80xx_encrypt_update(pm8001_ha);
  832. }
  833. }
  834. }
  835. return 0;
  836. }
  837. static int mpi_uninit_check(struct pm8001_hba_info *pm8001_ha)
  838. {
  839. u32 max_wait_count;
  840. u32 value;
  841. u32 gst_len_mpistate;
  842. init_pci_device_addresses(pm8001_ha);
  843. /* Write bit1=1 to Inbound DoorBell Register to tell the SPC FW the
  844. table is stop */
  845. pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPCv_MSGU_CFG_TABLE_RESET);
  846. /* wait until Inbound DoorBell Clear Register toggled */
  847. if (IS_SPCV_12G(pm8001_ha->pdev)) {
  848. max_wait_count = 4 * 1000 * 1000;/* 4 sec */
  849. } else {
  850. max_wait_count = 2 * 1000 * 1000;/* 2 sec */
  851. }
  852. do {
  853. udelay(1);
  854. value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
  855. value &= SPCv_MSGU_CFG_TABLE_RESET;
  856. } while ((value != 0) && (--max_wait_count));
  857. if (!max_wait_count) {
  858. PM8001_FAIL_DBG(pm8001_ha,
  859. pm8001_printk("TIMEOUT:IBDB value/=%x\n", value));
  860. return -1;
  861. }
  862. /* check the MPI-State for termination in progress */
  863. /* wait until Inbound DoorBell Clear Register toggled */
  864. max_wait_count = 2 * 1000 * 1000; /* 2 sec for spcv/ve */
  865. do {
  866. udelay(1);
  867. gst_len_mpistate =
  868. pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
  869. GST_GSTLEN_MPIS_OFFSET);
  870. if (GST_MPI_STATE_UNINIT ==
  871. (gst_len_mpistate & GST_MPI_STATE_MASK))
  872. break;
  873. } while (--max_wait_count);
  874. if (!max_wait_count) {
  875. PM8001_FAIL_DBG(pm8001_ha,
  876. pm8001_printk(" TIME OUT MPI State = 0x%x\n",
  877. gst_len_mpistate & GST_MPI_STATE_MASK));
  878. return -1;
  879. }
  880. return 0;
  881. }
  882. /**
  883. * pm8001_chip_soft_rst - soft reset the PM8001 chip, so that the clear all
  884. * the FW register status to the originated status.
  885. * @pm8001_ha: our hba card information
  886. */
  887. static int
  888. pm80xx_chip_soft_rst(struct pm8001_hba_info *pm8001_ha)
  889. {
  890. u32 regval;
  891. u32 bootloader_state;
  892. /* Check if MPI is in ready state to reset */
  893. if (mpi_uninit_check(pm8001_ha) != 0) {
  894. PM8001_FAIL_DBG(pm8001_ha,
  895. pm8001_printk("MPI state is not ready\n"));
  896. return -1;
  897. }
  898. /* checked for reset register normal state; 0x0 */
  899. regval = pm8001_cr32(pm8001_ha, 0, SPC_REG_SOFT_RESET);
  900. PM8001_INIT_DBG(pm8001_ha,
  901. pm8001_printk("reset register before write : 0x%x\n", regval));
  902. pm8001_cw32(pm8001_ha, 0, SPC_REG_SOFT_RESET, SPCv_NORMAL_RESET_VALUE);
  903. mdelay(500);
  904. regval = pm8001_cr32(pm8001_ha, 0, SPC_REG_SOFT_RESET);
  905. PM8001_INIT_DBG(pm8001_ha,
  906. pm8001_printk("reset register after write 0x%x\n", regval));
  907. if ((regval & SPCv_SOFT_RESET_READ_MASK) ==
  908. SPCv_SOFT_RESET_NORMAL_RESET_OCCURED) {
  909. PM8001_MSG_DBG(pm8001_ha,
  910. pm8001_printk(" soft reset successful [regval: 0x%x]\n",
  911. regval));
  912. } else {
  913. PM8001_MSG_DBG(pm8001_ha,
  914. pm8001_printk(" soft reset failed [regval: 0x%x]\n",
  915. regval));
  916. /* check bootloader is successfully executed or in HDA mode */
  917. bootloader_state =
  918. pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1) &
  919. SCRATCH_PAD1_BOOTSTATE_MASK;
  920. if (bootloader_state == SCRATCH_PAD1_BOOTSTATE_HDA_SEEPROM) {
  921. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  922. "Bootloader state - HDA mode SEEPROM\n"));
  923. } else if (bootloader_state ==
  924. SCRATCH_PAD1_BOOTSTATE_HDA_BOOTSTRAP) {
  925. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  926. "Bootloader state - HDA mode Bootstrap Pin\n"));
  927. } else if (bootloader_state ==
  928. SCRATCH_PAD1_BOOTSTATE_HDA_SOFTRESET) {
  929. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  930. "Bootloader state - HDA mode soft reset\n"));
  931. } else if (bootloader_state ==
  932. SCRATCH_PAD1_BOOTSTATE_CRIT_ERROR) {
  933. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  934. "Bootloader state-HDA mode critical error\n"));
  935. }
  936. return -EBUSY;
  937. }
  938. /* check the firmware status after reset */
  939. if (-1 == check_fw_ready(pm8001_ha)) {
  940. PM8001_FAIL_DBG(pm8001_ha,
  941. pm8001_printk("Firmware is not ready!\n"));
  942. return -EBUSY;
  943. }
  944. PM8001_INIT_DBG(pm8001_ha,
  945. pm8001_printk("SPCv soft reset Complete\n"));
  946. return 0;
  947. }
  948. static void pm80xx_hw_chip_rst(struct pm8001_hba_info *pm8001_ha)
  949. {
  950. u32 i;
  951. PM8001_INIT_DBG(pm8001_ha,
  952. pm8001_printk("chip reset start\n"));
  953. /* do SPCv chip reset. */
  954. pm8001_cw32(pm8001_ha, 0, SPC_REG_SOFT_RESET, 0x11);
  955. PM8001_INIT_DBG(pm8001_ha,
  956. pm8001_printk("SPC soft reset Complete\n"));
  957. /* Check this ..whether delay is required or no */
  958. /* delay 10 usec */
  959. udelay(10);
  960. /* wait for 20 msec until the firmware gets reloaded */
  961. i = 20;
  962. do {
  963. mdelay(1);
  964. } while ((--i) != 0);
  965. PM8001_INIT_DBG(pm8001_ha,
  966. pm8001_printk("chip reset finished\n"));
  967. }
  968. /**
  969. * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
  970. * @pm8001_ha: our hba card information
  971. */
  972. static void
  973. pm80xx_chip_intx_interrupt_enable(struct pm8001_hba_info *pm8001_ha)
  974. {
  975. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_CLEAR_ALL);
  976. pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, ODCR_CLEAR_ALL);
  977. }
  978. /**
  979. * pm8001_chip_intx_interrupt_disable- disable PM8001 chip interrupt
  980. * @pm8001_ha: our hba card information
  981. */
  982. static void
  983. pm80xx_chip_intx_interrupt_disable(struct pm8001_hba_info *pm8001_ha)
  984. {
  985. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR_CLR, ODMR_MASK_ALL);
  986. }
  987. /**
  988. * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
  989. * @pm8001_ha: our hba card information
  990. */
  991. static void
  992. pm80xx_chip_interrupt_enable(struct pm8001_hba_info *pm8001_ha, u8 vec)
  993. {
  994. #ifdef PM8001_USE_MSIX
  995. u32 mask;
  996. mask = (u32)(1 << vec);
  997. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR_CLR, (u32)(mask & 0xFFFFFFFF));
  998. return;
  999. #endif
  1000. pm80xx_chip_intx_interrupt_enable(pm8001_ha);
  1001. }
  1002. /**
  1003. * pm8001_chip_interrupt_disable- disable PM8001 chip interrupt
  1004. * @pm8001_ha: our hba card information
  1005. */
  1006. static void
  1007. pm80xx_chip_interrupt_disable(struct pm8001_hba_info *pm8001_ha, u8 vec)
  1008. {
  1009. #ifdef PM8001_USE_MSIX
  1010. u32 mask;
  1011. if (vec == 0xFF)
  1012. mask = 0xFFFFFFFF;
  1013. else
  1014. mask = (u32)(1 << vec);
  1015. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, (u32)(mask & 0xFFFFFFFF));
  1016. return;
  1017. #endif
  1018. pm80xx_chip_intx_interrupt_disable(pm8001_ha);
  1019. }
  1020. static void pm80xx_send_abort_all(struct pm8001_hba_info *pm8001_ha,
  1021. struct pm8001_device *pm8001_ha_dev)
  1022. {
  1023. int res;
  1024. u32 ccb_tag;
  1025. struct pm8001_ccb_info *ccb;
  1026. struct sas_task *task = NULL;
  1027. struct task_abort_req task_abort;
  1028. struct inbound_queue_table *circularQ;
  1029. u32 opc = OPC_INB_SATA_ABORT;
  1030. int ret;
  1031. if (!pm8001_ha_dev) {
  1032. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("dev is null\n"));
  1033. return;
  1034. }
  1035. task = sas_alloc_slow_task(GFP_ATOMIC);
  1036. if (!task) {
  1037. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("cannot "
  1038. "allocate task\n"));
  1039. return;
  1040. }
  1041. task->task_done = pm8001_task_done;
  1042. res = pm8001_tag_alloc(pm8001_ha, &ccb_tag);
  1043. if (res)
  1044. return;
  1045. ccb = &pm8001_ha->ccb_info[ccb_tag];
  1046. ccb->device = pm8001_ha_dev;
  1047. ccb->ccb_tag = ccb_tag;
  1048. ccb->task = task;
  1049. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  1050. memset(&task_abort, 0, sizeof(task_abort));
  1051. task_abort.abort_all = cpu_to_le32(1);
  1052. task_abort.device_id = cpu_to_le32(pm8001_ha_dev->device_id);
  1053. task_abort.tag = cpu_to_le32(ccb_tag);
  1054. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &task_abort, 0);
  1055. }
  1056. static void pm80xx_send_read_log(struct pm8001_hba_info *pm8001_ha,
  1057. struct pm8001_device *pm8001_ha_dev)
  1058. {
  1059. struct sata_start_req sata_cmd;
  1060. int res;
  1061. u32 ccb_tag;
  1062. struct pm8001_ccb_info *ccb;
  1063. struct sas_task *task = NULL;
  1064. struct host_to_dev_fis fis;
  1065. struct domain_device *dev;
  1066. struct inbound_queue_table *circularQ;
  1067. u32 opc = OPC_INB_SATA_HOST_OPSTART;
  1068. task = sas_alloc_slow_task(GFP_ATOMIC);
  1069. if (!task) {
  1070. PM8001_FAIL_DBG(pm8001_ha,
  1071. pm8001_printk("cannot allocate task !!!\n"));
  1072. return;
  1073. }
  1074. task->task_done = pm8001_task_done;
  1075. res = pm8001_tag_alloc(pm8001_ha, &ccb_tag);
  1076. if (res) {
  1077. PM8001_FAIL_DBG(pm8001_ha,
  1078. pm8001_printk("cannot allocate tag !!!\n"));
  1079. return;
  1080. }
  1081. /* allocate domain device by ourselves as libsas
  1082. * is not going to provide any
  1083. */
  1084. dev = kzalloc(sizeof(struct domain_device), GFP_ATOMIC);
  1085. if (!dev) {
  1086. PM8001_FAIL_DBG(pm8001_ha,
  1087. pm8001_printk("Domain device cannot be allocated\n"));
  1088. sas_free_task(task);
  1089. return;
  1090. } else {
  1091. task->dev = dev;
  1092. task->dev->lldd_dev = pm8001_ha_dev;
  1093. }
  1094. ccb = &pm8001_ha->ccb_info[ccb_tag];
  1095. ccb->device = pm8001_ha_dev;
  1096. ccb->ccb_tag = ccb_tag;
  1097. ccb->task = task;
  1098. pm8001_ha_dev->id |= NCQ_READ_LOG_FLAG;
  1099. pm8001_ha_dev->id |= NCQ_2ND_RLE_FLAG;
  1100. memset(&sata_cmd, 0, sizeof(sata_cmd));
  1101. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  1102. /* construct read log FIS */
  1103. memset(&fis, 0, sizeof(struct host_to_dev_fis));
  1104. fis.fis_type = 0x27;
  1105. fis.flags = 0x80;
  1106. fis.command = ATA_CMD_READ_LOG_EXT;
  1107. fis.lbal = 0x10;
  1108. fis.sector_count = 0x1;
  1109. sata_cmd.tag = cpu_to_le32(ccb_tag);
  1110. sata_cmd.device_id = cpu_to_le32(pm8001_ha_dev->device_id);
  1111. sata_cmd.ncqtag_atap_dir_m_dad |= ((0x1 << 7) | (0x5 << 9));
  1112. memcpy(&sata_cmd.sata_fis, &fis, sizeof(struct host_to_dev_fis));
  1113. res = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &sata_cmd, 0);
  1114. }
  1115. /**
  1116. * mpi_ssp_completion- process the event that FW response to the SSP request.
  1117. * @pm8001_ha: our hba card information
  1118. * @piomb: the message contents of this outbound message.
  1119. *
  1120. * When FW has completed a ssp request for example a IO request, after it has
  1121. * filled the SG data with the data, it will trigger this event represent
  1122. * that he has finished the job,please check the coresponding buffer.
  1123. * So we will tell the caller who maybe waiting the result to tell upper layer
  1124. * that the task has been finished.
  1125. */
  1126. static void
  1127. mpi_ssp_completion(struct pm8001_hba_info *pm8001_ha , void *piomb)
  1128. {
  1129. struct sas_task *t;
  1130. struct pm8001_ccb_info *ccb;
  1131. unsigned long flags;
  1132. u32 status;
  1133. u32 param;
  1134. u32 tag;
  1135. struct ssp_completion_resp *psspPayload;
  1136. struct task_status_struct *ts;
  1137. struct ssp_response_iu *iu;
  1138. struct pm8001_device *pm8001_dev;
  1139. psspPayload = (struct ssp_completion_resp *)(piomb + 4);
  1140. status = le32_to_cpu(psspPayload->status);
  1141. tag = le32_to_cpu(psspPayload->tag);
  1142. ccb = &pm8001_ha->ccb_info[tag];
  1143. if ((status == IO_ABORTED) && ccb->open_retry) {
  1144. /* Being completed by another */
  1145. ccb->open_retry = 0;
  1146. return;
  1147. }
  1148. pm8001_dev = ccb->device;
  1149. param = le32_to_cpu(psspPayload->param);
  1150. t = ccb->task;
  1151. if (status && status != IO_UNDERFLOW)
  1152. PM8001_FAIL_DBG(pm8001_ha,
  1153. pm8001_printk("sas IO status 0x%x\n", status));
  1154. if (unlikely(!t || !t->lldd_task || !t->dev))
  1155. return;
  1156. ts = &t->task_status;
  1157. switch (status) {
  1158. case IO_SUCCESS:
  1159. PM8001_IO_DBG(pm8001_ha,
  1160. pm8001_printk("IO_SUCCESS ,param = 0x%x\n",
  1161. param));
  1162. if (param == 0) {
  1163. ts->resp = SAS_TASK_COMPLETE;
  1164. ts->stat = SAM_STAT_GOOD;
  1165. } else {
  1166. ts->resp = SAS_TASK_COMPLETE;
  1167. ts->stat = SAS_PROTO_RESPONSE;
  1168. ts->residual = param;
  1169. iu = &psspPayload->ssp_resp_iu;
  1170. sas_ssp_task_response(pm8001_ha->dev, t, iu);
  1171. }
  1172. if (pm8001_dev)
  1173. pm8001_dev->running_req--;
  1174. break;
  1175. case IO_ABORTED:
  1176. PM8001_IO_DBG(pm8001_ha,
  1177. pm8001_printk("IO_ABORTED IOMB Tag\n"));
  1178. ts->resp = SAS_TASK_COMPLETE;
  1179. ts->stat = SAS_ABORTED_TASK;
  1180. break;
  1181. case IO_UNDERFLOW:
  1182. /* SSP Completion with error */
  1183. PM8001_IO_DBG(pm8001_ha,
  1184. pm8001_printk("IO_UNDERFLOW ,param = 0x%x\n",
  1185. param));
  1186. ts->resp = SAS_TASK_COMPLETE;
  1187. ts->stat = SAS_DATA_UNDERRUN;
  1188. ts->residual = param;
  1189. if (pm8001_dev)
  1190. pm8001_dev->running_req--;
  1191. break;
  1192. case IO_NO_DEVICE:
  1193. PM8001_IO_DBG(pm8001_ha,
  1194. pm8001_printk("IO_NO_DEVICE\n"));
  1195. ts->resp = SAS_TASK_UNDELIVERED;
  1196. ts->stat = SAS_PHY_DOWN;
  1197. break;
  1198. case IO_XFER_ERROR_BREAK:
  1199. PM8001_IO_DBG(pm8001_ha,
  1200. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  1201. ts->resp = SAS_TASK_COMPLETE;
  1202. ts->stat = SAS_OPEN_REJECT;
  1203. /* Force the midlayer to retry */
  1204. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1205. break;
  1206. case IO_XFER_ERROR_PHY_NOT_READY:
  1207. PM8001_IO_DBG(pm8001_ha,
  1208. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  1209. ts->resp = SAS_TASK_COMPLETE;
  1210. ts->stat = SAS_OPEN_REJECT;
  1211. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1212. break;
  1213. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  1214. PM8001_IO_DBG(pm8001_ha,
  1215. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
  1216. ts->resp = SAS_TASK_COMPLETE;
  1217. ts->stat = SAS_OPEN_REJECT;
  1218. ts->open_rej_reason = SAS_OREJ_EPROTO;
  1219. break;
  1220. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  1221. PM8001_IO_DBG(pm8001_ha,
  1222. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  1223. ts->resp = SAS_TASK_COMPLETE;
  1224. ts->stat = SAS_OPEN_REJECT;
  1225. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1226. break;
  1227. case IO_OPEN_CNX_ERROR_BREAK:
  1228. PM8001_IO_DBG(pm8001_ha,
  1229. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  1230. ts->resp = SAS_TASK_COMPLETE;
  1231. ts->stat = SAS_OPEN_REJECT;
  1232. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1233. break;
  1234. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1235. case IO_XFER_OPEN_RETRY_BACKOFF_THRESHOLD_REACHED:
  1236. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_TMO:
  1237. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_NO_DEST:
  1238. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_COLLIDE:
  1239. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_PATHWAY_BLOCKED:
  1240. PM8001_IO_DBG(pm8001_ha,
  1241. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  1242. ts->resp = SAS_TASK_COMPLETE;
  1243. ts->stat = SAS_OPEN_REJECT;
  1244. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1245. if (!t->uldd_task)
  1246. pm8001_handle_event(pm8001_ha,
  1247. pm8001_dev,
  1248. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  1249. break;
  1250. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  1251. PM8001_IO_DBG(pm8001_ha,
  1252. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  1253. ts->resp = SAS_TASK_COMPLETE;
  1254. ts->stat = SAS_OPEN_REJECT;
  1255. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  1256. break;
  1257. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  1258. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  1259. "IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED\n"));
  1260. ts->resp = SAS_TASK_COMPLETE;
  1261. ts->stat = SAS_OPEN_REJECT;
  1262. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  1263. break;
  1264. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  1265. PM8001_IO_DBG(pm8001_ha,
  1266. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  1267. ts->resp = SAS_TASK_UNDELIVERED;
  1268. ts->stat = SAS_OPEN_REJECT;
  1269. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  1270. break;
  1271. case IO_XFER_ERROR_NAK_RECEIVED:
  1272. PM8001_IO_DBG(pm8001_ha,
  1273. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  1274. ts->resp = SAS_TASK_COMPLETE;
  1275. ts->stat = SAS_OPEN_REJECT;
  1276. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1277. break;
  1278. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  1279. PM8001_IO_DBG(pm8001_ha,
  1280. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  1281. ts->resp = SAS_TASK_COMPLETE;
  1282. ts->stat = SAS_NAK_R_ERR;
  1283. break;
  1284. case IO_XFER_ERROR_DMA:
  1285. PM8001_IO_DBG(pm8001_ha,
  1286. pm8001_printk("IO_XFER_ERROR_DMA\n"));
  1287. ts->resp = SAS_TASK_COMPLETE;
  1288. ts->stat = SAS_OPEN_REJECT;
  1289. break;
  1290. case IO_XFER_OPEN_RETRY_TIMEOUT:
  1291. PM8001_IO_DBG(pm8001_ha,
  1292. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  1293. ts->resp = SAS_TASK_COMPLETE;
  1294. ts->stat = SAS_OPEN_REJECT;
  1295. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1296. break;
  1297. case IO_XFER_ERROR_OFFSET_MISMATCH:
  1298. PM8001_IO_DBG(pm8001_ha,
  1299. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  1300. ts->resp = SAS_TASK_COMPLETE;
  1301. ts->stat = SAS_OPEN_REJECT;
  1302. break;
  1303. case IO_PORT_IN_RESET:
  1304. PM8001_IO_DBG(pm8001_ha,
  1305. pm8001_printk("IO_PORT_IN_RESET\n"));
  1306. ts->resp = SAS_TASK_COMPLETE;
  1307. ts->stat = SAS_OPEN_REJECT;
  1308. break;
  1309. case IO_DS_NON_OPERATIONAL:
  1310. PM8001_IO_DBG(pm8001_ha,
  1311. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  1312. ts->resp = SAS_TASK_COMPLETE;
  1313. ts->stat = SAS_OPEN_REJECT;
  1314. if (!t->uldd_task)
  1315. pm8001_handle_event(pm8001_ha,
  1316. pm8001_dev,
  1317. IO_DS_NON_OPERATIONAL);
  1318. break;
  1319. case IO_DS_IN_RECOVERY:
  1320. PM8001_IO_DBG(pm8001_ha,
  1321. pm8001_printk("IO_DS_IN_RECOVERY\n"));
  1322. ts->resp = SAS_TASK_COMPLETE;
  1323. ts->stat = SAS_OPEN_REJECT;
  1324. break;
  1325. case IO_TM_TAG_NOT_FOUND:
  1326. PM8001_IO_DBG(pm8001_ha,
  1327. pm8001_printk("IO_TM_TAG_NOT_FOUND\n"));
  1328. ts->resp = SAS_TASK_COMPLETE;
  1329. ts->stat = SAS_OPEN_REJECT;
  1330. break;
  1331. case IO_SSP_EXT_IU_ZERO_LEN_ERROR:
  1332. PM8001_IO_DBG(pm8001_ha,
  1333. pm8001_printk("IO_SSP_EXT_IU_ZERO_LEN_ERROR\n"));
  1334. ts->resp = SAS_TASK_COMPLETE;
  1335. ts->stat = SAS_OPEN_REJECT;
  1336. break;
  1337. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  1338. PM8001_IO_DBG(pm8001_ha,
  1339. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  1340. ts->resp = SAS_TASK_COMPLETE;
  1341. ts->stat = SAS_OPEN_REJECT;
  1342. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1343. break;
  1344. default:
  1345. PM8001_IO_DBG(pm8001_ha,
  1346. pm8001_printk("Unknown status 0x%x\n", status));
  1347. /* not allowed case. Therefore, return failed status */
  1348. ts->resp = SAS_TASK_COMPLETE;
  1349. ts->stat = SAS_OPEN_REJECT;
  1350. break;
  1351. }
  1352. PM8001_IO_DBG(pm8001_ha,
  1353. pm8001_printk("scsi_status = 0x%x\n ",
  1354. psspPayload->ssp_resp_iu.status));
  1355. spin_lock_irqsave(&t->task_state_lock, flags);
  1356. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  1357. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  1358. t->task_state_flags |= SAS_TASK_STATE_DONE;
  1359. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  1360. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1361. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk(
  1362. "task 0x%p done with io_status 0x%x resp 0x%x "
  1363. "stat 0x%x but aborted by upper layer!\n",
  1364. t, status, ts->resp, ts->stat));
  1365. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1366. } else {
  1367. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1368. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1369. mb();/* in order to force CPU ordering */
  1370. t->task_done(t);
  1371. }
  1372. }
  1373. /*See the comments for mpi_ssp_completion */
  1374. static void mpi_ssp_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
  1375. {
  1376. struct sas_task *t;
  1377. unsigned long flags;
  1378. struct task_status_struct *ts;
  1379. struct pm8001_ccb_info *ccb;
  1380. struct pm8001_device *pm8001_dev;
  1381. struct ssp_event_resp *psspPayload =
  1382. (struct ssp_event_resp *)(piomb + 4);
  1383. u32 event = le32_to_cpu(psspPayload->event);
  1384. u32 tag = le32_to_cpu(psspPayload->tag);
  1385. u32 port_id = le32_to_cpu(psspPayload->port_id);
  1386. ccb = &pm8001_ha->ccb_info[tag];
  1387. t = ccb->task;
  1388. pm8001_dev = ccb->device;
  1389. if (event)
  1390. PM8001_FAIL_DBG(pm8001_ha,
  1391. pm8001_printk("sas IO status 0x%x\n", event));
  1392. if (unlikely(!t || !t->lldd_task || !t->dev))
  1393. return;
  1394. ts = &t->task_status;
  1395. PM8001_IO_DBG(pm8001_ha,
  1396. pm8001_printk("port_id:0x%x, tag:0x%x, event:0x%x\n",
  1397. port_id, tag, event));
  1398. switch (event) {
  1399. case IO_OVERFLOW:
  1400. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n");)
  1401. ts->resp = SAS_TASK_COMPLETE;
  1402. ts->stat = SAS_DATA_OVERRUN;
  1403. ts->residual = 0;
  1404. if (pm8001_dev)
  1405. pm8001_dev->running_req--;
  1406. break;
  1407. case IO_XFER_ERROR_BREAK:
  1408. PM8001_IO_DBG(pm8001_ha,
  1409. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  1410. pm8001_handle_event(pm8001_ha, t, IO_XFER_ERROR_BREAK);
  1411. return;
  1412. case IO_XFER_ERROR_PHY_NOT_READY:
  1413. PM8001_IO_DBG(pm8001_ha,
  1414. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  1415. ts->resp = SAS_TASK_COMPLETE;
  1416. ts->stat = SAS_OPEN_REJECT;
  1417. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1418. break;
  1419. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  1420. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  1421. "IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
  1422. ts->resp = SAS_TASK_COMPLETE;
  1423. ts->stat = SAS_OPEN_REJECT;
  1424. ts->open_rej_reason = SAS_OREJ_EPROTO;
  1425. break;
  1426. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  1427. PM8001_IO_DBG(pm8001_ha,
  1428. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  1429. ts->resp = SAS_TASK_COMPLETE;
  1430. ts->stat = SAS_OPEN_REJECT;
  1431. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1432. break;
  1433. case IO_OPEN_CNX_ERROR_BREAK:
  1434. PM8001_IO_DBG(pm8001_ha,
  1435. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  1436. ts->resp = SAS_TASK_COMPLETE;
  1437. ts->stat = SAS_OPEN_REJECT;
  1438. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1439. break;
  1440. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1441. case IO_XFER_OPEN_RETRY_BACKOFF_THRESHOLD_REACHED:
  1442. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_TMO:
  1443. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_NO_DEST:
  1444. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_COLLIDE:
  1445. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_PATHWAY_BLOCKED:
  1446. PM8001_IO_DBG(pm8001_ha,
  1447. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  1448. ts->resp = SAS_TASK_COMPLETE;
  1449. ts->stat = SAS_OPEN_REJECT;
  1450. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1451. if (!t->uldd_task)
  1452. pm8001_handle_event(pm8001_ha,
  1453. pm8001_dev,
  1454. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  1455. break;
  1456. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  1457. PM8001_IO_DBG(pm8001_ha,
  1458. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  1459. ts->resp = SAS_TASK_COMPLETE;
  1460. ts->stat = SAS_OPEN_REJECT;
  1461. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  1462. break;
  1463. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  1464. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  1465. "IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED\n"));
  1466. ts->resp = SAS_TASK_COMPLETE;
  1467. ts->stat = SAS_OPEN_REJECT;
  1468. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  1469. break;
  1470. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  1471. PM8001_IO_DBG(pm8001_ha,
  1472. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  1473. ts->resp = SAS_TASK_COMPLETE;
  1474. ts->stat = SAS_OPEN_REJECT;
  1475. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  1476. break;
  1477. case IO_XFER_ERROR_NAK_RECEIVED:
  1478. PM8001_IO_DBG(pm8001_ha,
  1479. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  1480. ts->resp = SAS_TASK_COMPLETE;
  1481. ts->stat = SAS_OPEN_REJECT;
  1482. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1483. break;
  1484. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  1485. PM8001_IO_DBG(pm8001_ha,
  1486. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  1487. ts->resp = SAS_TASK_COMPLETE;
  1488. ts->stat = SAS_NAK_R_ERR;
  1489. break;
  1490. case IO_XFER_OPEN_RETRY_TIMEOUT:
  1491. PM8001_IO_DBG(pm8001_ha,
  1492. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  1493. pm8001_handle_event(pm8001_ha, t, IO_XFER_OPEN_RETRY_TIMEOUT);
  1494. return;
  1495. case IO_XFER_ERROR_UNEXPECTED_PHASE:
  1496. PM8001_IO_DBG(pm8001_ha,
  1497. pm8001_printk("IO_XFER_ERROR_UNEXPECTED_PHASE\n"));
  1498. ts->resp = SAS_TASK_COMPLETE;
  1499. ts->stat = SAS_DATA_OVERRUN;
  1500. break;
  1501. case IO_XFER_ERROR_XFER_RDY_OVERRUN:
  1502. PM8001_IO_DBG(pm8001_ha,
  1503. pm8001_printk("IO_XFER_ERROR_XFER_RDY_OVERRUN\n"));
  1504. ts->resp = SAS_TASK_COMPLETE;
  1505. ts->stat = SAS_DATA_OVERRUN;
  1506. break;
  1507. case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
  1508. PM8001_IO_DBG(pm8001_ha,
  1509. pm8001_printk("IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n"));
  1510. ts->resp = SAS_TASK_COMPLETE;
  1511. ts->stat = SAS_DATA_OVERRUN;
  1512. break;
  1513. case IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT:
  1514. PM8001_IO_DBG(pm8001_ha,
  1515. pm8001_printk("IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT\n"));
  1516. ts->resp = SAS_TASK_COMPLETE;
  1517. ts->stat = SAS_DATA_OVERRUN;
  1518. break;
  1519. case IO_XFER_ERROR_OFFSET_MISMATCH:
  1520. PM8001_IO_DBG(pm8001_ha,
  1521. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  1522. ts->resp = SAS_TASK_COMPLETE;
  1523. ts->stat = SAS_DATA_OVERRUN;
  1524. break;
  1525. case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
  1526. PM8001_IO_DBG(pm8001_ha,
  1527. pm8001_printk("IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n"));
  1528. ts->resp = SAS_TASK_COMPLETE;
  1529. ts->stat = SAS_DATA_OVERRUN;
  1530. break;
  1531. case IO_XFER_ERROR_INTERNAL_CRC_ERROR:
  1532. PM8001_IO_DBG(pm8001_ha,
  1533. pm8001_printk("IO_XFR_ERROR_INTERNAL_CRC_ERROR\n"));
  1534. /* TBC: used default set values */
  1535. ts->resp = SAS_TASK_COMPLETE;
  1536. ts->stat = SAS_DATA_OVERRUN;
  1537. break;
  1538. case IO_XFER_CMD_FRAME_ISSUED:
  1539. PM8001_IO_DBG(pm8001_ha,
  1540. pm8001_printk("IO_XFER_CMD_FRAME_ISSUED\n"));
  1541. return;
  1542. default:
  1543. PM8001_IO_DBG(pm8001_ha,
  1544. pm8001_printk("Unknown status 0x%x\n", event));
  1545. /* not allowed case. Therefore, return failed status */
  1546. ts->resp = SAS_TASK_COMPLETE;
  1547. ts->stat = SAS_DATA_OVERRUN;
  1548. break;
  1549. }
  1550. spin_lock_irqsave(&t->task_state_lock, flags);
  1551. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  1552. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  1553. t->task_state_flags |= SAS_TASK_STATE_DONE;
  1554. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  1555. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1556. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk(
  1557. "task 0x%p done with event 0x%x resp 0x%x "
  1558. "stat 0x%x but aborted by upper layer!\n",
  1559. t, event, ts->resp, ts->stat));
  1560. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1561. } else {
  1562. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1563. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1564. mb();/* in order to force CPU ordering */
  1565. t->task_done(t);
  1566. }
  1567. }
  1568. /*See the comments for mpi_ssp_completion */
  1569. static void
  1570. mpi_sata_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
  1571. {
  1572. struct sas_task *t;
  1573. struct pm8001_ccb_info *ccb;
  1574. u32 param;
  1575. u32 status;
  1576. u32 tag;
  1577. struct sata_completion_resp *psataPayload;
  1578. struct task_status_struct *ts;
  1579. struct ata_task_resp *resp ;
  1580. u32 *sata_resp;
  1581. struct pm8001_device *pm8001_dev;
  1582. unsigned long flags;
  1583. psataPayload = (struct sata_completion_resp *)(piomb + 4);
  1584. status = le32_to_cpu(psataPayload->status);
  1585. tag = le32_to_cpu(psataPayload->tag);
  1586. if (!tag) {
  1587. PM8001_FAIL_DBG(pm8001_ha,
  1588. pm8001_printk("tag null\n"));
  1589. return;
  1590. }
  1591. ccb = &pm8001_ha->ccb_info[tag];
  1592. param = le32_to_cpu(psataPayload->param);
  1593. if (ccb) {
  1594. t = ccb->task;
  1595. pm8001_dev = ccb->device;
  1596. } else {
  1597. PM8001_FAIL_DBG(pm8001_ha,
  1598. pm8001_printk("ccb null\n"));
  1599. return;
  1600. }
  1601. if (t) {
  1602. if (t->dev && (t->dev->lldd_dev))
  1603. pm8001_dev = t->dev->lldd_dev;
  1604. } else {
  1605. PM8001_FAIL_DBG(pm8001_ha,
  1606. pm8001_printk("task null\n"));
  1607. return;
  1608. }
  1609. if ((pm8001_dev && !(pm8001_dev->id & NCQ_READ_LOG_FLAG))
  1610. && unlikely(!t || !t->lldd_task || !t->dev)) {
  1611. PM8001_FAIL_DBG(pm8001_ha,
  1612. pm8001_printk("task or dev null\n"));
  1613. return;
  1614. }
  1615. ts = &t->task_status;
  1616. if (!ts) {
  1617. PM8001_FAIL_DBG(pm8001_ha,
  1618. pm8001_printk("ts null\n"));
  1619. return;
  1620. }
  1621. switch (status) {
  1622. case IO_SUCCESS:
  1623. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
  1624. if (param == 0) {
  1625. ts->resp = SAS_TASK_COMPLETE;
  1626. ts->stat = SAM_STAT_GOOD;
  1627. /* check if response is for SEND READ LOG */
  1628. if (pm8001_dev &&
  1629. (pm8001_dev->id & NCQ_READ_LOG_FLAG)) {
  1630. /* set new bit for abort_all */
  1631. pm8001_dev->id |= NCQ_ABORT_ALL_FLAG;
  1632. /* clear bit for read log */
  1633. pm8001_dev->id = pm8001_dev->id & 0x7FFFFFFF;
  1634. pm80xx_send_abort_all(pm8001_ha, pm8001_dev);
  1635. /* Free the tag */
  1636. pm8001_tag_free(pm8001_ha, tag);
  1637. sas_free_task(t);
  1638. return;
  1639. }
  1640. } else {
  1641. u8 len;
  1642. ts->resp = SAS_TASK_COMPLETE;
  1643. ts->stat = SAS_PROTO_RESPONSE;
  1644. ts->residual = param;
  1645. PM8001_IO_DBG(pm8001_ha,
  1646. pm8001_printk("SAS_PROTO_RESPONSE len = %d\n",
  1647. param));
  1648. sata_resp = &psataPayload->sata_resp[0];
  1649. resp = (struct ata_task_resp *)ts->buf;
  1650. if (t->ata_task.dma_xfer == 0 &&
  1651. t->data_dir == PCI_DMA_FROMDEVICE) {
  1652. len = sizeof(struct pio_setup_fis);
  1653. PM8001_IO_DBG(pm8001_ha,
  1654. pm8001_printk("PIO read len = %d\n", len));
  1655. } else if (t->ata_task.use_ncq) {
  1656. len = sizeof(struct set_dev_bits_fis);
  1657. PM8001_IO_DBG(pm8001_ha,
  1658. pm8001_printk("FPDMA len = %d\n", len));
  1659. } else {
  1660. len = sizeof(struct dev_to_host_fis);
  1661. PM8001_IO_DBG(pm8001_ha,
  1662. pm8001_printk("other len = %d\n", len));
  1663. }
  1664. if (SAS_STATUS_BUF_SIZE >= sizeof(*resp)) {
  1665. resp->frame_len = len;
  1666. memcpy(&resp->ending_fis[0], sata_resp, len);
  1667. ts->buf_valid_size = sizeof(*resp);
  1668. } else
  1669. PM8001_IO_DBG(pm8001_ha,
  1670. pm8001_printk("response to large\n"));
  1671. }
  1672. if (pm8001_dev)
  1673. pm8001_dev->running_req--;
  1674. break;
  1675. case IO_ABORTED:
  1676. PM8001_IO_DBG(pm8001_ha,
  1677. pm8001_printk("IO_ABORTED IOMB Tag\n"));
  1678. ts->resp = SAS_TASK_COMPLETE;
  1679. ts->stat = SAS_ABORTED_TASK;
  1680. if (pm8001_dev)
  1681. pm8001_dev->running_req--;
  1682. break;
  1683. /* following cases are to do cases */
  1684. case IO_UNDERFLOW:
  1685. /* SATA Completion with error */
  1686. PM8001_IO_DBG(pm8001_ha,
  1687. pm8001_printk("IO_UNDERFLOW param = %d\n", param));
  1688. ts->resp = SAS_TASK_COMPLETE;
  1689. ts->stat = SAS_DATA_UNDERRUN;
  1690. ts->residual = param;
  1691. if (pm8001_dev)
  1692. pm8001_dev->running_req--;
  1693. break;
  1694. case IO_NO_DEVICE:
  1695. PM8001_IO_DBG(pm8001_ha,
  1696. pm8001_printk("IO_NO_DEVICE\n"));
  1697. ts->resp = SAS_TASK_UNDELIVERED;
  1698. ts->stat = SAS_PHY_DOWN;
  1699. break;
  1700. case IO_XFER_ERROR_BREAK:
  1701. PM8001_IO_DBG(pm8001_ha,
  1702. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  1703. ts->resp = SAS_TASK_COMPLETE;
  1704. ts->stat = SAS_INTERRUPTED;
  1705. break;
  1706. case IO_XFER_ERROR_PHY_NOT_READY:
  1707. PM8001_IO_DBG(pm8001_ha,
  1708. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  1709. ts->resp = SAS_TASK_COMPLETE;
  1710. ts->stat = SAS_OPEN_REJECT;
  1711. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1712. break;
  1713. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  1714. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  1715. "IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
  1716. ts->resp = SAS_TASK_COMPLETE;
  1717. ts->stat = SAS_OPEN_REJECT;
  1718. ts->open_rej_reason = SAS_OREJ_EPROTO;
  1719. break;
  1720. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  1721. PM8001_IO_DBG(pm8001_ha,
  1722. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  1723. ts->resp = SAS_TASK_COMPLETE;
  1724. ts->stat = SAS_OPEN_REJECT;
  1725. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1726. break;
  1727. case IO_OPEN_CNX_ERROR_BREAK:
  1728. PM8001_IO_DBG(pm8001_ha,
  1729. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  1730. ts->resp = SAS_TASK_COMPLETE;
  1731. ts->stat = SAS_OPEN_REJECT;
  1732. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  1733. break;
  1734. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1735. case IO_XFER_OPEN_RETRY_BACKOFF_THRESHOLD_REACHED:
  1736. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_TMO:
  1737. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_NO_DEST:
  1738. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_COLLIDE:
  1739. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_PATHWAY_BLOCKED:
  1740. PM8001_IO_DBG(pm8001_ha,
  1741. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  1742. ts->resp = SAS_TASK_COMPLETE;
  1743. ts->stat = SAS_DEV_NO_RESPONSE;
  1744. if (!t->uldd_task) {
  1745. pm8001_handle_event(pm8001_ha,
  1746. pm8001_dev,
  1747. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  1748. ts->resp = SAS_TASK_UNDELIVERED;
  1749. ts->stat = SAS_QUEUE_FULL;
  1750. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1751. mb();/*in order to force CPU ordering*/
  1752. spin_unlock_irq(&pm8001_ha->lock);
  1753. t->task_done(t);
  1754. spin_lock_irq(&pm8001_ha->lock);
  1755. return;
  1756. }
  1757. break;
  1758. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  1759. PM8001_IO_DBG(pm8001_ha,
  1760. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  1761. ts->resp = SAS_TASK_UNDELIVERED;
  1762. ts->stat = SAS_OPEN_REJECT;
  1763. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  1764. if (!t->uldd_task) {
  1765. pm8001_handle_event(pm8001_ha,
  1766. pm8001_dev,
  1767. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  1768. ts->resp = SAS_TASK_UNDELIVERED;
  1769. ts->stat = SAS_QUEUE_FULL;
  1770. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1771. mb();/*ditto*/
  1772. spin_unlock_irq(&pm8001_ha->lock);
  1773. t->task_done(t);
  1774. spin_lock_irq(&pm8001_ha->lock);
  1775. return;
  1776. }
  1777. break;
  1778. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  1779. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  1780. "IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED\n"));
  1781. ts->resp = SAS_TASK_COMPLETE;
  1782. ts->stat = SAS_OPEN_REJECT;
  1783. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  1784. break;
  1785. case IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY:
  1786. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  1787. "IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY\n"));
  1788. ts->resp = SAS_TASK_COMPLETE;
  1789. ts->stat = SAS_DEV_NO_RESPONSE;
  1790. if (!t->uldd_task) {
  1791. pm8001_handle_event(pm8001_ha,
  1792. pm8001_dev,
  1793. IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY);
  1794. ts->resp = SAS_TASK_UNDELIVERED;
  1795. ts->stat = SAS_QUEUE_FULL;
  1796. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1797. mb();/* ditto*/
  1798. spin_unlock_irq(&pm8001_ha->lock);
  1799. t->task_done(t);
  1800. spin_lock_irq(&pm8001_ha->lock);
  1801. return;
  1802. }
  1803. break;
  1804. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  1805. PM8001_IO_DBG(pm8001_ha,
  1806. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  1807. ts->resp = SAS_TASK_COMPLETE;
  1808. ts->stat = SAS_OPEN_REJECT;
  1809. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  1810. break;
  1811. case IO_XFER_ERROR_NAK_RECEIVED:
  1812. PM8001_IO_DBG(pm8001_ha,
  1813. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  1814. ts->resp = SAS_TASK_COMPLETE;
  1815. ts->stat = SAS_NAK_R_ERR;
  1816. break;
  1817. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  1818. PM8001_IO_DBG(pm8001_ha,
  1819. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  1820. ts->resp = SAS_TASK_COMPLETE;
  1821. ts->stat = SAS_NAK_R_ERR;
  1822. break;
  1823. case IO_XFER_ERROR_DMA:
  1824. PM8001_IO_DBG(pm8001_ha,
  1825. pm8001_printk("IO_XFER_ERROR_DMA\n"));
  1826. ts->resp = SAS_TASK_COMPLETE;
  1827. ts->stat = SAS_ABORTED_TASK;
  1828. break;
  1829. case IO_XFER_ERROR_SATA_LINK_TIMEOUT:
  1830. PM8001_IO_DBG(pm8001_ha,
  1831. pm8001_printk("IO_XFER_ERROR_SATA_LINK_TIMEOUT\n"));
  1832. ts->resp = SAS_TASK_UNDELIVERED;
  1833. ts->stat = SAS_DEV_NO_RESPONSE;
  1834. break;
  1835. case IO_XFER_ERROR_REJECTED_NCQ_MODE:
  1836. PM8001_IO_DBG(pm8001_ha,
  1837. pm8001_printk("IO_XFER_ERROR_REJECTED_NCQ_MODE\n"));
  1838. ts->resp = SAS_TASK_COMPLETE;
  1839. ts->stat = SAS_DATA_UNDERRUN;
  1840. break;
  1841. case IO_XFER_OPEN_RETRY_TIMEOUT:
  1842. PM8001_IO_DBG(pm8001_ha,
  1843. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  1844. ts->resp = SAS_TASK_COMPLETE;
  1845. ts->stat = SAS_OPEN_TO;
  1846. break;
  1847. case IO_PORT_IN_RESET:
  1848. PM8001_IO_DBG(pm8001_ha,
  1849. pm8001_printk("IO_PORT_IN_RESET\n"));
  1850. ts->resp = SAS_TASK_COMPLETE;
  1851. ts->stat = SAS_DEV_NO_RESPONSE;
  1852. break;
  1853. case IO_DS_NON_OPERATIONAL:
  1854. PM8001_IO_DBG(pm8001_ha,
  1855. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  1856. ts->resp = SAS_TASK_COMPLETE;
  1857. ts->stat = SAS_DEV_NO_RESPONSE;
  1858. if (!t->uldd_task) {
  1859. pm8001_handle_event(pm8001_ha, pm8001_dev,
  1860. IO_DS_NON_OPERATIONAL);
  1861. ts->resp = SAS_TASK_UNDELIVERED;
  1862. ts->stat = SAS_QUEUE_FULL;
  1863. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1864. mb();/*ditto*/
  1865. spin_unlock_irq(&pm8001_ha->lock);
  1866. t->task_done(t);
  1867. spin_lock_irq(&pm8001_ha->lock);
  1868. return;
  1869. }
  1870. break;
  1871. case IO_DS_IN_RECOVERY:
  1872. PM8001_IO_DBG(pm8001_ha,
  1873. pm8001_printk("IO_DS_IN_RECOVERY\n"));
  1874. ts->resp = SAS_TASK_COMPLETE;
  1875. ts->stat = SAS_DEV_NO_RESPONSE;
  1876. break;
  1877. case IO_DS_IN_ERROR:
  1878. PM8001_IO_DBG(pm8001_ha,
  1879. pm8001_printk("IO_DS_IN_ERROR\n"));
  1880. ts->resp = SAS_TASK_COMPLETE;
  1881. ts->stat = SAS_DEV_NO_RESPONSE;
  1882. if (!t->uldd_task) {
  1883. pm8001_handle_event(pm8001_ha, pm8001_dev,
  1884. IO_DS_IN_ERROR);
  1885. ts->resp = SAS_TASK_UNDELIVERED;
  1886. ts->stat = SAS_QUEUE_FULL;
  1887. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1888. mb();/*ditto*/
  1889. spin_unlock_irq(&pm8001_ha->lock);
  1890. t->task_done(t);
  1891. spin_lock_irq(&pm8001_ha->lock);
  1892. return;
  1893. }
  1894. break;
  1895. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  1896. PM8001_IO_DBG(pm8001_ha,
  1897. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  1898. ts->resp = SAS_TASK_COMPLETE;
  1899. ts->stat = SAS_OPEN_REJECT;
  1900. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1901. default:
  1902. PM8001_IO_DBG(pm8001_ha,
  1903. pm8001_printk("Unknown status 0x%x\n", status));
  1904. /* not allowed case. Therefore, return failed status */
  1905. ts->resp = SAS_TASK_COMPLETE;
  1906. ts->stat = SAS_DEV_NO_RESPONSE;
  1907. break;
  1908. }
  1909. spin_lock_irqsave(&t->task_state_lock, flags);
  1910. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  1911. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  1912. t->task_state_flags |= SAS_TASK_STATE_DONE;
  1913. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  1914. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1915. PM8001_FAIL_DBG(pm8001_ha,
  1916. pm8001_printk("task 0x%p done with io_status 0x%x"
  1917. " resp 0x%x stat 0x%x but aborted by upper layer!\n",
  1918. t, status, ts->resp, ts->stat));
  1919. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1920. } else if (t->uldd_task) {
  1921. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1922. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1923. mb();/* ditto */
  1924. spin_unlock_irq(&pm8001_ha->lock);
  1925. t->task_done(t);
  1926. spin_lock_irq(&pm8001_ha->lock);
  1927. } else if (!t->uldd_task) {
  1928. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1929. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1930. mb();/*ditto*/
  1931. spin_unlock_irq(&pm8001_ha->lock);
  1932. t->task_done(t);
  1933. spin_lock_irq(&pm8001_ha->lock);
  1934. }
  1935. }
  1936. /*See the comments for mpi_ssp_completion */
  1937. static void mpi_sata_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
  1938. {
  1939. struct sas_task *t;
  1940. struct task_status_struct *ts;
  1941. struct pm8001_ccb_info *ccb;
  1942. struct pm8001_device *pm8001_dev;
  1943. struct sata_event_resp *psataPayload =
  1944. (struct sata_event_resp *)(piomb + 4);
  1945. u32 event = le32_to_cpu(psataPayload->event);
  1946. u32 tag = le32_to_cpu(psataPayload->tag);
  1947. u32 port_id = le32_to_cpu(psataPayload->port_id);
  1948. u32 dev_id = le32_to_cpu(psataPayload->device_id);
  1949. unsigned long flags;
  1950. ccb = &pm8001_ha->ccb_info[tag];
  1951. if (ccb) {
  1952. t = ccb->task;
  1953. pm8001_dev = ccb->device;
  1954. } else {
  1955. PM8001_FAIL_DBG(pm8001_ha,
  1956. pm8001_printk("No CCB !!!. returning\n"));
  1957. return;
  1958. }
  1959. if (event)
  1960. PM8001_FAIL_DBG(pm8001_ha,
  1961. pm8001_printk("SATA EVENT 0x%x\n", event));
  1962. /* Check if this is NCQ error */
  1963. if (event == IO_XFER_ERROR_ABORTED_NCQ_MODE) {
  1964. /* find device using device id */
  1965. pm8001_dev = pm8001_find_dev(pm8001_ha, dev_id);
  1966. /* send read log extension */
  1967. if (pm8001_dev)
  1968. pm80xx_send_read_log(pm8001_ha, pm8001_dev);
  1969. return;
  1970. }
  1971. if (unlikely(!t || !t->lldd_task || !t->dev)) {
  1972. PM8001_FAIL_DBG(pm8001_ha,
  1973. pm8001_printk("task or dev null\n"));
  1974. return;
  1975. }
  1976. ts = &t->task_status;
  1977. PM8001_IO_DBG(pm8001_ha,
  1978. pm8001_printk("port_id:0x%x, tag:0x%x, event:0x%x\n",
  1979. port_id, tag, event));
  1980. switch (event) {
  1981. case IO_OVERFLOW:
  1982. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n"));
  1983. ts->resp = SAS_TASK_COMPLETE;
  1984. ts->stat = SAS_DATA_OVERRUN;
  1985. ts->residual = 0;
  1986. if (pm8001_dev)
  1987. pm8001_dev->running_req--;
  1988. break;
  1989. case IO_XFER_ERROR_BREAK:
  1990. PM8001_IO_DBG(pm8001_ha,
  1991. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  1992. ts->resp = SAS_TASK_COMPLETE;
  1993. ts->stat = SAS_INTERRUPTED;
  1994. break;
  1995. case IO_XFER_ERROR_PHY_NOT_READY:
  1996. PM8001_IO_DBG(pm8001_ha,
  1997. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  1998. ts->resp = SAS_TASK_COMPLETE;
  1999. ts->stat = SAS_OPEN_REJECT;
  2000. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2001. break;
  2002. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  2003. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  2004. "IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
  2005. ts->resp = SAS_TASK_COMPLETE;
  2006. ts->stat = SAS_OPEN_REJECT;
  2007. ts->open_rej_reason = SAS_OREJ_EPROTO;
  2008. break;
  2009. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  2010. PM8001_IO_DBG(pm8001_ha,
  2011. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  2012. ts->resp = SAS_TASK_COMPLETE;
  2013. ts->stat = SAS_OPEN_REJECT;
  2014. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2015. break;
  2016. case IO_OPEN_CNX_ERROR_BREAK:
  2017. PM8001_IO_DBG(pm8001_ha,
  2018. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  2019. ts->resp = SAS_TASK_COMPLETE;
  2020. ts->stat = SAS_OPEN_REJECT;
  2021. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  2022. break;
  2023. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  2024. case IO_XFER_OPEN_RETRY_BACKOFF_THRESHOLD_REACHED:
  2025. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_TMO:
  2026. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_NO_DEST:
  2027. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_COLLIDE:
  2028. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_PATHWAY_BLOCKED:
  2029. PM8001_FAIL_DBG(pm8001_ha,
  2030. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  2031. ts->resp = SAS_TASK_UNDELIVERED;
  2032. ts->stat = SAS_DEV_NO_RESPONSE;
  2033. if (!t->uldd_task) {
  2034. pm8001_handle_event(pm8001_ha,
  2035. pm8001_dev,
  2036. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2037. ts->resp = SAS_TASK_COMPLETE;
  2038. ts->stat = SAS_QUEUE_FULL;
  2039. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2040. mb();/*ditto*/
  2041. spin_unlock_irq(&pm8001_ha->lock);
  2042. t->task_done(t);
  2043. spin_lock_irq(&pm8001_ha->lock);
  2044. return;
  2045. }
  2046. break;
  2047. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  2048. PM8001_IO_DBG(pm8001_ha,
  2049. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  2050. ts->resp = SAS_TASK_UNDELIVERED;
  2051. ts->stat = SAS_OPEN_REJECT;
  2052. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  2053. break;
  2054. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  2055. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  2056. "IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED\n"));
  2057. ts->resp = SAS_TASK_COMPLETE;
  2058. ts->stat = SAS_OPEN_REJECT;
  2059. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  2060. break;
  2061. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  2062. PM8001_IO_DBG(pm8001_ha,
  2063. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  2064. ts->resp = SAS_TASK_COMPLETE;
  2065. ts->stat = SAS_OPEN_REJECT;
  2066. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  2067. break;
  2068. case IO_XFER_ERROR_NAK_RECEIVED:
  2069. PM8001_IO_DBG(pm8001_ha,
  2070. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  2071. ts->resp = SAS_TASK_COMPLETE;
  2072. ts->stat = SAS_NAK_R_ERR;
  2073. break;
  2074. case IO_XFER_ERROR_PEER_ABORTED:
  2075. PM8001_IO_DBG(pm8001_ha,
  2076. pm8001_printk("IO_XFER_ERROR_PEER_ABORTED\n"));
  2077. ts->resp = SAS_TASK_COMPLETE;
  2078. ts->stat = SAS_NAK_R_ERR;
  2079. break;
  2080. case IO_XFER_ERROR_REJECTED_NCQ_MODE:
  2081. PM8001_IO_DBG(pm8001_ha,
  2082. pm8001_printk("IO_XFER_ERROR_REJECTED_NCQ_MODE\n"));
  2083. ts->resp = SAS_TASK_COMPLETE;
  2084. ts->stat = SAS_DATA_UNDERRUN;
  2085. break;
  2086. case IO_XFER_OPEN_RETRY_TIMEOUT:
  2087. PM8001_IO_DBG(pm8001_ha,
  2088. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  2089. ts->resp = SAS_TASK_COMPLETE;
  2090. ts->stat = SAS_OPEN_TO;
  2091. break;
  2092. case IO_XFER_ERROR_UNEXPECTED_PHASE:
  2093. PM8001_IO_DBG(pm8001_ha,
  2094. pm8001_printk("IO_XFER_ERROR_UNEXPECTED_PHASE\n"));
  2095. ts->resp = SAS_TASK_COMPLETE;
  2096. ts->stat = SAS_OPEN_TO;
  2097. break;
  2098. case IO_XFER_ERROR_XFER_RDY_OVERRUN:
  2099. PM8001_IO_DBG(pm8001_ha,
  2100. pm8001_printk("IO_XFER_ERROR_XFER_RDY_OVERRUN\n"));
  2101. ts->resp = SAS_TASK_COMPLETE;
  2102. ts->stat = SAS_OPEN_TO;
  2103. break;
  2104. case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
  2105. PM8001_IO_DBG(pm8001_ha,
  2106. pm8001_printk("IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n"));
  2107. ts->resp = SAS_TASK_COMPLETE;
  2108. ts->stat = SAS_OPEN_TO;
  2109. break;
  2110. case IO_XFER_ERROR_OFFSET_MISMATCH:
  2111. PM8001_IO_DBG(pm8001_ha,
  2112. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  2113. ts->resp = SAS_TASK_COMPLETE;
  2114. ts->stat = SAS_OPEN_TO;
  2115. break;
  2116. case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
  2117. PM8001_IO_DBG(pm8001_ha,
  2118. pm8001_printk("IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n"));
  2119. ts->resp = SAS_TASK_COMPLETE;
  2120. ts->stat = SAS_OPEN_TO;
  2121. break;
  2122. case IO_XFER_CMD_FRAME_ISSUED:
  2123. PM8001_IO_DBG(pm8001_ha,
  2124. pm8001_printk("IO_XFER_CMD_FRAME_ISSUED\n"));
  2125. break;
  2126. case IO_XFER_PIO_SETUP_ERROR:
  2127. PM8001_IO_DBG(pm8001_ha,
  2128. pm8001_printk("IO_XFER_PIO_SETUP_ERROR\n"));
  2129. ts->resp = SAS_TASK_COMPLETE;
  2130. ts->stat = SAS_OPEN_TO;
  2131. break;
  2132. case IO_XFER_ERROR_INTERNAL_CRC_ERROR:
  2133. PM8001_FAIL_DBG(pm8001_ha,
  2134. pm8001_printk("IO_XFR_ERROR_INTERNAL_CRC_ERROR\n"));
  2135. /* TBC: used default set values */
  2136. ts->resp = SAS_TASK_COMPLETE;
  2137. ts->stat = SAS_OPEN_TO;
  2138. break;
  2139. case IO_XFER_DMA_ACTIVATE_TIMEOUT:
  2140. PM8001_FAIL_DBG(pm8001_ha,
  2141. pm8001_printk("IO_XFR_DMA_ACTIVATE_TIMEOUT\n"));
  2142. /* TBC: used default set values */
  2143. ts->resp = SAS_TASK_COMPLETE;
  2144. ts->stat = SAS_OPEN_TO;
  2145. break;
  2146. default:
  2147. PM8001_IO_DBG(pm8001_ha,
  2148. pm8001_printk("Unknown status 0x%x\n", event));
  2149. /* not allowed case. Therefore, return failed status */
  2150. ts->resp = SAS_TASK_COMPLETE;
  2151. ts->stat = SAS_OPEN_TO;
  2152. break;
  2153. }
  2154. spin_lock_irqsave(&t->task_state_lock, flags);
  2155. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2156. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2157. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2158. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2159. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2160. PM8001_FAIL_DBG(pm8001_ha,
  2161. pm8001_printk("task 0x%p done with io_status 0x%x"
  2162. " resp 0x%x stat 0x%x but aborted by upper layer!\n",
  2163. t, event, ts->resp, ts->stat));
  2164. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2165. } else if (t->uldd_task) {
  2166. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2167. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2168. mb();/* ditto */
  2169. spin_unlock_irq(&pm8001_ha->lock);
  2170. t->task_done(t);
  2171. spin_lock_irq(&pm8001_ha->lock);
  2172. } else if (!t->uldd_task) {
  2173. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2174. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2175. mb();/*ditto*/
  2176. spin_unlock_irq(&pm8001_ha->lock);
  2177. t->task_done(t);
  2178. spin_lock_irq(&pm8001_ha->lock);
  2179. }
  2180. }
  2181. /*See the comments for mpi_ssp_completion */
  2182. static void
  2183. mpi_smp_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2184. {
  2185. u32 param, i;
  2186. struct sas_task *t;
  2187. struct pm8001_ccb_info *ccb;
  2188. unsigned long flags;
  2189. u32 status;
  2190. u32 tag;
  2191. struct smp_completion_resp *psmpPayload;
  2192. struct task_status_struct *ts;
  2193. struct pm8001_device *pm8001_dev;
  2194. char *pdma_respaddr = NULL;
  2195. psmpPayload = (struct smp_completion_resp *)(piomb + 4);
  2196. status = le32_to_cpu(psmpPayload->status);
  2197. tag = le32_to_cpu(psmpPayload->tag);
  2198. ccb = &pm8001_ha->ccb_info[tag];
  2199. param = le32_to_cpu(psmpPayload->param);
  2200. t = ccb->task;
  2201. ts = &t->task_status;
  2202. pm8001_dev = ccb->device;
  2203. if (status)
  2204. PM8001_FAIL_DBG(pm8001_ha,
  2205. pm8001_printk("smp IO status 0x%x\n", status));
  2206. if (unlikely(!t || !t->lldd_task || !t->dev))
  2207. return;
  2208. switch (status) {
  2209. case IO_SUCCESS:
  2210. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
  2211. ts->resp = SAS_TASK_COMPLETE;
  2212. ts->stat = SAM_STAT_GOOD;
  2213. if (pm8001_dev)
  2214. pm8001_dev->running_req--;
  2215. if (pm8001_ha->smp_exp_mode == SMP_DIRECT) {
  2216. PM8001_IO_DBG(pm8001_ha,
  2217. pm8001_printk("DIRECT RESPONSE Length:%d\n",
  2218. param));
  2219. pdma_respaddr = (char *)(phys_to_virt(cpu_to_le64
  2220. ((u64)sg_dma_address
  2221. (&t->smp_task.smp_resp))));
  2222. for (i = 0; i < param; i++) {
  2223. *(pdma_respaddr+i) = psmpPayload->_r_a[i];
  2224. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  2225. "SMP Byte%d DMA data 0x%x psmp 0x%x\n",
  2226. i, *(pdma_respaddr+i),
  2227. psmpPayload->_r_a[i]));
  2228. }
  2229. }
  2230. break;
  2231. case IO_ABORTED:
  2232. PM8001_IO_DBG(pm8001_ha,
  2233. pm8001_printk("IO_ABORTED IOMB\n"));
  2234. ts->resp = SAS_TASK_COMPLETE;
  2235. ts->stat = SAS_ABORTED_TASK;
  2236. if (pm8001_dev)
  2237. pm8001_dev->running_req--;
  2238. break;
  2239. case IO_OVERFLOW:
  2240. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n"));
  2241. ts->resp = SAS_TASK_COMPLETE;
  2242. ts->stat = SAS_DATA_OVERRUN;
  2243. ts->residual = 0;
  2244. if (pm8001_dev)
  2245. pm8001_dev->running_req--;
  2246. break;
  2247. case IO_NO_DEVICE:
  2248. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_NO_DEVICE\n"));
  2249. ts->resp = SAS_TASK_COMPLETE;
  2250. ts->stat = SAS_PHY_DOWN;
  2251. break;
  2252. case IO_ERROR_HW_TIMEOUT:
  2253. PM8001_IO_DBG(pm8001_ha,
  2254. pm8001_printk("IO_ERROR_HW_TIMEOUT\n"));
  2255. ts->resp = SAS_TASK_COMPLETE;
  2256. ts->stat = SAM_STAT_BUSY;
  2257. break;
  2258. case IO_XFER_ERROR_BREAK:
  2259. PM8001_IO_DBG(pm8001_ha,
  2260. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  2261. ts->resp = SAS_TASK_COMPLETE;
  2262. ts->stat = SAM_STAT_BUSY;
  2263. break;
  2264. case IO_XFER_ERROR_PHY_NOT_READY:
  2265. PM8001_IO_DBG(pm8001_ha,
  2266. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  2267. ts->resp = SAS_TASK_COMPLETE;
  2268. ts->stat = SAM_STAT_BUSY;
  2269. break;
  2270. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  2271. PM8001_IO_DBG(pm8001_ha,
  2272. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
  2273. ts->resp = SAS_TASK_COMPLETE;
  2274. ts->stat = SAS_OPEN_REJECT;
  2275. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2276. break;
  2277. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  2278. PM8001_IO_DBG(pm8001_ha,
  2279. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  2280. ts->resp = SAS_TASK_COMPLETE;
  2281. ts->stat = SAS_OPEN_REJECT;
  2282. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2283. break;
  2284. case IO_OPEN_CNX_ERROR_BREAK:
  2285. PM8001_IO_DBG(pm8001_ha,
  2286. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  2287. ts->resp = SAS_TASK_COMPLETE;
  2288. ts->stat = SAS_OPEN_REJECT;
  2289. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  2290. break;
  2291. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  2292. case IO_XFER_OPEN_RETRY_BACKOFF_THRESHOLD_REACHED:
  2293. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_TMO:
  2294. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_NO_DEST:
  2295. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_COLLIDE:
  2296. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_PATHWAY_BLOCKED:
  2297. PM8001_IO_DBG(pm8001_ha,
  2298. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  2299. ts->resp = SAS_TASK_COMPLETE;
  2300. ts->stat = SAS_OPEN_REJECT;
  2301. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2302. pm8001_handle_event(pm8001_ha,
  2303. pm8001_dev,
  2304. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2305. break;
  2306. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  2307. PM8001_IO_DBG(pm8001_ha,
  2308. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  2309. ts->resp = SAS_TASK_COMPLETE;
  2310. ts->stat = SAS_OPEN_REJECT;
  2311. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  2312. break;
  2313. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  2314. PM8001_IO_DBG(pm8001_ha, pm8001_printk(\
  2315. "IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED\n"));
  2316. ts->resp = SAS_TASK_COMPLETE;
  2317. ts->stat = SAS_OPEN_REJECT;
  2318. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  2319. break;
  2320. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  2321. PM8001_IO_DBG(pm8001_ha,
  2322. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  2323. ts->resp = SAS_TASK_COMPLETE;
  2324. ts->stat = SAS_OPEN_REJECT;
  2325. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  2326. break;
  2327. case IO_XFER_ERROR_RX_FRAME:
  2328. PM8001_IO_DBG(pm8001_ha,
  2329. pm8001_printk("IO_XFER_ERROR_RX_FRAME\n"));
  2330. ts->resp = SAS_TASK_COMPLETE;
  2331. ts->stat = SAS_DEV_NO_RESPONSE;
  2332. break;
  2333. case IO_XFER_OPEN_RETRY_TIMEOUT:
  2334. PM8001_IO_DBG(pm8001_ha,
  2335. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  2336. ts->resp = SAS_TASK_COMPLETE;
  2337. ts->stat = SAS_OPEN_REJECT;
  2338. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2339. break;
  2340. case IO_ERROR_INTERNAL_SMP_RESOURCE:
  2341. PM8001_IO_DBG(pm8001_ha,
  2342. pm8001_printk("IO_ERROR_INTERNAL_SMP_RESOURCE\n"));
  2343. ts->resp = SAS_TASK_COMPLETE;
  2344. ts->stat = SAS_QUEUE_FULL;
  2345. break;
  2346. case IO_PORT_IN_RESET:
  2347. PM8001_IO_DBG(pm8001_ha,
  2348. pm8001_printk("IO_PORT_IN_RESET\n"));
  2349. ts->resp = SAS_TASK_COMPLETE;
  2350. ts->stat = SAS_OPEN_REJECT;
  2351. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2352. break;
  2353. case IO_DS_NON_OPERATIONAL:
  2354. PM8001_IO_DBG(pm8001_ha,
  2355. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  2356. ts->resp = SAS_TASK_COMPLETE;
  2357. ts->stat = SAS_DEV_NO_RESPONSE;
  2358. break;
  2359. case IO_DS_IN_RECOVERY:
  2360. PM8001_IO_DBG(pm8001_ha,
  2361. pm8001_printk("IO_DS_IN_RECOVERY\n"));
  2362. ts->resp = SAS_TASK_COMPLETE;
  2363. ts->stat = SAS_OPEN_REJECT;
  2364. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2365. break;
  2366. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  2367. PM8001_IO_DBG(pm8001_ha,
  2368. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  2369. ts->resp = SAS_TASK_COMPLETE;
  2370. ts->stat = SAS_OPEN_REJECT;
  2371. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2372. break;
  2373. default:
  2374. PM8001_IO_DBG(pm8001_ha,
  2375. pm8001_printk("Unknown status 0x%x\n", status));
  2376. ts->resp = SAS_TASK_COMPLETE;
  2377. ts->stat = SAS_DEV_NO_RESPONSE;
  2378. /* not allowed case. Therefore, return failed status */
  2379. break;
  2380. }
  2381. spin_lock_irqsave(&t->task_state_lock, flags);
  2382. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2383. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2384. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2385. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2386. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2387. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk(
  2388. "task 0x%p done with io_status 0x%x resp 0x%x"
  2389. "stat 0x%x but aborted by upper layer!\n",
  2390. t, status, ts->resp, ts->stat));
  2391. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2392. } else {
  2393. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2394. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2395. mb();/* in order to force CPU ordering */
  2396. t->task_done(t);
  2397. }
  2398. }
  2399. /**
  2400. * pm80xx_hw_event_ack_req- For PM8001,some events need to acknowage to FW.
  2401. * @pm8001_ha: our hba card information
  2402. * @Qnum: the outbound queue message number.
  2403. * @SEA: source of event to ack
  2404. * @port_id: port id.
  2405. * @phyId: phy id.
  2406. * @param0: parameter 0.
  2407. * @param1: parameter 1.
  2408. */
  2409. static void pm80xx_hw_event_ack_req(struct pm8001_hba_info *pm8001_ha,
  2410. u32 Qnum, u32 SEA, u32 port_id, u32 phyId, u32 param0, u32 param1)
  2411. {
  2412. struct hw_event_ack_req payload;
  2413. u32 opc = OPC_INB_SAS_HW_EVENT_ACK;
  2414. struct inbound_queue_table *circularQ;
  2415. memset((u8 *)&payload, 0, sizeof(payload));
  2416. circularQ = &pm8001_ha->inbnd_q_tbl[Qnum];
  2417. payload.tag = cpu_to_le32(1);
  2418. payload.phyid_sea_portid = cpu_to_le32(((SEA & 0xFFFF) << 8) |
  2419. ((phyId & 0xFF) << 24) | (port_id & 0xFF));
  2420. payload.param0 = cpu_to_le32(param0);
  2421. payload.param1 = cpu_to_le32(param1);
  2422. pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  2423. }
  2424. static int pm80xx_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
  2425. u32 phyId, u32 phy_op);
  2426. /**
  2427. * hw_event_sas_phy_up -FW tells me a SAS phy up event.
  2428. * @pm8001_ha: our hba card information
  2429. * @piomb: IO message buffer
  2430. */
  2431. static void
  2432. hw_event_sas_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2433. {
  2434. struct hw_event_resp *pPayload =
  2435. (struct hw_event_resp *)(piomb + 4);
  2436. u32 lr_status_evt_portid =
  2437. le32_to_cpu(pPayload->lr_status_evt_portid);
  2438. u32 phyid_npip_portstate = le32_to_cpu(pPayload->phyid_npip_portstate);
  2439. u8 link_rate =
  2440. (u8)((lr_status_evt_portid & 0xF0000000) >> 28);
  2441. u8 port_id = (u8)(lr_status_evt_portid & 0x000000FF);
  2442. u8 phy_id =
  2443. (u8)((phyid_npip_portstate & 0xFF0000) >> 16);
  2444. u8 portstate = (u8)(phyid_npip_portstate & 0x0000000F);
  2445. struct pm8001_port *port = &pm8001_ha->port[port_id];
  2446. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  2447. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  2448. unsigned long flags;
  2449. u8 deviceType = pPayload->sas_identify.dev_type;
  2450. port->port_state = portstate;
  2451. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  2452. "portid:%d; phyid:%d; linkrate:%d; "
  2453. "portstate:%x; devicetype:%x\n",
  2454. port_id, phy_id, link_rate, portstate, deviceType));
  2455. switch (deviceType) {
  2456. case SAS_PHY_UNUSED:
  2457. PM8001_MSG_DBG(pm8001_ha,
  2458. pm8001_printk("device type no device.\n"));
  2459. break;
  2460. case SAS_END_DEVICE:
  2461. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("end device.\n"));
  2462. pm80xx_chip_phy_ctl_req(pm8001_ha, phy_id,
  2463. PHY_NOTIFY_ENABLE_SPINUP);
  2464. port->port_attached = 1;
  2465. pm8001_get_lrate_mode(phy, link_rate);
  2466. break;
  2467. case SAS_EDGE_EXPANDER_DEVICE:
  2468. PM8001_MSG_DBG(pm8001_ha,
  2469. pm8001_printk("expander device.\n"));
  2470. port->port_attached = 1;
  2471. pm8001_get_lrate_mode(phy, link_rate);
  2472. break;
  2473. case SAS_FANOUT_EXPANDER_DEVICE:
  2474. PM8001_MSG_DBG(pm8001_ha,
  2475. pm8001_printk("fanout expander device.\n"));
  2476. port->port_attached = 1;
  2477. pm8001_get_lrate_mode(phy, link_rate);
  2478. break;
  2479. default:
  2480. PM8001_MSG_DBG(pm8001_ha,
  2481. pm8001_printk("unknown device type(%x)\n", deviceType));
  2482. break;
  2483. }
  2484. phy->phy_type |= PORT_TYPE_SAS;
  2485. phy->identify.device_type = deviceType;
  2486. phy->phy_attached = 1;
  2487. if (phy->identify.device_type == SAS_END_DEVICE)
  2488. phy->identify.target_port_protocols = SAS_PROTOCOL_SSP;
  2489. else if (phy->identify.device_type != SAS_PHY_UNUSED)
  2490. phy->identify.target_port_protocols = SAS_PROTOCOL_SMP;
  2491. phy->sas_phy.oob_mode = SAS_OOB_MODE;
  2492. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
  2493. spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
  2494. memcpy(phy->frame_rcvd, &pPayload->sas_identify,
  2495. sizeof(struct sas_identify_frame)-4);
  2496. phy->frame_rcvd_size = sizeof(struct sas_identify_frame) - 4;
  2497. pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
  2498. spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
  2499. if (pm8001_ha->flags == PM8001F_RUN_TIME)
  2500. mdelay(200);/*delay a moment to wait disk to spinup*/
  2501. pm8001_bytes_dmaed(pm8001_ha, phy_id);
  2502. }
  2503. /**
  2504. * hw_event_sata_phy_up -FW tells me a SATA phy up event.
  2505. * @pm8001_ha: our hba card information
  2506. * @piomb: IO message buffer
  2507. */
  2508. static void
  2509. hw_event_sata_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2510. {
  2511. struct hw_event_resp *pPayload =
  2512. (struct hw_event_resp *)(piomb + 4);
  2513. u32 phyid_npip_portstate = le32_to_cpu(pPayload->phyid_npip_portstate);
  2514. u32 lr_status_evt_portid =
  2515. le32_to_cpu(pPayload->lr_status_evt_portid);
  2516. u8 link_rate =
  2517. (u8)((lr_status_evt_portid & 0xF0000000) >> 28);
  2518. u8 port_id = (u8)(lr_status_evt_portid & 0x000000FF);
  2519. u8 phy_id =
  2520. (u8)((phyid_npip_portstate & 0xFF0000) >> 16);
  2521. u8 portstate = (u8)(phyid_npip_portstate & 0x0000000F);
  2522. struct pm8001_port *port = &pm8001_ha->port[port_id];
  2523. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  2524. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  2525. unsigned long flags;
  2526. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  2527. "port id %d, phy id %d link_rate %d portstate 0x%x\n",
  2528. port_id, phy_id, link_rate, portstate));
  2529. port->port_state = portstate;
  2530. port->port_attached = 1;
  2531. pm8001_get_lrate_mode(phy, link_rate);
  2532. phy->phy_type |= PORT_TYPE_SATA;
  2533. phy->phy_attached = 1;
  2534. phy->sas_phy.oob_mode = SATA_OOB_MODE;
  2535. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
  2536. spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
  2537. memcpy(phy->frame_rcvd, ((u8 *)&pPayload->sata_fis - 4),
  2538. sizeof(struct dev_to_host_fis));
  2539. phy->frame_rcvd_size = sizeof(struct dev_to_host_fis);
  2540. phy->identify.target_port_protocols = SAS_PROTOCOL_SATA;
  2541. phy->identify.device_type = SAS_SATA_DEV;
  2542. pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
  2543. spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
  2544. pm8001_bytes_dmaed(pm8001_ha, phy_id);
  2545. }
  2546. /**
  2547. * hw_event_phy_down -we should notify the libsas the phy is down.
  2548. * @pm8001_ha: our hba card information
  2549. * @piomb: IO message buffer
  2550. */
  2551. static void
  2552. hw_event_phy_down(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2553. {
  2554. struct hw_event_resp *pPayload =
  2555. (struct hw_event_resp *)(piomb + 4);
  2556. u32 lr_status_evt_portid =
  2557. le32_to_cpu(pPayload->lr_status_evt_portid);
  2558. u8 port_id = (u8)(lr_status_evt_portid & 0x000000FF);
  2559. u32 phyid_npip_portstate = le32_to_cpu(pPayload->phyid_npip_portstate);
  2560. u8 phy_id =
  2561. (u8)((phyid_npip_portstate & 0xFF0000) >> 16);
  2562. u8 portstate = (u8)(phyid_npip_portstate & 0x0000000F);
  2563. struct pm8001_port *port = &pm8001_ha->port[port_id];
  2564. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  2565. port->port_state = portstate;
  2566. phy->phy_type = 0;
  2567. phy->identify.device_type = 0;
  2568. phy->phy_attached = 0;
  2569. memset(&phy->dev_sas_addr, 0, SAS_ADDR_SIZE);
  2570. switch (portstate) {
  2571. case PORT_VALID:
  2572. break;
  2573. case PORT_INVALID:
  2574. PM8001_MSG_DBG(pm8001_ha,
  2575. pm8001_printk(" PortInvalid portID %d\n", port_id));
  2576. PM8001_MSG_DBG(pm8001_ha,
  2577. pm8001_printk(" Last phy Down and port invalid\n"));
  2578. port->port_attached = 0;
  2579. pm80xx_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
  2580. port_id, phy_id, 0, 0);
  2581. break;
  2582. case PORT_IN_RESET:
  2583. PM8001_MSG_DBG(pm8001_ha,
  2584. pm8001_printk(" Port In Reset portID %d\n", port_id));
  2585. break;
  2586. case PORT_NOT_ESTABLISHED:
  2587. PM8001_MSG_DBG(pm8001_ha,
  2588. pm8001_printk(" phy Down and PORT_NOT_ESTABLISHED\n"));
  2589. port->port_attached = 0;
  2590. break;
  2591. case PORT_LOSTCOMM:
  2592. PM8001_MSG_DBG(pm8001_ha,
  2593. pm8001_printk(" phy Down and PORT_LOSTCOMM\n"));
  2594. PM8001_MSG_DBG(pm8001_ha,
  2595. pm8001_printk(" Last phy Down and port invalid\n"));
  2596. port->port_attached = 0;
  2597. pm80xx_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
  2598. port_id, phy_id, 0, 0);
  2599. break;
  2600. default:
  2601. port->port_attached = 0;
  2602. PM8001_MSG_DBG(pm8001_ha,
  2603. pm8001_printk(" phy Down and(default) = 0x%x\n",
  2604. portstate));
  2605. break;
  2606. }
  2607. }
  2608. static int mpi_phy_start_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2609. {
  2610. struct phy_start_resp *pPayload =
  2611. (struct phy_start_resp *)(piomb + 4);
  2612. u32 status =
  2613. le32_to_cpu(pPayload->status);
  2614. u32 phy_id =
  2615. le32_to_cpu(pPayload->phyid);
  2616. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  2617. PM8001_INIT_DBG(pm8001_ha,
  2618. pm8001_printk("phy start resp status:0x%x, phyid:0x%x\n",
  2619. status, phy_id));
  2620. if (status == 0) {
  2621. phy->phy_state = 1;
  2622. if (pm8001_ha->flags == PM8001F_RUN_TIME)
  2623. complete(phy->enable_completion);
  2624. }
  2625. return 0;
  2626. }
  2627. /**
  2628. * mpi_thermal_hw_event -The hw event has come.
  2629. * @pm8001_ha: our hba card information
  2630. * @piomb: IO message buffer
  2631. */
  2632. static int mpi_thermal_hw_event(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2633. {
  2634. struct thermal_hw_event *pPayload =
  2635. (struct thermal_hw_event *)(piomb + 4);
  2636. u32 thermal_event = le32_to_cpu(pPayload->thermal_event);
  2637. u32 rht_lht = le32_to_cpu(pPayload->rht_lht);
  2638. if (thermal_event & 0x40) {
  2639. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  2640. "Thermal Event: Local high temperature violated!\n"));
  2641. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  2642. "Thermal Event: Measured local high temperature %d\n",
  2643. ((rht_lht & 0xFF00) >> 8)));
  2644. }
  2645. if (thermal_event & 0x10) {
  2646. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  2647. "Thermal Event: Remote high temperature violated!\n"));
  2648. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  2649. "Thermal Event: Measured remote high temperature %d\n",
  2650. ((rht_lht & 0xFF000000) >> 24)));
  2651. }
  2652. return 0;
  2653. }
  2654. /**
  2655. * mpi_hw_event -The hw event has come.
  2656. * @pm8001_ha: our hba card information
  2657. * @piomb: IO message buffer
  2658. */
  2659. static int mpi_hw_event(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2660. {
  2661. unsigned long flags;
  2662. struct hw_event_resp *pPayload =
  2663. (struct hw_event_resp *)(piomb + 4);
  2664. u32 lr_status_evt_portid =
  2665. le32_to_cpu(pPayload->lr_status_evt_portid);
  2666. u32 phyid_npip_portstate = le32_to_cpu(pPayload->phyid_npip_portstate);
  2667. u8 port_id = (u8)(lr_status_evt_portid & 0x000000FF);
  2668. u8 phy_id =
  2669. (u8)((phyid_npip_portstate & 0xFF0000) >> 16);
  2670. u16 eventType =
  2671. (u16)((lr_status_evt_portid & 0x00FFFF00) >> 8);
  2672. u8 status =
  2673. (u8)((lr_status_evt_portid & 0x0F000000) >> 24);
  2674. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  2675. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  2676. struct asd_sas_phy *sas_phy = sas_ha->sas_phy[phy_id];
  2677. PM8001_MSG_DBG(pm8001_ha,
  2678. pm8001_printk("portid:%d phyid:%d event:0x%x status:0x%x\n",
  2679. port_id, phy_id, eventType, status));
  2680. switch (eventType) {
  2681. case HW_EVENT_SAS_PHY_UP:
  2682. PM8001_MSG_DBG(pm8001_ha,
  2683. pm8001_printk("HW_EVENT_PHY_START_STATUS\n"));
  2684. hw_event_sas_phy_up(pm8001_ha, piomb);
  2685. break;
  2686. case HW_EVENT_SATA_PHY_UP:
  2687. PM8001_MSG_DBG(pm8001_ha,
  2688. pm8001_printk("HW_EVENT_SATA_PHY_UP\n"));
  2689. hw_event_sata_phy_up(pm8001_ha, piomb);
  2690. break;
  2691. case HW_EVENT_SATA_SPINUP_HOLD:
  2692. PM8001_MSG_DBG(pm8001_ha,
  2693. pm8001_printk("HW_EVENT_SATA_SPINUP_HOLD\n"));
  2694. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_SPINUP_HOLD);
  2695. break;
  2696. case HW_EVENT_PHY_DOWN:
  2697. PM8001_MSG_DBG(pm8001_ha,
  2698. pm8001_printk("HW_EVENT_PHY_DOWN\n"));
  2699. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_LOSS_OF_SIGNAL);
  2700. phy->phy_attached = 0;
  2701. phy->phy_state = 0;
  2702. hw_event_phy_down(pm8001_ha, piomb);
  2703. break;
  2704. case HW_EVENT_PORT_INVALID:
  2705. PM8001_MSG_DBG(pm8001_ha,
  2706. pm8001_printk("HW_EVENT_PORT_INVALID\n"));
  2707. sas_phy_disconnected(sas_phy);
  2708. phy->phy_attached = 0;
  2709. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  2710. break;
  2711. /* the broadcast change primitive received, tell the LIBSAS this event
  2712. to revalidate the sas domain*/
  2713. case HW_EVENT_BROADCAST_CHANGE:
  2714. PM8001_MSG_DBG(pm8001_ha,
  2715. pm8001_printk("HW_EVENT_BROADCAST_CHANGE\n"));
  2716. pm80xx_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_BROADCAST_CHANGE,
  2717. port_id, phy_id, 1, 0);
  2718. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  2719. sas_phy->sas_prim = HW_EVENT_BROADCAST_CHANGE;
  2720. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  2721. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  2722. break;
  2723. case HW_EVENT_PHY_ERROR:
  2724. PM8001_MSG_DBG(pm8001_ha,
  2725. pm8001_printk("HW_EVENT_PHY_ERROR\n"));
  2726. sas_phy_disconnected(&phy->sas_phy);
  2727. phy->phy_attached = 0;
  2728. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_ERROR);
  2729. break;
  2730. case HW_EVENT_BROADCAST_EXP:
  2731. PM8001_MSG_DBG(pm8001_ha,
  2732. pm8001_printk("HW_EVENT_BROADCAST_EXP\n"));
  2733. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  2734. sas_phy->sas_prim = HW_EVENT_BROADCAST_EXP;
  2735. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  2736. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  2737. break;
  2738. case HW_EVENT_LINK_ERR_INVALID_DWORD:
  2739. PM8001_MSG_DBG(pm8001_ha,
  2740. pm8001_printk("HW_EVENT_LINK_ERR_INVALID_DWORD\n"));
  2741. pm80xx_hw_event_ack_req(pm8001_ha, 0,
  2742. HW_EVENT_LINK_ERR_INVALID_DWORD, port_id, phy_id, 0, 0);
  2743. sas_phy_disconnected(sas_phy);
  2744. phy->phy_attached = 0;
  2745. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  2746. break;
  2747. case HW_EVENT_LINK_ERR_DISPARITY_ERROR:
  2748. PM8001_MSG_DBG(pm8001_ha,
  2749. pm8001_printk("HW_EVENT_LINK_ERR_DISPARITY_ERROR\n"));
  2750. pm80xx_hw_event_ack_req(pm8001_ha, 0,
  2751. HW_EVENT_LINK_ERR_DISPARITY_ERROR,
  2752. port_id, phy_id, 0, 0);
  2753. sas_phy_disconnected(sas_phy);
  2754. phy->phy_attached = 0;
  2755. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  2756. break;
  2757. case HW_EVENT_LINK_ERR_CODE_VIOLATION:
  2758. PM8001_MSG_DBG(pm8001_ha,
  2759. pm8001_printk("HW_EVENT_LINK_ERR_CODE_VIOLATION\n"));
  2760. pm80xx_hw_event_ack_req(pm8001_ha, 0,
  2761. HW_EVENT_LINK_ERR_CODE_VIOLATION,
  2762. port_id, phy_id, 0, 0);
  2763. sas_phy_disconnected(sas_phy);
  2764. phy->phy_attached = 0;
  2765. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  2766. break;
  2767. case HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH:
  2768. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  2769. "HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH\n"));
  2770. pm80xx_hw_event_ack_req(pm8001_ha, 0,
  2771. HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH,
  2772. port_id, phy_id, 0, 0);
  2773. sas_phy_disconnected(sas_phy);
  2774. phy->phy_attached = 0;
  2775. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  2776. break;
  2777. case HW_EVENT_MALFUNCTION:
  2778. PM8001_MSG_DBG(pm8001_ha,
  2779. pm8001_printk("HW_EVENT_MALFUNCTION\n"));
  2780. break;
  2781. case HW_EVENT_BROADCAST_SES:
  2782. PM8001_MSG_DBG(pm8001_ha,
  2783. pm8001_printk("HW_EVENT_BROADCAST_SES\n"));
  2784. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  2785. sas_phy->sas_prim = HW_EVENT_BROADCAST_SES;
  2786. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  2787. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  2788. break;
  2789. case HW_EVENT_INBOUND_CRC_ERROR:
  2790. PM8001_MSG_DBG(pm8001_ha,
  2791. pm8001_printk("HW_EVENT_INBOUND_CRC_ERROR\n"));
  2792. pm80xx_hw_event_ack_req(pm8001_ha, 0,
  2793. HW_EVENT_INBOUND_CRC_ERROR,
  2794. port_id, phy_id, 0, 0);
  2795. break;
  2796. case HW_EVENT_HARD_RESET_RECEIVED:
  2797. PM8001_MSG_DBG(pm8001_ha,
  2798. pm8001_printk("HW_EVENT_HARD_RESET_RECEIVED\n"));
  2799. sas_ha->notify_port_event(sas_phy, PORTE_HARD_RESET);
  2800. break;
  2801. case HW_EVENT_ID_FRAME_TIMEOUT:
  2802. PM8001_MSG_DBG(pm8001_ha,
  2803. pm8001_printk("HW_EVENT_ID_FRAME_TIMEOUT\n"));
  2804. sas_phy_disconnected(sas_phy);
  2805. phy->phy_attached = 0;
  2806. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  2807. break;
  2808. case HW_EVENT_LINK_ERR_PHY_RESET_FAILED:
  2809. PM8001_MSG_DBG(pm8001_ha,
  2810. pm8001_printk("HW_EVENT_LINK_ERR_PHY_RESET_FAILED\n"));
  2811. pm80xx_hw_event_ack_req(pm8001_ha, 0,
  2812. HW_EVENT_LINK_ERR_PHY_RESET_FAILED,
  2813. port_id, phy_id, 0, 0);
  2814. sas_phy_disconnected(sas_phy);
  2815. phy->phy_attached = 0;
  2816. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  2817. break;
  2818. case HW_EVENT_PORT_RESET_TIMER_TMO:
  2819. PM8001_MSG_DBG(pm8001_ha,
  2820. pm8001_printk("HW_EVENT_PORT_RESET_TIMER_TMO\n"));
  2821. sas_phy_disconnected(sas_phy);
  2822. phy->phy_attached = 0;
  2823. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  2824. break;
  2825. case HW_EVENT_PORT_RECOVERY_TIMER_TMO:
  2826. PM8001_MSG_DBG(pm8001_ha,
  2827. pm8001_printk("HW_EVENT_PORT_RECOVERY_TIMER_TMO\n"));
  2828. pm80xx_hw_event_ack_req(pm8001_ha, 0,
  2829. HW_EVENT_PORT_RECOVERY_TIMER_TMO,
  2830. port_id, phy_id, 0, 0);
  2831. sas_phy_disconnected(sas_phy);
  2832. phy->phy_attached = 0;
  2833. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  2834. break;
  2835. case HW_EVENT_PORT_RECOVER:
  2836. PM8001_MSG_DBG(pm8001_ha,
  2837. pm8001_printk("HW_EVENT_PORT_RECOVER\n"));
  2838. break;
  2839. case HW_EVENT_PORT_RESET_COMPLETE:
  2840. PM8001_MSG_DBG(pm8001_ha,
  2841. pm8001_printk("HW_EVENT_PORT_RESET_COMPLETE\n"));
  2842. break;
  2843. case EVENT_BROADCAST_ASYNCH_EVENT:
  2844. PM8001_MSG_DBG(pm8001_ha,
  2845. pm8001_printk("EVENT_BROADCAST_ASYNCH_EVENT\n"));
  2846. break;
  2847. default:
  2848. PM8001_MSG_DBG(pm8001_ha,
  2849. pm8001_printk("Unknown event type 0x%x\n", eventType));
  2850. break;
  2851. }
  2852. return 0;
  2853. }
  2854. /**
  2855. * mpi_phy_stop_resp - SPCv specific
  2856. * @pm8001_ha: our hba card information
  2857. * @piomb: IO message buffer
  2858. */
  2859. static int mpi_phy_stop_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2860. {
  2861. struct phy_stop_resp *pPayload =
  2862. (struct phy_stop_resp *)(piomb + 4);
  2863. u32 status =
  2864. le32_to_cpu(pPayload->status);
  2865. u32 phyid =
  2866. le32_to_cpu(pPayload->phyid);
  2867. struct pm8001_phy *phy = &pm8001_ha->phy[phyid];
  2868. PM8001_MSG_DBG(pm8001_ha,
  2869. pm8001_printk("phy:0x%x status:0x%x\n",
  2870. phyid, status));
  2871. if (status == 0)
  2872. phy->phy_state = 0;
  2873. return 0;
  2874. }
  2875. /**
  2876. * mpi_set_controller_config_resp - SPCv specific
  2877. * @pm8001_ha: our hba card information
  2878. * @piomb: IO message buffer
  2879. */
  2880. static int mpi_set_controller_config_resp(struct pm8001_hba_info *pm8001_ha,
  2881. void *piomb)
  2882. {
  2883. struct set_ctrl_cfg_resp *pPayload =
  2884. (struct set_ctrl_cfg_resp *)(piomb + 4);
  2885. u32 status = le32_to_cpu(pPayload->status);
  2886. u32 err_qlfr_pgcd = le32_to_cpu(pPayload->err_qlfr_pgcd);
  2887. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  2888. "SET CONTROLLER RESP: status 0x%x qlfr_pgcd 0x%x\n",
  2889. status, err_qlfr_pgcd));
  2890. return 0;
  2891. }
  2892. /**
  2893. * mpi_get_controller_config_resp - SPCv specific
  2894. * @pm8001_ha: our hba card information
  2895. * @piomb: IO message buffer
  2896. */
  2897. static int mpi_get_controller_config_resp(struct pm8001_hba_info *pm8001_ha,
  2898. void *piomb)
  2899. {
  2900. PM8001_MSG_DBG(pm8001_ha,
  2901. pm8001_printk(" pm80xx_addition_functionality\n"));
  2902. return 0;
  2903. }
  2904. /**
  2905. * mpi_get_phy_profile_resp - SPCv specific
  2906. * @pm8001_ha: our hba card information
  2907. * @piomb: IO message buffer
  2908. */
  2909. static int mpi_get_phy_profile_resp(struct pm8001_hba_info *pm8001_ha,
  2910. void *piomb)
  2911. {
  2912. PM8001_MSG_DBG(pm8001_ha,
  2913. pm8001_printk(" pm80xx_addition_functionality\n"));
  2914. return 0;
  2915. }
  2916. /**
  2917. * mpi_flash_op_ext_resp - SPCv specific
  2918. * @pm8001_ha: our hba card information
  2919. * @piomb: IO message buffer
  2920. */
  2921. static int mpi_flash_op_ext_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2922. {
  2923. PM8001_MSG_DBG(pm8001_ha,
  2924. pm8001_printk(" pm80xx_addition_functionality\n"));
  2925. return 0;
  2926. }
  2927. /**
  2928. * mpi_set_phy_profile_resp - SPCv specific
  2929. * @pm8001_ha: our hba card information
  2930. * @piomb: IO message buffer
  2931. */
  2932. static int mpi_set_phy_profile_resp(struct pm8001_hba_info *pm8001_ha,
  2933. void *piomb)
  2934. {
  2935. PM8001_MSG_DBG(pm8001_ha,
  2936. pm8001_printk(" pm80xx_addition_functionality\n"));
  2937. return 0;
  2938. }
  2939. /**
  2940. * mpi_kek_management_resp - SPCv specific
  2941. * @pm8001_ha: our hba card information
  2942. * @piomb: IO message buffer
  2943. */
  2944. static int mpi_kek_management_resp(struct pm8001_hba_info *pm8001_ha,
  2945. void *piomb)
  2946. {
  2947. struct kek_mgmt_resp *pPayload = (struct kek_mgmt_resp *)(piomb + 4);
  2948. u32 status = le32_to_cpu(pPayload->status);
  2949. u32 kidx_new_curr_ksop = le32_to_cpu(pPayload->kidx_new_curr_ksop);
  2950. u32 err_qlfr = le32_to_cpu(pPayload->err_qlfr);
  2951. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  2952. "KEK MGMT RESP. Status 0x%x idx_ksop 0x%x err_qlfr 0x%x\n",
  2953. status, kidx_new_curr_ksop, err_qlfr));
  2954. return 0;
  2955. }
  2956. /**
  2957. * mpi_dek_management_resp - SPCv specific
  2958. * @pm8001_ha: our hba card information
  2959. * @piomb: IO message buffer
  2960. */
  2961. static int mpi_dek_management_resp(struct pm8001_hba_info *pm8001_ha,
  2962. void *piomb)
  2963. {
  2964. PM8001_MSG_DBG(pm8001_ha,
  2965. pm8001_printk(" pm80xx_addition_functionality\n"));
  2966. return 0;
  2967. }
  2968. /**
  2969. * ssp_coalesced_comp_resp - SPCv specific
  2970. * @pm8001_ha: our hba card information
  2971. * @piomb: IO message buffer
  2972. */
  2973. static int ssp_coalesced_comp_resp(struct pm8001_hba_info *pm8001_ha,
  2974. void *piomb)
  2975. {
  2976. PM8001_MSG_DBG(pm8001_ha,
  2977. pm8001_printk(" pm80xx_addition_functionality\n"));
  2978. return 0;
  2979. }
  2980. /**
  2981. * process_one_iomb - process one outbound Queue memory block
  2982. * @pm8001_ha: our hba card information
  2983. * @piomb: IO message buffer
  2984. */
  2985. static void process_one_iomb(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2986. {
  2987. __le32 pHeader = *(__le32 *)piomb;
  2988. u32 opc = (u32)((le32_to_cpu(pHeader)) & 0xFFF);
  2989. switch (opc) {
  2990. case OPC_OUB_ECHO:
  2991. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("OPC_OUB_ECHO\n"));
  2992. break;
  2993. case OPC_OUB_HW_EVENT:
  2994. PM8001_MSG_DBG(pm8001_ha,
  2995. pm8001_printk("OPC_OUB_HW_EVENT\n"));
  2996. mpi_hw_event(pm8001_ha, piomb);
  2997. break;
  2998. case OPC_OUB_THERM_HW_EVENT:
  2999. PM8001_MSG_DBG(pm8001_ha,
  3000. pm8001_printk("OPC_OUB_THERMAL_EVENT\n"));
  3001. mpi_thermal_hw_event(pm8001_ha, piomb);
  3002. break;
  3003. case OPC_OUB_SSP_COMP:
  3004. PM8001_MSG_DBG(pm8001_ha,
  3005. pm8001_printk("OPC_OUB_SSP_COMP\n"));
  3006. mpi_ssp_completion(pm8001_ha, piomb);
  3007. break;
  3008. case OPC_OUB_SMP_COMP:
  3009. PM8001_MSG_DBG(pm8001_ha,
  3010. pm8001_printk("OPC_OUB_SMP_COMP\n"));
  3011. mpi_smp_completion(pm8001_ha, piomb);
  3012. break;
  3013. case OPC_OUB_LOCAL_PHY_CNTRL:
  3014. PM8001_MSG_DBG(pm8001_ha,
  3015. pm8001_printk("OPC_OUB_LOCAL_PHY_CNTRL\n"));
  3016. pm8001_mpi_local_phy_ctl(pm8001_ha, piomb);
  3017. break;
  3018. case OPC_OUB_DEV_REGIST:
  3019. PM8001_MSG_DBG(pm8001_ha,
  3020. pm8001_printk("OPC_OUB_DEV_REGIST\n"));
  3021. pm8001_mpi_reg_resp(pm8001_ha, piomb);
  3022. break;
  3023. case OPC_OUB_DEREG_DEV:
  3024. PM8001_MSG_DBG(pm8001_ha,
  3025. pm8001_printk("unregister the device\n"));
  3026. pm8001_mpi_dereg_resp(pm8001_ha, piomb);
  3027. break;
  3028. case OPC_OUB_GET_DEV_HANDLE:
  3029. PM8001_MSG_DBG(pm8001_ha,
  3030. pm8001_printk("OPC_OUB_GET_DEV_HANDLE\n"));
  3031. break;
  3032. case OPC_OUB_SATA_COMP:
  3033. PM8001_MSG_DBG(pm8001_ha,
  3034. pm8001_printk("OPC_OUB_SATA_COMP\n"));
  3035. mpi_sata_completion(pm8001_ha, piomb);
  3036. break;
  3037. case OPC_OUB_SATA_EVENT:
  3038. PM8001_MSG_DBG(pm8001_ha,
  3039. pm8001_printk("OPC_OUB_SATA_EVENT\n"));
  3040. mpi_sata_event(pm8001_ha, piomb);
  3041. break;
  3042. case OPC_OUB_SSP_EVENT:
  3043. PM8001_MSG_DBG(pm8001_ha,
  3044. pm8001_printk("OPC_OUB_SSP_EVENT\n"));
  3045. mpi_ssp_event(pm8001_ha, piomb);
  3046. break;
  3047. case OPC_OUB_DEV_HANDLE_ARRIV:
  3048. PM8001_MSG_DBG(pm8001_ha,
  3049. pm8001_printk("OPC_OUB_DEV_HANDLE_ARRIV\n"));
  3050. /*This is for target*/
  3051. break;
  3052. case OPC_OUB_SSP_RECV_EVENT:
  3053. PM8001_MSG_DBG(pm8001_ha,
  3054. pm8001_printk("OPC_OUB_SSP_RECV_EVENT\n"));
  3055. /*This is for target*/
  3056. break;
  3057. case OPC_OUB_FW_FLASH_UPDATE:
  3058. PM8001_MSG_DBG(pm8001_ha,
  3059. pm8001_printk("OPC_OUB_FW_FLASH_UPDATE\n"));
  3060. pm8001_mpi_fw_flash_update_resp(pm8001_ha, piomb);
  3061. break;
  3062. case OPC_OUB_GPIO_RESPONSE:
  3063. PM8001_MSG_DBG(pm8001_ha,
  3064. pm8001_printk("OPC_OUB_GPIO_RESPONSE\n"));
  3065. break;
  3066. case OPC_OUB_GPIO_EVENT:
  3067. PM8001_MSG_DBG(pm8001_ha,
  3068. pm8001_printk("OPC_OUB_GPIO_EVENT\n"));
  3069. break;
  3070. case OPC_OUB_GENERAL_EVENT:
  3071. PM8001_MSG_DBG(pm8001_ha,
  3072. pm8001_printk("OPC_OUB_GENERAL_EVENT\n"));
  3073. pm8001_mpi_general_event(pm8001_ha, piomb);
  3074. break;
  3075. case OPC_OUB_SSP_ABORT_RSP:
  3076. PM8001_MSG_DBG(pm8001_ha,
  3077. pm8001_printk("OPC_OUB_SSP_ABORT_RSP\n"));
  3078. pm8001_mpi_task_abort_resp(pm8001_ha, piomb);
  3079. break;
  3080. case OPC_OUB_SATA_ABORT_RSP:
  3081. PM8001_MSG_DBG(pm8001_ha,
  3082. pm8001_printk("OPC_OUB_SATA_ABORT_RSP\n"));
  3083. pm8001_mpi_task_abort_resp(pm8001_ha, piomb);
  3084. break;
  3085. case OPC_OUB_SAS_DIAG_MODE_START_END:
  3086. PM8001_MSG_DBG(pm8001_ha,
  3087. pm8001_printk("OPC_OUB_SAS_DIAG_MODE_START_END\n"));
  3088. break;
  3089. case OPC_OUB_SAS_DIAG_EXECUTE:
  3090. PM8001_MSG_DBG(pm8001_ha,
  3091. pm8001_printk("OPC_OUB_SAS_DIAG_EXECUTE\n"));
  3092. break;
  3093. case OPC_OUB_GET_TIME_STAMP:
  3094. PM8001_MSG_DBG(pm8001_ha,
  3095. pm8001_printk("OPC_OUB_GET_TIME_STAMP\n"));
  3096. break;
  3097. case OPC_OUB_SAS_HW_EVENT_ACK:
  3098. PM8001_MSG_DBG(pm8001_ha,
  3099. pm8001_printk("OPC_OUB_SAS_HW_EVENT_ACK\n"));
  3100. break;
  3101. case OPC_OUB_PORT_CONTROL:
  3102. PM8001_MSG_DBG(pm8001_ha,
  3103. pm8001_printk("OPC_OUB_PORT_CONTROL\n"));
  3104. break;
  3105. case OPC_OUB_SMP_ABORT_RSP:
  3106. PM8001_MSG_DBG(pm8001_ha,
  3107. pm8001_printk("OPC_OUB_SMP_ABORT_RSP\n"));
  3108. pm8001_mpi_task_abort_resp(pm8001_ha, piomb);
  3109. break;
  3110. case OPC_OUB_GET_NVMD_DATA:
  3111. PM8001_MSG_DBG(pm8001_ha,
  3112. pm8001_printk("OPC_OUB_GET_NVMD_DATA\n"));
  3113. pm8001_mpi_get_nvmd_resp(pm8001_ha, piomb);
  3114. break;
  3115. case OPC_OUB_SET_NVMD_DATA:
  3116. PM8001_MSG_DBG(pm8001_ha,
  3117. pm8001_printk("OPC_OUB_SET_NVMD_DATA\n"));
  3118. pm8001_mpi_set_nvmd_resp(pm8001_ha, piomb);
  3119. break;
  3120. case OPC_OUB_DEVICE_HANDLE_REMOVAL:
  3121. PM8001_MSG_DBG(pm8001_ha,
  3122. pm8001_printk("OPC_OUB_DEVICE_HANDLE_REMOVAL\n"));
  3123. break;
  3124. case OPC_OUB_SET_DEVICE_STATE:
  3125. PM8001_MSG_DBG(pm8001_ha,
  3126. pm8001_printk("OPC_OUB_SET_DEVICE_STATE\n"));
  3127. pm8001_mpi_set_dev_state_resp(pm8001_ha, piomb);
  3128. break;
  3129. case OPC_OUB_GET_DEVICE_STATE:
  3130. PM8001_MSG_DBG(pm8001_ha,
  3131. pm8001_printk("OPC_OUB_GET_DEVICE_STATE\n"));
  3132. break;
  3133. case OPC_OUB_SET_DEV_INFO:
  3134. PM8001_MSG_DBG(pm8001_ha,
  3135. pm8001_printk("OPC_OUB_SET_DEV_INFO\n"));
  3136. break;
  3137. /* spcv specifc commands */
  3138. case OPC_OUB_PHY_START_RESP:
  3139. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  3140. "OPC_OUB_PHY_START_RESP opcode:%x\n", opc));
  3141. mpi_phy_start_resp(pm8001_ha, piomb);
  3142. break;
  3143. case OPC_OUB_PHY_STOP_RESP:
  3144. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  3145. "OPC_OUB_PHY_STOP_RESP opcode:%x\n", opc));
  3146. mpi_phy_stop_resp(pm8001_ha, piomb);
  3147. break;
  3148. case OPC_OUB_SET_CONTROLLER_CONFIG:
  3149. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  3150. "OPC_OUB_SET_CONTROLLER_CONFIG opcode:%x\n", opc));
  3151. mpi_set_controller_config_resp(pm8001_ha, piomb);
  3152. break;
  3153. case OPC_OUB_GET_CONTROLLER_CONFIG:
  3154. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  3155. "OPC_OUB_GET_CONTROLLER_CONFIG opcode:%x\n", opc));
  3156. mpi_get_controller_config_resp(pm8001_ha, piomb);
  3157. break;
  3158. case OPC_OUB_GET_PHY_PROFILE:
  3159. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  3160. "OPC_OUB_GET_PHY_PROFILE opcode:%x\n", opc));
  3161. mpi_get_phy_profile_resp(pm8001_ha, piomb);
  3162. break;
  3163. case OPC_OUB_FLASH_OP_EXT:
  3164. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  3165. "OPC_OUB_FLASH_OP_EXT opcode:%x\n", opc));
  3166. mpi_flash_op_ext_resp(pm8001_ha, piomb);
  3167. break;
  3168. case OPC_OUB_SET_PHY_PROFILE:
  3169. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  3170. "OPC_OUB_SET_PHY_PROFILE opcode:%x\n", opc));
  3171. mpi_set_phy_profile_resp(pm8001_ha, piomb);
  3172. break;
  3173. case OPC_OUB_KEK_MANAGEMENT_RESP:
  3174. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  3175. "OPC_OUB_KEK_MANAGEMENT_RESP opcode:%x\n", opc));
  3176. mpi_kek_management_resp(pm8001_ha, piomb);
  3177. break;
  3178. case OPC_OUB_DEK_MANAGEMENT_RESP:
  3179. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  3180. "OPC_OUB_DEK_MANAGEMENT_RESP opcode:%x\n", opc));
  3181. mpi_dek_management_resp(pm8001_ha, piomb);
  3182. break;
  3183. case OPC_OUB_SSP_COALESCED_COMP_RESP:
  3184. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  3185. "OPC_OUB_SSP_COALESCED_COMP_RESP opcode:%x\n", opc));
  3186. ssp_coalesced_comp_resp(pm8001_ha, piomb);
  3187. break;
  3188. default:
  3189. PM8001_MSG_DBG(pm8001_ha, pm8001_printk(
  3190. "Unknown outbound Queue IOMB OPC = 0x%x\n", opc));
  3191. break;
  3192. }
  3193. }
  3194. static int process_oq(struct pm8001_hba_info *pm8001_ha, u8 vec)
  3195. {
  3196. struct outbound_queue_table *circularQ;
  3197. void *pMsg1 = NULL;
  3198. u8 uninitialized_var(bc);
  3199. u32 ret = MPI_IO_STATUS_FAIL;
  3200. unsigned long flags;
  3201. spin_lock_irqsave(&pm8001_ha->lock, flags);
  3202. circularQ = &pm8001_ha->outbnd_q_tbl[vec];
  3203. do {
  3204. ret = pm8001_mpi_msg_consume(pm8001_ha, circularQ, &pMsg1, &bc);
  3205. if (MPI_IO_STATUS_SUCCESS == ret) {
  3206. /* process the outbound message */
  3207. process_one_iomb(pm8001_ha, (void *)(pMsg1 - 4));
  3208. /* free the message from the outbound circular buffer */
  3209. pm8001_mpi_msg_free_set(pm8001_ha, pMsg1,
  3210. circularQ, bc);
  3211. }
  3212. if (MPI_IO_STATUS_BUSY == ret) {
  3213. /* Update the producer index from SPC */
  3214. circularQ->producer_index =
  3215. cpu_to_le32(pm8001_read_32(circularQ->pi_virt));
  3216. if (le32_to_cpu(circularQ->producer_index) ==
  3217. circularQ->consumer_idx)
  3218. /* OQ is empty */
  3219. break;
  3220. }
  3221. } while (1);
  3222. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  3223. return ret;
  3224. }
  3225. /* PCI_DMA_... to our direction translation. */
  3226. static const u8 data_dir_flags[] = {
  3227. [PCI_DMA_BIDIRECTIONAL] = DATA_DIR_BYRECIPIENT,/* UNSPECIFIED */
  3228. [PCI_DMA_TODEVICE] = DATA_DIR_OUT,/* OUTBOUND */
  3229. [PCI_DMA_FROMDEVICE] = DATA_DIR_IN,/* INBOUND */
  3230. [PCI_DMA_NONE] = DATA_DIR_NONE,/* NO TRANSFER */
  3231. };
  3232. static void build_smp_cmd(u32 deviceID, __le32 hTag,
  3233. struct smp_req *psmp_cmd, int mode, int length)
  3234. {
  3235. psmp_cmd->tag = hTag;
  3236. psmp_cmd->device_id = cpu_to_le32(deviceID);
  3237. if (mode == SMP_DIRECT) {
  3238. length = length - 4; /* subtract crc */
  3239. psmp_cmd->len_ip_ir = cpu_to_le32(length << 16);
  3240. } else {
  3241. psmp_cmd->len_ip_ir = cpu_to_le32(1|(1 << 1));
  3242. }
  3243. }
  3244. /**
  3245. * pm8001_chip_smp_req - send a SMP task to FW
  3246. * @pm8001_ha: our hba card information.
  3247. * @ccb: the ccb information this request used.
  3248. */
  3249. static int pm80xx_chip_smp_req(struct pm8001_hba_info *pm8001_ha,
  3250. struct pm8001_ccb_info *ccb)
  3251. {
  3252. int elem, rc;
  3253. struct sas_task *task = ccb->task;
  3254. struct domain_device *dev = task->dev;
  3255. struct pm8001_device *pm8001_dev = dev->lldd_dev;
  3256. struct scatterlist *sg_req, *sg_resp;
  3257. u32 req_len, resp_len;
  3258. struct smp_req smp_cmd;
  3259. u32 opc;
  3260. struct inbound_queue_table *circularQ;
  3261. char *preq_dma_addr = NULL;
  3262. __le64 tmp_addr;
  3263. u32 i, length;
  3264. memset(&smp_cmd, 0, sizeof(smp_cmd));
  3265. /*
  3266. * DMA-map SMP request, response buffers
  3267. */
  3268. sg_req = &task->smp_task.smp_req;
  3269. elem = dma_map_sg(pm8001_ha->dev, sg_req, 1, PCI_DMA_TODEVICE);
  3270. if (!elem)
  3271. return -ENOMEM;
  3272. req_len = sg_dma_len(sg_req);
  3273. sg_resp = &task->smp_task.smp_resp;
  3274. elem = dma_map_sg(pm8001_ha->dev, sg_resp, 1, PCI_DMA_FROMDEVICE);
  3275. if (!elem) {
  3276. rc = -ENOMEM;
  3277. goto err_out;
  3278. }
  3279. resp_len = sg_dma_len(sg_resp);
  3280. /* must be in dwords */
  3281. if ((req_len & 0x3) || (resp_len & 0x3)) {
  3282. rc = -EINVAL;
  3283. goto err_out_2;
  3284. }
  3285. opc = OPC_INB_SMP_REQUEST;
  3286. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3287. smp_cmd.tag = cpu_to_le32(ccb->ccb_tag);
  3288. length = sg_req->length;
  3289. PM8001_IO_DBG(pm8001_ha,
  3290. pm8001_printk("SMP Frame Length %d\n", sg_req->length));
  3291. if (!(length - 8))
  3292. pm8001_ha->smp_exp_mode = SMP_DIRECT;
  3293. else
  3294. pm8001_ha->smp_exp_mode = SMP_INDIRECT;
  3295. tmp_addr = cpu_to_le64((u64)sg_dma_address(&task->smp_task.smp_req));
  3296. preq_dma_addr = (char *)phys_to_virt(tmp_addr);
  3297. /* INDIRECT MODE command settings. Use DMA */
  3298. if (pm8001_ha->smp_exp_mode == SMP_INDIRECT) {
  3299. PM8001_IO_DBG(pm8001_ha,
  3300. pm8001_printk("SMP REQUEST INDIRECT MODE\n"));
  3301. /* for SPCv indirect mode. Place the top 4 bytes of
  3302. * SMP Request header here. */
  3303. for (i = 0; i < 4; i++)
  3304. smp_cmd.smp_req16[i] = *(preq_dma_addr + i);
  3305. /* exclude top 4 bytes for SMP req header */
  3306. smp_cmd.long_smp_req.long_req_addr =
  3307. cpu_to_le64((u64)sg_dma_address
  3308. (&task->smp_task.smp_req) + 4);
  3309. /* exclude 4 bytes for SMP req header and CRC */
  3310. smp_cmd.long_smp_req.long_req_size =
  3311. cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_req)-8);
  3312. smp_cmd.long_smp_req.long_resp_addr =
  3313. cpu_to_le64((u64)sg_dma_address
  3314. (&task->smp_task.smp_resp));
  3315. smp_cmd.long_smp_req.long_resp_size =
  3316. cpu_to_le32((u32)sg_dma_len
  3317. (&task->smp_task.smp_resp)-4);
  3318. } else { /* DIRECT MODE */
  3319. smp_cmd.long_smp_req.long_req_addr =
  3320. cpu_to_le64((u64)sg_dma_address
  3321. (&task->smp_task.smp_req));
  3322. smp_cmd.long_smp_req.long_req_size =
  3323. cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_req)-4);
  3324. smp_cmd.long_smp_req.long_resp_addr =
  3325. cpu_to_le64((u64)sg_dma_address
  3326. (&task->smp_task.smp_resp));
  3327. smp_cmd.long_smp_req.long_resp_size =
  3328. cpu_to_le32
  3329. ((u32)sg_dma_len(&task->smp_task.smp_resp)-4);
  3330. }
  3331. if (pm8001_ha->smp_exp_mode == SMP_DIRECT) {
  3332. PM8001_IO_DBG(pm8001_ha,
  3333. pm8001_printk("SMP REQUEST DIRECT MODE\n"));
  3334. for (i = 0; i < length; i++)
  3335. if (i < 16) {
  3336. smp_cmd.smp_req16[i] = *(preq_dma_addr+i);
  3337. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  3338. "Byte[%d]:%x (DMA data:%x)\n",
  3339. i, smp_cmd.smp_req16[i],
  3340. *(preq_dma_addr)));
  3341. } else {
  3342. smp_cmd.smp_req[i] = *(preq_dma_addr+i);
  3343. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  3344. "Byte[%d]:%x (DMA data:%x)\n",
  3345. i, smp_cmd.smp_req[i],
  3346. *(preq_dma_addr)));
  3347. }
  3348. }
  3349. build_smp_cmd(pm8001_dev->device_id, smp_cmd.tag,
  3350. &smp_cmd, pm8001_ha->smp_exp_mode, length);
  3351. pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, (u32 *)&smp_cmd, 0);
  3352. return 0;
  3353. err_out_2:
  3354. dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_resp, 1,
  3355. PCI_DMA_FROMDEVICE);
  3356. err_out:
  3357. dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_req, 1,
  3358. PCI_DMA_TODEVICE);
  3359. return rc;
  3360. }
  3361. static int check_enc_sas_cmd(struct sas_task *task)
  3362. {
  3363. u8 cmd = task->ssp_task.cmd->cmnd[0];
  3364. if (cmd == READ_10 || cmd == WRITE_10 || cmd == WRITE_VERIFY)
  3365. return 1;
  3366. else
  3367. return 0;
  3368. }
  3369. static int check_enc_sat_cmd(struct sas_task *task)
  3370. {
  3371. int ret = 0;
  3372. switch (task->ata_task.fis.command) {
  3373. case ATA_CMD_FPDMA_READ:
  3374. case ATA_CMD_READ_EXT:
  3375. case ATA_CMD_READ:
  3376. case ATA_CMD_FPDMA_WRITE:
  3377. case ATA_CMD_WRITE_EXT:
  3378. case ATA_CMD_WRITE:
  3379. case ATA_CMD_PIO_READ:
  3380. case ATA_CMD_PIO_READ_EXT:
  3381. case ATA_CMD_PIO_WRITE:
  3382. case ATA_CMD_PIO_WRITE_EXT:
  3383. ret = 1;
  3384. break;
  3385. default:
  3386. ret = 0;
  3387. break;
  3388. }
  3389. return ret;
  3390. }
  3391. /**
  3392. * pm80xx_chip_ssp_io_req - send a SSP task to FW
  3393. * @pm8001_ha: our hba card information.
  3394. * @ccb: the ccb information this request used.
  3395. */
  3396. static int pm80xx_chip_ssp_io_req(struct pm8001_hba_info *pm8001_ha,
  3397. struct pm8001_ccb_info *ccb)
  3398. {
  3399. struct sas_task *task = ccb->task;
  3400. struct domain_device *dev = task->dev;
  3401. struct pm8001_device *pm8001_dev = dev->lldd_dev;
  3402. struct ssp_ini_io_start_req ssp_cmd;
  3403. u32 tag = ccb->ccb_tag;
  3404. int ret;
  3405. u64 phys_addr;
  3406. struct inbound_queue_table *circularQ;
  3407. static u32 inb;
  3408. static u32 outb;
  3409. u32 opc = OPC_INB_SSPINIIOSTART;
  3410. memset(&ssp_cmd, 0, sizeof(ssp_cmd));
  3411. memcpy(ssp_cmd.ssp_iu.lun, task->ssp_task.LUN, 8);
  3412. /* data address domain added for spcv; set to 0 by host,
  3413. * used internally by controller
  3414. * 0 for SAS 1.1 and SAS 2.0 compatible TLR
  3415. */
  3416. ssp_cmd.dad_dir_m_tlr =
  3417. cpu_to_le32(data_dir_flags[task->data_dir] << 8 | 0x0);
  3418. ssp_cmd.data_len = cpu_to_le32(task->total_xfer_len);
  3419. ssp_cmd.device_id = cpu_to_le32(pm8001_dev->device_id);
  3420. ssp_cmd.tag = cpu_to_le32(tag);
  3421. if (task->ssp_task.enable_first_burst)
  3422. ssp_cmd.ssp_iu.efb_prio_attr |= 0x80;
  3423. ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_prio << 3);
  3424. ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_attr & 7);
  3425. memcpy(ssp_cmd.ssp_iu.cdb, task->ssp_task.cmd->cmnd,
  3426. task->ssp_task.cmd->cmd_len);
  3427. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3428. /* Check if encryption is set */
  3429. if (pm8001_ha->chip->encrypt &&
  3430. !(pm8001_ha->encrypt_info.status) && check_enc_sas_cmd(task)) {
  3431. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  3432. "Encryption enabled.Sending Encrypt SAS command 0x%x\n",
  3433. task->ssp_task.cmd->cmnd[0]));
  3434. opc = OPC_INB_SSP_INI_DIF_ENC_IO;
  3435. /* enable encryption. 0 for SAS 1.1 and SAS 2.0 compatible TLR*/
  3436. ssp_cmd.dad_dir_m_tlr = cpu_to_le32
  3437. ((data_dir_flags[task->data_dir] << 8) | 0x20 | 0x0);
  3438. /* fill in PRD (scatter/gather) table, if any */
  3439. if (task->num_scatter > 1) {
  3440. pm8001_chip_make_sg(task->scatter,
  3441. ccb->n_elem, ccb->buf_prd);
  3442. phys_addr = ccb->ccb_dma_handle +
  3443. offsetof(struct pm8001_ccb_info, buf_prd[0]);
  3444. ssp_cmd.enc_addr_low =
  3445. cpu_to_le32(lower_32_bits(phys_addr));
  3446. ssp_cmd.enc_addr_high =
  3447. cpu_to_le32(upper_32_bits(phys_addr));
  3448. ssp_cmd.enc_esgl = cpu_to_le32(1<<31);
  3449. } else if (task->num_scatter == 1) {
  3450. u64 dma_addr = sg_dma_address(task->scatter);
  3451. ssp_cmd.enc_addr_low =
  3452. cpu_to_le32(lower_32_bits(dma_addr));
  3453. ssp_cmd.enc_addr_high =
  3454. cpu_to_le32(upper_32_bits(dma_addr));
  3455. ssp_cmd.enc_len = cpu_to_le32(task->total_xfer_len);
  3456. ssp_cmd.enc_esgl = 0;
  3457. } else if (task->num_scatter == 0) {
  3458. ssp_cmd.enc_addr_low = 0;
  3459. ssp_cmd.enc_addr_high = 0;
  3460. ssp_cmd.enc_len = cpu_to_le32(task->total_xfer_len);
  3461. ssp_cmd.enc_esgl = 0;
  3462. }
  3463. /* XTS mode. All other fields are 0 */
  3464. ssp_cmd.key_cmode = 0x6 << 4;
  3465. /* set tweak values. Should be the start lba */
  3466. ssp_cmd.twk_val0 = cpu_to_le32((task->ssp_task.cmd->cmnd[2] << 24) |
  3467. (task->ssp_task.cmd->cmnd[3] << 16) |
  3468. (task->ssp_task.cmd->cmnd[4] << 8) |
  3469. (task->ssp_task.cmd->cmnd[5]));
  3470. } else {
  3471. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  3472. "Sending Normal SAS command 0x%x inb q %x\n",
  3473. task->ssp_task.cmd->cmnd[0], inb));
  3474. /* fill in PRD (scatter/gather) table, if any */
  3475. if (task->num_scatter > 1) {
  3476. pm8001_chip_make_sg(task->scatter, ccb->n_elem,
  3477. ccb->buf_prd);
  3478. phys_addr = ccb->ccb_dma_handle +
  3479. offsetof(struct pm8001_ccb_info, buf_prd[0]);
  3480. ssp_cmd.addr_low =
  3481. cpu_to_le32(lower_32_bits(phys_addr));
  3482. ssp_cmd.addr_high =
  3483. cpu_to_le32(upper_32_bits(phys_addr));
  3484. ssp_cmd.esgl = cpu_to_le32(1<<31);
  3485. } else if (task->num_scatter == 1) {
  3486. u64 dma_addr = sg_dma_address(task->scatter);
  3487. ssp_cmd.addr_low = cpu_to_le32(lower_32_bits(dma_addr));
  3488. ssp_cmd.addr_high =
  3489. cpu_to_le32(upper_32_bits(dma_addr));
  3490. ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
  3491. ssp_cmd.esgl = 0;
  3492. } else if (task->num_scatter == 0) {
  3493. ssp_cmd.addr_low = 0;
  3494. ssp_cmd.addr_high = 0;
  3495. ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
  3496. ssp_cmd.esgl = 0;
  3497. }
  3498. }
  3499. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &ssp_cmd, outb++);
  3500. /* rotate the outb queue */
  3501. outb = outb%PM8001_MAX_SPCV_OUTB_NUM;
  3502. return ret;
  3503. }
  3504. static int pm80xx_chip_sata_req(struct pm8001_hba_info *pm8001_ha,
  3505. struct pm8001_ccb_info *ccb)
  3506. {
  3507. struct sas_task *task = ccb->task;
  3508. struct domain_device *dev = task->dev;
  3509. struct pm8001_device *pm8001_ha_dev = dev->lldd_dev;
  3510. u32 tag = ccb->ccb_tag;
  3511. int ret;
  3512. static u32 inb;
  3513. static u32 outb;
  3514. struct sata_start_req sata_cmd;
  3515. u32 hdr_tag, ncg_tag = 0;
  3516. u64 phys_addr;
  3517. u32 ATAP = 0x0;
  3518. u32 dir;
  3519. struct inbound_queue_table *circularQ;
  3520. unsigned long flags;
  3521. u32 opc = OPC_INB_SATA_HOST_OPSTART;
  3522. memset(&sata_cmd, 0, sizeof(sata_cmd));
  3523. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3524. if (task->data_dir == PCI_DMA_NONE) {
  3525. ATAP = 0x04; /* no data*/
  3526. PM8001_IO_DBG(pm8001_ha, pm8001_printk("no data\n"));
  3527. } else if (likely(!task->ata_task.device_control_reg_update)) {
  3528. if (task->ata_task.dma_xfer) {
  3529. ATAP = 0x06; /* DMA */
  3530. PM8001_IO_DBG(pm8001_ha, pm8001_printk("DMA\n"));
  3531. } else {
  3532. ATAP = 0x05; /* PIO*/
  3533. PM8001_IO_DBG(pm8001_ha, pm8001_printk("PIO\n"));
  3534. }
  3535. if (task->ata_task.use_ncq &&
  3536. dev->sata_dev.command_set != ATAPI_COMMAND_SET) {
  3537. ATAP = 0x07; /* FPDMA */
  3538. PM8001_IO_DBG(pm8001_ha, pm8001_printk("FPDMA\n"));
  3539. }
  3540. }
  3541. if (task->ata_task.use_ncq && pm8001_get_ncq_tag(task, &hdr_tag)) {
  3542. task->ata_task.fis.sector_count |= (u8) (hdr_tag << 3);
  3543. ncg_tag = hdr_tag;
  3544. }
  3545. dir = data_dir_flags[task->data_dir] << 8;
  3546. sata_cmd.tag = cpu_to_le32(tag);
  3547. sata_cmd.device_id = cpu_to_le32(pm8001_ha_dev->device_id);
  3548. sata_cmd.data_len = cpu_to_le32(task->total_xfer_len);
  3549. sata_cmd.sata_fis = task->ata_task.fis;
  3550. if (likely(!task->ata_task.device_control_reg_update))
  3551. sata_cmd.sata_fis.flags |= 0x80;/* C=1: update ATA cmd reg */
  3552. sata_cmd.sata_fis.flags &= 0xF0;/* PM_PORT field shall be 0 */
  3553. /* Check if encryption is set */
  3554. if (pm8001_ha->chip->encrypt &&
  3555. !(pm8001_ha->encrypt_info.status) && check_enc_sat_cmd(task)) {
  3556. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  3557. "Encryption enabled.Sending Encrypt SATA cmd 0x%x\n",
  3558. sata_cmd.sata_fis.command));
  3559. opc = OPC_INB_SATA_DIF_ENC_IO;
  3560. /* set encryption bit */
  3561. sata_cmd.ncqtag_atap_dir_m_dad =
  3562. cpu_to_le32(((ncg_tag & 0xff)<<16)|
  3563. ((ATAP & 0x3f) << 10) | 0x20 | dir);
  3564. /* dad (bit 0-1) is 0 */
  3565. /* fill in PRD (scatter/gather) table, if any */
  3566. if (task->num_scatter > 1) {
  3567. pm8001_chip_make_sg(task->scatter,
  3568. ccb->n_elem, ccb->buf_prd);
  3569. phys_addr = ccb->ccb_dma_handle +
  3570. offsetof(struct pm8001_ccb_info, buf_prd[0]);
  3571. sata_cmd.enc_addr_low = lower_32_bits(phys_addr);
  3572. sata_cmd.enc_addr_high = upper_32_bits(phys_addr);
  3573. sata_cmd.enc_esgl = cpu_to_le32(1 << 31);
  3574. } else if (task->num_scatter == 1) {
  3575. u64 dma_addr = sg_dma_address(task->scatter);
  3576. sata_cmd.enc_addr_low = lower_32_bits(dma_addr);
  3577. sata_cmd.enc_addr_high = upper_32_bits(dma_addr);
  3578. sata_cmd.enc_len = cpu_to_le32(task->total_xfer_len);
  3579. sata_cmd.enc_esgl = 0;
  3580. } else if (task->num_scatter == 0) {
  3581. sata_cmd.enc_addr_low = 0;
  3582. sata_cmd.enc_addr_high = 0;
  3583. sata_cmd.enc_len = cpu_to_le32(task->total_xfer_len);
  3584. sata_cmd.enc_esgl = 0;
  3585. }
  3586. /* XTS mode. All other fields are 0 */
  3587. sata_cmd.key_index_mode = 0x6 << 4;
  3588. /* set tweak values. Should be the start lba */
  3589. sata_cmd.twk_val0 =
  3590. cpu_to_le32((sata_cmd.sata_fis.lbal_exp << 24) |
  3591. (sata_cmd.sata_fis.lbah << 16) |
  3592. (sata_cmd.sata_fis.lbam << 8) |
  3593. (sata_cmd.sata_fis.lbal));
  3594. sata_cmd.twk_val1 =
  3595. cpu_to_le32((sata_cmd.sata_fis.lbah_exp << 8) |
  3596. (sata_cmd.sata_fis.lbam_exp));
  3597. } else {
  3598. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  3599. "Sending Normal SATA command 0x%x inb %x\n",
  3600. sata_cmd.sata_fis.command, inb));
  3601. /* dad (bit 0-1) is 0 */
  3602. sata_cmd.ncqtag_atap_dir_m_dad =
  3603. cpu_to_le32(((ncg_tag & 0xff)<<16) |
  3604. ((ATAP & 0x3f) << 10) | dir);
  3605. /* fill in PRD (scatter/gather) table, if any */
  3606. if (task->num_scatter > 1) {
  3607. pm8001_chip_make_sg(task->scatter,
  3608. ccb->n_elem, ccb->buf_prd);
  3609. phys_addr = ccb->ccb_dma_handle +
  3610. offsetof(struct pm8001_ccb_info, buf_prd[0]);
  3611. sata_cmd.addr_low = lower_32_bits(phys_addr);
  3612. sata_cmd.addr_high = upper_32_bits(phys_addr);
  3613. sata_cmd.esgl = cpu_to_le32(1 << 31);
  3614. } else if (task->num_scatter == 1) {
  3615. u64 dma_addr = sg_dma_address(task->scatter);
  3616. sata_cmd.addr_low = lower_32_bits(dma_addr);
  3617. sata_cmd.addr_high = upper_32_bits(dma_addr);
  3618. sata_cmd.len = cpu_to_le32(task->total_xfer_len);
  3619. sata_cmd.esgl = 0;
  3620. } else if (task->num_scatter == 0) {
  3621. sata_cmd.addr_low = 0;
  3622. sata_cmd.addr_high = 0;
  3623. sata_cmd.len = cpu_to_le32(task->total_xfer_len);
  3624. sata_cmd.esgl = 0;
  3625. }
  3626. /* scsi cdb */
  3627. sata_cmd.atapi_scsi_cdb[0] =
  3628. cpu_to_le32(((task->ata_task.atapi_packet[0]) |
  3629. (task->ata_task.atapi_packet[1] << 8) |
  3630. (task->ata_task.atapi_packet[2] << 16) |
  3631. (task->ata_task.atapi_packet[3] << 24)));
  3632. sata_cmd.atapi_scsi_cdb[1] =
  3633. cpu_to_le32(((task->ata_task.atapi_packet[4]) |
  3634. (task->ata_task.atapi_packet[5] << 8) |
  3635. (task->ata_task.atapi_packet[6] << 16) |
  3636. (task->ata_task.atapi_packet[7] << 24)));
  3637. sata_cmd.atapi_scsi_cdb[2] =
  3638. cpu_to_le32(((task->ata_task.atapi_packet[8]) |
  3639. (task->ata_task.atapi_packet[9] << 8) |
  3640. (task->ata_task.atapi_packet[10] << 16) |
  3641. (task->ata_task.atapi_packet[11] << 24)));
  3642. sata_cmd.atapi_scsi_cdb[3] =
  3643. cpu_to_le32(((task->ata_task.atapi_packet[12]) |
  3644. (task->ata_task.atapi_packet[13] << 8) |
  3645. (task->ata_task.atapi_packet[14] << 16) |
  3646. (task->ata_task.atapi_packet[15] << 24)));
  3647. }
  3648. /* Check for read log for failed drive and return */
  3649. if (sata_cmd.sata_fis.command == 0x2f) {
  3650. if (pm8001_ha_dev && ((pm8001_ha_dev->id & NCQ_READ_LOG_FLAG) ||
  3651. (pm8001_ha_dev->id & NCQ_ABORT_ALL_FLAG) ||
  3652. (pm8001_ha_dev->id & NCQ_2ND_RLE_FLAG))) {
  3653. struct task_status_struct *ts;
  3654. pm8001_ha_dev->id &= 0xDFFFFFFF;
  3655. ts = &task->task_status;
  3656. spin_lock_irqsave(&task->task_state_lock, flags);
  3657. ts->resp = SAS_TASK_COMPLETE;
  3658. ts->stat = SAM_STAT_GOOD;
  3659. task->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  3660. task->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  3661. task->task_state_flags |= SAS_TASK_STATE_DONE;
  3662. if (unlikely((task->task_state_flags &
  3663. SAS_TASK_STATE_ABORTED))) {
  3664. spin_unlock_irqrestore(&task->task_state_lock,
  3665. flags);
  3666. PM8001_FAIL_DBG(pm8001_ha,
  3667. pm8001_printk("task 0x%p resp 0x%x "
  3668. " stat 0x%x but aborted by upper layer "
  3669. "\n", task, ts->resp, ts->stat));
  3670. pm8001_ccb_task_free(pm8001_ha, task, ccb, tag);
  3671. return 0;
  3672. } else if (task->uldd_task) {
  3673. spin_unlock_irqrestore(&task->task_state_lock,
  3674. flags);
  3675. pm8001_ccb_task_free(pm8001_ha, task, ccb, tag);
  3676. mb();/* ditto */
  3677. spin_unlock_irq(&pm8001_ha->lock);
  3678. task->task_done(task);
  3679. spin_lock_irq(&pm8001_ha->lock);
  3680. return 0;
  3681. } else if (!task->uldd_task) {
  3682. spin_unlock_irqrestore(&task->task_state_lock,
  3683. flags);
  3684. pm8001_ccb_task_free(pm8001_ha, task, ccb, tag);
  3685. mb();/*ditto*/
  3686. spin_unlock_irq(&pm8001_ha->lock);
  3687. task->task_done(task);
  3688. spin_lock_irq(&pm8001_ha->lock);
  3689. return 0;
  3690. }
  3691. }
  3692. }
  3693. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc,
  3694. &sata_cmd, outb++);
  3695. /* rotate the outb queue */
  3696. outb = outb%PM8001_MAX_SPCV_OUTB_NUM;
  3697. return ret;
  3698. }
  3699. /**
  3700. * pm80xx_chip_phy_start_req - start phy via PHY_START COMMAND
  3701. * @pm8001_ha: our hba card information.
  3702. * @num: the inbound queue number
  3703. * @phy_id: the phy id which we wanted to start up.
  3704. */
  3705. static int
  3706. pm80xx_chip_phy_start_req(struct pm8001_hba_info *pm8001_ha, u8 phy_id)
  3707. {
  3708. struct phy_start_req payload;
  3709. struct inbound_queue_table *circularQ;
  3710. int ret;
  3711. u32 tag = 0x01;
  3712. u32 opcode = OPC_INB_PHYSTART;
  3713. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3714. memset(&payload, 0, sizeof(payload));
  3715. payload.tag = cpu_to_le32(tag);
  3716. PM8001_INIT_DBG(pm8001_ha,
  3717. pm8001_printk("PHY START REQ for phy_id %d\n", phy_id));
  3718. /*
  3719. ** [0:7] PHY Identifier
  3720. ** [8:11] link rate 1.5G, 3G, 6G
  3721. ** [12:13] link mode 01b SAS mode; 10b SATA mode; 11b Auto mode
  3722. ** [14] 0b disable spin up hold; 1b enable spin up hold
  3723. ** [15] ob no change in current PHY analig setup 1b enable using SPAST
  3724. */
  3725. if (!IS_SPCV_12G(pm8001_ha->pdev))
  3726. payload.ase_sh_lm_slr_phyid = cpu_to_le32(SPINHOLD_DISABLE |
  3727. LINKMODE_AUTO | LINKRATE_15 |
  3728. LINKRATE_30 | LINKRATE_60 | phy_id);
  3729. else
  3730. payload.ase_sh_lm_slr_phyid = cpu_to_le32(SPINHOLD_DISABLE |
  3731. LINKMODE_AUTO | LINKRATE_15 |
  3732. LINKRATE_30 | LINKRATE_60 | LINKRATE_120 |
  3733. phy_id);
  3734. /* SSC Disable and SAS Analog ST configuration */
  3735. /**
  3736. payload.ase_sh_lm_slr_phyid =
  3737. cpu_to_le32(SSC_DISABLE_30 | SAS_ASE | SPINHOLD_DISABLE |
  3738. LINKMODE_AUTO | LINKRATE_15 | LINKRATE_30 | LINKRATE_60 |
  3739. phy_id);
  3740. Have to add "SAS PHY Analog Setup SPASTI 1 Byte" Based on need
  3741. **/
  3742. payload.sas_identify.dev_type = SAS_END_DEVICE;
  3743. payload.sas_identify.initiator_bits = SAS_PROTOCOL_ALL;
  3744. memcpy(payload.sas_identify.sas_addr,
  3745. pm8001_ha->sas_addr, SAS_ADDR_SIZE);
  3746. payload.sas_identify.phy_id = phy_id;
  3747. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload, 0);
  3748. return ret;
  3749. }
  3750. /**
  3751. * pm8001_chip_phy_stop_req - start phy via PHY_STOP COMMAND
  3752. * @pm8001_ha: our hba card information.
  3753. * @num: the inbound queue number
  3754. * @phy_id: the phy id which we wanted to start up.
  3755. */
  3756. static int pm80xx_chip_phy_stop_req(struct pm8001_hba_info *pm8001_ha,
  3757. u8 phy_id)
  3758. {
  3759. struct phy_stop_req payload;
  3760. struct inbound_queue_table *circularQ;
  3761. int ret;
  3762. u32 tag = 0x01;
  3763. u32 opcode = OPC_INB_PHYSTOP;
  3764. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3765. memset(&payload, 0, sizeof(payload));
  3766. payload.tag = cpu_to_le32(tag);
  3767. payload.phy_id = cpu_to_le32(phy_id);
  3768. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload, 0);
  3769. return ret;
  3770. }
  3771. /**
  3772. * see comments on pm8001_mpi_reg_resp.
  3773. */
  3774. static int pm80xx_chip_reg_dev_req(struct pm8001_hba_info *pm8001_ha,
  3775. struct pm8001_device *pm8001_dev, u32 flag)
  3776. {
  3777. struct reg_dev_req payload;
  3778. u32 opc;
  3779. u32 stp_sspsmp_sata = 0x4;
  3780. struct inbound_queue_table *circularQ;
  3781. u32 linkrate, phy_id;
  3782. int rc, tag = 0xdeadbeef;
  3783. struct pm8001_ccb_info *ccb;
  3784. u8 retryFlag = 0x1;
  3785. u16 firstBurstSize = 0;
  3786. u16 ITNT = 2000;
  3787. struct domain_device *dev = pm8001_dev->sas_device;
  3788. struct domain_device *parent_dev = dev->parent;
  3789. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3790. memset(&payload, 0, sizeof(payload));
  3791. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  3792. if (rc)
  3793. return rc;
  3794. ccb = &pm8001_ha->ccb_info[tag];
  3795. ccb->device = pm8001_dev;
  3796. ccb->ccb_tag = tag;
  3797. payload.tag = cpu_to_le32(tag);
  3798. if (flag == 1) {
  3799. stp_sspsmp_sata = 0x02; /*direct attached sata */
  3800. } else {
  3801. if (pm8001_dev->dev_type == SAS_SATA_DEV)
  3802. stp_sspsmp_sata = 0x00; /* stp*/
  3803. else if (pm8001_dev->dev_type == SAS_END_DEVICE ||
  3804. pm8001_dev->dev_type == SAS_EDGE_EXPANDER_DEVICE ||
  3805. pm8001_dev->dev_type == SAS_FANOUT_EXPANDER_DEVICE)
  3806. stp_sspsmp_sata = 0x01; /*ssp or smp*/
  3807. }
  3808. if (parent_dev && DEV_IS_EXPANDER(parent_dev->dev_type))
  3809. phy_id = parent_dev->ex_dev.ex_phy->phy_id;
  3810. else
  3811. phy_id = pm8001_dev->attached_phy;
  3812. opc = OPC_INB_REG_DEV;
  3813. linkrate = (pm8001_dev->sas_device->linkrate < dev->port->linkrate) ?
  3814. pm8001_dev->sas_device->linkrate : dev->port->linkrate;
  3815. payload.phyid_portid =
  3816. cpu_to_le32(((pm8001_dev->sas_device->port->id) & 0xFF) |
  3817. ((phy_id & 0xFF) << 8));
  3818. payload.dtype_dlr_mcn_ir_retry = cpu_to_le32((retryFlag & 0x01) |
  3819. ((linkrate & 0x0F) << 24) |
  3820. ((stp_sspsmp_sata & 0x03) << 28));
  3821. payload.firstburstsize_ITNexustimeout =
  3822. cpu_to_le32(ITNT | (firstBurstSize * 0x10000));
  3823. memcpy(payload.sas_addr, pm8001_dev->sas_device->sas_addr,
  3824. SAS_ADDR_SIZE);
  3825. rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  3826. return rc;
  3827. }
  3828. /**
  3829. * pm80xx_chip_phy_ctl_req - support the local phy operation
  3830. * @pm8001_ha: our hba card information.
  3831. * @num: the inbound queue number
  3832. * @phy_id: the phy id which we wanted to operate
  3833. * @phy_op:
  3834. */
  3835. static int pm80xx_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
  3836. u32 phyId, u32 phy_op)
  3837. {
  3838. struct local_phy_ctl_req payload;
  3839. struct inbound_queue_table *circularQ;
  3840. int ret;
  3841. u32 opc = OPC_INB_LOCAL_PHY_CONTROL;
  3842. memset(&payload, 0, sizeof(payload));
  3843. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3844. payload.tag = cpu_to_le32(1);
  3845. payload.phyop_phyid =
  3846. cpu_to_le32(((phy_op & 0xFF) << 8) | (phyId & 0xFF));
  3847. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  3848. return ret;
  3849. }
  3850. static u32 pm80xx_chip_is_our_interupt(struct pm8001_hba_info *pm8001_ha)
  3851. {
  3852. u32 value;
  3853. #ifdef PM8001_USE_MSIX
  3854. return 1;
  3855. #endif
  3856. value = pm8001_cr32(pm8001_ha, 0, MSGU_ODR);
  3857. if (value)
  3858. return 1;
  3859. return 0;
  3860. }
  3861. /**
  3862. * pm8001_chip_isr - PM8001 isr handler.
  3863. * @pm8001_ha: our hba card information.
  3864. * @irq: irq number.
  3865. * @stat: stat.
  3866. */
  3867. static irqreturn_t
  3868. pm80xx_chip_isr(struct pm8001_hba_info *pm8001_ha, u8 vec)
  3869. {
  3870. pm80xx_chip_interrupt_disable(pm8001_ha, vec);
  3871. process_oq(pm8001_ha, vec);
  3872. pm80xx_chip_interrupt_enable(pm8001_ha, vec);
  3873. return IRQ_HANDLED;
  3874. }
  3875. const struct pm8001_dispatch pm8001_80xx_dispatch = {
  3876. .name = "pmc80xx",
  3877. .chip_init = pm80xx_chip_init,
  3878. .chip_soft_rst = pm80xx_chip_soft_rst,
  3879. .chip_rst = pm80xx_hw_chip_rst,
  3880. .chip_iounmap = pm8001_chip_iounmap,
  3881. .isr = pm80xx_chip_isr,
  3882. .is_our_interupt = pm80xx_chip_is_our_interupt,
  3883. .isr_process_oq = process_oq,
  3884. .interrupt_enable = pm80xx_chip_interrupt_enable,
  3885. .interrupt_disable = pm80xx_chip_interrupt_disable,
  3886. .make_prd = pm8001_chip_make_sg,
  3887. .smp_req = pm80xx_chip_smp_req,
  3888. .ssp_io_req = pm80xx_chip_ssp_io_req,
  3889. .sata_req = pm80xx_chip_sata_req,
  3890. .phy_start_req = pm80xx_chip_phy_start_req,
  3891. .phy_stop_req = pm80xx_chip_phy_stop_req,
  3892. .reg_dev_req = pm80xx_chip_reg_dev_req,
  3893. .dereg_dev_req = pm8001_chip_dereg_dev_req,
  3894. .phy_ctl_req = pm80xx_chip_phy_ctl_req,
  3895. .task_abort = pm8001_chip_abort_task,
  3896. .ssp_tm_req = pm8001_chip_ssp_tm_req,
  3897. .get_nvmd_req = pm8001_chip_get_nvmd_req,
  3898. .set_nvmd_req = pm8001_chip_set_nvmd_req,
  3899. .fw_flash_update_req = pm8001_chip_fw_flash_update_req,
  3900. .set_dev_state_req = pm8001_chip_set_dev_state_req,
  3901. };