netxen_nic_hw.c 55 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140
  1. /*
  2. * Copyright (C) 2003 - 2009 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen Inc,
  26. * 18922 Forge Drive
  27. * Cupertino, CA 95014-0701
  28. *
  29. */
  30. #include "netxen_nic.h"
  31. #include "netxen_nic_hw.h"
  32. #include <net/ip.h>
  33. #define MASK(n) ((1ULL<<(n))-1)
  34. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
  35. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
  36. #define MS_WIN(addr) (addr & 0x0ffc0000)
  37. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  38. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  39. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  40. #define CRB_WINDOW_2M (0x130060)
  41. #define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
  42. #define CRB_INDIRECT_2M (0x1e0000UL)
  43. #ifndef readq
  44. static inline u64 readq(void __iomem *addr)
  45. {
  46. return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
  47. }
  48. #endif
  49. #ifndef writeq
  50. static inline void writeq(u64 val, void __iomem *addr)
  51. {
  52. writel(((u32) (val)), (addr));
  53. writel(((u32) (val >> 32)), (addr + 4));
  54. }
  55. #endif
  56. #define ADDR_IN_RANGE(addr, low, high) \
  57. (((addr) < (high)) && ((addr) >= (low)))
  58. #define PCI_OFFSET_FIRST_RANGE(adapter, off) \
  59. ((adapter)->ahw.pci_base0 + (off))
  60. #define PCI_OFFSET_SECOND_RANGE(adapter, off) \
  61. ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
  62. #define PCI_OFFSET_THIRD_RANGE(adapter, off) \
  63. ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
  64. static void __iomem *pci_base_offset(struct netxen_adapter *adapter,
  65. unsigned long off)
  66. {
  67. if (ADDR_IN_RANGE(off, FIRST_PAGE_GROUP_START, FIRST_PAGE_GROUP_END))
  68. return PCI_OFFSET_FIRST_RANGE(adapter, off);
  69. if (ADDR_IN_RANGE(off, SECOND_PAGE_GROUP_START, SECOND_PAGE_GROUP_END))
  70. return PCI_OFFSET_SECOND_RANGE(adapter, off);
  71. if (ADDR_IN_RANGE(off, THIRD_PAGE_GROUP_START, THIRD_PAGE_GROUP_END))
  72. return PCI_OFFSET_THIRD_RANGE(adapter, off);
  73. return NULL;
  74. }
  75. #define CRB_WIN_LOCK_TIMEOUT 100000000
  76. static crb_128M_2M_block_map_t
  77. crb_128M_2M_map[64] __cacheline_aligned_in_smp = {
  78. {{{0, 0, 0, 0} } }, /* 0: PCI */
  79. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  80. {1, 0x0110000, 0x0120000, 0x130000},
  81. {1, 0x0120000, 0x0122000, 0x124000},
  82. {1, 0x0130000, 0x0132000, 0x126000},
  83. {1, 0x0140000, 0x0142000, 0x128000},
  84. {1, 0x0150000, 0x0152000, 0x12a000},
  85. {1, 0x0160000, 0x0170000, 0x110000},
  86. {1, 0x0170000, 0x0172000, 0x12e000},
  87. {0, 0x0000000, 0x0000000, 0x000000},
  88. {0, 0x0000000, 0x0000000, 0x000000},
  89. {0, 0x0000000, 0x0000000, 0x000000},
  90. {0, 0x0000000, 0x0000000, 0x000000},
  91. {0, 0x0000000, 0x0000000, 0x000000},
  92. {0, 0x0000000, 0x0000000, 0x000000},
  93. {1, 0x01e0000, 0x01e0800, 0x122000},
  94. {0, 0x0000000, 0x0000000, 0x000000} } },
  95. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  96. {{{0, 0, 0, 0} } }, /* 3: */
  97. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  98. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  99. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  100. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  101. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  102. {0, 0x0000000, 0x0000000, 0x000000},
  103. {0, 0x0000000, 0x0000000, 0x000000},
  104. {0, 0x0000000, 0x0000000, 0x000000},
  105. {0, 0x0000000, 0x0000000, 0x000000},
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {0, 0x0000000, 0x0000000, 0x000000},
  115. {0, 0x0000000, 0x0000000, 0x000000},
  116. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  117. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  118. {0, 0x0000000, 0x0000000, 0x000000},
  119. {0, 0x0000000, 0x0000000, 0x000000},
  120. {0, 0x0000000, 0x0000000, 0x000000},
  121. {0, 0x0000000, 0x0000000, 0x000000},
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  133. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {0, 0x0000000, 0x0000000, 0x000000},
  136. {0, 0x0000000, 0x0000000, 0x000000},
  137. {0, 0x0000000, 0x0000000, 0x000000},
  138. {0, 0x0000000, 0x0000000, 0x000000},
  139. {0, 0x0000000, 0x0000000, 0x000000},
  140. {0, 0x0000000, 0x0000000, 0x000000},
  141. {0, 0x0000000, 0x0000000, 0x000000},
  142. {0, 0x0000000, 0x0000000, 0x000000},
  143. {0, 0x0000000, 0x0000000, 0x000000},
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {0, 0x0000000, 0x0000000, 0x000000},
  147. {0, 0x0000000, 0x0000000, 0x000000},
  148. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  149. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  150. {0, 0x0000000, 0x0000000, 0x000000},
  151. {0, 0x0000000, 0x0000000, 0x000000},
  152. {0, 0x0000000, 0x0000000, 0x000000},
  153. {0, 0x0000000, 0x0000000, 0x000000},
  154. {0, 0x0000000, 0x0000000, 0x000000},
  155. {0, 0x0000000, 0x0000000, 0x000000},
  156. {0, 0x0000000, 0x0000000, 0x000000},
  157. {0, 0x0000000, 0x0000000, 0x000000},
  158. {0, 0x0000000, 0x0000000, 0x000000},
  159. {0, 0x0000000, 0x0000000, 0x000000},
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {0, 0x0000000, 0x0000000, 0x000000},
  162. {0, 0x0000000, 0x0000000, 0x000000},
  163. {0, 0x0000000, 0x0000000, 0x000000},
  164. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  165. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  166. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  167. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  168. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  169. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  170. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  171. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  172. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  173. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  174. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  175. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  176. {{{0, 0, 0, 0} } }, /* 23: */
  177. {{{0, 0, 0, 0} } }, /* 24: */
  178. {{{0, 0, 0, 0} } }, /* 25: */
  179. {{{0, 0, 0, 0} } }, /* 26: */
  180. {{{0, 0, 0, 0} } }, /* 27: */
  181. {{{0, 0, 0, 0} } }, /* 28: */
  182. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  183. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  184. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  185. {{{0} } }, /* 32: PCI */
  186. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  187. {1, 0x2110000, 0x2120000, 0x130000},
  188. {1, 0x2120000, 0x2122000, 0x124000},
  189. {1, 0x2130000, 0x2132000, 0x126000},
  190. {1, 0x2140000, 0x2142000, 0x128000},
  191. {1, 0x2150000, 0x2152000, 0x12a000},
  192. {1, 0x2160000, 0x2170000, 0x110000},
  193. {1, 0x2170000, 0x2172000, 0x12e000},
  194. {0, 0x0000000, 0x0000000, 0x000000},
  195. {0, 0x0000000, 0x0000000, 0x000000},
  196. {0, 0x0000000, 0x0000000, 0x000000},
  197. {0, 0x0000000, 0x0000000, 0x000000},
  198. {0, 0x0000000, 0x0000000, 0x000000},
  199. {0, 0x0000000, 0x0000000, 0x000000},
  200. {0, 0x0000000, 0x0000000, 0x000000},
  201. {0, 0x0000000, 0x0000000, 0x000000} } },
  202. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  203. {{{0} } }, /* 35: */
  204. {{{0} } }, /* 36: */
  205. {{{0} } }, /* 37: */
  206. {{{0} } }, /* 38: */
  207. {{{0} } }, /* 39: */
  208. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  209. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  210. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  211. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  212. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  213. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  214. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  215. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  216. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  217. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  218. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  219. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  220. {{{0} } }, /* 52: */
  221. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  222. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  223. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  224. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  225. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  226. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  227. {{{0} } }, /* 59: I2C0 */
  228. {{{0} } }, /* 60: I2C1 */
  229. {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
  230. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  231. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  232. };
  233. /*
  234. * top 12 bits of crb internal address (hub, agent)
  235. */
  236. static unsigned crb_hub_agt[64] =
  237. {
  238. 0,
  239. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  240. NETXEN_HW_CRB_HUB_AGT_ADR_MN,
  241. NETXEN_HW_CRB_HUB_AGT_ADR_MS,
  242. 0,
  243. NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
  244. NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
  245. NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
  246. NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
  247. NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
  248. NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
  249. NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
  250. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  251. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  252. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  253. NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
  254. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  255. NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
  256. NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
  257. NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
  258. NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
  259. NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
  260. NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
  261. NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
  262. NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
  263. NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
  264. NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
  265. 0,
  266. NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
  267. NETXEN_HW_CRB_HUB_AGT_ADR_SN,
  268. 0,
  269. NETXEN_HW_CRB_HUB_AGT_ADR_EG,
  270. 0,
  271. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  272. NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
  273. 0,
  274. 0,
  275. 0,
  276. 0,
  277. 0,
  278. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  279. 0,
  280. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
  281. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
  282. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
  283. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
  284. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
  285. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
  286. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
  287. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  288. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  289. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  290. 0,
  291. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
  292. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
  293. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
  294. NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
  295. 0,
  296. NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
  297. NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
  298. NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
  299. 0,
  300. NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
  301. 0,
  302. };
  303. /* PCI Windowing for DDR regions. */
  304. #define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
  305. #define NETXEN_UNICAST_ADDR(port, index) \
  306. (NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
  307. #define NETXEN_MCAST_ADDR(port, index) \
  308. (NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
  309. #define MAC_HI(addr) \
  310. ((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
  311. #define MAC_LO(addr) \
  312. ((addr[5] << 16) | (addr[4] << 8) | (addr[3]))
  313. static int
  314. netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
  315. {
  316. u32 val = 0;
  317. u16 port = adapter->physical_port;
  318. u8 *addr = adapter->netdev->dev_addr;
  319. if (adapter->mc_enabled)
  320. return 0;
  321. val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
  322. val |= (1UL << (28+port));
  323. NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
  324. /* add broadcast addr to filter */
  325. val = 0xffffff;
  326. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  327. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
  328. /* add station addr to filter */
  329. val = MAC_HI(addr);
  330. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
  331. val = MAC_LO(addr);
  332. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, val);
  333. adapter->mc_enabled = 1;
  334. return 0;
  335. }
  336. static int
  337. netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
  338. {
  339. u32 val = 0;
  340. u16 port = adapter->physical_port;
  341. u8 *addr = adapter->netdev->dev_addr;
  342. if (!adapter->mc_enabled)
  343. return 0;
  344. val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
  345. val &= ~(1UL << (28+port));
  346. NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
  347. val = MAC_HI(addr);
  348. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  349. val = MAC_LO(addr);
  350. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
  351. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
  352. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
  353. adapter->mc_enabled = 0;
  354. return 0;
  355. }
  356. static int
  357. netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
  358. int index, u8 *addr)
  359. {
  360. u32 hi = 0, lo = 0;
  361. u16 port = adapter->physical_port;
  362. lo = MAC_LO(addr);
  363. hi = MAC_HI(addr);
  364. NXWR32(adapter, NETXEN_MCAST_ADDR(port, index), hi);
  365. NXWR32(adapter, NETXEN_MCAST_ADDR(port, index)+4, lo);
  366. return 0;
  367. }
  368. void netxen_p2_nic_set_multi(struct net_device *netdev)
  369. {
  370. struct netxen_adapter *adapter = netdev_priv(netdev);
  371. struct dev_mc_list *mc_ptr;
  372. u8 null_addr[6];
  373. int index = 0;
  374. memset(null_addr, 0, 6);
  375. if (netdev->flags & IFF_PROMISC) {
  376. adapter->set_promisc(adapter,
  377. NETXEN_NIU_PROMISC_MODE);
  378. /* Full promiscuous mode */
  379. netxen_nic_disable_mcast_filter(adapter);
  380. return;
  381. }
  382. if (netdev->mc_count == 0) {
  383. adapter->set_promisc(adapter,
  384. NETXEN_NIU_NON_PROMISC_MODE);
  385. netxen_nic_disable_mcast_filter(adapter);
  386. return;
  387. }
  388. adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
  389. if (netdev->flags & IFF_ALLMULTI ||
  390. netdev->mc_count > adapter->max_mc_count) {
  391. netxen_nic_disable_mcast_filter(adapter);
  392. return;
  393. }
  394. netxen_nic_enable_mcast_filter(adapter);
  395. for (mc_ptr = netdev->mc_list; mc_ptr; mc_ptr = mc_ptr->next, index++)
  396. netxen_nic_set_mcast_addr(adapter, index, mc_ptr->dmi_addr);
  397. if (index != netdev->mc_count)
  398. printk(KERN_WARNING "%s: %s multicast address count mismatch\n",
  399. netxen_nic_driver_name, netdev->name);
  400. /* Clear out remaining addresses */
  401. for (; index < adapter->max_mc_count; index++)
  402. netxen_nic_set_mcast_addr(adapter, index, null_addr);
  403. }
  404. static int
  405. netxen_send_cmd_descs(struct netxen_adapter *adapter,
  406. struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
  407. {
  408. u32 i, producer, consumer;
  409. struct netxen_cmd_buffer *pbuf;
  410. struct cmd_desc_type0 *cmd_desc;
  411. struct nx_host_tx_ring *tx_ring;
  412. i = 0;
  413. tx_ring = adapter->tx_ring;
  414. __netif_tx_lock_bh(tx_ring->txq);
  415. producer = tx_ring->producer;
  416. consumer = tx_ring->sw_consumer;
  417. if (nr_desc >= netxen_tx_avail(tx_ring)) {
  418. netif_tx_stop_queue(tx_ring->txq);
  419. __netif_tx_unlock_bh(tx_ring->txq);
  420. return -EBUSY;
  421. }
  422. do {
  423. cmd_desc = &cmd_desc_arr[i];
  424. pbuf = &tx_ring->cmd_buf_arr[producer];
  425. pbuf->skb = NULL;
  426. pbuf->frag_count = 0;
  427. memcpy(&tx_ring->desc_head[producer],
  428. &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
  429. producer = get_next_index(producer, tx_ring->num_desc);
  430. i++;
  431. } while (i != nr_desc);
  432. tx_ring->producer = producer;
  433. netxen_nic_update_cmd_producer(adapter, tx_ring);
  434. __netif_tx_unlock_bh(tx_ring->txq);
  435. return 0;
  436. }
  437. static int
  438. nx_p3_sre_macaddr_change(struct netxen_adapter *adapter, u8 *addr, unsigned op)
  439. {
  440. nx_nic_req_t req;
  441. nx_mac_req_t *mac_req;
  442. u64 word;
  443. memset(&req, 0, sizeof(nx_nic_req_t));
  444. req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
  445. word = NX_MAC_EVENT | ((u64)adapter->portnum << 16);
  446. req.req_hdr = cpu_to_le64(word);
  447. mac_req = (nx_mac_req_t *)&req.words[0];
  448. mac_req->op = op;
  449. memcpy(mac_req->mac_addr, addr, 6);
  450. return netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  451. }
  452. static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
  453. u8 *addr, struct list_head *del_list)
  454. {
  455. struct list_head *head;
  456. nx_mac_list_t *cur;
  457. /* look up if already exists */
  458. list_for_each(head, del_list) {
  459. cur = list_entry(head, nx_mac_list_t, list);
  460. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
  461. list_move_tail(head, &adapter->mac_list);
  462. return 0;
  463. }
  464. }
  465. cur = kzalloc(sizeof(nx_mac_list_t), GFP_ATOMIC);
  466. if (cur == NULL) {
  467. printk(KERN_ERR "%s: failed to add mac address filter\n",
  468. adapter->netdev->name);
  469. return -ENOMEM;
  470. }
  471. memcpy(cur->mac_addr, addr, ETH_ALEN);
  472. list_add_tail(&cur->list, &adapter->mac_list);
  473. return nx_p3_sre_macaddr_change(adapter,
  474. cur->mac_addr, NETXEN_MAC_ADD);
  475. }
  476. void netxen_p3_nic_set_multi(struct net_device *netdev)
  477. {
  478. struct netxen_adapter *adapter = netdev_priv(netdev);
  479. struct dev_mc_list *mc_ptr;
  480. u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  481. u32 mode = VPORT_MISS_MODE_DROP;
  482. LIST_HEAD(del_list);
  483. struct list_head *head;
  484. nx_mac_list_t *cur;
  485. list_splice_tail_init(&adapter->mac_list, &del_list);
  486. nx_p3_nic_add_mac(adapter, netdev->dev_addr, &del_list);
  487. nx_p3_nic_add_mac(adapter, bcast_addr, &del_list);
  488. if (netdev->flags & IFF_PROMISC) {
  489. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  490. goto send_fw_cmd;
  491. }
  492. if ((netdev->flags & IFF_ALLMULTI) ||
  493. (netdev->mc_count > adapter->max_mc_count)) {
  494. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  495. goto send_fw_cmd;
  496. }
  497. if (netdev->mc_count > 0) {
  498. for (mc_ptr = netdev->mc_list; mc_ptr;
  499. mc_ptr = mc_ptr->next) {
  500. nx_p3_nic_add_mac(adapter, mc_ptr->dmi_addr, &del_list);
  501. }
  502. }
  503. send_fw_cmd:
  504. adapter->set_promisc(adapter, mode);
  505. head = &del_list;
  506. while (!list_empty(head)) {
  507. cur = list_entry(head->next, nx_mac_list_t, list);
  508. nx_p3_sre_macaddr_change(adapter,
  509. cur->mac_addr, NETXEN_MAC_DEL);
  510. list_del(&cur->list);
  511. kfree(cur);
  512. }
  513. }
  514. int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
  515. {
  516. nx_nic_req_t req;
  517. u64 word;
  518. memset(&req, 0, sizeof(nx_nic_req_t));
  519. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  520. word = NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
  521. ((u64)adapter->portnum << 16);
  522. req.req_hdr = cpu_to_le64(word);
  523. req.words[0] = cpu_to_le64(mode);
  524. return netxen_send_cmd_descs(adapter,
  525. (struct cmd_desc_type0 *)&req, 1);
  526. }
  527. void netxen_p3_free_mac_list(struct netxen_adapter *adapter)
  528. {
  529. nx_mac_list_t *cur;
  530. struct list_head *head = &adapter->mac_list;
  531. while (!list_empty(head)) {
  532. cur = list_entry(head->next, nx_mac_list_t, list);
  533. nx_p3_sre_macaddr_change(adapter,
  534. cur->mac_addr, NETXEN_MAC_DEL);
  535. list_del(&cur->list);
  536. kfree(cur);
  537. }
  538. }
  539. int netxen_p3_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
  540. {
  541. /* assuming caller has already copied new addr to netdev */
  542. netxen_p3_nic_set_multi(adapter->netdev);
  543. return 0;
  544. }
  545. #define NETXEN_CONFIG_INTR_COALESCE 3
  546. /*
  547. * Send the interrupt coalescing parameter set by ethtool to the card.
  548. */
  549. int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
  550. {
  551. nx_nic_req_t req;
  552. u64 word;
  553. int rv;
  554. memset(&req, 0, sizeof(nx_nic_req_t));
  555. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  556. word = NETXEN_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
  557. req.req_hdr = cpu_to_le64(word);
  558. memcpy(&req.words[0], &adapter->coal, sizeof(adapter->coal));
  559. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  560. if (rv != 0) {
  561. printk(KERN_ERR "ERROR. Could not send "
  562. "interrupt coalescing parameters\n");
  563. }
  564. return rv;
  565. }
  566. int netxen_config_hw_lro(struct netxen_adapter *adapter, int enable)
  567. {
  568. nx_nic_req_t req;
  569. u64 word;
  570. int rv = 0;
  571. if ((adapter->flags & NETXEN_NIC_LRO_ENABLED) == enable)
  572. return 0;
  573. memset(&req, 0, sizeof(nx_nic_req_t));
  574. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  575. word = NX_NIC_H2C_OPCODE_CONFIG_HW_LRO | ((u64)adapter->portnum << 16);
  576. req.req_hdr = cpu_to_le64(word);
  577. req.words[0] = cpu_to_le64(enable);
  578. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  579. if (rv != 0) {
  580. printk(KERN_ERR "ERROR. Could not send "
  581. "configure hw lro request\n");
  582. }
  583. adapter->flags ^= NETXEN_NIC_LRO_ENABLED;
  584. return rv;
  585. }
  586. #define RSS_HASHTYPE_IP_TCP 0x3
  587. int netxen_config_rss(struct netxen_adapter *adapter, int enable)
  588. {
  589. nx_nic_req_t req;
  590. u64 word;
  591. int i, rv;
  592. u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  593. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  594. 0x255b0ec26d5a56daULL };
  595. memset(&req, 0, sizeof(nx_nic_req_t));
  596. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  597. word = NX_NIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
  598. req.req_hdr = cpu_to_le64(word);
  599. /*
  600. * RSS request:
  601. * bits 3-0: hash_method
  602. * 5-4: hash_type_ipv4
  603. * 7-6: hash_type_ipv6
  604. * 8: enable
  605. * 9: use indirection table
  606. * 47-10: reserved
  607. * 63-48: indirection table mask
  608. */
  609. word = ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  610. ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  611. ((u64)(enable & 0x1) << 8) |
  612. ((0x7ULL) << 48);
  613. req.words[0] = cpu_to_le64(word);
  614. for (i = 0; i < 5; i++)
  615. req.words[i+1] = cpu_to_le64(key[i]);
  616. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  617. if (rv != 0) {
  618. printk(KERN_ERR "%s: could not configure RSS\n",
  619. adapter->netdev->name);
  620. }
  621. return rv;
  622. }
  623. int netxen_config_ipaddr(struct netxen_adapter *adapter, u32 ip, int cmd)
  624. {
  625. nx_nic_req_t req;
  626. u64 word;
  627. int rv;
  628. memset(&req, 0, sizeof(nx_nic_req_t));
  629. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  630. word = NX_NIC_H2C_OPCODE_CONFIG_IPADDR | ((u64)adapter->portnum << 16);
  631. req.req_hdr = cpu_to_le64(word);
  632. req.words[0] = cpu_to_le64(cmd);
  633. req.words[1] = cpu_to_le64(ip);
  634. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  635. if (rv != 0) {
  636. printk(KERN_ERR "%s: could not notify %s IP 0x%x reuqest\n",
  637. adapter->netdev->name,
  638. (cmd == NX_IP_UP) ? "Add" : "Remove", ip);
  639. }
  640. return rv;
  641. }
  642. int netxen_linkevent_request(struct netxen_adapter *adapter, int enable)
  643. {
  644. nx_nic_req_t req;
  645. u64 word;
  646. int rv;
  647. memset(&req, 0, sizeof(nx_nic_req_t));
  648. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  649. word = NX_NIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
  650. req.req_hdr = cpu_to_le64(word);
  651. req.words[0] = cpu_to_le64(enable | (enable << 8));
  652. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  653. if (rv != 0) {
  654. printk(KERN_ERR "%s: could not configure link notification\n",
  655. adapter->netdev->name);
  656. }
  657. return rv;
  658. }
  659. int netxen_send_lro_cleanup(struct netxen_adapter *adapter)
  660. {
  661. nx_nic_req_t req;
  662. u64 word;
  663. int rv;
  664. memset(&req, 0, sizeof(nx_nic_req_t));
  665. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  666. word = NX_NIC_H2C_OPCODE_LRO_REQUEST |
  667. ((u64)adapter->portnum << 16) |
  668. ((u64)NX_NIC_LRO_REQUEST_CLEANUP << 56) ;
  669. req.req_hdr = cpu_to_le64(word);
  670. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  671. if (rv != 0) {
  672. printk(KERN_ERR "%s: could not cleanup lro flows\n",
  673. adapter->netdev->name);
  674. }
  675. return rv;
  676. }
  677. /*
  678. * netxen_nic_change_mtu - Change the Maximum Transfer Unit
  679. * @returns 0 on success, negative on failure
  680. */
  681. #define MTU_FUDGE_FACTOR 100
  682. int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
  683. {
  684. struct netxen_adapter *adapter = netdev_priv(netdev);
  685. int max_mtu;
  686. int rc = 0;
  687. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  688. max_mtu = P3_MAX_MTU;
  689. else
  690. max_mtu = P2_MAX_MTU;
  691. if (mtu > max_mtu) {
  692. printk(KERN_ERR "%s: mtu > %d bytes unsupported\n",
  693. netdev->name, max_mtu);
  694. return -EINVAL;
  695. }
  696. if (adapter->set_mtu)
  697. rc = adapter->set_mtu(adapter, mtu);
  698. if (!rc)
  699. netdev->mtu = mtu;
  700. return rc;
  701. }
  702. static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
  703. int size, __le32 * buf)
  704. {
  705. int i, v, addr;
  706. __le32 *ptr32;
  707. addr = base;
  708. ptr32 = buf;
  709. for (i = 0; i < size / sizeof(u32); i++) {
  710. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  711. return -1;
  712. *ptr32 = cpu_to_le32(v);
  713. ptr32++;
  714. addr += sizeof(u32);
  715. }
  716. if ((char *)buf + size > (char *)ptr32) {
  717. __le32 local;
  718. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  719. return -1;
  720. local = cpu_to_le32(v);
  721. memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
  722. }
  723. return 0;
  724. }
  725. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  726. {
  727. __le32 *pmac = (__le32 *) mac;
  728. u32 offset;
  729. offset = NX_FW_MAC_ADDR_OFFSET + (adapter->portnum * sizeof(u64));
  730. if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
  731. return -1;
  732. if (*mac == cpu_to_le64(~0ULL)) {
  733. offset = NX_OLD_MAC_ADDR_OFFSET +
  734. (adapter->portnum * sizeof(u64));
  735. if (netxen_get_flash_block(adapter,
  736. offset, sizeof(u64), pmac) == -1)
  737. return -1;
  738. if (*mac == cpu_to_le64(~0ULL))
  739. return -1;
  740. }
  741. return 0;
  742. }
  743. int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  744. {
  745. uint32_t crbaddr, mac_hi, mac_lo;
  746. int pci_func = adapter->ahw.pci_func;
  747. crbaddr = CRB_MAC_BLOCK_START +
  748. (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
  749. mac_lo = NXRD32(adapter, crbaddr);
  750. mac_hi = NXRD32(adapter, crbaddr+4);
  751. if (pci_func & 1)
  752. *mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
  753. else
  754. *mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
  755. return 0;
  756. }
  757. #define CRB_WIN_LOCK_TIMEOUT 100000000
  758. static int crb_win_lock(struct netxen_adapter *adapter)
  759. {
  760. int done = 0, timeout = 0;
  761. while (!done) {
  762. /* acquire semaphore3 from PCI HW block */
  763. done = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM7_LOCK));
  764. if (done == 1)
  765. break;
  766. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  767. return -1;
  768. timeout++;
  769. udelay(1);
  770. }
  771. NXWR32(adapter, NETXEN_CRB_WIN_LOCK_ID, adapter->portnum);
  772. return 0;
  773. }
  774. static void crb_win_unlock(struct netxen_adapter *adapter)
  775. {
  776. int val;
  777. val = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM7_UNLOCK));
  778. }
  779. /*
  780. * Changes the CRB window to the specified window.
  781. */
  782. void
  783. netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter, u32 wndw)
  784. {
  785. void __iomem *offset;
  786. u32 tmp;
  787. int count = 0;
  788. uint8_t func = adapter->ahw.pci_func;
  789. if (adapter->curr_window == wndw)
  790. return;
  791. /*
  792. * Move the CRB window.
  793. * We need to write to the "direct access" region of PCI
  794. * to avoid a race condition where the window register has
  795. * not been successfully written across CRB before the target
  796. * register address is received by PCI. The direct region bypasses
  797. * the CRB bus.
  798. */
  799. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  800. NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
  801. if (wndw & 0x1)
  802. wndw = NETXEN_WINDOW_ONE;
  803. writel(wndw, offset);
  804. /* MUST make sure window is set before we forge on... */
  805. while ((tmp = readl(offset)) != wndw) {
  806. printk(KERN_WARNING "%s: %s WARNING: CRB window value not "
  807. "registered properly: 0x%08x.\n",
  808. netxen_nic_driver_name, __func__, tmp);
  809. mdelay(1);
  810. if (count >= 10)
  811. break;
  812. count++;
  813. }
  814. if (wndw == NETXEN_WINDOW_ONE)
  815. adapter->curr_window = 1;
  816. else
  817. adapter->curr_window = 0;
  818. }
  819. /*
  820. * Return -1 if off is not valid,
  821. * 1 if window access is needed. 'off' is set to offset from
  822. * CRB space in 128M pci map
  823. * 0 if no window access is needed. 'off' is set to 2M addr
  824. * In: 'off' is offset from base in 128M pci map
  825. */
  826. static int
  827. netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter, ulong *off)
  828. {
  829. crb_128M_2M_sub_block_map_t *m;
  830. if (*off >= NETXEN_CRB_MAX)
  831. return -1;
  832. if (*off >= NETXEN_PCI_CAMQM && (*off < NETXEN_PCI_CAMQM_2M_END)) {
  833. *off = (*off - NETXEN_PCI_CAMQM) + NETXEN_PCI_CAMQM_2M_BASE +
  834. (ulong)adapter->ahw.pci_base0;
  835. return 0;
  836. }
  837. if (*off < NETXEN_PCI_CRBSPACE)
  838. return -1;
  839. *off -= NETXEN_PCI_CRBSPACE;
  840. /*
  841. * Try direct map
  842. */
  843. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  844. if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
  845. *off = *off + m->start_2M - m->start_128M +
  846. (ulong)adapter->ahw.pci_base0;
  847. return 0;
  848. }
  849. /*
  850. * Not in direct map, use crb window
  851. */
  852. return 1;
  853. }
  854. /*
  855. * In: 'off' is offset from CRB space in 128M pci map
  856. * Out: 'off' is 2M pci map addr
  857. * side effect: lock crb window
  858. */
  859. static void
  860. netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong *off)
  861. {
  862. u32 win_read;
  863. adapter->crb_win = CRB_HI(*off);
  864. writel(adapter->crb_win, (adapter->ahw.pci_base0 + CRB_WINDOW_2M));
  865. /*
  866. * Read back value to make sure write has gone through before trying
  867. * to use it.
  868. */
  869. win_read = readl(adapter->ahw.pci_base0 + CRB_WINDOW_2M);
  870. if (win_read != adapter->crb_win) {
  871. printk(KERN_ERR "%s: Written crbwin (0x%x) != "
  872. "Read crbwin (0x%x), off=0x%lx\n",
  873. __func__, adapter->crb_win, win_read, *off);
  874. }
  875. *off = (*off & MASK(16)) + CRB_INDIRECT_2M +
  876. (ulong)adapter->ahw.pci_base0;
  877. }
  878. int
  879. netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter, ulong off, u32 data)
  880. {
  881. void __iomem *addr;
  882. if (ADDR_IN_WINDOW1(off)) {
  883. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  884. } else { /* Window 0 */
  885. addr = pci_base_offset(adapter, off);
  886. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  887. }
  888. if (!addr) {
  889. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  890. return 1;
  891. }
  892. writel(data, addr);
  893. if (!ADDR_IN_WINDOW1(off))
  894. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  895. return 0;
  896. }
  897. u32
  898. netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, ulong off)
  899. {
  900. void __iomem *addr;
  901. u32 data;
  902. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  903. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  904. } else { /* Window 0 */
  905. addr = pci_base_offset(adapter, off);
  906. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  907. }
  908. if (!addr) {
  909. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  910. return 1;
  911. }
  912. data = readl(addr);
  913. if (!ADDR_IN_WINDOW1(off))
  914. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  915. return data;
  916. }
  917. int
  918. netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter, ulong off, u32 data)
  919. {
  920. unsigned long flags = 0;
  921. int rv;
  922. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off);
  923. if (rv == -1) {
  924. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  925. __func__, off);
  926. dump_stack();
  927. return -1;
  928. }
  929. if (rv == 1) {
  930. write_lock_irqsave(&adapter->adapter_lock, flags);
  931. crb_win_lock(adapter);
  932. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  933. writel(data, (void __iomem *)off);
  934. crb_win_unlock(adapter);
  935. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  936. } else
  937. writel(data, (void __iomem *)off);
  938. return 0;
  939. }
  940. u32
  941. netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, ulong off)
  942. {
  943. unsigned long flags = 0;
  944. int rv;
  945. u32 data;
  946. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off);
  947. if (rv == -1) {
  948. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  949. __func__, off);
  950. dump_stack();
  951. return -1;
  952. }
  953. if (rv == 1) {
  954. write_lock_irqsave(&adapter->adapter_lock, flags);
  955. crb_win_lock(adapter);
  956. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  957. data = readl((void __iomem *)off);
  958. crb_win_unlock(adapter);
  959. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  960. } else
  961. data = readl((void __iomem *)off);
  962. return data;
  963. }
  964. /*
  965. * check memory access boundary.
  966. * used by test agent. support ddr access only for now
  967. */
  968. static unsigned long
  969. netxen_nic_pci_mem_bound_check(struct netxen_adapter *adapter,
  970. unsigned long long addr, int size)
  971. {
  972. if (!ADDR_IN_RANGE(addr,
  973. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
  974. !ADDR_IN_RANGE(addr+size-1,
  975. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
  976. ((size != 1) && (size != 2) && (size != 4) && (size != 8))) {
  977. return 0;
  978. }
  979. return 1;
  980. }
  981. static int netxen_pci_set_window_warning_count;
  982. unsigned long
  983. netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
  984. unsigned long long addr)
  985. {
  986. void __iomem *offset;
  987. int window;
  988. unsigned long long qdr_max;
  989. uint8_t func = adapter->ahw.pci_func;
  990. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  991. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
  992. } else {
  993. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
  994. }
  995. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  996. /* DDR network side */
  997. addr -= NETXEN_ADDR_DDR_NET;
  998. window = (addr >> 25) & 0x3ff;
  999. if (adapter->ahw.ddr_mn_window != window) {
  1000. adapter->ahw.ddr_mn_window = window;
  1001. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  1002. NETXEN_PCIX_PH_REG(PCIE_MN_WINDOW_REG(func)));
  1003. writel(window, offset);
  1004. /* MUST make sure window is set before we forge on... */
  1005. readl(offset);
  1006. }
  1007. addr -= (window * NETXEN_WINDOW_ONE);
  1008. addr += NETXEN_PCI_DDR_NET;
  1009. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1010. addr -= NETXEN_ADDR_OCM0;
  1011. addr += NETXEN_PCI_OCM0;
  1012. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1013. addr -= NETXEN_ADDR_OCM1;
  1014. addr += NETXEN_PCI_OCM1;
  1015. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
  1016. /* QDR network side */
  1017. addr -= NETXEN_ADDR_QDR_NET;
  1018. window = (addr >> 22) & 0x3f;
  1019. if (adapter->ahw.qdr_sn_window != window) {
  1020. adapter->ahw.qdr_sn_window = window;
  1021. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  1022. NETXEN_PCIX_PH_REG(PCIE_SN_WINDOW_REG(func)));
  1023. writel((window << 22), offset);
  1024. /* MUST make sure window is set before we forge on... */
  1025. readl(offset);
  1026. }
  1027. addr -= (window * 0x400000);
  1028. addr += NETXEN_PCI_QDR_NET;
  1029. } else {
  1030. /*
  1031. * peg gdb frequently accesses memory that doesn't exist,
  1032. * this limits the chit chat so debugging isn't slowed down.
  1033. */
  1034. if ((netxen_pci_set_window_warning_count++ < 8)
  1035. || (netxen_pci_set_window_warning_count % 64 == 0))
  1036. printk("%s: Warning:netxen_nic_pci_set_window()"
  1037. " Unknown address range!\n",
  1038. netxen_nic_driver_name);
  1039. addr = -1UL;
  1040. }
  1041. return addr;
  1042. }
  1043. /*
  1044. * Note : only 32-bit writes!
  1045. */
  1046. int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter,
  1047. u64 off, u32 data)
  1048. {
  1049. writel(data, (void __iomem *)(PCI_OFFSET_SECOND_RANGE(adapter, off)));
  1050. return 0;
  1051. }
  1052. u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off)
  1053. {
  1054. return readl((void __iomem *)(pci_base_offset(adapter, off)));
  1055. }
  1056. unsigned long
  1057. netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
  1058. unsigned long long addr)
  1059. {
  1060. int window;
  1061. u32 win_read;
  1062. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1063. /* DDR network side */
  1064. window = MN_WIN(addr);
  1065. adapter->ahw.ddr_mn_window = window;
  1066. NXWR32(adapter, adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1067. window);
  1068. win_read = NXRD32(adapter,
  1069. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE);
  1070. if ((win_read << 17) != window) {
  1071. printk(KERN_INFO "Written MNwin (0x%x) != "
  1072. "Read MNwin (0x%x)\n", window, win_read);
  1073. }
  1074. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_DDR_NET;
  1075. } else if (ADDR_IN_RANGE(addr,
  1076. NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1077. if ((addr & 0x00ff800) == 0xff800) {
  1078. printk("%s: QM access not handled.\n", __func__);
  1079. addr = -1UL;
  1080. }
  1081. window = OCM_WIN(addr);
  1082. adapter->ahw.ddr_mn_window = window;
  1083. NXWR32(adapter, adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1084. window);
  1085. win_read = NXRD32(adapter,
  1086. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE);
  1087. if ((win_read >> 7) != window) {
  1088. printk(KERN_INFO "%s: Written OCMwin (0x%x) != "
  1089. "Read OCMwin (0x%x)\n",
  1090. __func__, window, win_read);
  1091. }
  1092. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_OCM0_2M;
  1093. } else if (ADDR_IN_RANGE(addr,
  1094. NETXEN_ADDR_QDR_NET, NETXEN_ADDR_QDR_NET_MAX_P3)) {
  1095. /* QDR network side */
  1096. window = MS_WIN(addr);
  1097. adapter->ahw.qdr_sn_window = window;
  1098. NXWR32(adapter, adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE,
  1099. window);
  1100. win_read = NXRD32(adapter,
  1101. adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE);
  1102. if (win_read != window) {
  1103. printk(KERN_INFO "%s: Written MSwin (0x%x) != "
  1104. "Read MSwin (0x%x)\n",
  1105. __func__, window, win_read);
  1106. }
  1107. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_QDR_NET;
  1108. } else {
  1109. /*
  1110. * peg gdb frequently accesses memory that doesn't exist,
  1111. * this limits the chit chat so debugging isn't slowed down.
  1112. */
  1113. if ((netxen_pci_set_window_warning_count++ < 8)
  1114. || (netxen_pci_set_window_warning_count%64 == 0)) {
  1115. printk("%s: Warning:%s Unknown address range!\n",
  1116. __func__, netxen_nic_driver_name);
  1117. }
  1118. addr = -1UL;
  1119. }
  1120. return addr;
  1121. }
  1122. static int netxen_nic_pci_is_same_window(struct netxen_adapter *adapter,
  1123. unsigned long long addr)
  1124. {
  1125. int window;
  1126. unsigned long long qdr_max;
  1127. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  1128. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
  1129. else
  1130. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
  1131. if (ADDR_IN_RANGE(addr,
  1132. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1133. /* DDR network side */
  1134. BUG(); /* MN access can not come here */
  1135. } else if (ADDR_IN_RANGE(addr,
  1136. NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1137. return 1;
  1138. } else if (ADDR_IN_RANGE(addr,
  1139. NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1140. return 1;
  1141. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
  1142. /* QDR network side */
  1143. window = ((addr - NETXEN_ADDR_QDR_NET) >> 22) & 0x3f;
  1144. if (adapter->ahw.qdr_sn_window == window)
  1145. return 1;
  1146. }
  1147. return 0;
  1148. }
  1149. static int netxen_nic_pci_mem_read_direct(struct netxen_adapter *adapter,
  1150. u64 off, void *data, int size)
  1151. {
  1152. unsigned long flags;
  1153. void __iomem *addr, *mem_ptr = NULL;
  1154. int ret = 0;
  1155. u64 start;
  1156. unsigned long mem_base;
  1157. unsigned long mem_page;
  1158. write_lock_irqsave(&adapter->adapter_lock, flags);
  1159. /*
  1160. * If attempting to access unknown address or straddle hw windows,
  1161. * do not access.
  1162. */
  1163. start = adapter->pci_set_window(adapter, off);
  1164. if ((start == -1UL) ||
  1165. (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
  1166. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1167. printk(KERN_ERR "%s out of bound pci memory access. "
  1168. "offset is 0x%llx\n", netxen_nic_driver_name,
  1169. (unsigned long long)off);
  1170. return -1;
  1171. }
  1172. addr = pci_base_offset(adapter, start);
  1173. if (!addr) {
  1174. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1175. mem_base = pci_resource_start(adapter->pdev, 0);
  1176. mem_page = start & PAGE_MASK;
  1177. /* Map two pages whenever user tries to access addresses in two
  1178. consecutive pages.
  1179. */
  1180. if (mem_page != ((start + size - 1) & PAGE_MASK))
  1181. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  1182. else
  1183. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  1184. if (mem_ptr == NULL) {
  1185. *(uint8_t *)data = 0;
  1186. return -1;
  1187. }
  1188. addr = mem_ptr;
  1189. addr += start & (PAGE_SIZE - 1);
  1190. write_lock_irqsave(&adapter->adapter_lock, flags);
  1191. }
  1192. switch (size) {
  1193. case 1:
  1194. *(uint8_t *)data = readb(addr);
  1195. break;
  1196. case 2:
  1197. *(uint16_t *)data = readw(addr);
  1198. break;
  1199. case 4:
  1200. *(uint32_t *)data = readl(addr);
  1201. break;
  1202. case 8:
  1203. *(uint64_t *)data = readq(addr);
  1204. break;
  1205. default:
  1206. ret = -1;
  1207. break;
  1208. }
  1209. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1210. if (mem_ptr)
  1211. iounmap(mem_ptr);
  1212. return ret;
  1213. }
  1214. static int
  1215. netxen_nic_pci_mem_write_direct(struct netxen_adapter *adapter, u64 off,
  1216. void *data, int size)
  1217. {
  1218. unsigned long flags;
  1219. void __iomem *addr, *mem_ptr = NULL;
  1220. int ret = 0;
  1221. u64 start;
  1222. unsigned long mem_base;
  1223. unsigned long mem_page;
  1224. write_lock_irqsave(&adapter->adapter_lock, flags);
  1225. /*
  1226. * If attempting to access unknown address or straddle hw windows,
  1227. * do not access.
  1228. */
  1229. start = adapter->pci_set_window(adapter, off);
  1230. if ((start == -1UL) ||
  1231. (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
  1232. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1233. printk(KERN_ERR "%s out of bound pci memory access. "
  1234. "offset is 0x%llx\n", netxen_nic_driver_name,
  1235. (unsigned long long)off);
  1236. return -1;
  1237. }
  1238. addr = pci_base_offset(adapter, start);
  1239. if (!addr) {
  1240. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1241. mem_base = pci_resource_start(adapter->pdev, 0);
  1242. mem_page = start & PAGE_MASK;
  1243. /* Map two pages whenever user tries to access addresses in two
  1244. * consecutive pages.
  1245. */
  1246. if (mem_page != ((start + size - 1) & PAGE_MASK))
  1247. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  1248. else
  1249. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  1250. if (mem_ptr == NULL)
  1251. return -1;
  1252. addr = mem_ptr;
  1253. addr += start & (PAGE_SIZE - 1);
  1254. write_lock_irqsave(&adapter->adapter_lock, flags);
  1255. }
  1256. switch (size) {
  1257. case 1:
  1258. writeb(*(uint8_t *)data, addr);
  1259. break;
  1260. case 2:
  1261. writew(*(uint16_t *)data, addr);
  1262. break;
  1263. case 4:
  1264. writel(*(uint32_t *)data, addr);
  1265. break;
  1266. case 8:
  1267. writeq(*(uint64_t *)data, addr);
  1268. break;
  1269. default:
  1270. ret = -1;
  1271. break;
  1272. }
  1273. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1274. if (mem_ptr)
  1275. iounmap(mem_ptr);
  1276. return ret;
  1277. }
  1278. #define MAX_CTL_CHECK 1000
  1279. int
  1280. netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
  1281. u64 off, void *data, int size)
  1282. {
  1283. unsigned long flags;
  1284. int i, j, ret = 0, loop, sz[2], off0;
  1285. uint32_t temp;
  1286. uint64_t off8, tmpw, word[2] = {0, 0};
  1287. void __iomem *mem_crb;
  1288. /*
  1289. * If not MN, go check for MS or invalid.
  1290. */
  1291. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1292. return netxen_nic_pci_mem_write_direct(adapter,
  1293. off, data, size);
  1294. off8 = off & 0xfffffff8;
  1295. off0 = off & 0x7;
  1296. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1297. sz[1] = size - sz[0];
  1298. loop = ((off0 + size - 1) >> 3) + 1;
  1299. mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
  1300. if ((size != 8) || (off0 != 0)) {
  1301. for (i = 0; i < loop; i++) {
  1302. if (adapter->pci_mem_read(adapter,
  1303. off8 + (i << 3), &word[i], 8))
  1304. return -1;
  1305. }
  1306. }
  1307. switch (size) {
  1308. case 1:
  1309. tmpw = *((uint8_t *)data);
  1310. break;
  1311. case 2:
  1312. tmpw = *((uint16_t *)data);
  1313. break;
  1314. case 4:
  1315. tmpw = *((uint32_t *)data);
  1316. break;
  1317. case 8:
  1318. default:
  1319. tmpw = *((uint64_t *)data);
  1320. break;
  1321. }
  1322. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1323. word[0] |= tmpw << (off0 * 8);
  1324. if (loop == 2) {
  1325. word[1] &= ~(~0ULL << (sz[1] * 8));
  1326. word[1] |= tmpw >> (sz[0] * 8);
  1327. }
  1328. write_lock_irqsave(&adapter->adapter_lock, flags);
  1329. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1330. for (i = 0; i < loop; i++) {
  1331. writel((uint32_t)(off8 + (i << 3)),
  1332. (mem_crb+MIU_TEST_AGT_ADDR_LO));
  1333. writel(0,
  1334. (mem_crb+MIU_TEST_AGT_ADDR_HI));
  1335. writel(word[i] & 0xffffffff,
  1336. (mem_crb+MIU_TEST_AGT_WRDATA_LO));
  1337. writel((word[i] >> 32) & 0xffffffff,
  1338. (mem_crb+MIU_TEST_AGT_WRDATA_HI));
  1339. writel(MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
  1340. (mem_crb+MIU_TEST_AGT_CTRL));
  1341. writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
  1342. (mem_crb+MIU_TEST_AGT_CTRL));
  1343. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1344. temp = readl(
  1345. (mem_crb+MIU_TEST_AGT_CTRL));
  1346. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1347. break;
  1348. }
  1349. if (j >= MAX_CTL_CHECK) {
  1350. if (printk_ratelimit())
  1351. dev_err(&adapter->pdev->dev,
  1352. "failed to write through agent\n");
  1353. ret = -1;
  1354. break;
  1355. }
  1356. }
  1357. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1358. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1359. return ret;
  1360. }
  1361. int
  1362. netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
  1363. u64 off, void *data, int size)
  1364. {
  1365. unsigned long flags;
  1366. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1367. uint32_t temp;
  1368. uint64_t off8, val, word[2] = {0, 0};
  1369. void __iomem *mem_crb;
  1370. /*
  1371. * If not MN, go check for MS or invalid.
  1372. */
  1373. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1374. return netxen_nic_pci_mem_read_direct(adapter, off, data, size);
  1375. off8 = off & 0xfffffff8;
  1376. off0[0] = off & 0x7;
  1377. off0[1] = 0;
  1378. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1379. sz[1] = size - sz[0];
  1380. loop = ((off0[0] + size - 1) >> 3) + 1;
  1381. mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
  1382. write_lock_irqsave(&adapter->adapter_lock, flags);
  1383. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1384. for (i = 0; i < loop; i++) {
  1385. writel((uint32_t)(off8 + (i << 3)),
  1386. (mem_crb+MIU_TEST_AGT_ADDR_LO));
  1387. writel(0,
  1388. (mem_crb+MIU_TEST_AGT_ADDR_HI));
  1389. writel(MIU_TA_CTL_ENABLE,
  1390. (mem_crb+MIU_TEST_AGT_CTRL));
  1391. writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE,
  1392. (mem_crb+MIU_TEST_AGT_CTRL));
  1393. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1394. temp = readl(
  1395. (mem_crb+MIU_TEST_AGT_CTRL));
  1396. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1397. break;
  1398. }
  1399. if (j >= MAX_CTL_CHECK) {
  1400. if (printk_ratelimit())
  1401. dev_err(&adapter->pdev->dev,
  1402. "failed to read through agent\n");
  1403. break;
  1404. }
  1405. start = off0[i] >> 2;
  1406. end = (off0[i] + sz[i] - 1) >> 2;
  1407. for (k = start; k <= end; k++) {
  1408. word[i] |= ((uint64_t) readl(
  1409. (mem_crb +
  1410. MIU_TEST_AGT_RDDATA(k))) << (32*k));
  1411. }
  1412. }
  1413. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1414. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1415. if (j >= MAX_CTL_CHECK)
  1416. return -1;
  1417. if (sz[0] == 8) {
  1418. val = word[0];
  1419. } else {
  1420. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1421. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1422. }
  1423. switch (size) {
  1424. case 1:
  1425. *(uint8_t *)data = val;
  1426. break;
  1427. case 2:
  1428. *(uint16_t *)data = val;
  1429. break;
  1430. case 4:
  1431. *(uint32_t *)data = val;
  1432. break;
  1433. case 8:
  1434. *(uint64_t *)data = val;
  1435. break;
  1436. }
  1437. return 0;
  1438. }
  1439. int
  1440. netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
  1441. u64 off, void *data, int size)
  1442. {
  1443. int i, j, ret = 0, loop, sz[2], off0;
  1444. uint32_t temp;
  1445. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1446. /*
  1447. * If not MN, go check for MS or invalid.
  1448. */
  1449. if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
  1450. mem_crb = NETXEN_CRB_QDR_NET;
  1451. else {
  1452. mem_crb = NETXEN_CRB_DDR_NET;
  1453. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1454. return netxen_nic_pci_mem_write_direct(adapter,
  1455. off, data, size);
  1456. }
  1457. off8 = off & 0xfffffff8;
  1458. off0 = off & 0x7;
  1459. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1460. sz[1] = size - sz[0];
  1461. loop = ((off0 + size - 1) >> 3) + 1;
  1462. if ((size != 8) || (off0 != 0)) {
  1463. for (i = 0; i < loop; i++) {
  1464. if (adapter->pci_mem_read(adapter, off8 + (i << 3),
  1465. &word[i], 8))
  1466. return -1;
  1467. }
  1468. }
  1469. switch (size) {
  1470. case 1:
  1471. tmpw = *((uint8_t *)data);
  1472. break;
  1473. case 2:
  1474. tmpw = *((uint16_t *)data);
  1475. break;
  1476. case 4:
  1477. tmpw = *((uint32_t *)data);
  1478. break;
  1479. case 8:
  1480. default:
  1481. tmpw = *((uint64_t *)data);
  1482. break;
  1483. }
  1484. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1485. word[0] |= tmpw << (off0 * 8);
  1486. if (loop == 2) {
  1487. word[1] &= ~(~0ULL << (sz[1] * 8));
  1488. word[1] |= tmpw >> (sz[0] * 8);
  1489. }
  1490. /*
  1491. * don't lock here - write_wx gets the lock if each time
  1492. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1493. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1494. */
  1495. for (i = 0; i < loop; i++) {
  1496. temp = off8 + (i << 3);
  1497. NXWR32(adapter, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
  1498. temp = 0;
  1499. NXWR32(adapter, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
  1500. temp = word[i] & 0xffffffff;
  1501. NXWR32(adapter, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
  1502. temp = (word[i] >> 32) & 0xffffffff;
  1503. NXWR32(adapter, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
  1504. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1505. NXWR32(adapter, mem_crb+MIU_TEST_AGT_CTRL, temp);
  1506. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1507. NXWR32(adapter, mem_crb+MIU_TEST_AGT_CTRL, temp);
  1508. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1509. temp = NXRD32(adapter, mem_crb + MIU_TEST_AGT_CTRL);
  1510. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1511. break;
  1512. }
  1513. if (j >= MAX_CTL_CHECK) {
  1514. if (printk_ratelimit())
  1515. dev_err(&adapter->pdev->dev,
  1516. "failed to write through agent\n");
  1517. ret = -1;
  1518. break;
  1519. }
  1520. }
  1521. /*
  1522. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1523. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1524. */
  1525. return ret;
  1526. }
  1527. int
  1528. netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
  1529. u64 off, void *data, int size)
  1530. {
  1531. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1532. uint32_t temp;
  1533. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1534. /*
  1535. * If not MN, go check for MS or invalid.
  1536. */
  1537. if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
  1538. mem_crb = NETXEN_CRB_QDR_NET;
  1539. else {
  1540. mem_crb = NETXEN_CRB_DDR_NET;
  1541. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1542. return netxen_nic_pci_mem_read_direct(adapter,
  1543. off, data, size);
  1544. }
  1545. off8 = off & 0xfffffff8;
  1546. off0[0] = off & 0x7;
  1547. off0[1] = 0;
  1548. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1549. sz[1] = size - sz[0];
  1550. loop = ((off0[0] + size - 1) >> 3) + 1;
  1551. /*
  1552. * don't lock here - write_wx gets the lock if each time
  1553. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1554. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1555. */
  1556. for (i = 0; i < loop; i++) {
  1557. temp = off8 + (i << 3);
  1558. NXWR32(adapter, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
  1559. temp = 0;
  1560. NXWR32(adapter, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
  1561. temp = MIU_TA_CTL_ENABLE;
  1562. NXWR32(adapter, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1563. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  1564. NXWR32(adapter, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1565. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1566. temp = NXRD32(adapter, mem_crb + MIU_TEST_AGT_CTRL);
  1567. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1568. break;
  1569. }
  1570. if (j >= MAX_CTL_CHECK) {
  1571. if (printk_ratelimit())
  1572. dev_err(&adapter->pdev->dev,
  1573. "failed to read through agent\n");
  1574. break;
  1575. }
  1576. start = off0[i] >> 2;
  1577. end = (off0[i] + sz[i] - 1) >> 2;
  1578. for (k = start; k <= end; k++) {
  1579. temp = NXRD32(adapter,
  1580. mem_crb + MIU_TEST_AGT_RDDATA(k));
  1581. word[i] |= ((uint64_t)temp << (32 * k));
  1582. }
  1583. }
  1584. /*
  1585. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1586. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1587. */
  1588. if (j >= MAX_CTL_CHECK)
  1589. return -1;
  1590. if (sz[0] == 8) {
  1591. val = word[0];
  1592. } else {
  1593. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1594. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1595. }
  1596. switch (size) {
  1597. case 1:
  1598. *(uint8_t *)data = val;
  1599. break;
  1600. case 2:
  1601. *(uint16_t *)data = val;
  1602. break;
  1603. case 4:
  1604. *(uint32_t *)data = val;
  1605. break;
  1606. case 8:
  1607. *(uint64_t *)data = val;
  1608. break;
  1609. }
  1610. return 0;
  1611. }
  1612. /*
  1613. * Note : only 32-bit writes!
  1614. */
  1615. int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter,
  1616. u64 off, u32 data)
  1617. {
  1618. NXWR32(adapter, off, data);
  1619. return 0;
  1620. }
  1621. u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off)
  1622. {
  1623. return NXRD32(adapter, off);
  1624. }
  1625. int netxen_nic_get_board_info(struct netxen_adapter *adapter)
  1626. {
  1627. int offset, board_type, magic, header_version;
  1628. struct pci_dev *pdev = adapter->pdev;
  1629. offset = NX_FW_MAGIC_OFFSET;
  1630. if (netxen_rom_fast_read(adapter, offset, &magic))
  1631. return -EIO;
  1632. offset = NX_HDR_VERSION_OFFSET;
  1633. if (netxen_rom_fast_read(adapter, offset, &header_version))
  1634. return -EIO;
  1635. if (magic != NETXEN_BDINFO_MAGIC ||
  1636. header_version != NETXEN_BDINFO_VERSION) {
  1637. dev_err(&pdev->dev,
  1638. "invalid board config, magic=%08x, version=%08x\n",
  1639. magic, header_version);
  1640. return -EIO;
  1641. }
  1642. offset = NX_BRDTYPE_OFFSET;
  1643. if (netxen_rom_fast_read(adapter, offset, &board_type))
  1644. return -EIO;
  1645. adapter->ahw.board_type = board_type;
  1646. if (board_type == NETXEN_BRDTYPE_P3_4_GB_MM) {
  1647. u32 gpio = NXRD32(adapter, NETXEN_ROMUSB_GLB_PAD_GPIO_I);
  1648. if ((gpio & 0x8000) == 0)
  1649. board_type = NETXEN_BRDTYPE_P3_10G_TP;
  1650. }
  1651. switch (board_type) {
  1652. case NETXEN_BRDTYPE_P2_SB35_4G:
  1653. adapter->ahw.port_type = NETXEN_NIC_GBE;
  1654. break;
  1655. case NETXEN_BRDTYPE_P2_SB31_10G:
  1656. case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
  1657. case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
  1658. case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
  1659. case NETXEN_BRDTYPE_P3_HMEZ:
  1660. case NETXEN_BRDTYPE_P3_XG_LOM:
  1661. case NETXEN_BRDTYPE_P3_10G_CX4:
  1662. case NETXEN_BRDTYPE_P3_10G_CX4_LP:
  1663. case NETXEN_BRDTYPE_P3_IMEZ:
  1664. case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
  1665. case NETXEN_BRDTYPE_P3_10G_SFP_CT:
  1666. case NETXEN_BRDTYPE_P3_10G_SFP_QT:
  1667. case NETXEN_BRDTYPE_P3_10G_XFP:
  1668. case NETXEN_BRDTYPE_P3_10000_BASE_T:
  1669. adapter->ahw.port_type = NETXEN_NIC_XGBE;
  1670. break;
  1671. case NETXEN_BRDTYPE_P1_BD:
  1672. case NETXEN_BRDTYPE_P1_SB:
  1673. case NETXEN_BRDTYPE_P1_SMAX:
  1674. case NETXEN_BRDTYPE_P1_SOCK:
  1675. case NETXEN_BRDTYPE_P3_REF_QG:
  1676. case NETXEN_BRDTYPE_P3_4_GB:
  1677. case NETXEN_BRDTYPE_P3_4_GB_MM:
  1678. adapter->ahw.port_type = NETXEN_NIC_GBE;
  1679. break;
  1680. case NETXEN_BRDTYPE_P3_10G_TP:
  1681. adapter->ahw.port_type = (adapter->portnum < 2) ?
  1682. NETXEN_NIC_XGBE : NETXEN_NIC_GBE;
  1683. break;
  1684. default:
  1685. dev_err(&pdev->dev, "unknown board type %x\n", board_type);
  1686. adapter->ahw.port_type = NETXEN_NIC_XGBE;
  1687. break;
  1688. }
  1689. return 0;
  1690. }
  1691. /* NIU access sections */
  1692. int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
  1693. {
  1694. new_mtu += MTU_FUDGE_FACTOR;
  1695. NXWR32(adapter, NETXEN_NIU_GB_MAX_FRAME_SIZE(adapter->physical_port),
  1696. new_mtu);
  1697. return 0;
  1698. }
  1699. int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
  1700. {
  1701. new_mtu += MTU_FUDGE_FACTOR;
  1702. if (adapter->physical_port == 0)
  1703. NXWR32(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE, new_mtu);
  1704. else
  1705. NXWR32(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE, new_mtu);
  1706. return 0;
  1707. }
  1708. void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
  1709. {
  1710. __u32 status;
  1711. __u32 autoneg;
  1712. __u32 port_mode;
  1713. if (!netif_carrier_ok(adapter->netdev)) {
  1714. adapter->link_speed = 0;
  1715. adapter->link_duplex = -1;
  1716. adapter->link_autoneg = AUTONEG_ENABLE;
  1717. return;
  1718. }
  1719. if (adapter->ahw.port_type == NETXEN_NIC_GBE) {
  1720. port_mode = NXRD32(adapter, NETXEN_PORT_MODE_ADDR);
  1721. if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
  1722. adapter->link_speed = SPEED_1000;
  1723. adapter->link_duplex = DUPLEX_FULL;
  1724. adapter->link_autoneg = AUTONEG_DISABLE;
  1725. return;
  1726. }
  1727. if (adapter->phy_read
  1728. && adapter->phy_read(adapter,
  1729. NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
  1730. &status) == 0) {
  1731. if (netxen_get_phy_link(status)) {
  1732. switch (netxen_get_phy_speed(status)) {
  1733. case 0:
  1734. adapter->link_speed = SPEED_10;
  1735. break;
  1736. case 1:
  1737. adapter->link_speed = SPEED_100;
  1738. break;
  1739. case 2:
  1740. adapter->link_speed = SPEED_1000;
  1741. break;
  1742. default:
  1743. adapter->link_speed = 0;
  1744. break;
  1745. }
  1746. switch (netxen_get_phy_duplex(status)) {
  1747. case 0:
  1748. adapter->link_duplex = DUPLEX_HALF;
  1749. break;
  1750. case 1:
  1751. adapter->link_duplex = DUPLEX_FULL;
  1752. break;
  1753. default:
  1754. adapter->link_duplex = -1;
  1755. break;
  1756. }
  1757. if (adapter->phy_read
  1758. && adapter->phy_read(adapter,
  1759. NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
  1760. &autoneg) != 0)
  1761. adapter->link_autoneg = autoneg;
  1762. } else
  1763. goto link_down;
  1764. } else {
  1765. link_down:
  1766. adapter->link_speed = 0;
  1767. adapter->link_duplex = -1;
  1768. }
  1769. }
  1770. }
  1771. void netxen_nic_get_firmware_info(struct netxen_adapter *adapter)
  1772. {
  1773. u32 fw_major, fw_minor, fw_build;
  1774. char brd_name[NETXEN_MAX_SHORT_NAME];
  1775. char serial_num[32];
  1776. int i, offset, val;
  1777. int *ptr32;
  1778. struct pci_dev *pdev = adapter->pdev;
  1779. adapter->driver_mismatch = 0;
  1780. ptr32 = (int *)&serial_num;
  1781. offset = NX_FW_SERIAL_NUM_OFFSET;
  1782. for (i = 0; i < 8; i++) {
  1783. if (netxen_rom_fast_read(adapter, offset, &val) == -1) {
  1784. dev_err(&pdev->dev, "error reading board info\n");
  1785. adapter->driver_mismatch = 1;
  1786. return;
  1787. }
  1788. ptr32[i] = cpu_to_le32(val);
  1789. offset += sizeof(u32);
  1790. }
  1791. fw_major = NXRD32(adapter, NETXEN_FW_VERSION_MAJOR);
  1792. fw_minor = NXRD32(adapter, NETXEN_FW_VERSION_MINOR);
  1793. fw_build = NXRD32(adapter, NETXEN_FW_VERSION_SUB);
  1794. adapter->fw_version = NETXEN_VERSION_CODE(fw_major, fw_minor, fw_build);
  1795. if (adapter->portnum == 0) {
  1796. get_brd_name_by_type(adapter->ahw.board_type, brd_name);
  1797. printk(KERN_INFO "NetXen %s Board S/N %s Chip rev 0x%x\n",
  1798. brd_name, serial_num, adapter->ahw.revision_id);
  1799. }
  1800. if (adapter->fw_version < NETXEN_VERSION_CODE(3, 4, 216)) {
  1801. adapter->driver_mismatch = 1;
  1802. dev_warn(&pdev->dev, "firmware version %d.%d.%d unsupported\n",
  1803. fw_major, fw_minor, fw_build);
  1804. return;
  1805. }
  1806. dev_info(&pdev->dev, "firmware version %d.%d.%d\n",
  1807. fw_major, fw_minor, fw_build);
  1808. if (NX_IS_REVISION_P3(adapter->ahw.revision_id)) {
  1809. i = NXRD32(adapter, NETXEN_SRE_MISC);
  1810. adapter->ahw.cut_through = (i & 0x8000) ? 1 : 0;
  1811. dev_info(&pdev->dev, "firmware running in %s mode\n",
  1812. adapter->ahw.cut_through ? "cut-through" : "legacy");
  1813. }
  1814. if (adapter->fw_version >= NETXEN_VERSION_CODE(4, 0, 222))
  1815. adapter->capabilities = NXRD32(adapter, CRB_FW_CAPABILITIES_1);
  1816. adapter->flags &= ~NETXEN_NIC_LRO_ENABLED;
  1817. }
  1818. int
  1819. netxen_nic_wol_supported(struct netxen_adapter *adapter)
  1820. {
  1821. u32 wol_cfg;
  1822. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  1823. return 0;
  1824. wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG_NV);
  1825. if (wol_cfg & (1UL << adapter->portnum)) {
  1826. wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG);
  1827. if (wol_cfg & (1 << adapter->portnum))
  1828. return 1;
  1829. }
  1830. return 0;
  1831. }