niu.c 175 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943
  1. /* niu.c: Neptune ethernet driver.
  2. *
  3. * Copyright (C) 2007 David S. Miller (davem@davemloft.net)
  4. */
  5. #include <linux/module.h>
  6. #include <linux/init.h>
  7. #include <linux/pci.h>
  8. #include <linux/dma-mapping.h>
  9. #include <linux/netdevice.h>
  10. #include <linux/ethtool.h>
  11. #include <linux/etherdevice.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/delay.h>
  14. #include <linux/bitops.h>
  15. #include <linux/mii.h>
  16. #include <linux/if_ether.h>
  17. #include <linux/if_vlan.h>
  18. #include <linux/ip.h>
  19. #include <linux/in.h>
  20. #include <linux/ipv6.h>
  21. #include <linux/log2.h>
  22. #include <linux/jiffies.h>
  23. #include <linux/crc32.h>
  24. #include <linux/io.h>
  25. #ifdef CONFIG_SPARC64
  26. #include <linux/of_device.h>
  27. #endif
  28. #include "niu.h"
  29. #define DRV_MODULE_NAME "niu"
  30. #define PFX DRV_MODULE_NAME ": "
  31. #define DRV_MODULE_VERSION "0.6"
  32. #define DRV_MODULE_RELDATE "January 5, 2008"
  33. static char version[] __devinitdata =
  34. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  35. MODULE_AUTHOR("David S. Miller (davem@davemloft.net)");
  36. MODULE_DESCRIPTION("NIU ethernet driver");
  37. MODULE_LICENSE("GPL");
  38. MODULE_VERSION(DRV_MODULE_VERSION);
  39. #ifndef DMA_44BIT_MASK
  40. #define DMA_44BIT_MASK 0x00000fffffffffffULL
  41. #endif
  42. #ifndef readq
  43. static u64 readq(void __iomem *reg)
  44. {
  45. return (((u64)readl(reg + 0x4UL) << 32) |
  46. (u64)readl(reg));
  47. }
  48. static void writeq(u64 val, void __iomem *reg)
  49. {
  50. writel(val & 0xffffffff, reg);
  51. writel(val >> 32, reg + 0x4UL);
  52. }
  53. #endif
  54. static struct pci_device_id niu_pci_tbl[] = {
  55. {PCI_DEVICE(PCI_VENDOR_ID_SUN, 0xabcd)},
  56. {}
  57. };
  58. MODULE_DEVICE_TABLE(pci, niu_pci_tbl);
  59. #define NIU_TX_TIMEOUT (5 * HZ)
  60. #define nr64(reg) readq(np->regs + (reg))
  61. #define nw64(reg, val) writeq((val), np->regs + (reg))
  62. #define nr64_mac(reg) readq(np->mac_regs + (reg))
  63. #define nw64_mac(reg, val) writeq((val), np->mac_regs + (reg))
  64. #define nr64_ipp(reg) readq(np->regs + np->ipp_off + (reg))
  65. #define nw64_ipp(reg, val) writeq((val), np->regs + np->ipp_off + (reg))
  66. #define nr64_pcs(reg) readq(np->regs + np->pcs_off + (reg))
  67. #define nw64_pcs(reg, val) writeq((val), np->regs + np->pcs_off + (reg))
  68. #define nr64_xpcs(reg) readq(np->regs + np->xpcs_off + (reg))
  69. #define nw64_xpcs(reg, val) writeq((val), np->regs + np->xpcs_off + (reg))
  70. #define NIU_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
  71. static int niu_debug;
  72. static int debug = -1;
  73. module_param(debug, int, 0);
  74. MODULE_PARM_DESC(debug, "NIU debug level");
  75. #define niudbg(TYPE, f, a...) \
  76. do { if ((np)->msg_enable & NETIF_MSG_##TYPE) \
  77. printk(KERN_DEBUG PFX f, ## a); \
  78. } while (0)
  79. #define niuinfo(TYPE, f, a...) \
  80. do { if ((np)->msg_enable & NETIF_MSG_##TYPE) \
  81. printk(KERN_INFO PFX f, ## a); \
  82. } while (0)
  83. #define niuwarn(TYPE, f, a...) \
  84. do { if ((np)->msg_enable & NETIF_MSG_##TYPE) \
  85. printk(KERN_WARNING PFX f, ## a); \
  86. } while (0)
  87. #define niu_lock_parent(np, flags) \
  88. spin_lock_irqsave(&np->parent->lock, flags)
  89. #define niu_unlock_parent(np, flags) \
  90. spin_unlock_irqrestore(&np->parent->lock, flags)
  91. static int __niu_wait_bits_clear_mac(struct niu *np, unsigned long reg,
  92. u64 bits, int limit, int delay)
  93. {
  94. while (--limit >= 0) {
  95. u64 val = nr64_mac(reg);
  96. if (!(val & bits))
  97. break;
  98. udelay(delay);
  99. }
  100. if (limit < 0)
  101. return -ENODEV;
  102. return 0;
  103. }
  104. static int __niu_set_and_wait_clear_mac(struct niu *np, unsigned long reg,
  105. u64 bits, int limit, int delay,
  106. const char *reg_name)
  107. {
  108. int err;
  109. nw64_mac(reg, bits);
  110. err = __niu_wait_bits_clear_mac(np, reg, bits, limit, delay);
  111. if (err)
  112. dev_err(np->device, PFX "%s: bits (%llx) of register %s "
  113. "would not clear, val[%llx]\n",
  114. np->dev->name, (unsigned long long) bits, reg_name,
  115. (unsigned long long) nr64_mac(reg));
  116. return err;
  117. }
  118. #define niu_set_and_wait_clear_mac(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \
  119. ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
  120. __niu_set_and_wait_clear_mac(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \
  121. })
  122. static int __niu_wait_bits_clear_ipp(struct niu *np, unsigned long reg,
  123. u64 bits, int limit, int delay)
  124. {
  125. while (--limit >= 0) {
  126. u64 val = nr64_ipp(reg);
  127. if (!(val & bits))
  128. break;
  129. udelay(delay);
  130. }
  131. if (limit < 0)
  132. return -ENODEV;
  133. return 0;
  134. }
  135. static int __niu_set_and_wait_clear_ipp(struct niu *np, unsigned long reg,
  136. u64 bits, int limit, int delay,
  137. const char *reg_name)
  138. {
  139. int err;
  140. u64 val;
  141. val = nr64_ipp(reg);
  142. val |= bits;
  143. nw64_ipp(reg, val);
  144. err = __niu_wait_bits_clear_ipp(np, reg, bits, limit, delay);
  145. if (err)
  146. dev_err(np->device, PFX "%s: bits (%llx) of register %s "
  147. "would not clear, val[%llx]\n",
  148. np->dev->name, (unsigned long long) bits, reg_name,
  149. (unsigned long long) nr64_ipp(reg));
  150. return err;
  151. }
  152. #define niu_set_and_wait_clear_ipp(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \
  153. ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
  154. __niu_set_and_wait_clear_ipp(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \
  155. })
  156. static int __niu_wait_bits_clear(struct niu *np, unsigned long reg,
  157. u64 bits, int limit, int delay)
  158. {
  159. while (--limit >= 0) {
  160. u64 val = nr64(reg);
  161. if (!(val & bits))
  162. break;
  163. udelay(delay);
  164. }
  165. if (limit < 0)
  166. return -ENODEV;
  167. return 0;
  168. }
  169. #define niu_wait_bits_clear(NP, REG, BITS, LIMIT, DELAY) \
  170. ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
  171. __niu_wait_bits_clear(NP, REG, BITS, LIMIT, DELAY); \
  172. })
  173. static int __niu_set_and_wait_clear(struct niu *np, unsigned long reg,
  174. u64 bits, int limit, int delay,
  175. const char *reg_name)
  176. {
  177. int err;
  178. nw64(reg, bits);
  179. err = __niu_wait_bits_clear(np, reg, bits, limit, delay);
  180. if (err)
  181. dev_err(np->device, PFX "%s: bits (%llx) of register %s "
  182. "would not clear, val[%llx]\n",
  183. np->dev->name, (unsigned long long) bits, reg_name,
  184. (unsigned long long) nr64(reg));
  185. return err;
  186. }
  187. #define niu_set_and_wait_clear(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \
  188. ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
  189. __niu_set_and_wait_clear(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \
  190. })
  191. static void niu_ldg_rearm(struct niu *np, struct niu_ldg *lp, int on)
  192. {
  193. u64 val = (u64) lp->timer;
  194. if (on)
  195. val |= LDG_IMGMT_ARM;
  196. nw64(LDG_IMGMT(lp->ldg_num), val);
  197. }
  198. static int niu_ldn_irq_enable(struct niu *np, int ldn, int on)
  199. {
  200. unsigned long mask_reg, bits;
  201. u64 val;
  202. if (ldn < 0 || ldn > LDN_MAX)
  203. return -EINVAL;
  204. if (ldn < 64) {
  205. mask_reg = LD_IM0(ldn);
  206. bits = LD_IM0_MASK;
  207. } else {
  208. mask_reg = LD_IM1(ldn - 64);
  209. bits = LD_IM1_MASK;
  210. }
  211. val = nr64(mask_reg);
  212. if (on)
  213. val &= ~bits;
  214. else
  215. val |= bits;
  216. nw64(mask_reg, val);
  217. return 0;
  218. }
  219. static int niu_enable_ldn_in_ldg(struct niu *np, struct niu_ldg *lp, int on)
  220. {
  221. struct niu_parent *parent = np->parent;
  222. int i;
  223. for (i = 0; i <= LDN_MAX; i++) {
  224. int err;
  225. if (parent->ldg_map[i] != lp->ldg_num)
  226. continue;
  227. err = niu_ldn_irq_enable(np, i, on);
  228. if (err)
  229. return err;
  230. }
  231. return 0;
  232. }
  233. static int niu_enable_interrupts(struct niu *np, int on)
  234. {
  235. int i;
  236. for (i = 0; i < np->num_ldg; i++) {
  237. struct niu_ldg *lp = &np->ldg[i];
  238. int err;
  239. err = niu_enable_ldn_in_ldg(np, lp, on);
  240. if (err)
  241. return err;
  242. }
  243. for (i = 0; i < np->num_ldg; i++)
  244. niu_ldg_rearm(np, &np->ldg[i], on);
  245. return 0;
  246. }
  247. static u32 phy_encode(u32 type, int port)
  248. {
  249. return (type << (port * 2));
  250. }
  251. static u32 phy_decode(u32 val, int port)
  252. {
  253. return (val >> (port * 2)) & PORT_TYPE_MASK;
  254. }
  255. static int mdio_wait(struct niu *np)
  256. {
  257. int limit = 1000;
  258. u64 val;
  259. while (--limit > 0) {
  260. val = nr64(MIF_FRAME_OUTPUT);
  261. if ((val >> MIF_FRAME_OUTPUT_TA_SHIFT) & 0x1)
  262. return val & MIF_FRAME_OUTPUT_DATA;
  263. udelay(10);
  264. }
  265. return -ENODEV;
  266. }
  267. static int mdio_read(struct niu *np, int port, int dev, int reg)
  268. {
  269. int err;
  270. nw64(MIF_FRAME_OUTPUT, MDIO_ADDR_OP(port, dev, reg));
  271. err = mdio_wait(np);
  272. if (err < 0)
  273. return err;
  274. nw64(MIF_FRAME_OUTPUT, MDIO_READ_OP(port, dev));
  275. return mdio_wait(np);
  276. }
  277. static int mdio_write(struct niu *np, int port, int dev, int reg, int data)
  278. {
  279. int err;
  280. nw64(MIF_FRAME_OUTPUT, MDIO_ADDR_OP(port, dev, reg));
  281. err = mdio_wait(np);
  282. if (err < 0)
  283. return err;
  284. nw64(MIF_FRAME_OUTPUT, MDIO_WRITE_OP(port, dev, data));
  285. err = mdio_wait(np);
  286. if (err < 0)
  287. return err;
  288. return 0;
  289. }
  290. static int mii_read(struct niu *np, int port, int reg)
  291. {
  292. nw64(MIF_FRAME_OUTPUT, MII_READ_OP(port, reg));
  293. return mdio_wait(np);
  294. }
  295. static int mii_write(struct niu *np, int port, int reg, int data)
  296. {
  297. int err;
  298. nw64(MIF_FRAME_OUTPUT, MII_WRITE_OP(port, reg, data));
  299. err = mdio_wait(np);
  300. if (err < 0)
  301. return err;
  302. return 0;
  303. }
  304. static int esr2_set_tx_cfg(struct niu *np, unsigned long channel, u32 val)
  305. {
  306. int err;
  307. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  308. ESR2_TI_PLL_TX_CFG_L(channel),
  309. val & 0xffff);
  310. if (!err)
  311. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  312. ESR2_TI_PLL_TX_CFG_H(channel),
  313. val >> 16);
  314. return err;
  315. }
  316. static int esr2_set_rx_cfg(struct niu *np, unsigned long channel, u32 val)
  317. {
  318. int err;
  319. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  320. ESR2_TI_PLL_RX_CFG_L(channel),
  321. val & 0xffff);
  322. if (!err)
  323. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  324. ESR2_TI_PLL_RX_CFG_H(channel),
  325. val >> 16);
  326. return err;
  327. }
  328. /* Mode is always 10G fiber. */
  329. static int serdes_init_niu(struct niu *np)
  330. {
  331. struct niu_link_config *lp = &np->link_config;
  332. u32 tx_cfg, rx_cfg;
  333. unsigned long i;
  334. tx_cfg = (PLL_TX_CFG_ENTX | PLL_TX_CFG_SWING_1375MV);
  335. rx_cfg = (PLL_RX_CFG_ENRX | PLL_RX_CFG_TERM_0P8VDDT |
  336. PLL_RX_CFG_ALIGN_ENA | PLL_RX_CFG_LOS_LTHRESH |
  337. PLL_RX_CFG_EQ_LP_ADAPTIVE);
  338. if (lp->loopback_mode == LOOPBACK_PHY) {
  339. u16 test_cfg = PLL_TEST_CFG_LOOPBACK_CML_DIS;
  340. mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  341. ESR2_TI_PLL_TEST_CFG_L, test_cfg);
  342. tx_cfg |= PLL_TX_CFG_ENTEST;
  343. rx_cfg |= PLL_RX_CFG_ENTEST;
  344. }
  345. /* Initialize all 4 lanes of the SERDES. */
  346. for (i = 0; i < 4; i++) {
  347. int err = esr2_set_tx_cfg(np, i, tx_cfg);
  348. if (err)
  349. return err;
  350. }
  351. for (i = 0; i < 4; i++) {
  352. int err = esr2_set_rx_cfg(np, i, rx_cfg);
  353. if (err)
  354. return err;
  355. }
  356. return 0;
  357. }
  358. static int esr_read_rxtx_ctrl(struct niu *np, unsigned long chan, u32 *val)
  359. {
  360. int err;
  361. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR, ESR_RXTX_CTRL_L(chan));
  362. if (err >= 0) {
  363. *val = (err & 0xffff);
  364. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  365. ESR_RXTX_CTRL_H(chan));
  366. if (err >= 0)
  367. *val |= ((err & 0xffff) << 16);
  368. err = 0;
  369. }
  370. return err;
  371. }
  372. static int esr_read_glue0(struct niu *np, unsigned long chan, u32 *val)
  373. {
  374. int err;
  375. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  376. ESR_GLUE_CTRL0_L(chan));
  377. if (err >= 0) {
  378. *val = (err & 0xffff);
  379. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  380. ESR_GLUE_CTRL0_H(chan));
  381. if (err >= 0) {
  382. *val |= ((err & 0xffff) << 16);
  383. err = 0;
  384. }
  385. }
  386. return err;
  387. }
  388. static int esr_read_reset(struct niu *np, u32 *val)
  389. {
  390. int err;
  391. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  392. ESR_RXTX_RESET_CTRL_L);
  393. if (err >= 0) {
  394. *val = (err & 0xffff);
  395. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  396. ESR_RXTX_RESET_CTRL_H);
  397. if (err >= 0) {
  398. *val |= ((err & 0xffff) << 16);
  399. err = 0;
  400. }
  401. }
  402. return err;
  403. }
  404. static int esr_write_rxtx_ctrl(struct niu *np, unsigned long chan, u32 val)
  405. {
  406. int err;
  407. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  408. ESR_RXTX_CTRL_L(chan), val & 0xffff);
  409. if (!err)
  410. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  411. ESR_RXTX_CTRL_H(chan), (val >> 16));
  412. return err;
  413. }
  414. static int esr_write_glue0(struct niu *np, unsigned long chan, u32 val)
  415. {
  416. int err;
  417. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  418. ESR_GLUE_CTRL0_L(chan), val & 0xffff);
  419. if (!err)
  420. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  421. ESR_GLUE_CTRL0_H(chan), (val >> 16));
  422. return err;
  423. }
  424. static int esr_reset(struct niu *np)
  425. {
  426. u32 reset;
  427. int err;
  428. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  429. ESR_RXTX_RESET_CTRL_L, 0x0000);
  430. if (err)
  431. return err;
  432. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  433. ESR_RXTX_RESET_CTRL_H, 0xffff);
  434. if (err)
  435. return err;
  436. udelay(200);
  437. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  438. ESR_RXTX_RESET_CTRL_L, 0xffff);
  439. if (err)
  440. return err;
  441. udelay(200);
  442. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  443. ESR_RXTX_RESET_CTRL_H, 0x0000);
  444. if (err)
  445. return err;
  446. udelay(200);
  447. err = esr_read_reset(np, &reset);
  448. if (err)
  449. return err;
  450. if (reset != 0) {
  451. dev_err(np->device, PFX "Port %u ESR_RESET "
  452. "did not clear [%08x]\n",
  453. np->port, reset);
  454. return -ENODEV;
  455. }
  456. return 0;
  457. }
  458. static int serdes_init_10g(struct niu *np)
  459. {
  460. struct niu_link_config *lp = &np->link_config;
  461. unsigned long ctrl_reg, test_cfg_reg, i;
  462. u64 ctrl_val, test_cfg_val, sig, mask, val;
  463. int err;
  464. switch (np->port) {
  465. case 0:
  466. ctrl_reg = ENET_SERDES_0_CTRL_CFG;
  467. test_cfg_reg = ENET_SERDES_0_TEST_CFG;
  468. break;
  469. case 1:
  470. ctrl_reg = ENET_SERDES_1_CTRL_CFG;
  471. test_cfg_reg = ENET_SERDES_1_TEST_CFG;
  472. break;
  473. default:
  474. return -EINVAL;
  475. }
  476. ctrl_val = (ENET_SERDES_CTRL_SDET_0 |
  477. ENET_SERDES_CTRL_SDET_1 |
  478. ENET_SERDES_CTRL_SDET_2 |
  479. ENET_SERDES_CTRL_SDET_3 |
  480. (0x5 << ENET_SERDES_CTRL_EMPH_0_SHIFT) |
  481. (0x5 << ENET_SERDES_CTRL_EMPH_1_SHIFT) |
  482. (0x5 << ENET_SERDES_CTRL_EMPH_2_SHIFT) |
  483. (0x5 << ENET_SERDES_CTRL_EMPH_3_SHIFT) |
  484. (0x1 << ENET_SERDES_CTRL_LADJ_0_SHIFT) |
  485. (0x1 << ENET_SERDES_CTRL_LADJ_1_SHIFT) |
  486. (0x1 << ENET_SERDES_CTRL_LADJ_2_SHIFT) |
  487. (0x1 << ENET_SERDES_CTRL_LADJ_3_SHIFT));
  488. test_cfg_val = 0;
  489. if (lp->loopback_mode == LOOPBACK_PHY) {
  490. test_cfg_val |= ((ENET_TEST_MD_PAD_LOOPBACK <<
  491. ENET_SERDES_TEST_MD_0_SHIFT) |
  492. (ENET_TEST_MD_PAD_LOOPBACK <<
  493. ENET_SERDES_TEST_MD_1_SHIFT) |
  494. (ENET_TEST_MD_PAD_LOOPBACK <<
  495. ENET_SERDES_TEST_MD_2_SHIFT) |
  496. (ENET_TEST_MD_PAD_LOOPBACK <<
  497. ENET_SERDES_TEST_MD_3_SHIFT));
  498. }
  499. nw64(ctrl_reg, ctrl_val);
  500. nw64(test_cfg_reg, test_cfg_val);
  501. /* Initialize all 4 lanes of the SERDES. */
  502. for (i = 0; i < 4; i++) {
  503. u32 rxtx_ctrl, glue0;
  504. err = esr_read_rxtx_ctrl(np, i, &rxtx_ctrl);
  505. if (err)
  506. return err;
  507. err = esr_read_glue0(np, i, &glue0);
  508. if (err)
  509. return err;
  510. rxtx_ctrl &= ~(ESR_RXTX_CTRL_VMUXLO);
  511. rxtx_ctrl |= (ESR_RXTX_CTRL_ENSTRETCH |
  512. (2 << ESR_RXTX_CTRL_VMUXLO_SHIFT));
  513. glue0 &= ~(ESR_GLUE_CTRL0_SRATE |
  514. ESR_GLUE_CTRL0_THCNT |
  515. ESR_GLUE_CTRL0_BLTIME);
  516. glue0 |= (ESR_GLUE_CTRL0_RXLOSENAB |
  517. (0xf << ESR_GLUE_CTRL0_SRATE_SHIFT) |
  518. (0xff << ESR_GLUE_CTRL0_THCNT_SHIFT) |
  519. (BLTIME_300_CYCLES <<
  520. ESR_GLUE_CTRL0_BLTIME_SHIFT));
  521. err = esr_write_rxtx_ctrl(np, i, rxtx_ctrl);
  522. if (err)
  523. return err;
  524. err = esr_write_glue0(np, i, glue0);
  525. if (err)
  526. return err;
  527. }
  528. err = esr_reset(np);
  529. if (err)
  530. return err;
  531. sig = nr64(ESR_INT_SIGNALS);
  532. switch (np->port) {
  533. case 0:
  534. mask = ESR_INT_SIGNALS_P0_BITS;
  535. val = (ESR_INT_SRDY0_P0 |
  536. ESR_INT_DET0_P0 |
  537. ESR_INT_XSRDY_P0 |
  538. ESR_INT_XDP_P0_CH3 |
  539. ESR_INT_XDP_P0_CH2 |
  540. ESR_INT_XDP_P0_CH1 |
  541. ESR_INT_XDP_P0_CH0);
  542. break;
  543. case 1:
  544. mask = ESR_INT_SIGNALS_P1_BITS;
  545. val = (ESR_INT_SRDY0_P1 |
  546. ESR_INT_DET0_P1 |
  547. ESR_INT_XSRDY_P1 |
  548. ESR_INT_XDP_P1_CH3 |
  549. ESR_INT_XDP_P1_CH2 |
  550. ESR_INT_XDP_P1_CH1 |
  551. ESR_INT_XDP_P1_CH0);
  552. break;
  553. default:
  554. return -EINVAL;
  555. }
  556. if ((sig & mask) != val) {
  557. dev_err(np->device, PFX "Port %u signal bits [%08x] are not "
  558. "[%08x]\n", np->port, (int) (sig & mask), (int) val);
  559. return -ENODEV;
  560. }
  561. return 0;
  562. }
  563. static int serdes_init_1g(struct niu *np)
  564. {
  565. u64 val;
  566. val = nr64(ENET_SERDES_1_PLL_CFG);
  567. val &= ~ENET_SERDES_PLL_FBDIV2;
  568. switch (np->port) {
  569. case 0:
  570. val |= ENET_SERDES_PLL_HRATE0;
  571. break;
  572. case 1:
  573. val |= ENET_SERDES_PLL_HRATE1;
  574. break;
  575. case 2:
  576. val |= ENET_SERDES_PLL_HRATE2;
  577. break;
  578. case 3:
  579. val |= ENET_SERDES_PLL_HRATE3;
  580. break;
  581. default:
  582. return -EINVAL;
  583. }
  584. nw64(ENET_SERDES_1_PLL_CFG, val);
  585. return 0;
  586. }
  587. static int bcm8704_reset(struct niu *np)
  588. {
  589. int err, limit;
  590. err = mdio_read(np, np->phy_addr,
  591. BCM8704_PHYXS_DEV_ADDR, MII_BMCR);
  592. if (err < 0)
  593. return err;
  594. err |= BMCR_RESET;
  595. err = mdio_write(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
  596. MII_BMCR, err);
  597. if (err)
  598. return err;
  599. limit = 1000;
  600. while (--limit >= 0) {
  601. err = mdio_read(np, np->phy_addr,
  602. BCM8704_PHYXS_DEV_ADDR, MII_BMCR);
  603. if (err < 0)
  604. return err;
  605. if (!(err & BMCR_RESET))
  606. break;
  607. }
  608. if (limit < 0) {
  609. dev_err(np->device, PFX "Port %u PHY will not reset "
  610. "(bmcr=%04x)\n", np->port, (err & 0xffff));
  611. return -ENODEV;
  612. }
  613. return 0;
  614. }
  615. /* When written, certain PHY registers need to be read back twice
  616. * in order for the bits to settle properly.
  617. */
  618. static int bcm8704_user_dev3_readback(struct niu *np, int reg)
  619. {
  620. int err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, reg);
  621. if (err < 0)
  622. return err;
  623. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, reg);
  624. if (err < 0)
  625. return err;
  626. return 0;
  627. }
  628. static int bcm8704_init_user_dev3(struct niu *np)
  629. {
  630. int err;
  631. err = mdio_write(np, np->phy_addr,
  632. BCM8704_USER_DEV3_ADDR, BCM8704_USER_CONTROL,
  633. (USER_CONTROL_OPTXRST_LVL |
  634. USER_CONTROL_OPBIASFLT_LVL |
  635. USER_CONTROL_OBTMPFLT_LVL |
  636. USER_CONTROL_OPPRFLT_LVL |
  637. USER_CONTROL_OPTXFLT_LVL |
  638. USER_CONTROL_OPRXLOS_LVL |
  639. USER_CONTROL_OPRXFLT_LVL |
  640. USER_CONTROL_OPTXON_LVL |
  641. (0x3f << USER_CONTROL_RES1_SHIFT)));
  642. if (err)
  643. return err;
  644. err = mdio_write(np, np->phy_addr,
  645. BCM8704_USER_DEV3_ADDR, BCM8704_USER_PMD_TX_CONTROL,
  646. (USER_PMD_TX_CTL_XFP_CLKEN |
  647. (1 << USER_PMD_TX_CTL_TX_DAC_TXD_SH) |
  648. (2 << USER_PMD_TX_CTL_TX_DAC_TXCK_SH) |
  649. USER_PMD_TX_CTL_TSCK_LPWREN));
  650. if (err)
  651. return err;
  652. err = bcm8704_user_dev3_readback(np, BCM8704_USER_CONTROL);
  653. if (err)
  654. return err;
  655. err = bcm8704_user_dev3_readback(np, BCM8704_USER_PMD_TX_CONTROL);
  656. if (err)
  657. return err;
  658. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  659. BCM8704_USER_OPT_DIGITAL_CTRL);
  660. if (err < 0)
  661. return err;
  662. err &= ~USER_ODIG_CTRL_GPIOS;
  663. err |= (0x3 << USER_ODIG_CTRL_GPIOS_SHIFT);
  664. err = mdio_write(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  665. BCM8704_USER_OPT_DIGITAL_CTRL, err);
  666. if (err)
  667. return err;
  668. mdelay(1000);
  669. return 0;
  670. }
  671. static int xcvr_init_10g(struct niu *np)
  672. {
  673. struct niu_link_config *lp = &np->link_config;
  674. u16 analog_stat0, tx_alarm_status;
  675. int err;
  676. u64 val;
  677. val = nr64_mac(XMAC_CONFIG);
  678. val &= ~XMAC_CONFIG_LED_POLARITY;
  679. val |= XMAC_CONFIG_FORCE_LED_ON;
  680. nw64_mac(XMAC_CONFIG, val);
  681. /* XXX shared resource, lock parent XXX */
  682. val = nr64(MIF_CONFIG);
  683. val |= MIF_CONFIG_INDIRECT_MODE;
  684. nw64(MIF_CONFIG, val);
  685. err = bcm8704_reset(np);
  686. if (err)
  687. return err;
  688. err = bcm8704_init_user_dev3(np);
  689. if (err)
  690. return err;
  691. err = mdio_read(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
  692. MII_BMCR);
  693. if (err < 0)
  694. return err;
  695. err &= ~BMCR_LOOPBACK;
  696. if (lp->loopback_mode == LOOPBACK_MAC)
  697. err |= BMCR_LOOPBACK;
  698. err = mdio_write(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
  699. MII_BMCR, err);
  700. if (err)
  701. return err;
  702. #if 1
  703. err = mdio_read(np, np->phy_addr, BCM8704_PMA_PMD_DEV_ADDR,
  704. MII_STAT1000);
  705. if (err < 0)
  706. return err;
  707. pr_info(PFX "Port %u PMA_PMD(MII_STAT1000) [%04x]\n",
  708. np->port, err);
  709. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, 0x20);
  710. if (err < 0)
  711. return err;
  712. pr_info(PFX "Port %u USER_DEV3(0x20) [%04x]\n",
  713. np->port, err);
  714. err = mdio_read(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
  715. MII_NWAYTEST);
  716. if (err < 0)
  717. return err;
  718. pr_info(PFX "Port %u PHYXS(MII_NWAYTEST) [%04x]\n",
  719. np->port, err);
  720. #endif
  721. /* XXX dig this out it might not be so useful XXX */
  722. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  723. BCM8704_USER_ANALOG_STATUS0);
  724. if (err < 0)
  725. return err;
  726. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  727. BCM8704_USER_ANALOG_STATUS0);
  728. if (err < 0)
  729. return err;
  730. analog_stat0 = err;
  731. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  732. BCM8704_USER_TX_ALARM_STATUS);
  733. if (err < 0)
  734. return err;
  735. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  736. BCM8704_USER_TX_ALARM_STATUS);
  737. if (err < 0)
  738. return err;
  739. tx_alarm_status = err;
  740. if (analog_stat0 != 0x03fc) {
  741. if ((analog_stat0 == 0x43bc) && (tx_alarm_status != 0)) {
  742. pr_info(PFX "Port %u cable not connected "
  743. "or bad cable.\n", np->port);
  744. } else if (analog_stat0 == 0x639c) {
  745. pr_info(PFX "Port %u optical module is bad "
  746. "or missing.\n", np->port);
  747. }
  748. }
  749. return 0;
  750. }
  751. static int mii_reset(struct niu *np)
  752. {
  753. int limit, err;
  754. err = mii_write(np, np->phy_addr, MII_BMCR, BMCR_RESET);
  755. if (err)
  756. return err;
  757. limit = 1000;
  758. while (--limit >= 0) {
  759. udelay(500);
  760. err = mii_read(np, np->phy_addr, MII_BMCR);
  761. if (err < 0)
  762. return err;
  763. if (!(err & BMCR_RESET))
  764. break;
  765. }
  766. if (limit < 0) {
  767. dev_err(np->device, PFX "Port %u MII would not reset, "
  768. "bmcr[%04x]\n", np->port, err);
  769. return -ENODEV;
  770. }
  771. return 0;
  772. }
  773. static int mii_init_common(struct niu *np)
  774. {
  775. struct niu_link_config *lp = &np->link_config;
  776. u16 bmcr, bmsr, adv, estat;
  777. int err;
  778. err = mii_reset(np);
  779. if (err)
  780. return err;
  781. err = mii_read(np, np->phy_addr, MII_BMSR);
  782. if (err < 0)
  783. return err;
  784. bmsr = err;
  785. estat = 0;
  786. if (bmsr & BMSR_ESTATEN) {
  787. err = mii_read(np, np->phy_addr, MII_ESTATUS);
  788. if (err < 0)
  789. return err;
  790. estat = err;
  791. }
  792. bmcr = 0;
  793. err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
  794. if (err)
  795. return err;
  796. if (lp->loopback_mode == LOOPBACK_MAC) {
  797. bmcr |= BMCR_LOOPBACK;
  798. if (lp->active_speed == SPEED_1000)
  799. bmcr |= BMCR_SPEED1000;
  800. if (lp->active_duplex == DUPLEX_FULL)
  801. bmcr |= BMCR_FULLDPLX;
  802. }
  803. if (lp->loopback_mode == LOOPBACK_PHY) {
  804. u16 aux;
  805. aux = (BCM5464R_AUX_CTL_EXT_LB |
  806. BCM5464R_AUX_CTL_WRITE_1);
  807. err = mii_write(np, np->phy_addr, BCM5464R_AUX_CTL, aux);
  808. if (err)
  809. return err;
  810. }
  811. /* XXX configurable XXX */
  812. /* XXX for now don't advertise half-duplex or asym pause... XXX */
  813. adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  814. if (bmsr & BMSR_10FULL)
  815. adv |= ADVERTISE_10FULL;
  816. if (bmsr & BMSR_100FULL)
  817. adv |= ADVERTISE_100FULL;
  818. err = mii_write(np, np->phy_addr, MII_ADVERTISE, adv);
  819. if (err)
  820. return err;
  821. if (bmsr & BMSR_ESTATEN) {
  822. u16 ctrl1000 = 0;
  823. if (estat & ESTATUS_1000_TFULL)
  824. ctrl1000 |= ADVERTISE_1000FULL;
  825. err = mii_write(np, np->phy_addr, MII_CTRL1000, ctrl1000);
  826. if (err)
  827. return err;
  828. }
  829. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  830. err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
  831. if (err)
  832. return err;
  833. err = mii_read(np, np->phy_addr, MII_BMCR);
  834. if (err < 0)
  835. return err;
  836. err = mii_read(np, np->phy_addr, MII_BMSR);
  837. if (err < 0)
  838. return err;
  839. #if 0
  840. pr_info(PFX "Port %u after MII init bmcr[%04x] bmsr[%04x]\n",
  841. np->port, bmcr, bmsr);
  842. #endif
  843. return 0;
  844. }
  845. static int xcvr_init_1g(struct niu *np)
  846. {
  847. u64 val;
  848. /* XXX shared resource, lock parent XXX */
  849. val = nr64(MIF_CONFIG);
  850. val &= ~MIF_CONFIG_INDIRECT_MODE;
  851. nw64(MIF_CONFIG, val);
  852. return mii_init_common(np);
  853. }
  854. static int niu_xcvr_init(struct niu *np)
  855. {
  856. const struct niu_phy_ops *ops = np->phy_ops;
  857. int err;
  858. err = 0;
  859. if (ops->xcvr_init)
  860. err = ops->xcvr_init(np);
  861. return err;
  862. }
  863. static int niu_serdes_init(struct niu *np)
  864. {
  865. const struct niu_phy_ops *ops = np->phy_ops;
  866. int err;
  867. err = 0;
  868. if (ops->serdes_init)
  869. err = ops->serdes_init(np);
  870. return err;
  871. }
  872. static void niu_init_xif(struct niu *);
  873. static void niu_handle_led(struct niu *, int status);
  874. static int niu_link_status_common(struct niu *np, int link_up)
  875. {
  876. struct niu_link_config *lp = &np->link_config;
  877. struct net_device *dev = np->dev;
  878. unsigned long flags;
  879. if (!netif_carrier_ok(dev) && link_up) {
  880. niuinfo(LINK, "%s: Link is up at %s, %s duplex\n",
  881. dev->name,
  882. (lp->active_speed == SPEED_10000 ?
  883. "10Gb/sec" :
  884. (lp->active_speed == SPEED_1000 ?
  885. "1Gb/sec" :
  886. (lp->active_speed == SPEED_100 ?
  887. "100Mbit/sec" : "10Mbit/sec"))),
  888. (lp->active_duplex == DUPLEX_FULL ?
  889. "full" : "half"));
  890. spin_lock_irqsave(&np->lock, flags);
  891. niu_init_xif(np);
  892. niu_handle_led(np, 1);
  893. spin_unlock_irqrestore(&np->lock, flags);
  894. netif_carrier_on(dev);
  895. } else if (netif_carrier_ok(dev) && !link_up) {
  896. niuwarn(LINK, "%s: Link is down\n", dev->name);
  897. spin_lock_irqsave(&np->lock, flags);
  898. niu_handle_led(np, 0);
  899. spin_unlock_irqrestore(&np->lock, flags);
  900. netif_carrier_off(dev);
  901. }
  902. return 0;
  903. }
  904. static int link_status_10g(struct niu *np, int *link_up_p)
  905. {
  906. unsigned long flags;
  907. int err, link_up;
  908. link_up = 0;
  909. spin_lock_irqsave(&np->lock, flags);
  910. err = -EINVAL;
  911. if (np->link_config.loopback_mode != LOOPBACK_DISABLED)
  912. goto out;
  913. err = mdio_read(np, np->phy_addr, BCM8704_PMA_PMD_DEV_ADDR,
  914. BCM8704_PMD_RCV_SIGDET);
  915. if (err < 0)
  916. goto out;
  917. if (!(err & PMD_RCV_SIGDET_GLOBAL)) {
  918. err = 0;
  919. goto out;
  920. }
  921. err = mdio_read(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
  922. BCM8704_PCS_10G_R_STATUS);
  923. if (err < 0)
  924. goto out;
  925. if (!(err & PCS_10G_R_STATUS_BLK_LOCK)) {
  926. err = 0;
  927. goto out;
  928. }
  929. err = mdio_read(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
  930. BCM8704_PHYXS_XGXS_LANE_STAT);
  931. if (err < 0)
  932. goto out;
  933. if (err != (PHYXS_XGXS_LANE_STAT_ALINGED |
  934. PHYXS_XGXS_LANE_STAT_MAGIC |
  935. PHYXS_XGXS_LANE_STAT_LANE3 |
  936. PHYXS_XGXS_LANE_STAT_LANE2 |
  937. PHYXS_XGXS_LANE_STAT_LANE1 |
  938. PHYXS_XGXS_LANE_STAT_LANE0)) {
  939. err = 0;
  940. goto out;
  941. }
  942. link_up = 1;
  943. np->link_config.active_speed = SPEED_10000;
  944. np->link_config.active_duplex = DUPLEX_FULL;
  945. err = 0;
  946. out:
  947. spin_unlock_irqrestore(&np->lock, flags);
  948. *link_up_p = link_up;
  949. return err;
  950. }
  951. static int link_status_1g(struct niu *np, int *link_up_p)
  952. {
  953. u16 current_speed, bmsr;
  954. unsigned long flags;
  955. u8 current_duplex;
  956. int err, link_up;
  957. link_up = 0;
  958. current_speed = SPEED_INVALID;
  959. current_duplex = DUPLEX_INVALID;
  960. spin_lock_irqsave(&np->lock, flags);
  961. err = -EINVAL;
  962. if (np->link_config.loopback_mode != LOOPBACK_DISABLED)
  963. goto out;
  964. err = mii_read(np, np->phy_addr, MII_BMSR);
  965. if (err < 0)
  966. goto out;
  967. bmsr = err;
  968. if (bmsr & BMSR_LSTATUS) {
  969. u16 adv, lpa, common, estat;
  970. err = mii_read(np, np->phy_addr, MII_ADVERTISE);
  971. if (err < 0)
  972. goto out;
  973. adv = err;
  974. err = mii_read(np, np->phy_addr, MII_LPA);
  975. if (err < 0)
  976. goto out;
  977. lpa = err;
  978. common = adv & lpa;
  979. err = mii_read(np, np->phy_addr, MII_ESTATUS);
  980. if (err < 0)
  981. goto out;
  982. estat = err;
  983. link_up = 1;
  984. if (estat & (ESTATUS_1000_TFULL | ESTATUS_1000_THALF)) {
  985. current_speed = SPEED_1000;
  986. if (estat & ESTATUS_1000_TFULL)
  987. current_duplex = DUPLEX_FULL;
  988. else
  989. current_duplex = DUPLEX_HALF;
  990. } else {
  991. if (common & ADVERTISE_100BASE4) {
  992. current_speed = SPEED_100;
  993. current_duplex = DUPLEX_HALF;
  994. } else if (common & ADVERTISE_100FULL) {
  995. current_speed = SPEED_100;
  996. current_duplex = DUPLEX_FULL;
  997. } else if (common & ADVERTISE_100HALF) {
  998. current_speed = SPEED_100;
  999. current_duplex = DUPLEX_HALF;
  1000. } else if (common & ADVERTISE_10FULL) {
  1001. current_speed = SPEED_10;
  1002. current_duplex = DUPLEX_FULL;
  1003. } else if (common & ADVERTISE_10HALF) {
  1004. current_speed = SPEED_10;
  1005. current_duplex = DUPLEX_HALF;
  1006. } else
  1007. link_up = 0;
  1008. }
  1009. }
  1010. err = 0;
  1011. out:
  1012. spin_unlock_irqrestore(&np->lock, flags);
  1013. *link_up_p = link_up;
  1014. return err;
  1015. }
  1016. static int niu_link_status(struct niu *np, int *link_up_p)
  1017. {
  1018. const struct niu_phy_ops *ops = np->phy_ops;
  1019. int err;
  1020. err = 0;
  1021. if (ops->link_status)
  1022. err = ops->link_status(np, link_up_p);
  1023. return err;
  1024. }
  1025. static void niu_timer(unsigned long __opaque)
  1026. {
  1027. struct niu *np = (struct niu *) __opaque;
  1028. unsigned long off;
  1029. int err, link_up;
  1030. err = niu_link_status(np, &link_up);
  1031. if (!err)
  1032. niu_link_status_common(np, link_up);
  1033. if (netif_carrier_ok(np->dev))
  1034. off = 5 * HZ;
  1035. else
  1036. off = 1 * HZ;
  1037. np->timer.expires = jiffies + off;
  1038. add_timer(&np->timer);
  1039. }
  1040. static const struct niu_phy_ops phy_ops_10g_fiber_niu = {
  1041. .serdes_init = serdes_init_niu,
  1042. .xcvr_init = xcvr_init_10g,
  1043. .link_status = link_status_10g,
  1044. };
  1045. static const struct niu_phy_ops phy_ops_10g_fiber = {
  1046. .serdes_init = serdes_init_10g,
  1047. .xcvr_init = xcvr_init_10g,
  1048. .link_status = link_status_10g,
  1049. };
  1050. static const struct niu_phy_ops phy_ops_10g_copper = {
  1051. .serdes_init = serdes_init_10g,
  1052. .link_status = link_status_10g, /* XXX */
  1053. };
  1054. static const struct niu_phy_ops phy_ops_1g_fiber = {
  1055. .serdes_init = serdes_init_1g,
  1056. .xcvr_init = xcvr_init_1g,
  1057. .link_status = link_status_1g,
  1058. };
  1059. static const struct niu_phy_ops phy_ops_1g_copper = {
  1060. .xcvr_init = xcvr_init_1g,
  1061. .link_status = link_status_1g,
  1062. };
  1063. struct niu_phy_template {
  1064. const struct niu_phy_ops *ops;
  1065. u32 phy_addr_base;
  1066. };
  1067. static const struct niu_phy_template phy_template_niu = {
  1068. .ops = &phy_ops_10g_fiber_niu,
  1069. .phy_addr_base = 16,
  1070. };
  1071. static const struct niu_phy_template phy_template_10g_fiber = {
  1072. .ops = &phy_ops_10g_fiber,
  1073. .phy_addr_base = 8,
  1074. };
  1075. static const struct niu_phy_template phy_template_10g_copper = {
  1076. .ops = &phy_ops_10g_copper,
  1077. .phy_addr_base = 10,
  1078. };
  1079. static const struct niu_phy_template phy_template_1g_fiber = {
  1080. .ops = &phy_ops_1g_fiber,
  1081. .phy_addr_base = 0,
  1082. };
  1083. static const struct niu_phy_template phy_template_1g_copper = {
  1084. .ops = &phy_ops_1g_copper,
  1085. .phy_addr_base = 0,
  1086. };
  1087. static int niu_determine_phy_disposition(struct niu *np)
  1088. {
  1089. struct niu_parent *parent = np->parent;
  1090. u8 plat_type = parent->plat_type;
  1091. const struct niu_phy_template *tp;
  1092. u32 phy_addr_off = 0;
  1093. if (plat_type == PLAT_TYPE_NIU) {
  1094. tp = &phy_template_niu;
  1095. phy_addr_off += np->port;
  1096. } else {
  1097. switch (np->flags & (NIU_FLAGS_10G | NIU_FLAGS_FIBER)) {
  1098. case 0:
  1099. /* 1G copper */
  1100. tp = &phy_template_1g_copper;
  1101. if (plat_type == PLAT_TYPE_VF_P0)
  1102. phy_addr_off = 10;
  1103. else if (plat_type == PLAT_TYPE_VF_P1)
  1104. phy_addr_off = 26;
  1105. phy_addr_off += (np->port ^ 0x3);
  1106. break;
  1107. case NIU_FLAGS_10G:
  1108. /* 10G copper */
  1109. tp = &phy_template_1g_copper;
  1110. break;
  1111. case NIU_FLAGS_FIBER:
  1112. /* 1G fiber */
  1113. tp = &phy_template_1g_fiber;
  1114. break;
  1115. case NIU_FLAGS_10G | NIU_FLAGS_FIBER:
  1116. /* 10G fiber */
  1117. tp = &phy_template_10g_fiber;
  1118. if (plat_type == PLAT_TYPE_VF_P0 ||
  1119. plat_type == PLAT_TYPE_VF_P1)
  1120. phy_addr_off = 8;
  1121. phy_addr_off += np->port;
  1122. break;
  1123. default:
  1124. return -EINVAL;
  1125. }
  1126. }
  1127. np->phy_ops = tp->ops;
  1128. np->phy_addr = tp->phy_addr_base + phy_addr_off;
  1129. return 0;
  1130. }
  1131. static int niu_init_link(struct niu *np)
  1132. {
  1133. struct niu_parent *parent = np->parent;
  1134. int err, ignore;
  1135. if (parent->plat_type == PLAT_TYPE_NIU) {
  1136. err = niu_xcvr_init(np);
  1137. if (err)
  1138. return err;
  1139. msleep(200);
  1140. }
  1141. err = niu_serdes_init(np);
  1142. if (err)
  1143. return err;
  1144. msleep(200);
  1145. err = niu_xcvr_init(np);
  1146. if (!err)
  1147. niu_link_status(np, &ignore);
  1148. return 0;
  1149. }
  1150. static void niu_set_primary_mac(struct niu *np, unsigned char *addr)
  1151. {
  1152. u16 reg0 = addr[4] << 8 | addr[5];
  1153. u16 reg1 = addr[2] << 8 | addr[3];
  1154. u16 reg2 = addr[0] << 8 | addr[1];
  1155. if (np->flags & NIU_FLAGS_XMAC) {
  1156. nw64_mac(XMAC_ADDR0, reg0);
  1157. nw64_mac(XMAC_ADDR1, reg1);
  1158. nw64_mac(XMAC_ADDR2, reg2);
  1159. } else {
  1160. nw64_mac(BMAC_ADDR0, reg0);
  1161. nw64_mac(BMAC_ADDR1, reg1);
  1162. nw64_mac(BMAC_ADDR2, reg2);
  1163. }
  1164. }
  1165. static int niu_num_alt_addr(struct niu *np)
  1166. {
  1167. if (np->flags & NIU_FLAGS_XMAC)
  1168. return XMAC_NUM_ALT_ADDR;
  1169. else
  1170. return BMAC_NUM_ALT_ADDR;
  1171. }
  1172. static int niu_set_alt_mac(struct niu *np, int index, unsigned char *addr)
  1173. {
  1174. u16 reg0 = addr[4] << 8 | addr[5];
  1175. u16 reg1 = addr[2] << 8 | addr[3];
  1176. u16 reg2 = addr[0] << 8 | addr[1];
  1177. if (index >= niu_num_alt_addr(np))
  1178. return -EINVAL;
  1179. if (np->flags & NIU_FLAGS_XMAC) {
  1180. nw64_mac(XMAC_ALT_ADDR0(index), reg0);
  1181. nw64_mac(XMAC_ALT_ADDR1(index), reg1);
  1182. nw64_mac(XMAC_ALT_ADDR2(index), reg2);
  1183. } else {
  1184. nw64_mac(BMAC_ALT_ADDR0(index), reg0);
  1185. nw64_mac(BMAC_ALT_ADDR1(index), reg1);
  1186. nw64_mac(BMAC_ALT_ADDR2(index), reg2);
  1187. }
  1188. return 0;
  1189. }
  1190. static int niu_enable_alt_mac(struct niu *np, int index, int on)
  1191. {
  1192. unsigned long reg;
  1193. u64 val, mask;
  1194. if (index >= niu_num_alt_addr(np))
  1195. return -EINVAL;
  1196. if (np->flags & NIU_FLAGS_XMAC)
  1197. reg = XMAC_ADDR_CMPEN;
  1198. else
  1199. reg = BMAC_ADDR_CMPEN;
  1200. mask = 1 << index;
  1201. val = nr64_mac(reg);
  1202. if (on)
  1203. val |= mask;
  1204. else
  1205. val &= ~mask;
  1206. nw64_mac(reg, val);
  1207. return 0;
  1208. }
  1209. static void __set_rdc_table_num_hw(struct niu *np, unsigned long reg,
  1210. int num, int mac_pref)
  1211. {
  1212. u64 val = nr64_mac(reg);
  1213. val &= ~(HOST_INFO_MACRDCTBLN | HOST_INFO_MPR);
  1214. val |= num;
  1215. if (mac_pref)
  1216. val |= HOST_INFO_MPR;
  1217. nw64_mac(reg, val);
  1218. }
  1219. static int __set_rdc_table_num(struct niu *np,
  1220. int xmac_index, int bmac_index,
  1221. int rdc_table_num, int mac_pref)
  1222. {
  1223. unsigned long reg;
  1224. if (rdc_table_num & ~HOST_INFO_MACRDCTBLN)
  1225. return -EINVAL;
  1226. if (np->flags & NIU_FLAGS_XMAC)
  1227. reg = XMAC_HOST_INFO(xmac_index);
  1228. else
  1229. reg = BMAC_HOST_INFO(bmac_index);
  1230. __set_rdc_table_num_hw(np, reg, rdc_table_num, mac_pref);
  1231. return 0;
  1232. }
  1233. static int niu_set_primary_mac_rdc_table(struct niu *np, int table_num,
  1234. int mac_pref)
  1235. {
  1236. return __set_rdc_table_num(np, 17, 0, table_num, mac_pref);
  1237. }
  1238. static int niu_set_multicast_mac_rdc_table(struct niu *np, int table_num,
  1239. int mac_pref)
  1240. {
  1241. return __set_rdc_table_num(np, 16, 8, table_num, mac_pref);
  1242. }
  1243. static int niu_set_alt_mac_rdc_table(struct niu *np, int idx,
  1244. int table_num, int mac_pref)
  1245. {
  1246. if (idx >= niu_num_alt_addr(np))
  1247. return -EINVAL;
  1248. return __set_rdc_table_num(np, idx, idx + 1, table_num, mac_pref);
  1249. }
  1250. static u64 vlan_entry_set_parity(u64 reg_val)
  1251. {
  1252. u64 port01_mask;
  1253. u64 port23_mask;
  1254. port01_mask = 0x00ff;
  1255. port23_mask = 0xff00;
  1256. if (hweight64(reg_val & port01_mask) & 1)
  1257. reg_val |= ENET_VLAN_TBL_PARITY0;
  1258. else
  1259. reg_val &= ~ENET_VLAN_TBL_PARITY0;
  1260. if (hweight64(reg_val & port23_mask) & 1)
  1261. reg_val |= ENET_VLAN_TBL_PARITY1;
  1262. else
  1263. reg_val &= ~ENET_VLAN_TBL_PARITY1;
  1264. return reg_val;
  1265. }
  1266. static void vlan_tbl_write(struct niu *np, unsigned long index,
  1267. int port, int vpr, int rdc_table)
  1268. {
  1269. u64 reg_val = nr64(ENET_VLAN_TBL(index));
  1270. reg_val &= ~((ENET_VLAN_TBL_VPR |
  1271. ENET_VLAN_TBL_VLANRDCTBLN) <<
  1272. ENET_VLAN_TBL_SHIFT(port));
  1273. if (vpr)
  1274. reg_val |= (ENET_VLAN_TBL_VPR <<
  1275. ENET_VLAN_TBL_SHIFT(port));
  1276. reg_val |= (rdc_table << ENET_VLAN_TBL_SHIFT(port));
  1277. reg_val = vlan_entry_set_parity(reg_val);
  1278. nw64(ENET_VLAN_TBL(index), reg_val);
  1279. }
  1280. static void vlan_tbl_clear(struct niu *np)
  1281. {
  1282. int i;
  1283. for (i = 0; i < ENET_VLAN_TBL_NUM_ENTRIES; i++)
  1284. nw64(ENET_VLAN_TBL(i), 0);
  1285. }
  1286. static int tcam_wait_bit(struct niu *np, u64 bit)
  1287. {
  1288. int limit = 1000;
  1289. while (--limit > 0) {
  1290. if (nr64(TCAM_CTL) & bit)
  1291. break;
  1292. udelay(1);
  1293. }
  1294. if (limit < 0)
  1295. return -ENODEV;
  1296. return 0;
  1297. }
  1298. static int tcam_flush(struct niu *np, int index)
  1299. {
  1300. nw64(TCAM_KEY_0, 0x00);
  1301. nw64(TCAM_KEY_MASK_0, 0xff);
  1302. nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_WRITE | index));
  1303. return tcam_wait_bit(np, TCAM_CTL_STAT);
  1304. }
  1305. #if 0
  1306. static int tcam_read(struct niu *np, int index,
  1307. u64 *key, u64 *mask)
  1308. {
  1309. int err;
  1310. nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_READ | index));
  1311. err = tcam_wait_bit(np, TCAM_CTL_STAT);
  1312. if (!err) {
  1313. key[0] = nr64(TCAM_KEY_0);
  1314. key[1] = nr64(TCAM_KEY_1);
  1315. key[2] = nr64(TCAM_KEY_2);
  1316. key[3] = nr64(TCAM_KEY_3);
  1317. mask[0] = nr64(TCAM_KEY_MASK_0);
  1318. mask[1] = nr64(TCAM_KEY_MASK_1);
  1319. mask[2] = nr64(TCAM_KEY_MASK_2);
  1320. mask[3] = nr64(TCAM_KEY_MASK_3);
  1321. }
  1322. return err;
  1323. }
  1324. #endif
  1325. static int tcam_write(struct niu *np, int index,
  1326. u64 *key, u64 *mask)
  1327. {
  1328. nw64(TCAM_KEY_0, key[0]);
  1329. nw64(TCAM_KEY_1, key[1]);
  1330. nw64(TCAM_KEY_2, key[2]);
  1331. nw64(TCAM_KEY_3, key[3]);
  1332. nw64(TCAM_KEY_MASK_0, mask[0]);
  1333. nw64(TCAM_KEY_MASK_1, mask[1]);
  1334. nw64(TCAM_KEY_MASK_2, mask[2]);
  1335. nw64(TCAM_KEY_MASK_3, mask[3]);
  1336. nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_WRITE | index));
  1337. return tcam_wait_bit(np, TCAM_CTL_STAT);
  1338. }
  1339. #if 0
  1340. static int tcam_assoc_read(struct niu *np, int index, u64 *data)
  1341. {
  1342. int err;
  1343. nw64(TCAM_CTL, (TCAM_CTL_RWC_RAM_READ | index));
  1344. err = tcam_wait_bit(np, TCAM_CTL_STAT);
  1345. if (!err)
  1346. *data = nr64(TCAM_KEY_1);
  1347. return err;
  1348. }
  1349. #endif
  1350. static int tcam_assoc_write(struct niu *np, int index, u64 assoc_data)
  1351. {
  1352. nw64(TCAM_KEY_1, assoc_data);
  1353. nw64(TCAM_CTL, (TCAM_CTL_RWC_RAM_WRITE | index));
  1354. return tcam_wait_bit(np, TCAM_CTL_STAT);
  1355. }
  1356. static void tcam_enable(struct niu *np, int on)
  1357. {
  1358. u64 val = nr64(FFLP_CFG_1);
  1359. if (on)
  1360. val &= ~FFLP_CFG_1_TCAM_DIS;
  1361. else
  1362. val |= FFLP_CFG_1_TCAM_DIS;
  1363. nw64(FFLP_CFG_1, val);
  1364. }
  1365. static void tcam_set_lat_and_ratio(struct niu *np, u64 latency, u64 ratio)
  1366. {
  1367. u64 val = nr64(FFLP_CFG_1);
  1368. val &= ~(FFLP_CFG_1_FFLPINITDONE |
  1369. FFLP_CFG_1_CAMLAT |
  1370. FFLP_CFG_1_CAMRATIO);
  1371. val |= (latency << FFLP_CFG_1_CAMLAT_SHIFT);
  1372. val |= (ratio << FFLP_CFG_1_CAMRATIO_SHIFT);
  1373. nw64(FFLP_CFG_1, val);
  1374. val = nr64(FFLP_CFG_1);
  1375. val |= FFLP_CFG_1_FFLPINITDONE;
  1376. nw64(FFLP_CFG_1, val);
  1377. }
  1378. static int tcam_user_eth_class_enable(struct niu *np, unsigned long class,
  1379. int on)
  1380. {
  1381. unsigned long reg;
  1382. u64 val;
  1383. if (class < CLASS_CODE_ETHERTYPE1 ||
  1384. class > CLASS_CODE_ETHERTYPE2)
  1385. return -EINVAL;
  1386. reg = L2_CLS(class - CLASS_CODE_ETHERTYPE1);
  1387. val = nr64(reg);
  1388. if (on)
  1389. val |= L2_CLS_VLD;
  1390. else
  1391. val &= ~L2_CLS_VLD;
  1392. nw64(reg, val);
  1393. return 0;
  1394. }
  1395. #if 0
  1396. static int tcam_user_eth_class_set(struct niu *np, unsigned long class,
  1397. u64 ether_type)
  1398. {
  1399. unsigned long reg;
  1400. u64 val;
  1401. if (class < CLASS_CODE_ETHERTYPE1 ||
  1402. class > CLASS_CODE_ETHERTYPE2 ||
  1403. (ether_type & ~(u64)0xffff) != 0)
  1404. return -EINVAL;
  1405. reg = L2_CLS(class - CLASS_CODE_ETHERTYPE1);
  1406. val = nr64(reg);
  1407. val &= ~L2_CLS_ETYPE;
  1408. val |= (ether_type << L2_CLS_ETYPE_SHIFT);
  1409. nw64(reg, val);
  1410. return 0;
  1411. }
  1412. #endif
  1413. static int tcam_user_ip_class_enable(struct niu *np, unsigned long class,
  1414. int on)
  1415. {
  1416. unsigned long reg;
  1417. u64 val;
  1418. if (class < CLASS_CODE_USER_PROG1 ||
  1419. class > CLASS_CODE_USER_PROG4)
  1420. return -EINVAL;
  1421. reg = L3_CLS(class - CLASS_CODE_USER_PROG1);
  1422. val = nr64(reg);
  1423. if (on)
  1424. val |= L3_CLS_VALID;
  1425. else
  1426. val &= ~L3_CLS_VALID;
  1427. nw64(reg, val);
  1428. return 0;
  1429. }
  1430. #if 0
  1431. static int tcam_user_ip_class_set(struct niu *np, unsigned long class,
  1432. int ipv6, u64 protocol_id,
  1433. u64 tos_mask, u64 tos_val)
  1434. {
  1435. unsigned long reg;
  1436. u64 val;
  1437. if (class < CLASS_CODE_USER_PROG1 ||
  1438. class > CLASS_CODE_USER_PROG4 ||
  1439. (protocol_id & ~(u64)0xff) != 0 ||
  1440. (tos_mask & ~(u64)0xff) != 0 ||
  1441. (tos_val & ~(u64)0xff) != 0)
  1442. return -EINVAL;
  1443. reg = L3_CLS(class - CLASS_CODE_USER_PROG1);
  1444. val = nr64(reg);
  1445. val &= ~(L3_CLS_IPVER | L3_CLS_PID |
  1446. L3_CLS_TOSMASK | L3_CLS_TOS);
  1447. if (ipv6)
  1448. val |= L3_CLS_IPVER;
  1449. val |= (protocol_id << L3_CLS_PID_SHIFT);
  1450. val |= (tos_mask << L3_CLS_TOSMASK_SHIFT);
  1451. val |= (tos_val << L3_CLS_TOS_SHIFT);
  1452. nw64(reg, val);
  1453. return 0;
  1454. }
  1455. #endif
  1456. static int tcam_early_init(struct niu *np)
  1457. {
  1458. unsigned long i;
  1459. int err;
  1460. tcam_enable(np, 0);
  1461. tcam_set_lat_and_ratio(np,
  1462. DEFAULT_TCAM_LATENCY,
  1463. DEFAULT_TCAM_ACCESS_RATIO);
  1464. for (i = CLASS_CODE_ETHERTYPE1; i <= CLASS_CODE_ETHERTYPE2; i++) {
  1465. err = tcam_user_eth_class_enable(np, i, 0);
  1466. if (err)
  1467. return err;
  1468. }
  1469. for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_USER_PROG4; i++) {
  1470. err = tcam_user_ip_class_enable(np, i, 0);
  1471. if (err)
  1472. return err;
  1473. }
  1474. return 0;
  1475. }
  1476. static int tcam_flush_all(struct niu *np)
  1477. {
  1478. unsigned long i;
  1479. for (i = 0; i < np->parent->tcam_num_entries; i++) {
  1480. int err = tcam_flush(np, i);
  1481. if (err)
  1482. return err;
  1483. }
  1484. return 0;
  1485. }
  1486. static u64 hash_addr_regval(unsigned long index, unsigned long num_entries)
  1487. {
  1488. return ((u64)index | (num_entries == 1 ?
  1489. HASH_TBL_ADDR_AUTOINC : 0));
  1490. }
  1491. #if 0
  1492. static int hash_read(struct niu *np, unsigned long partition,
  1493. unsigned long index, unsigned long num_entries,
  1494. u64 *data)
  1495. {
  1496. u64 val = hash_addr_regval(index, num_entries);
  1497. unsigned long i;
  1498. if (partition >= FCRAM_NUM_PARTITIONS ||
  1499. index + num_entries > FCRAM_SIZE)
  1500. return -EINVAL;
  1501. nw64(HASH_TBL_ADDR(partition), val);
  1502. for (i = 0; i < num_entries; i++)
  1503. data[i] = nr64(HASH_TBL_DATA(partition));
  1504. return 0;
  1505. }
  1506. #endif
  1507. static int hash_write(struct niu *np, unsigned long partition,
  1508. unsigned long index, unsigned long num_entries,
  1509. u64 *data)
  1510. {
  1511. u64 val = hash_addr_regval(index, num_entries);
  1512. unsigned long i;
  1513. if (partition >= FCRAM_NUM_PARTITIONS ||
  1514. index + (num_entries * 8) > FCRAM_SIZE)
  1515. return -EINVAL;
  1516. nw64(HASH_TBL_ADDR(partition), val);
  1517. for (i = 0; i < num_entries; i++)
  1518. nw64(HASH_TBL_DATA(partition), data[i]);
  1519. return 0;
  1520. }
  1521. static void fflp_reset(struct niu *np)
  1522. {
  1523. u64 val;
  1524. nw64(FFLP_CFG_1, FFLP_CFG_1_PIO_FIO_RST);
  1525. udelay(10);
  1526. nw64(FFLP_CFG_1, 0);
  1527. val = FFLP_CFG_1_FCRAMOUTDR_NORMAL | FFLP_CFG_1_FFLPINITDONE;
  1528. nw64(FFLP_CFG_1, val);
  1529. }
  1530. static void fflp_set_timings(struct niu *np)
  1531. {
  1532. u64 val = nr64(FFLP_CFG_1);
  1533. val &= ~FFLP_CFG_1_FFLPINITDONE;
  1534. val |= (DEFAULT_FCRAMRATIO << FFLP_CFG_1_FCRAMRATIO_SHIFT);
  1535. nw64(FFLP_CFG_1, val);
  1536. val = nr64(FFLP_CFG_1);
  1537. val |= FFLP_CFG_1_FFLPINITDONE;
  1538. nw64(FFLP_CFG_1, val);
  1539. val = nr64(FCRAM_REF_TMR);
  1540. val &= ~(FCRAM_REF_TMR_MAX | FCRAM_REF_TMR_MIN);
  1541. val |= (DEFAULT_FCRAM_REFRESH_MAX << FCRAM_REF_TMR_MAX_SHIFT);
  1542. val |= (DEFAULT_FCRAM_REFRESH_MIN << FCRAM_REF_TMR_MIN_SHIFT);
  1543. nw64(FCRAM_REF_TMR, val);
  1544. }
  1545. static int fflp_set_partition(struct niu *np, u64 partition,
  1546. u64 mask, u64 base, int enable)
  1547. {
  1548. unsigned long reg;
  1549. u64 val;
  1550. if (partition >= FCRAM_NUM_PARTITIONS ||
  1551. (mask & ~(u64)0x1f) != 0 ||
  1552. (base & ~(u64)0x1f) != 0)
  1553. return -EINVAL;
  1554. reg = FLW_PRT_SEL(partition);
  1555. val = nr64(reg);
  1556. val &= ~(FLW_PRT_SEL_EXT | FLW_PRT_SEL_MASK | FLW_PRT_SEL_BASE);
  1557. val |= (mask << FLW_PRT_SEL_MASK_SHIFT);
  1558. val |= (base << FLW_PRT_SEL_BASE_SHIFT);
  1559. if (enable)
  1560. val |= FLW_PRT_SEL_EXT;
  1561. nw64(reg, val);
  1562. return 0;
  1563. }
  1564. static int fflp_disable_all_partitions(struct niu *np)
  1565. {
  1566. unsigned long i;
  1567. for (i = 0; i < FCRAM_NUM_PARTITIONS; i++) {
  1568. int err = fflp_set_partition(np, 0, 0, 0, 0);
  1569. if (err)
  1570. return err;
  1571. }
  1572. return 0;
  1573. }
  1574. static void fflp_llcsnap_enable(struct niu *np, int on)
  1575. {
  1576. u64 val = nr64(FFLP_CFG_1);
  1577. if (on)
  1578. val |= FFLP_CFG_1_LLCSNAP;
  1579. else
  1580. val &= ~FFLP_CFG_1_LLCSNAP;
  1581. nw64(FFLP_CFG_1, val);
  1582. }
  1583. static void fflp_errors_enable(struct niu *np, int on)
  1584. {
  1585. u64 val = nr64(FFLP_CFG_1);
  1586. if (on)
  1587. val &= ~FFLP_CFG_1_ERRORDIS;
  1588. else
  1589. val |= FFLP_CFG_1_ERRORDIS;
  1590. nw64(FFLP_CFG_1, val);
  1591. }
  1592. static int fflp_hash_clear(struct niu *np)
  1593. {
  1594. struct fcram_hash_ipv4 ent;
  1595. unsigned long i;
  1596. /* IPV4 hash entry with valid bit clear, rest is don't care. */
  1597. memset(&ent, 0, sizeof(ent));
  1598. ent.header = HASH_HEADER_EXT;
  1599. for (i = 0; i < FCRAM_SIZE; i += sizeof(ent)) {
  1600. int err = hash_write(np, 0, i, 1, (u64 *) &ent);
  1601. if (err)
  1602. return err;
  1603. }
  1604. return 0;
  1605. }
  1606. static int fflp_early_init(struct niu *np)
  1607. {
  1608. struct niu_parent *parent;
  1609. unsigned long flags;
  1610. int err;
  1611. niu_lock_parent(np, flags);
  1612. parent = np->parent;
  1613. err = 0;
  1614. if (!(parent->flags & PARENT_FLGS_CLS_HWINIT)) {
  1615. niudbg(PROBE, "fflp_early_init: Initting hw on port %u\n",
  1616. np->port);
  1617. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  1618. fflp_reset(np);
  1619. fflp_set_timings(np);
  1620. err = fflp_disable_all_partitions(np);
  1621. if (err) {
  1622. niudbg(PROBE, "fflp_disable_all_partitions "
  1623. "failed, err=%d\n", err);
  1624. goto out;
  1625. }
  1626. }
  1627. err = tcam_early_init(np);
  1628. if (err) {
  1629. niudbg(PROBE, "tcam_early_init failed, err=%d\n",
  1630. err);
  1631. goto out;
  1632. }
  1633. fflp_llcsnap_enable(np, 1);
  1634. fflp_errors_enable(np, 0);
  1635. nw64(H1POLY, 0);
  1636. nw64(H2POLY, 0);
  1637. err = tcam_flush_all(np);
  1638. if (err) {
  1639. niudbg(PROBE, "tcam_flush_all failed, err=%d\n",
  1640. err);
  1641. goto out;
  1642. }
  1643. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  1644. err = fflp_hash_clear(np);
  1645. if (err) {
  1646. niudbg(PROBE, "fflp_hash_clear failed, "
  1647. "err=%d\n", err);
  1648. goto out;
  1649. }
  1650. }
  1651. vlan_tbl_clear(np);
  1652. niudbg(PROBE, "fflp_early_init: Success\n");
  1653. parent->flags |= PARENT_FLGS_CLS_HWINIT;
  1654. }
  1655. out:
  1656. niu_unlock_parent(np, flags);
  1657. return err;
  1658. }
  1659. static int niu_set_flow_key(struct niu *np, unsigned long class_code, u64 key)
  1660. {
  1661. if (class_code < CLASS_CODE_USER_PROG1 ||
  1662. class_code > CLASS_CODE_SCTP_IPV6)
  1663. return -EINVAL;
  1664. nw64(FLOW_KEY(class_code - CLASS_CODE_USER_PROG1), key);
  1665. return 0;
  1666. }
  1667. static int niu_set_tcam_key(struct niu *np, unsigned long class_code, u64 key)
  1668. {
  1669. if (class_code < CLASS_CODE_USER_PROG1 ||
  1670. class_code > CLASS_CODE_SCTP_IPV6)
  1671. return -EINVAL;
  1672. nw64(TCAM_KEY(class_code - CLASS_CODE_USER_PROG1), key);
  1673. return 0;
  1674. }
  1675. static void niu_rx_skb_append(struct sk_buff *skb, struct page *page,
  1676. u32 offset, u32 size)
  1677. {
  1678. int i = skb_shinfo(skb)->nr_frags;
  1679. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1680. frag->page = page;
  1681. frag->page_offset = offset;
  1682. frag->size = size;
  1683. skb->len += size;
  1684. skb->data_len += size;
  1685. skb->truesize += size;
  1686. skb_shinfo(skb)->nr_frags = i + 1;
  1687. }
  1688. static unsigned int niu_hash_rxaddr(struct rx_ring_info *rp, u64 a)
  1689. {
  1690. a >>= PAGE_SHIFT;
  1691. a ^= (a >> ilog2(MAX_RBR_RING_SIZE));
  1692. return (a & (MAX_RBR_RING_SIZE - 1));
  1693. }
  1694. static struct page *niu_find_rxpage(struct rx_ring_info *rp, u64 addr,
  1695. struct page ***link)
  1696. {
  1697. unsigned int h = niu_hash_rxaddr(rp, addr);
  1698. struct page *p, **pp;
  1699. addr &= PAGE_MASK;
  1700. pp = &rp->rxhash[h];
  1701. for (; (p = *pp) != NULL; pp = (struct page **) &p->mapping) {
  1702. if (p->index == addr) {
  1703. *link = pp;
  1704. break;
  1705. }
  1706. }
  1707. return p;
  1708. }
  1709. static void niu_hash_page(struct rx_ring_info *rp, struct page *page, u64 base)
  1710. {
  1711. unsigned int h = niu_hash_rxaddr(rp, base);
  1712. page->index = base;
  1713. page->mapping = (struct address_space *) rp->rxhash[h];
  1714. rp->rxhash[h] = page;
  1715. }
  1716. static int niu_rbr_add_page(struct niu *np, struct rx_ring_info *rp,
  1717. gfp_t mask, int start_index)
  1718. {
  1719. struct page *page;
  1720. u64 addr;
  1721. int i;
  1722. page = alloc_page(mask);
  1723. if (!page)
  1724. return -ENOMEM;
  1725. addr = np->ops->map_page(np->device, page, 0,
  1726. PAGE_SIZE, DMA_FROM_DEVICE);
  1727. niu_hash_page(rp, page, addr);
  1728. if (rp->rbr_blocks_per_page > 1)
  1729. atomic_add(rp->rbr_blocks_per_page - 1,
  1730. &compound_head(page)->_count);
  1731. for (i = 0; i < rp->rbr_blocks_per_page; i++) {
  1732. __le32 *rbr = &rp->rbr[start_index + i];
  1733. *rbr = cpu_to_le32(addr >> RBR_DESCR_ADDR_SHIFT);
  1734. addr += rp->rbr_block_size;
  1735. }
  1736. return 0;
  1737. }
  1738. static void niu_rbr_refill(struct niu *np, struct rx_ring_info *rp, gfp_t mask)
  1739. {
  1740. int index = rp->rbr_index;
  1741. rp->rbr_pending++;
  1742. if ((rp->rbr_pending % rp->rbr_blocks_per_page) == 0) {
  1743. int err = niu_rbr_add_page(np, rp, mask, index);
  1744. if (unlikely(err)) {
  1745. rp->rbr_pending--;
  1746. return;
  1747. }
  1748. rp->rbr_index += rp->rbr_blocks_per_page;
  1749. BUG_ON(rp->rbr_index > rp->rbr_table_size);
  1750. if (rp->rbr_index == rp->rbr_table_size)
  1751. rp->rbr_index = 0;
  1752. if (rp->rbr_pending >= rp->rbr_kick_thresh) {
  1753. nw64(RBR_KICK(rp->rx_channel), rp->rbr_pending);
  1754. rp->rbr_pending = 0;
  1755. }
  1756. }
  1757. }
  1758. static int niu_rx_pkt_ignore(struct niu *np, struct rx_ring_info *rp)
  1759. {
  1760. unsigned int index = rp->rcr_index;
  1761. int num_rcr = 0;
  1762. rp->rx_dropped++;
  1763. while (1) {
  1764. struct page *page, **link;
  1765. u64 addr, val;
  1766. u32 rcr_size;
  1767. num_rcr++;
  1768. val = le64_to_cpup(&rp->rcr[index]);
  1769. addr = (val & RCR_ENTRY_PKT_BUF_ADDR) <<
  1770. RCR_ENTRY_PKT_BUF_ADDR_SHIFT;
  1771. page = niu_find_rxpage(rp, addr, &link);
  1772. rcr_size = rp->rbr_sizes[(val & RCR_ENTRY_PKTBUFSZ) >>
  1773. RCR_ENTRY_PKTBUFSZ_SHIFT];
  1774. if ((page->index + PAGE_SIZE) - rcr_size == addr) {
  1775. *link = (struct page *) page->mapping;
  1776. np->ops->unmap_page(np->device, page->index,
  1777. PAGE_SIZE, DMA_FROM_DEVICE);
  1778. page->index = 0;
  1779. page->mapping = NULL;
  1780. __free_page(page);
  1781. rp->rbr_refill_pending++;
  1782. }
  1783. index = NEXT_RCR(rp, index);
  1784. if (!(val & RCR_ENTRY_MULTI))
  1785. break;
  1786. }
  1787. rp->rcr_index = index;
  1788. return num_rcr;
  1789. }
  1790. static int niu_process_rx_pkt(struct niu *np, struct rx_ring_info *rp)
  1791. {
  1792. unsigned int index = rp->rcr_index;
  1793. struct sk_buff *skb;
  1794. int len, num_rcr;
  1795. skb = netdev_alloc_skb(np->dev, RX_SKB_ALLOC_SIZE);
  1796. if (unlikely(!skb))
  1797. return niu_rx_pkt_ignore(np, rp);
  1798. num_rcr = 0;
  1799. while (1) {
  1800. struct page *page, **link;
  1801. u32 rcr_size, append_size;
  1802. u64 addr, val, off;
  1803. num_rcr++;
  1804. val = le64_to_cpup(&rp->rcr[index]);
  1805. len = (val & RCR_ENTRY_L2_LEN) >>
  1806. RCR_ENTRY_L2_LEN_SHIFT;
  1807. len -= ETH_FCS_LEN;
  1808. addr = (val & RCR_ENTRY_PKT_BUF_ADDR) <<
  1809. RCR_ENTRY_PKT_BUF_ADDR_SHIFT;
  1810. page = niu_find_rxpage(rp, addr, &link);
  1811. rcr_size = rp->rbr_sizes[(val & RCR_ENTRY_PKTBUFSZ) >>
  1812. RCR_ENTRY_PKTBUFSZ_SHIFT];
  1813. off = addr & ~PAGE_MASK;
  1814. append_size = rcr_size;
  1815. if (num_rcr == 1) {
  1816. int ptype;
  1817. off += 2;
  1818. append_size -= 2;
  1819. ptype = (val >> RCR_ENTRY_PKT_TYPE_SHIFT);
  1820. if ((ptype == RCR_PKT_TYPE_TCP ||
  1821. ptype == RCR_PKT_TYPE_UDP) &&
  1822. !(val & (RCR_ENTRY_NOPORT |
  1823. RCR_ENTRY_ERROR)))
  1824. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1825. else
  1826. skb->ip_summed = CHECKSUM_NONE;
  1827. }
  1828. if (!(val & RCR_ENTRY_MULTI))
  1829. append_size = len - skb->len;
  1830. niu_rx_skb_append(skb, page, off, append_size);
  1831. if ((page->index + rp->rbr_block_size) - rcr_size == addr) {
  1832. *link = (struct page *) page->mapping;
  1833. np->ops->unmap_page(np->device, page->index,
  1834. PAGE_SIZE, DMA_FROM_DEVICE);
  1835. page->index = 0;
  1836. page->mapping = NULL;
  1837. rp->rbr_refill_pending++;
  1838. } else
  1839. get_page(page);
  1840. index = NEXT_RCR(rp, index);
  1841. if (!(val & RCR_ENTRY_MULTI))
  1842. break;
  1843. }
  1844. rp->rcr_index = index;
  1845. skb_reserve(skb, NET_IP_ALIGN);
  1846. __pskb_pull_tail(skb, min(len, NIU_RXPULL_MAX));
  1847. rp->rx_packets++;
  1848. rp->rx_bytes += skb->len;
  1849. skb->protocol = eth_type_trans(skb, np->dev);
  1850. netif_receive_skb(skb);
  1851. np->dev->last_rx = jiffies;
  1852. return num_rcr;
  1853. }
  1854. static int niu_rbr_fill(struct niu *np, struct rx_ring_info *rp, gfp_t mask)
  1855. {
  1856. int blocks_per_page = rp->rbr_blocks_per_page;
  1857. int err, index = rp->rbr_index;
  1858. err = 0;
  1859. while (index < (rp->rbr_table_size - blocks_per_page)) {
  1860. err = niu_rbr_add_page(np, rp, mask, index);
  1861. if (err)
  1862. break;
  1863. index += blocks_per_page;
  1864. }
  1865. rp->rbr_index = index;
  1866. return err;
  1867. }
  1868. static void niu_rbr_free(struct niu *np, struct rx_ring_info *rp)
  1869. {
  1870. int i;
  1871. for (i = 0; i < MAX_RBR_RING_SIZE; i++) {
  1872. struct page *page;
  1873. page = rp->rxhash[i];
  1874. while (page) {
  1875. struct page *next = (struct page *) page->mapping;
  1876. u64 base = page->index;
  1877. np->ops->unmap_page(np->device, base, PAGE_SIZE,
  1878. DMA_FROM_DEVICE);
  1879. page->index = 0;
  1880. page->mapping = NULL;
  1881. __free_page(page);
  1882. page = next;
  1883. }
  1884. }
  1885. for (i = 0; i < rp->rbr_table_size; i++)
  1886. rp->rbr[i] = cpu_to_le32(0);
  1887. rp->rbr_index = 0;
  1888. }
  1889. static int release_tx_packet(struct niu *np, struct tx_ring_info *rp, int idx)
  1890. {
  1891. struct tx_buff_info *tb = &rp->tx_buffs[idx];
  1892. struct sk_buff *skb = tb->skb;
  1893. struct tx_pkt_hdr *tp;
  1894. u64 tx_flags;
  1895. int i, len;
  1896. tp = (struct tx_pkt_hdr *) skb->data;
  1897. tx_flags = le64_to_cpup(&tp->flags);
  1898. rp->tx_packets++;
  1899. rp->tx_bytes += (((tx_flags & TXHDR_LEN) >> TXHDR_LEN_SHIFT) -
  1900. ((tx_flags & TXHDR_PAD) / 2));
  1901. len = skb_headlen(skb);
  1902. np->ops->unmap_single(np->device, tb->mapping,
  1903. len, DMA_TO_DEVICE);
  1904. if (le64_to_cpu(rp->descr[idx]) & TX_DESC_MARK)
  1905. rp->mark_pending--;
  1906. tb->skb = NULL;
  1907. do {
  1908. idx = NEXT_TX(rp, idx);
  1909. len -= MAX_TX_DESC_LEN;
  1910. } while (len > 0);
  1911. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1912. tb = &rp->tx_buffs[idx];
  1913. BUG_ON(tb->skb != NULL);
  1914. np->ops->unmap_page(np->device, tb->mapping,
  1915. skb_shinfo(skb)->frags[i].size,
  1916. DMA_TO_DEVICE);
  1917. idx = NEXT_TX(rp, idx);
  1918. }
  1919. dev_kfree_skb(skb);
  1920. return idx;
  1921. }
  1922. #define NIU_TX_WAKEUP_THRESH(rp) ((rp)->pending / 4)
  1923. static void niu_tx_work(struct niu *np, struct tx_ring_info *rp)
  1924. {
  1925. u16 pkt_cnt, tmp;
  1926. int cons;
  1927. u64 cs;
  1928. cs = rp->tx_cs;
  1929. if (unlikely(!(cs & (TX_CS_MK | TX_CS_MMK))))
  1930. goto out;
  1931. tmp = pkt_cnt = (cs & TX_CS_PKT_CNT) >> TX_CS_PKT_CNT_SHIFT;
  1932. pkt_cnt = (pkt_cnt - rp->last_pkt_cnt) &
  1933. (TX_CS_PKT_CNT >> TX_CS_PKT_CNT_SHIFT);
  1934. rp->last_pkt_cnt = tmp;
  1935. cons = rp->cons;
  1936. niudbg(TX_DONE, "%s: niu_tx_work() pkt_cnt[%u] cons[%d]\n",
  1937. np->dev->name, pkt_cnt, cons);
  1938. while (pkt_cnt--)
  1939. cons = release_tx_packet(np, rp, cons);
  1940. rp->cons = cons;
  1941. smp_mb();
  1942. out:
  1943. if (unlikely(netif_queue_stopped(np->dev) &&
  1944. (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp)))) {
  1945. netif_tx_lock(np->dev);
  1946. if (netif_queue_stopped(np->dev) &&
  1947. (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp)))
  1948. netif_wake_queue(np->dev);
  1949. netif_tx_unlock(np->dev);
  1950. }
  1951. }
  1952. static int niu_rx_work(struct niu *np, struct rx_ring_info *rp, int budget)
  1953. {
  1954. int qlen, rcr_done = 0, work_done = 0;
  1955. struct rxdma_mailbox *mbox = rp->mbox;
  1956. u64 stat;
  1957. #if 1
  1958. stat = nr64(RX_DMA_CTL_STAT(rp->rx_channel));
  1959. qlen = nr64(RCRSTAT_A(rp->rx_channel)) & RCRSTAT_A_QLEN;
  1960. #else
  1961. stat = le64_to_cpup(&mbox->rx_dma_ctl_stat);
  1962. qlen = (le64_to_cpup(&mbox->rcrstat_a) & RCRSTAT_A_QLEN);
  1963. #endif
  1964. mbox->rx_dma_ctl_stat = 0;
  1965. mbox->rcrstat_a = 0;
  1966. niudbg(RX_STATUS, "%s: niu_rx_work(chan[%d]), stat[%llx] qlen=%d\n",
  1967. np->dev->name, rp->rx_channel, (unsigned long long) stat, qlen);
  1968. rcr_done = work_done = 0;
  1969. qlen = min(qlen, budget);
  1970. while (work_done < qlen) {
  1971. rcr_done += niu_process_rx_pkt(np, rp);
  1972. work_done++;
  1973. }
  1974. if (rp->rbr_refill_pending >= rp->rbr_kick_thresh) {
  1975. unsigned int i;
  1976. for (i = 0; i < rp->rbr_refill_pending; i++)
  1977. niu_rbr_refill(np, rp, GFP_ATOMIC);
  1978. rp->rbr_refill_pending = 0;
  1979. }
  1980. stat = (RX_DMA_CTL_STAT_MEX |
  1981. ((u64)work_done << RX_DMA_CTL_STAT_PKTREAD_SHIFT) |
  1982. ((u64)rcr_done << RX_DMA_CTL_STAT_PTRREAD_SHIFT));
  1983. nw64(RX_DMA_CTL_STAT(rp->rx_channel), stat);
  1984. return work_done;
  1985. }
  1986. static int niu_poll_core(struct niu *np, struct niu_ldg *lp, int budget)
  1987. {
  1988. u64 v0 = lp->v0;
  1989. u32 tx_vec = (v0 >> 32);
  1990. u32 rx_vec = (v0 & 0xffffffff);
  1991. int i, work_done = 0;
  1992. niudbg(INTR, "%s: niu_poll_core() v0[%016llx]\n",
  1993. np->dev->name, (unsigned long long) v0);
  1994. for (i = 0; i < np->num_tx_rings; i++) {
  1995. struct tx_ring_info *rp = &np->tx_rings[i];
  1996. if (tx_vec & (1 << rp->tx_channel))
  1997. niu_tx_work(np, rp);
  1998. nw64(LD_IM0(LDN_TXDMA(rp->tx_channel)), 0);
  1999. }
  2000. for (i = 0; i < np->num_rx_rings; i++) {
  2001. struct rx_ring_info *rp = &np->rx_rings[i];
  2002. if (rx_vec & (1 << rp->rx_channel)) {
  2003. int this_work_done;
  2004. this_work_done = niu_rx_work(np, rp,
  2005. budget);
  2006. budget -= this_work_done;
  2007. work_done += this_work_done;
  2008. }
  2009. nw64(LD_IM0(LDN_RXDMA(rp->rx_channel)), 0);
  2010. }
  2011. return work_done;
  2012. }
  2013. static int niu_poll(struct napi_struct *napi, int budget)
  2014. {
  2015. struct niu_ldg *lp = container_of(napi, struct niu_ldg, napi);
  2016. struct niu *np = lp->np;
  2017. int work_done;
  2018. work_done = niu_poll_core(np, lp, budget);
  2019. if (work_done < budget) {
  2020. netif_rx_complete(np->dev, napi);
  2021. niu_ldg_rearm(np, lp, 1);
  2022. }
  2023. return work_done;
  2024. }
  2025. static void niu_log_rxchan_errors(struct niu *np, struct rx_ring_info *rp,
  2026. u64 stat)
  2027. {
  2028. dev_err(np->device, PFX "%s: RX channel %u errors ( ",
  2029. np->dev->name, rp->rx_channel);
  2030. if (stat & RX_DMA_CTL_STAT_RBR_TMOUT)
  2031. printk("RBR_TMOUT ");
  2032. if (stat & RX_DMA_CTL_STAT_RSP_CNT_ERR)
  2033. printk("RSP_CNT ");
  2034. if (stat & RX_DMA_CTL_STAT_BYTE_EN_BUS)
  2035. printk("BYTE_EN_BUS ");
  2036. if (stat & RX_DMA_CTL_STAT_RSP_DAT_ERR)
  2037. printk("RSP_DAT ");
  2038. if (stat & RX_DMA_CTL_STAT_RCR_ACK_ERR)
  2039. printk("RCR_ACK ");
  2040. if (stat & RX_DMA_CTL_STAT_RCR_SHA_PAR)
  2041. printk("RCR_SHA_PAR ");
  2042. if (stat & RX_DMA_CTL_STAT_RBR_PRE_PAR)
  2043. printk("RBR_PRE_PAR ");
  2044. if (stat & RX_DMA_CTL_STAT_CONFIG_ERR)
  2045. printk("CONFIG ");
  2046. if (stat & RX_DMA_CTL_STAT_RCRINCON)
  2047. printk("RCRINCON ");
  2048. if (stat & RX_DMA_CTL_STAT_RCRFULL)
  2049. printk("RCRFULL ");
  2050. if (stat & RX_DMA_CTL_STAT_RBRFULL)
  2051. printk("RBRFULL ");
  2052. if (stat & RX_DMA_CTL_STAT_RBRLOGPAGE)
  2053. printk("RBRLOGPAGE ");
  2054. if (stat & RX_DMA_CTL_STAT_CFIGLOGPAGE)
  2055. printk("CFIGLOGPAGE ");
  2056. if (stat & RX_DMA_CTL_STAT_DC_FIFO_ERR)
  2057. printk("DC_FIDO ");
  2058. printk(")\n");
  2059. }
  2060. static int niu_rx_error(struct niu *np, struct rx_ring_info *rp)
  2061. {
  2062. u64 stat = nr64(RX_DMA_CTL_STAT(rp->rx_channel));
  2063. int err = 0;
  2064. if (stat & (RX_DMA_CTL_STAT_CHAN_FATAL |
  2065. RX_DMA_CTL_STAT_PORT_FATAL))
  2066. err = -EINVAL;
  2067. if (err) {
  2068. dev_err(np->device, PFX "%s: RX channel %u error, stat[%llx]\n",
  2069. np->dev->name, rp->rx_channel,
  2070. (unsigned long long) stat);
  2071. niu_log_rxchan_errors(np, rp, stat);
  2072. }
  2073. nw64(RX_DMA_CTL_STAT(rp->rx_channel),
  2074. stat & RX_DMA_CTL_WRITE_CLEAR_ERRS);
  2075. return err;
  2076. }
  2077. static void niu_log_txchan_errors(struct niu *np, struct tx_ring_info *rp,
  2078. u64 cs)
  2079. {
  2080. dev_err(np->device, PFX "%s: TX channel %u errors ( ",
  2081. np->dev->name, rp->tx_channel);
  2082. if (cs & TX_CS_MBOX_ERR)
  2083. printk("MBOX ");
  2084. if (cs & TX_CS_PKT_SIZE_ERR)
  2085. printk("PKT_SIZE ");
  2086. if (cs & TX_CS_TX_RING_OFLOW)
  2087. printk("TX_RING_OFLOW ");
  2088. if (cs & TX_CS_PREF_BUF_PAR_ERR)
  2089. printk("PREF_BUF_PAR ");
  2090. if (cs & TX_CS_NACK_PREF)
  2091. printk("NACK_PREF ");
  2092. if (cs & TX_CS_NACK_PKT_RD)
  2093. printk("NACK_PKT_RD ");
  2094. if (cs & TX_CS_CONF_PART_ERR)
  2095. printk("CONF_PART ");
  2096. if (cs & TX_CS_PKT_PRT_ERR)
  2097. printk("PKT_PTR ");
  2098. printk(")\n");
  2099. }
  2100. static int niu_tx_error(struct niu *np, struct tx_ring_info *rp)
  2101. {
  2102. u64 cs, logh, logl;
  2103. cs = nr64(TX_CS(rp->tx_channel));
  2104. logh = nr64(TX_RNG_ERR_LOGH(rp->tx_channel));
  2105. logl = nr64(TX_RNG_ERR_LOGL(rp->tx_channel));
  2106. dev_err(np->device, PFX "%s: TX channel %u error, "
  2107. "cs[%llx] logh[%llx] logl[%llx]\n",
  2108. np->dev->name, rp->tx_channel,
  2109. (unsigned long long) cs,
  2110. (unsigned long long) logh,
  2111. (unsigned long long) logl);
  2112. niu_log_txchan_errors(np, rp, cs);
  2113. return -ENODEV;
  2114. }
  2115. static int niu_mif_interrupt(struct niu *np)
  2116. {
  2117. u64 mif_status = nr64(MIF_STATUS);
  2118. int phy_mdint = 0;
  2119. if (np->flags & NIU_FLAGS_XMAC) {
  2120. u64 xrxmac_stat = nr64_mac(XRXMAC_STATUS);
  2121. if (xrxmac_stat & XRXMAC_STATUS_PHY_MDINT)
  2122. phy_mdint = 1;
  2123. }
  2124. dev_err(np->device, PFX "%s: MIF interrupt, "
  2125. "stat[%llx] phy_mdint(%d)\n",
  2126. np->dev->name, (unsigned long long) mif_status, phy_mdint);
  2127. return -ENODEV;
  2128. }
  2129. static void niu_xmac_interrupt(struct niu *np)
  2130. {
  2131. struct niu_xmac_stats *mp = &np->mac_stats.xmac;
  2132. u64 val;
  2133. val = nr64_mac(XTXMAC_STATUS);
  2134. if (val & XTXMAC_STATUS_FRAME_CNT_EXP)
  2135. mp->tx_frames += TXMAC_FRM_CNT_COUNT;
  2136. if (val & XTXMAC_STATUS_BYTE_CNT_EXP)
  2137. mp->tx_bytes += TXMAC_BYTE_CNT_COUNT;
  2138. if (val & XTXMAC_STATUS_TXFIFO_XFR_ERR)
  2139. mp->tx_fifo_errors++;
  2140. if (val & XTXMAC_STATUS_TXMAC_OFLOW)
  2141. mp->tx_overflow_errors++;
  2142. if (val & XTXMAC_STATUS_MAX_PSIZE_ERR)
  2143. mp->tx_max_pkt_size_errors++;
  2144. if (val & XTXMAC_STATUS_TXMAC_UFLOW)
  2145. mp->tx_underflow_errors++;
  2146. val = nr64_mac(XRXMAC_STATUS);
  2147. if (val & XRXMAC_STATUS_LCL_FLT_STATUS)
  2148. mp->rx_local_faults++;
  2149. if (val & XRXMAC_STATUS_RFLT_DET)
  2150. mp->rx_remote_faults++;
  2151. if (val & XRXMAC_STATUS_LFLT_CNT_EXP)
  2152. mp->rx_link_faults += LINK_FAULT_CNT_COUNT;
  2153. if (val & XRXMAC_STATUS_ALIGNERR_CNT_EXP)
  2154. mp->rx_align_errors += RXMAC_ALIGN_ERR_CNT_COUNT;
  2155. if (val & XRXMAC_STATUS_RXFRAG_CNT_EXP)
  2156. mp->rx_frags += RXMAC_FRAG_CNT_COUNT;
  2157. if (val & XRXMAC_STATUS_RXMULTF_CNT_EXP)
  2158. mp->rx_mcasts += RXMAC_MC_FRM_CNT_COUNT;
  2159. if (val & XRXMAC_STATUS_RXBCAST_CNT_EXP)
  2160. mp->rx_bcasts += RXMAC_BC_FRM_CNT_COUNT;
  2161. if (val & XRXMAC_STATUS_RXBCAST_CNT_EXP)
  2162. mp->rx_bcasts += RXMAC_BC_FRM_CNT_COUNT;
  2163. if (val & XRXMAC_STATUS_RXHIST1_CNT_EXP)
  2164. mp->rx_hist_cnt1 += RXMAC_HIST_CNT1_COUNT;
  2165. if (val & XRXMAC_STATUS_RXHIST2_CNT_EXP)
  2166. mp->rx_hist_cnt2 += RXMAC_HIST_CNT2_COUNT;
  2167. if (val & XRXMAC_STATUS_RXHIST3_CNT_EXP)
  2168. mp->rx_hist_cnt3 += RXMAC_HIST_CNT3_COUNT;
  2169. if (val & XRXMAC_STATUS_RXHIST4_CNT_EXP)
  2170. mp->rx_hist_cnt4 += RXMAC_HIST_CNT4_COUNT;
  2171. if (val & XRXMAC_STATUS_RXHIST5_CNT_EXP)
  2172. mp->rx_hist_cnt5 += RXMAC_HIST_CNT5_COUNT;
  2173. if (val & XRXMAC_STATUS_RXHIST6_CNT_EXP)
  2174. mp->rx_hist_cnt6 += RXMAC_HIST_CNT6_COUNT;
  2175. if (val & XRXMAC_STATUS_RXHIST7_CNT_EXP)
  2176. mp->rx_hist_cnt7 += RXMAC_HIST_CNT7_COUNT;
  2177. if (val & XRXMAC_STAT_MSK_RXOCTET_CNT_EXP)
  2178. mp->rx_octets += RXMAC_BT_CNT_COUNT;
  2179. if (val & XRXMAC_STATUS_CVIOLERR_CNT_EXP)
  2180. mp->rx_code_violations += RXMAC_CD_VIO_CNT_COUNT;
  2181. if (val & XRXMAC_STATUS_LENERR_CNT_EXP)
  2182. mp->rx_len_errors += RXMAC_MPSZER_CNT_COUNT;
  2183. if (val & XRXMAC_STATUS_CRCERR_CNT_EXP)
  2184. mp->rx_crc_errors += RXMAC_CRC_ER_CNT_COUNT;
  2185. if (val & XRXMAC_STATUS_RXUFLOW)
  2186. mp->rx_underflows++;
  2187. if (val & XRXMAC_STATUS_RXOFLOW)
  2188. mp->rx_overflows++;
  2189. val = nr64_mac(XMAC_FC_STAT);
  2190. if (val & XMAC_FC_STAT_TX_MAC_NPAUSE)
  2191. mp->pause_off_state++;
  2192. if (val & XMAC_FC_STAT_TX_MAC_PAUSE)
  2193. mp->pause_on_state++;
  2194. if (val & XMAC_FC_STAT_RX_MAC_RPAUSE)
  2195. mp->pause_received++;
  2196. }
  2197. static void niu_bmac_interrupt(struct niu *np)
  2198. {
  2199. struct niu_bmac_stats *mp = &np->mac_stats.bmac;
  2200. u64 val;
  2201. val = nr64_mac(BTXMAC_STATUS);
  2202. if (val & BTXMAC_STATUS_UNDERRUN)
  2203. mp->tx_underflow_errors++;
  2204. if (val & BTXMAC_STATUS_MAX_PKT_ERR)
  2205. mp->tx_max_pkt_size_errors++;
  2206. if (val & BTXMAC_STATUS_BYTE_CNT_EXP)
  2207. mp->tx_bytes += BTXMAC_BYTE_CNT_COUNT;
  2208. if (val & BTXMAC_STATUS_FRAME_CNT_EXP)
  2209. mp->tx_frames += BTXMAC_FRM_CNT_COUNT;
  2210. val = nr64_mac(BRXMAC_STATUS);
  2211. if (val & BRXMAC_STATUS_OVERFLOW)
  2212. mp->rx_overflows++;
  2213. if (val & BRXMAC_STATUS_FRAME_CNT_EXP)
  2214. mp->rx_frames += BRXMAC_FRAME_CNT_COUNT;
  2215. if (val & BRXMAC_STATUS_ALIGN_ERR_EXP)
  2216. mp->rx_align_errors += BRXMAC_ALIGN_ERR_CNT_COUNT;
  2217. if (val & BRXMAC_STATUS_CRC_ERR_EXP)
  2218. mp->rx_crc_errors += BRXMAC_ALIGN_ERR_CNT_COUNT;
  2219. if (val & BRXMAC_STATUS_LEN_ERR_EXP)
  2220. mp->rx_len_errors += BRXMAC_CODE_VIOL_ERR_CNT_COUNT;
  2221. val = nr64_mac(BMAC_CTRL_STATUS);
  2222. if (val & BMAC_CTRL_STATUS_NOPAUSE)
  2223. mp->pause_off_state++;
  2224. if (val & BMAC_CTRL_STATUS_PAUSE)
  2225. mp->pause_on_state++;
  2226. if (val & BMAC_CTRL_STATUS_PAUSE_RECV)
  2227. mp->pause_received++;
  2228. }
  2229. static int niu_mac_interrupt(struct niu *np)
  2230. {
  2231. if (np->flags & NIU_FLAGS_XMAC)
  2232. niu_xmac_interrupt(np);
  2233. else
  2234. niu_bmac_interrupt(np);
  2235. return 0;
  2236. }
  2237. static void niu_log_device_error(struct niu *np, u64 stat)
  2238. {
  2239. dev_err(np->device, PFX "%s: Core device errors ( ",
  2240. np->dev->name);
  2241. if (stat & SYS_ERR_MASK_META2)
  2242. printk("META2 ");
  2243. if (stat & SYS_ERR_MASK_META1)
  2244. printk("META1 ");
  2245. if (stat & SYS_ERR_MASK_PEU)
  2246. printk("PEU ");
  2247. if (stat & SYS_ERR_MASK_TXC)
  2248. printk("TXC ");
  2249. if (stat & SYS_ERR_MASK_RDMC)
  2250. printk("RDMC ");
  2251. if (stat & SYS_ERR_MASK_TDMC)
  2252. printk("TDMC ");
  2253. if (stat & SYS_ERR_MASK_ZCP)
  2254. printk("ZCP ");
  2255. if (stat & SYS_ERR_MASK_FFLP)
  2256. printk("FFLP ");
  2257. if (stat & SYS_ERR_MASK_IPP)
  2258. printk("IPP ");
  2259. if (stat & SYS_ERR_MASK_MAC)
  2260. printk("MAC ");
  2261. if (stat & SYS_ERR_MASK_SMX)
  2262. printk("SMX ");
  2263. printk(")\n");
  2264. }
  2265. static int niu_device_error(struct niu *np)
  2266. {
  2267. u64 stat = nr64(SYS_ERR_STAT);
  2268. dev_err(np->device, PFX "%s: Core device error, stat[%llx]\n",
  2269. np->dev->name, (unsigned long long) stat);
  2270. niu_log_device_error(np, stat);
  2271. return -ENODEV;
  2272. }
  2273. static int niu_slowpath_interrupt(struct niu *np, struct niu_ldg *lp,
  2274. u64 v0, u64 v1, u64 v2)
  2275. {
  2276. int i, err = 0;
  2277. lp->v0 = v0;
  2278. lp->v1 = v1;
  2279. lp->v2 = v2;
  2280. if (v1 & 0x00000000ffffffffULL) {
  2281. u32 rx_vec = (v1 & 0xffffffff);
  2282. for (i = 0; i < np->num_rx_rings; i++) {
  2283. struct rx_ring_info *rp = &np->rx_rings[i];
  2284. if (rx_vec & (1 << rp->rx_channel)) {
  2285. int r = niu_rx_error(np, rp);
  2286. if (r) {
  2287. err = r;
  2288. } else {
  2289. if (!v0)
  2290. nw64(RX_DMA_CTL_STAT(rp->rx_channel),
  2291. RX_DMA_CTL_STAT_MEX);
  2292. }
  2293. }
  2294. }
  2295. }
  2296. if (v1 & 0x7fffffff00000000ULL) {
  2297. u32 tx_vec = (v1 >> 32) & 0x7fffffff;
  2298. for (i = 0; i < np->num_tx_rings; i++) {
  2299. struct tx_ring_info *rp = &np->tx_rings[i];
  2300. if (tx_vec & (1 << rp->tx_channel)) {
  2301. int r = niu_tx_error(np, rp);
  2302. if (r)
  2303. err = r;
  2304. }
  2305. }
  2306. }
  2307. if ((v0 | v1) & 0x8000000000000000ULL) {
  2308. int r = niu_mif_interrupt(np);
  2309. if (r)
  2310. err = r;
  2311. }
  2312. if (v2) {
  2313. if (v2 & 0x01ef) {
  2314. int r = niu_mac_interrupt(np);
  2315. if (r)
  2316. err = r;
  2317. }
  2318. if (v2 & 0x0210) {
  2319. int r = niu_device_error(np);
  2320. if (r)
  2321. err = r;
  2322. }
  2323. }
  2324. if (err)
  2325. niu_enable_interrupts(np, 0);
  2326. return err;
  2327. }
  2328. static void niu_rxchan_intr(struct niu *np, struct rx_ring_info *rp,
  2329. int ldn)
  2330. {
  2331. struct rxdma_mailbox *mbox = rp->mbox;
  2332. u64 stat_write, stat = le64_to_cpup(&mbox->rx_dma_ctl_stat);
  2333. stat_write = (RX_DMA_CTL_STAT_RCRTHRES |
  2334. RX_DMA_CTL_STAT_RCRTO);
  2335. nw64(RX_DMA_CTL_STAT(rp->rx_channel), stat_write);
  2336. niudbg(INTR, "%s: rxchan_intr stat[%llx]\n",
  2337. np->dev->name, (unsigned long long) stat);
  2338. }
  2339. static void niu_txchan_intr(struct niu *np, struct tx_ring_info *rp,
  2340. int ldn)
  2341. {
  2342. rp->tx_cs = nr64(TX_CS(rp->tx_channel));
  2343. niudbg(INTR, "%s: txchan_intr cs[%llx]\n",
  2344. np->dev->name, (unsigned long long) rp->tx_cs);
  2345. }
  2346. static void __niu_fastpath_interrupt(struct niu *np, int ldg, u64 v0)
  2347. {
  2348. struct niu_parent *parent = np->parent;
  2349. u32 rx_vec, tx_vec;
  2350. int i;
  2351. tx_vec = (v0 >> 32);
  2352. rx_vec = (v0 & 0xffffffff);
  2353. for (i = 0; i < np->num_rx_rings; i++) {
  2354. struct rx_ring_info *rp = &np->rx_rings[i];
  2355. int ldn = LDN_RXDMA(rp->rx_channel);
  2356. if (parent->ldg_map[ldn] != ldg)
  2357. continue;
  2358. nw64(LD_IM0(ldn), LD_IM0_MASK);
  2359. if (rx_vec & (1 << rp->rx_channel))
  2360. niu_rxchan_intr(np, rp, ldn);
  2361. }
  2362. for (i = 0; i < np->num_tx_rings; i++) {
  2363. struct tx_ring_info *rp = &np->tx_rings[i];
  2364. int ldn = LDN_TXDMA(rp->tx_channel);
  2365. if (parent->ldg_map[ldn] != ldg)
  2366. continue;
  2367. nw64(LD_IM0(ldn), LD_IM0_MASK);
  2368. if (tx_vec & (1 << rp->tx_channel))
  2369. niu_txchan_intr(np, rp, ldn);
  2370. }
  2371. }
  2372. static void niu_schedule_napi(struct niu *np, struct niu_ldg *lp,
  2373. u64 v0, u64 v1, u64 v2)
  2374. {
  2375. if (likely(netif_rx_schedule_prep(np->dev, &lp->napi))) {
  2376. lp->v0 = v0;
  2377. lp->v1 = v1;
  2378. lp->v2 = v2;
  2379. __niu_fastpath_interrupt(np, lp->ldg_num, v0);
  2380. __netif_rx_schedule(np->dev, &lp->napi);
  2381. }
  2382. }
  2383. static irqreturn_t niu_interrupt(int irq, void *dev_id)
  2384. {
  2385. struct niu_ldg *lp = dev_id;
  2386. struct niu *np = lp->np;
  2387. int ldg = lp->ldg_num;
  2388. unsigned long flags;
  2389. u64 v0, v1, v2;
  2390. if (netif_msg_intr(np))
  2391. printk(KERN_DEBUG PFX "niu_interrupt() ldg[%p](%d) ",
  2392. lp, ldg);
  2393. spin_lock_irqsave(&np->lock, flags);
  2394. v0 = nr64(LDSV0(ldg));
  2395. v1 = nr64(LDSV1(ldg));
  2396. v2 = nr64(LDSV2(ldg));
  2397. if (netif_msg_intr(np))
  2398. printk("v0[%llx] v1[%llx] v2[%llx]\n",
  2399. (unsigned long long) v0,
  2400. (unsigned long long) v1,
  2401. (unsigned long long) v2);
  2402. if (unlikely(!v0 && !v1 && !v2)) {
  2403. spin_unlock_irqrestore(&np->lock, flags);
  2404. return IRQ_NONE;
  2405. }
  2406. if (unlikely((v0 & ((u64)1 << LDN_MIF)) || v1 || v2)) {
  2407. int err = niu_slowpath_interrupt(np, lp, v0, v1, v2);
  2408. if (err)
  2409. goto out;
  2410. }
  2411. if (likely(v0 & ~((u64)1 << LDN_MIF)))
  2412. niu_schedule_napi(np, lp, v0, v1, v2);
  2413. else
  2414. niu_ldg_rearm(np, lp, 1);
  2415. out:
  2416. spin_unlock_irqrestore(&np->lock, flags);
  2417. return IRQ_HANDLED;
  2418. }
  2419. static void niu_free_rx_ring_info(struct niu *np, struct rx_ring_info *rp)
  2420. {
  2421. if (rp->mbox) {
  2422. np->ops->free_coherent(np->device,
  2423. sizeof(struct rxdma_mailbox),
  2424. rp->mbox, rp->mbox_dma);
  2425. rp->mbox = NULL;
  2426. }
  2427. if (rp->rcr) {
  2428. np->ops->free_coherent(np->device,
  2429. MAX_RCR_RING_SIZE * sizeof(__le64),
  2430. rp->rcr, rp->rcr_dma);
  2431. rp->rcr = NULL;
  2432. rp->rcr_table_size = 0;
  2433. rp->rcr_index = 0;
  2434. }
  2435. if (rp->rbr) {
  2436. niu_rbr_free(np, rp);
  2437. np->ops->free_coherent(np->device,
  2438. MAX_RBR_RING_SIZE * sizeof(__le32),
  2439. rp->rbr, rp->rbr_dma);
  2440. rp->rbr = NULL;
  2441. rp->rbr_table_size = 0;
  2442. rp->rbr_index = 0;
  2443. }
  2444. kfree(rp->rxhash);
  2445. rp->rxhash = NULL;
  2446. }
  2447. static void niu_free_tx_ring_info(struct niu *np, struct tx_ring_info *rp)
  2448. {
  2449. if (rp->mbox) {
  2450. np->ops->free_coherent(np->device,
  2451. sizeof(struct txdma_mailbox),
  2452. rp->mbox, rp->mbox_dma);
  2453. rp->mbox = NULL;
  2454. }
  2455. if (rp->descr) {
  2456. int i;
  2457. for (i = 0; i < MAX_TX_RING_SIZE; i++) {
  2458. if (rp->tx_buffs[i].skb)
  2459. (void) release_tx_packet(np, rp, i);
  2460. }
  2461. np->ops->free_coherent(np->device,
  2462. MAX_TX_RING_SIZE * sizeof(__le64),
  2463. rp->descr, rp->descr_dma);
  2464. rp->descr = NULL;
  2465. rp->pending = 0;
  2466. rp->prod = 0;
  2467. rp->cons = 0;
  2468. rp->wrap_bit = 0;
  2469. }
  2470. }
  2471. static void niu_free_channels(struct niu *np)
  2472. {
  2473. int i;
  2474. if (np->rx_rings) {
  2475. for (i = 0; i < np->num_rx_rings; i++) {
  2476. struct rx_ring_info *rp = &np->rx_rings[i];
  2477. niu_free_rx_ring_info(np, rp);
  2478. }
  2479. kfree(np->rx_rings);
  2480. np->rx_rings = NULL;
  2481. np->num_rx_rings = 0;
  2482. }
  2483. if (np->tx_rings) {
  2484. for (i = 0; i < np->num_tx_rings; i++) {
  2485. struct tx_ring_info *rp = &np->tx_rings[i];
  2486. niu_free_tx_ring_info(np, rp);
  2487. }
  2488. kfree(np->tx_rings);
  2489. np->tx_rings = NULL;
  2490. np->num_tx_rings = 0;
  2491. }
  2492. }
  2493. static int niu_alloc_rx_ring_info(struct niu *np,
  2494. struct rx_ring_info *rp)
  2495. {
  2496. BUILD_BUG_ON(sizeof(struct rxdma_mailbox) != 64);
  2497. rp->rxhash = kzalloc(MAX_RBR_RING_SIZE * sizeof(struct page *),
  2498. GFP_KERNEL);
  2499. if (!rp->rxhash)
  2500. return -ENOMEM;
  2501. rp->mbox = np->ops->alloc_coherent(np->device,
  2502. sizeof(struct rxdma_mailbox),
  2503. &rp->mbox_dma, GFP_KERNEL);
  2504. if (!rp->mbox)
  2505. return -ENOMEM;
  2506. if ((unsigned long)rp->mbox & (64UL - 1)) {
  2507. dev_err(np->device, PFX "%s: Coherent alloc gives misaligned "
  2508. "RXDMA mailbox %p\n", np->dev->name, rp->mbox);
  2509. return -EINVAL;
  2510. }
  2511. rp->rcr = np->ops->alloc_coherent(np->device,
  2512. MAX_RCR_RING_SIZE * sizeof(__le64),
  2513. &rp->rcr_dma, GFP_KERNEL);
  2514. if (!rp->rcr)
  2515. return -ENOMEM;
  2516. if ((unsigned long)rp->rcr & (64UL - 1)) {
  2517. dev_err(np->device, PFX "%s: Coherent alloc gives misaligned "
  2518. "RXDMA RCR table %p\n", np->dev->name, rp->rcr);
  2519. return -EINVAL;
  2520. }
  2521. rp->rcr_table_size = MAX_RCR_RING_SIZE;
  2522. rp->rcr_index = 0;
  2523. rp->rbr = np->ops->alloc_coherent(np->device,
  2524. MAX_RBR_RING_SIZE * sizeof(__le32),
  2525. &rp->rbr_dma, GFP_KERNEL);
  2526. if (!rp->rbr)
  2527. return -ENOMEM;
  2528. if ((unsigned long)rp->rbr & (64UL - 1)) {
  2529. dev_err(np->device, PFX "%s: Coherent alloc gives misaligned "
  2530. "RXDMA RBR table %p\n", np->dev->name, rp->rbr);
  2531. return -EINVAL;
  2532. }
  2533. rp->rbr_table_size = MAX_RBR_RING_SIZE;
  2534. rp->rbr_index = 0;
  2535. rp->rbr_pending = 0;
  2536. return 0;
  2537. }
  2538. static void niu_set_max_burst(struct niu *np, struct tx_ring_info *rp)
  2539. {
  2540. int mtu = np->dev->mtu;
  2541. /* These values are recommended by the HW designers for fair
  2542. * utilization of DRR amongst the rings.
  2543. */
  2544. rp->max_burst = mtu + 32;
  2545. if (rp->max_burst > 4096)
  2546. rp->max_burst = 4096;
  2547. }
  2548. static int niu_alloc_tx_ring_info(struct niu *np,
  2549. struct tx_ring_info *rp)
  2550. {
  2551. BUILD_BUG_ON(sizeof(struct txdma_mailbox) != 64);
  2552. rp->mbox = np->ops->alloc_coherent(np->device,
  2553. sizeof(struct txdma_mailbox),
  2554. &rp->mbox_dma, GFP_KERNEL);
  2555. if (!rp->mbox)
  2556. return -ENOMEM;
  2557. if ((unsigned long)rp->mbox & (64UL - 1)) {
  2558. dev_err(np->device, PFX "%s: Coherent alloc gives misaligned "
  2559. "TXDMA mailbox %p\n", np->dev->name, rp->mbox);
  2560. return -EINVAL;
  2561. }
  2562. rp->descr = np->ops->alloc_coherent(np->device,
  2563. MAX_TX_RING_SIZE * sizeof(__le64),
  2564. &rp->descr_dma, GFP_KERNEL);
  2565. if (!rp->descr)
  2566. return -ENOMEM;
  2567. if ((unsigned long)rp->descr & (64UL - 1)) {
  2568. dev_err(np->device, PFX "%s: Coherent alloc gives misaligned "
  2569. "TXDMA descr table %p\n", np->dev->name, rp->descr);
  2570. return -EINVAL;
  2571. }
  2572. rp->pending = MAX_TX_RING_SIZE;
  2573. rp->prod = 0;
  2574. rp->cons = 0;
  2575. rp->wrap_bit = 0;
  2576. /* XXX make these configurable... XXX */
  2577. rp->mark_freq = rp->pending / 4;
  2578. niu_set_max_burst(np, rp);
  2579. return 0;
  2580. }
  2581. static void niu_size_rbr(struct niu *np, struct rx_ring_info *rp)
  2582. {
  2583. u16 bss;
  2584. bss = min(PAGE_SHIFT, 15);
  2585. rp->rbr_block_size = 1 << bss;
  2586. rp->rbr_blocks_per_page = 1 << (PAGE_SHIFT-bss);
  2587. rp->rbr_sizes[0] = 256;
  2588. rp->rbr_sizes[1] = 1024;
  2589. if (np->dev->mtu > ETH_DATA_LEN) {
  2590. switch (PAGE_SIZE) {
  2591. case 4 * 1024:
  2592. rp->rbr_sizes[2] = 4096;
  2593. break;
  2594. default:
  2595. rp->rbr_sizes[2] = 8192;
  2596. break;
  2597. }
  2598. } else {
  2599. rp->rbr_sizes[2] = 2048;
  2600. }
  2601. rp->rbr_sizes[3] = rp->rbr_block_size;
  2602. }
  2603. static int niu_alloc_channels(struct niu *np)
  2604. {
  2605. struct niu_parent *parent = np->parent;
  2606. int first_rx_channel, first_tx_channel;
  2607. int i, port, err;
  2608. port = np->port;
  2609. first_rx_channel = first_tx_channel = 0;
  2610. for (i = 0; i < port; i++) {
  2611. first_rx_channel += parent->rxchan_per_port[i];
  2612. first_tx_channel += parent->txchan_per_port[i];
  2613. }
  2614. np->num_rx_rings = parent->rxchan_per_port[port];
  2615. np->num_tx_rings = parent->txchan_per_port[port];
  2616. np->rx_rings = kzalloc(np->num_rx_rings * sizeof(struct rx_ring_info),
  2617. GFP_KERNEL);
  2618. err = -ENOMEM;
  2619. if (!np->rx_rings)
  2620. goto out_err;
  2621. for (i = 0; i < np->num_rx_rings; i++) {
  2622. struct rx_ring_info *rp = &np->rx_rings[i];
  2623. rp->np = np;
  2624. rp->rx_channel = first_rx_channel + i;
  2625. err = niu_alloc_rx_ring_info(np, rp);
  2626. if (err)
  2627. goto out_err;
  2628. niu_size_rbr(np, rp);
  2629. /* XXX better defaults, configurable, etc... XXX */
  2630. rp->nonsyn_window = 64;
  2631. rp->nonsyn_threshold = rp->rcr_table_size - 64;
  2632. rp->syn_window = 64;
  2633. rp->syn_threshold = rp->rcr_table_size - 64;
  2634. rp->rcr_pkt_threshold = 16;
  2635. rp->rcr_timeout = 8;
  2636. rp->rbr_kick_thresh = RBR_REFILL_MIN;
  2637. if (rp->rbr_kick_thresh < rp->rbr_blocks_per_page)
  2638. rp->rbr_kick_thresh = rp->rbr_blocks_per_page;
  2639. err = niu_rbr_fill(np, rp, GFP_KERNEL);
  2640. if (err)
  2641. return err;
  2642. }
  2643. np->tx_rings = kzalloc(np->num_tx_rings * sizeof(struct tx_ring_info),
  2644. GFP_KERNEL);
  2645. err = -ENOMEM;
  2646. if (!np->tx_rings)
  2647. goto out_err;
  2648. for (i = 0; i < np->num_tx_rings; i++) {
  2649. struct tx_ring_info *rp = &np->tx_rings[i];
  2650. rp->np = np;
  2651. rp->tx_channel = first_tx_channel + i;
  2652. err = niu_alloc_tx_ring_info(np, rp);
  2653. if (err)
  2654. goto out_err;
  2655. }
  2656. return 0;
  2657. out_err:
  2658. niu_free_channels(np);
  2659. return err;
  2660. }
  2661. static int niu_tx_cs_sng_poll(struct niu *np, int channel)
  2662. {
  2663. int limit = 1000;
  2664. while (--limit > 0) {
  2665. u64 val = nr64(TX_CS(channel));
  2666. if (val & TX_CS_SNG_STATE)
  2667. return 0;
  2668. }
  2669. return -ENODEV;
  2670. }
  2671. static int niu_tx_channel_stop(struct niu *np, int channel)
  2672. {
  2673. u64 val = nr64(TX_CS(channel));
  2674. val |= TX_CS_STOP_N_GO;
  2675. nw64(TX_CS(channel), val);
  2676. return niu_tx_cs_sng_poll(np, channel);
  2677. }
  2678. static int niu_tx_cs_reset_poll(struct niu *np, int channel)
  2679. {
  2680. int limit = 1000;
  2681. while (--limit > 0) {
  2682. u64 val = nr64(TX_CS(channel));
  2683. if (!(val & TX_CS_RST))
  2684. return 0;
  2685. }
  2686. return -ENODEV;
  2687. }
  2688. static int niu_tx_channel_reset(struct niu *np, int channel)
  2689. {
  2690. u64 val = nr64(TX_CS(channel));
  2691. int err;
  2692. val |= TX_CS_RST;
  2693. nw64(TX_CS(channel), val);
  2694. err = niu_tx_cs_reset_poll(np, channel);
  2695. if (!err)
  2696. nw64(TX_RING_KICK(channel), 0);
  2697. return err;
  2698. }
  2699. static int niu_tx_channel_lpage_init(struct niu *np, int channel)
  2700. {
  2701. u64 val;
  2702. nw64(TX_LOG_MASK1(channel), 0);
  2703. nw64(TX_LOG_VAL1(channel), 0);
  2704. nw64(TX_LOG_MASK2(channel), 0);
  2705. nw64(TX_LOG_VAL2(channel), 0);
  2706. nw64(TX_LOG_PAGE_RELO1(channel), 0);
  2707. nw64(TX_LOG_PAGE_RELO2(channel), 0);
  2708. nw64(TX_LOG_PAGE_HDL(channel), 0);
  2709. val = (u64)np->port << TX_LOG_PAGE_VLD_FUNC_SHIFT;
  2710. val |= (TX_LOG_PAGE_VLD_PAGE0 | TX_LOG_PAGE_VLD_PAGE1);
  2711. nw64(TX_LOG_PAGE_VLD(channel), val);
  2712. /* XXX TXDMA 32bit mode? XXX */
  2713. return 0;
  2714. }
  2715. static void niu_txc_enable_port(struct niu *np, int on)
  2716. {
  2717. unsigned long flags;
  2718. u64 val, mask;
  2719. niu_lock_parent(np, flags);
  2720. val = nr64(TXC_CONTROL);
  2721. mask = (u64)1 << np->port;
  2722. if (on) {
  2723. val |= TXC_CONTROL_ENABLE | mask;
  2724. } else {
  2725. val &= ~mask;
  2726. if ((val & ~TXC_CONTROL_ENABLE) == 0)
  2727. val &= ~TXC_CONTROL_ENABLE;
  2728. }
  2729. nw64(TXC_CONTROL, val);
  2730. niu_unlock_parent(np, flags);
  2731. }
  2732. static void niu_txc_set_imask(struct niu *np, u64 imask)
  2733. {
  2734. unsigned long flags;
  2735. u64 val;
  2736. niu_lock_parent(np, flags);
  2737. val = nr64(TXC_INT_MASK);
  2738. val &= ~TXC_INT_MASK_VAL(np->port);
  2739. val |= (imask << TXC_INT_MASK_VAL_SHIFT(np->port));
  2740. niu_unlock_parent(np, flags);
  2741. }
  2742. static void niu_txc_port_dma_enable(struct niu *np, int on)
  2743. {
  2744. u64 val = 0;
  2745. if (on) {
  2746. int i;
  2747. for (i = 0; i < np->num_tx_rings; i++)
  2748. val |= (1 << np->tx_rings[i].tx_channel);
  2749. }
  2750. nw64(TXC_PORT_DMA(np->port), val);
  2751. }
  2752. static int niu_init_one_tx_channel(struct niu *np, struct tx_ring_info *rp)
  2753. {
  2754. int err, channel = rp->tx_channel;
  2755. u64 val, ring_len;
  2756. err = niu_tx_channel_stop(np, channel);
  2757. if (err)
  2758. return err;
  2759. err = niu_tx_channel_reset(np, channel);
  2760. if (err)
  2761. return err;
  2762. err = niu_tx_channel_lpage_init(np, channel);
  2763. if (err)
  2764. return err;
  2765. nw64(TXC_DMA_MAX(channel), rp->max_burst);
  2766. nw64(TX_ENT_MSK(channel), 0);
  2767. if (rp->descr_dma & ~(TX_RNG_CFIG_STADDR_BASE |
  2768. TX_RNG_CFIG_STADDR)) {
  2769. dev_err(np->device, PFX "%s: TX ring channel %d "
  2770. "DMA addr (%llx) is not aligned.\n",
  2771. np->dev->name, channel,
  2772. (unsigned long long) rp->descr_dma);
  2773. return -EINVAL;
  2774. }
  2775. /* The length field in TX_RNG_CFIG is measured in 64-byte
  2776. * blocks. rp->pending is the number of TX descriptors in
  2777. * our ring, 8 bytes each, thus we divide by 8 bytes more
  2778. * to get the proper value the chip wants.
  2779. */
  2780. ring_len = (rp->pending / 8);
  2781. val = ((ring_len << TX_RNG_CFIG_LEN_SHIFT) |
  2782. rp->descr_dma);
  2783. nw64(TX_RNG_CFIG(channel), val);
  2784. if (((rp->mbox_dma >> 32) & ~TXDMA_MBH_MBADDR) ||
  2785. ((u32)rp->mbox_dma & ~TXDMA_MBL_MBADDR)) {
  2786. dev_err(np->device, PFX "%s: TX ring channel %d "
  2787. "MBOX addr (%llx) is has illegal bits.\n",
  2788. np->dev->name, channel,
  2789. (unsigned long long) rp->mbox_dma);
  2790. return -EINVAL;
  2791. }
  2792. nw64(TXDMA_MBH(channel), rp->mbox_dma >> 32);
  2793. nw64(TXDMA_MBL(channel), rp->mbox_dma & TXDMA_MBL_MBADDR);
  2794. nw64(TX_CS(channel), 0);
  2795. rp->last_pkt_cnt = 0;
  2796. return 0;
  2797. }
  2798. static void niu_init_rdc_groups(struct niu *np)
  2799. {
  2800. struct niu_rdc_tables *tp = &np->parent->rdc_group_cfg[np->port];
  2801. int i, first_table_num = tp->first_table_num;
  2802. for (i = 0; i < tp->num_tables; i++) {
  2803. struct rdc_table *tbl = &tp->tables[i];
  2804. int this_table = first_table_num + i;
  2805. int slot;
  2806. for (slot = 0; slot < NIU_RDC_TABLE_SLOTS; slot++)
  2807. nw64(RDC_TBL(this_table, slot),
  2808. tbl->rxdma_channel[slot]);
  2809. }
  2810. nw64(DEF_RDC(np->port), np->parent->rdc_default[np->port]);
  2811. }
  2812. static void niu_init_drr_weight(struct niu *np)
  2813. {
  2814. int type = phy_decode(np->parent->port_phy, np->port);
  2815. u64 val;
  2816. switch (type) {
  2817. case PORT_TYPE_10G:
  2818. val = PT_DRR_WEIGHT_DEFAULT_10G;
  2819. break;
  2820. case PORT_TYPE_1G:
  2821. default:
  2822. val = PT_DRR_WEIGHT_DEFAULT_1G;
  2823. break;
  2824. }
  2825. nw64(PT_DRR_WT(np->port), val);
  2826. }
  2827. static int niu_init_hostinfo(struct niu *np)
  2828. {
  2829. struct niu_parent *parent = np->parent;
  2830. struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port];
  2831. int i, err, num_alt = niu_num_alt_addr(np);
  2832. int first_rdc_table = tp->first_table_num;
  2833. err = niu_set_primary_mac_rdc_table(np, first_rdc_table, 1);
  2834. if (err)
  2835. return err;
  2836. err = niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1);
  2837. if (err)
  2838. return err;
  2839. for (i = 0; i < num_alt; i++) {
  2840. err = niu_set_alt_mac_rdc_table(np, i, first_rdc_table, 1);
  2841. if (err)
  2842. return err;
  2843. }
  2844. return 0;
  2845. }
  2846. static int niu_rx_channel_reset(struct niu *np, int channel)
  2847. {
  2848. return niu_set_and_wait_clear(np, RXDMA_CFIG1(channel),
  2849. RXDMA_CFIG1_RST, 1000, 10,
  2850. "RXDMA_CFIG1");
  2851. }
  2852. static int niu_rx_channel_lpage_init(struct niu *np, int channel)
  2853. {
  2854. u64 val;
  2855. nw64(RX_LOG_MASK1(channel), 0);
  2856. nw64(RX_LOG_VAL1(channel), 0);
  2857. nw64(RX_LOG_MASK2(channel), 0);
  2858. nw64(RX_LOG_VAL2(channel), 0);
  2859. nw64(RX_LOG_PAGE_RELO1(channel), 0);
  2860. nw64(RX_LOG_PAGE_RELO2(channel), 0);
  2861. nw64(RX_LOG_PAGE_HDL(channel), 0);
  2862. val = (u64)np->port << RX_LOG_PAGE_VLD_FUNC_SHIFT;
  2863. val |= (RX_LOG_PAGE_VLD_PAGE0 | RX_LOG_PAGE_VLD_PAGE1);
  2864. nw64(RX_LOG_PAGE_VLD(channel), val);
  2865. return 0;
  2866. }
  2867. static void niu_rx_channel_wred_init(struct niu *np, struct rx_ring_info *rp)
  2868. {
  2869. u64 val;
  2870. val = (((u64)rp->nonsyn_window << RDC_RED_PARA_WIN_SHIFT) |
  2871. ((u64)rp->nonsyn_threshold << RDC_RED_PARA_THRE_SHIFT) |
  2872. ((u64)rp->syn_window << RDC_RED_PARA_WIN_SYN_SHIFT) |
  2873. ((u64)rp->syn_threshold << RDC_RED_PARA_THRE_SYN_SHIFT));
  2874. nw64(RDC_RED_PARA(rp->rx_channel), val);
  2875. }
  2876. static int niu_compute_rbr_cfig_b(struct rx_ring_info *rp, u64 *ret)
  2877. {
  2878. u64 val = 0;
  2879. switch (rp->rbr_block_size) {
  2880. case 4 * 1024:
  2881. val |= (RBR_BLKSIZE_4K << RBR_CFIG_B_BLKSIZE_SHIFT);
  2882. break;
  2883. case 8 * 1024:
  2884. val |= (RBR_BLKSIZE_8K << RBR_CFIG_B_BLKSIZE_SHIFT);
  2885. break;
  2886. case 16 * 1024:
  2887. val |= (RBR_BLKSIZE_16K << RBR_CFIG_B_BLKSIZE_SHIFT);
  2888. break;
  2889. case 32 * 1024:
  2890. val |= (RBR_BLKSIZE_32K << RBR_CFIG_B_BLKSIZE_SHIFT);
  2891. break;
  2892. default:
  2893. return -EINVAL;
  2894. }
  2895. val |= RBR_CFIG_B_VLD2;
  2896. switch (rp->rbr_sizes[2]) {
  2897. case 2 * 1024:
  2898. val |= (RBR_BUFSZ2_2K << RBR_CFIG_B_BUFSZ2_SHIFT);
  2899. break;
  2900. case 4 * 1024:
  2901. val |= (RBR_BUFSZ2_4K << RBR_CFIG_B_BUFSZ2_SHIFT);
  2902. break;
  2903. case 8 * 1024:
  2904. val |= (RBR_BUFSZ2_8K << RBR_CFIG_B_BUFSZ2_SHIFT);
  2905. break;
  2906. case 16 * 1024:
  2907. val |= (RBR_BUFSZ2_16K << RBR_CFIG_B_BUFSZ2_SHIFT);
  2908. break;
  2909. default:
  2910. return -EINVAL;
  2911. }
  2912. val |= RBR_CFIG_B_VLD1;
  2913. switch (rp->rbr_sizes[1]) {
  2914. case 1 * 1024:
  2915. val |= (RBR_BUFSZ1_1K << RBR_CFIG_B_BUFSZ1_SHIFT);
  2916. break;
  2917. case 2 * 1024:
  2918. val |= (RBR_BUFSZ1_2K << RBR_CFIG_B_BUFSZ1_SHIFT);
  2919. break;
  2920. case 4 * 1024:
  2921. val |= (RBR_BUFSZ1_4K << RBR_CFIG_B_BUFSZ1_SHIFT);
  2922. break;
  2923. case 8 * 1024:
  2924. val |= (RBR_BUFSZ1_8K << RBR_CFIG_B_BUFSZ1_SHIFT);
  2925. break;
  2926. default:
  2927. return -EINVAL;
  2928. }
  2929. val |= RBR_CFIG_B_VLD0;
  2930. switch (rp->rbr_sizes[0]) {
  2931. case 256:
  2932. val |= (RBR_BUFSZ0_256 << RBR_CFIG_B_BUFSZ0_SHIFT);
  2933. break;
  2934. case 512:
  2935. val |= (RBR_BUFSZ0_512 << RBR_CFIG_B_BUFSZ0_SHIFT);
  2936. break;
  2937. case 1 * 1024:
  2938. val |= (RBR_BUFSZ0_1K << RBR_CFIG_B_BUFSZ0_SHIFT);
  2939. break;
  2940. case 2 * 1024:
  2941. val |= (RBR_BUFSZ0_2K << RBR_CFIG_B_BUFSZ0_SHIFT);
  2942. break;
  2943. default:
  2944. return -EINVAL;
  2945. }
  2946. *ret = val;
  2947. return 0;
  2948. }
  2949. static int niu_enable_rx_channel(struct niu *np, int channel, int on)
  2950. {
  2951. u64 val = nr64(RXDMA_CFIG1(channel));
  2952. int limit;
  2953. if (on)
  2954. val |= RXDMA_CFIG1_EN;
  2955. else
  2956. val &= ~RXDMA_CFIG1_EN;
  2957. nw64(RXDMA_CFIG1(channel), val);
  2958. limit = 1000;
  2959. while (--limit > 0) {
  2960. if (nr64(RXDMA_CFIG1(channel)) & RXDMA_CFIG1_QST)
  2961. break;
  2962. udelay(10);
  2963. }
  2964. if (limit <= 0)
  2965. return -ENODEV;
  2966. return 0;
  2967. }
  2968. static int niu_init_one_rx_channel(struct niu *np, struct rx_ring_info *rp)
  2969. {
  2970. int err, channel = rp->rx_channel;
  2971. u64 val;
  2972. err = niu_rx_channel_reset(np, channel);
  2973. if (err)
  2974. return err;
  2975. err = niu_rx_channel_lpage_init(np, channel);
  2976. if (err)
  2977. return err;
  2978. niu_rx_channel_wred_init(np, rp);
  2979. nw64(RX_DMA_ENT_MSK(channel), RX_DMA_ENT_MSK_RBR_EMPTY);
  2980. nw64(RX_DMA_CTL_STAT(channel),
  2981. (RX_DMA_CTL_STAT_MEX |
  2982. RX_DMA_CTL_STAT_RCRTHRES |
  2983. RX_DMA_CTL_STAT_RCRTO |
  2984. RX_DMA_CTL_STAT_RBR_EMPTY));
  2985. nw64(RXDMA_CFIG1(channel), rp->mbox_dma >> 32);
  2986. nw64(RXDMA_CFIG2(channel), (rp->mbox_dma & 0x00000000ffffffc0));
  2987. nw64(RBR_CFIG_A(channel),
  2988. ((u64)rp->rbr_table_size << RBR_CFIG_A_LEN_SHIFT) |
  2989. (rp->rbr_dma & (RBR_CFIG_A_STADDR_BASE | RBR_CFIG_A_STADDR)));
  2990. err = niu_compute_rbr_cfig_b(rp, &val);
  2991. if (err)
  2992. return err;
  2993. nw64(RBR_CFIG_B(channel), val);
  2994. nw64(RCRCFIG_A(channel),
  2995. ((u64)rp->rcr_table_size << RCRCFIG_A_LEN_SHIFT) |
  2996. (rp->rcr_dma & (RCRCFIG_A_STADDR_BASE | RCRCFIG_A_STADDR)));
  2997. nw64(RCRCFIG_B(channel),
  2998. ((u64)rp->rcr_pkt_threshold << RCRCFIG_B_PTHRES_SHIFT) |
  2999. RCRCFIG_B_ENTOUT |
  3000. ((u64)rp->rcr_timeout << RCRCFIG_B_TIMEOUT_SHIFT));
  3001. err = niu_enable_rx_channel(np, channel, 1);
  3002. if (err)
  3003. return err;
  3004. nw64(RBR_KICK(channel), rp->rbr_index);
  3005. val = nr64(RX_DMA_CTL_STAT(channel));
  3006. val |= RX_DMA_CTL_STAT_RBR_EMPTY;
  3007. nw64(RX_DMA_CTL_STAT(channel), val);
  3008. return 0;
  3009. }
  3010. static int niu_init_rx_channels(struct niu *np)
  3011. {
  3012. unsigned long flags;
  3013. u64 seed = jiffies_64;
  3014. int err, i;
  3015. niu_lock_parent(np, flags);
  3016. nw64(RX_DMA_CK_DIV, np->parent->rxdma_clock_divider);
  3017. nw64(RED_RAN_INIT, RED_RAN_INIT_OPMODE | (seed & RED_RAN_INIT_VAL));
  3018. niu_unlock_parent(np, flags);
  3019. /* XXX RXDMA 32bit mode? XXX */
  3020. niu_init_rdc_groups(np);
  3021. niu_init_drr_weight(np);
  3022. err = niu_init_hostinfo(np);
  3023. if (err)
  3024. return err;
  3025. for (i = 0; i < np->num_rx_rings; i++) {
  3026. struct rx_ring_info *rp = &np->rx_rings[i];
  3027. err = niu_init_one_rx_channel(np, rp);
  3028. if (err)
  3029. return err;
  3030. }
  3031. return 0;
  3032. }
  3033. static int niu_set_ip_frag_rule(struct niu *np)
  3034. {
  3035. struct niu_parent *parent = np->parent;
  3036. struct niu_classifier *cp = &np->clas;
  3037. struct niu_tcam_entry *tp;
  3038. int index, err;
  3039. /* XXX fix this allocation scheme XXX */
  3040. index = cp->tcam_index;
  3041. tp = &parent->tcam[index];
  3042. /* Note that the noport bit is the same in both ipv4 and
  3043. * ipv6 format TCAM entries.
  3044. */
  3045. memset(tp, 0, sizeof(*tp));
  3046. tp->key[1] = TCAM_V4KEY1_NOPORT;
  3047. tp->key_mask[1] = TCAM_V4KEY1_NOPORT;
  3048. tp->assoc_data = (TCAM_ASSOCDATA_TRES_USE_OFFSET |
  3049. ((u64)0 << TCAM_ASSOCDATA_OFFSET_SHIFT));
  3050. err = tcam_write(np, index, tp->key, tp->key_mask);
  3051. if (err)
  3052. return err;
  3053. err = tcam_assoc_write(np, index, tp->assoc_data);
  3054. if (err)
  3055. return err;
  3056. return 0;
  3057. }
  3058. static int niu_init_classifier_hw(struct niu *np)
  3059. {
  3060. struct niu_parent *parent = np->parent;
  3061. struct niu_classifier *cp = &np->clas;
  3062. int i, err;
  3063. nw64(H1POLY, cp->h1_init);
  3064. nw64(H2POLY, cp->h2_init);
  3065. err = niu_init_hostinfo(np);
  3066. if (err)
  3067. return err;
  3068. for (i = 0; i < ENET_VLAN_TBL_NUM_ENTRIES; i++) {
  3069. struct niu_vlan_rdc *vp = &cp->vlan_mappings[i];
  3070. vlan_tbl_write(np, i, np->port,
  3071. vp->vlan_pref, vp->rdc_num);
  3072. }
  3073. for (i = 0; i < cp->num_alt_mac_mappings; i++) {
  3074. struct niu_altmac_rdc *ap = &cp->alt_mac_mappings[i];
  3075. err = niu_set_alt_mac_rdc_table(np, ap->alt_mac_num,
  3076. ap->rdc_num, ap->mac_pref);
  3077. if (err)
  3078. return err;
  3079. }
  3080. for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_SCTP_IPV6; i++) {
  3081. int index = i - CLASS_CODE_USER_PROG1;
  3082. err = niu_set_tcam_key(np, i, parent->tcam_key[index]);
  3083. if (err)
  3084. return err;
  3085. err = niu_set_flow_key(np, i, parent->flow_key[index]);
  3086. if (err)
  3087. return err;
  3088. }
  3089. err = niu_set_ip_frag_rule(np);
  3090. if (err)
  3091. return err;
  3092. tcam_enable(np, 1);
  3093. return 0;
  3094. }
  3095. static int niu_zcp_write(struct niu *np, int index, u64 *data)
  3096. {
  3097. nw64(ZCP_RAM_DATA0, data[0]);
  3098. nw64(ZCP_RAM_DATA1, data[1]);
  3099. nw64(ZCP_RAM_DATA2, data[2]);
  3100. nw64(ZCP_RAM_DATA3, data[3]);
  3101. nw64(ZCP_RAM_DATA4, data[4]);
  3102. nw64(ZCP_RAM_BE, ZCP_RAM_BE_VAL);
  3103. nw64(ZCP_RAM_ACC,
  3104. (ZCP_RAM_ACC_WRITE |
  3105. (0 << ZCP_RAM_ACC_ZFCID_SHIFT) |
  3106. (ZCP_RAM_SEL_CFIFO(np->port) << ZCP_RAM_ACC_RAM_SEL_SHIFT)));
  3107. return niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY,
  3108. 1000, 100);
  3109. }
  3110. static int niu_zcp_read(struct niu *np, int index, u64 *data)
  3111. {
  3112. int err;
  3113. err = niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY,
  3114. 1000, 100);
  3115. if (err) {
  3116. dev_err(np->device, PFX "%s: ZCP read busy won't clear, "
  3117. "ZCP_RAM_ACC[%llx]\n", np->dev->name,
  3118. (unsigned long long) nr64(ZCP_RAM_ACC));
  3119. return err;
  3120. }
  3121. nw64(ZCP_RAM_ACC,
  3122. (ZCP_RAM_ACC_READ |
  3123. (0 << ZCP_RAM_ACC_ZFCID_SHIFT) |
  3124. (ZCP_RAM_SEL_CFIFO(np->port) << ZCP_RAM_ACC_RAM_SEL_SHIFT)));
  3125. err = niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY,
  3126. 1000, 100);
  3127. if (err) {
  3128. dev_err(np->device, PFX "%s: ZCP read busy2 won't clear, "
  3129. "ZCP_RAM_ACC[%llx]\n", np->dev->name,
  3130. (unsigned long long) nr64(ZCP_RAM_ACC));
  3131. return err;
  3132. }
  3133. data[0] = nr64(ZCP_RAM_DATA0);
  3134. data[1] = nr64(ZCP_RAM_DATA1);
  3135. data[2] = nr64(ZCP_RAM_DATA2);
  3136. data[3] = nr64(ZCP_RAM_DATA3);
  3137. data[4] = nr64(ZCP_RAM_DATA4);
  3138. return 0;
  3139. }
  3140. static void niu_zcp_cfifo_reset(struct niu *np)
  3141. {
  3142. u64 val = nr64(RESET_CFIFO);
  3143. val |= RESET_CFIFO_RST(np->port);
  3144. nw64(RESET_CFIFO, val);
  3145. udelay(10);
  3146. val &= ~RESET_CFIFO_RST(np->port);
  3147. nw64(RESET_CFIFO, val);
  3148. }
  3149. static int niu_init_zcp(struct niu *np)
  3150. {
  3151. u64 data[5], rbuf[5];
  3152. int i, max, err;
  3153. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  3154. if (np->port == 0 || np->port == 1)
  3155. max = ATLAS_P0_P1_CFIFO_ENTRIES;
  3156. else
  3157. max = ATLAS_P2_P3_CFIFO_ENTRIES;
  3158. } else
  3159. max = NIU_CFIFO_ENTRIES;
  3160. data[0] = 0;
  3161. data[1] = 0;
  3162. data[2] = 0;
  3163. data[3] = 0;
  3164. data[4] = 0;
  3165. for (i = 0; i < max; i++) {
  3166. err = niu_zcp_write(np, i, data);
  3167. if (err)
  3168. return err;
  3169. err = niu_zcp_read(np, i, rbuf);
  3170. if (err)
  3171. return err;
  3172. }
  3173. niu_zcp_cfifo_reset(np);
  3174. nw64(CFIFO_ECC(np->port), 0);
  3175. nw64(ZCP_INT_STAT, ZCP_INT_STAT_ALL);
  3176. (void) nr64(ZCP_INT_STAT);
  3177. nw64(ZCP_INT_MASK, ZCP_INT_MASK_ALL);
  3178. return 0;
  3179. }
  3180. static void niu_ipp_write(struct niu *np, int index, u64 *data)
  3181. {
  3182. u64 val = nr64_ipp(IPP_CFIG);
  3183. nw64_ipp(IPP_CFIG, val | IPP_CFIG_DFIFO_PIO_W);
  3184. nw64_ipp(IPP_DFIFO_WR_PTR, index);
  3185. nw64_ipp(IPP_DFIFO_WR0, data[0]);
  3186. nw64_ipp(IPP_DFIFO_WR1, data[1]);
  3187. nw64_ipp(IPP_DFIFO_WR2, data[2]);
  3188. nw64_ipp(IPP_DFIFO_WR3, data[3]);
  3189. nw64_ipp(IPP_DFIFO_WR4, data[4]);
  3190. nw64_ipp(IPP_CFIG, val & ~IPP_CFIG_DFIFO_PIO_W);
  3191. }
  3192. static void niu_ipp_read(struct niu *np, int index, u64 *data)
  3193. {
  3194. nw64_ipp(IPP_DFIFO_RD_PTR, index);
  3195. data[0] = nr64_ipp(IPP_DFIFO_RD0);
  3196. data[1] = nr64_ipp(IPP_DFIFO_RD1);
  3197. data[2] = nr64_ipp(IPP_DFIFO_RD2);
  3198. data[3] = nr64_ipp(IPP_DFIFO_RD3);
  3199. data[4] = nr64_ipp(IPP_DFIFO_RD4);
  3200. }
  3201. static int niu_ipp_reset(struct niu *np)
  3202. {
  3203. return niu_set_and_wait_clear_ipp(np, IPP_CFIG, IPP_CFIG_SOFT_RST,
  3204. 1000, 100, "IPP_CFIG");
  3205. }
  3206. static int niu_init_ipp(struct niu *np)
  3207. {
  3208. u64 data[5], rbuf[5], val;
  3209. int i, max, err;
  3210. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  3211. if (np->port == 0 || np->port == 1)
  3212. max = ATLAS_P0_P1_DFIFO_ENTRIES;
  3213. else
  3214. max = ATLAS_P2_P3_DFIFO_ENTRIES;
  3215. } else
  3216. max = NIU_DFIFO_ENTRIES;
  3217. data[0] = 0;
  3218. data[1] = 0;
  3219. data[2] = 0;
  3220. data[3] = 0;
  3221. data[4] = 0;
  3222. for (i = 0; i < max; i++) {
  3223. niu_ipp_write(np, i, data);
  3224. niu_ipp_read(np, i, rbuf);
  3225. }
  3226. (void) nr64_ipp(IPP_INT_STAT);
  3227. (void) nr64_ipp(IPP_INT_STAT);
  3228. err = niu_ipp_reset(np);
  3229. if (err)
  3230. return err;
  3231. (void) nr64_ipp(IPP_PKT_DIS);
  3232. (void) nr64_ipp(IPP_BAD_CS_CNT);
  3233. (void) nr64_ipp(IPP_ECC);
  3234. (void) nr64_ipp(IPP_INT_STAT);
  3235. nw64_ipp(IPP_MSK, ~IPP_MSK_ALL);
  3236. val = nr64_ipp(IPP_CFIG);
  3237. val &= ~IPP_CFIG_IP_MAX_PKT;
  3238. val |= (IPP_CFIG_IPP_ENABLE |
  3239. IPP_CFIG_DFIFO_ECC_EN |
  3240. IPP_CFIG_DROP_BAD_CRC |
  3241. IPP_CFIG_CKSUM_EN |
  3242. (0x1ffff << IPP_CFIG_IP_MAX_PKT_SHIFT));
  3243. nw64_ipp(IPP_CFIG, val);
  3244. return 0;
  3245. }
  3246. static void niu_handle_led(struct niu *np, int status)
  3247. {
  3248. u64 val;
  3249. val = nr64_mac(XMAC_CONFIG);
  3250. if ((np->flags & NIU_FLAGS_10G) != 0 &&
  3251. (np->flags & NIU_FLAGS_FIBER) != 0) {
  3252. if (status) {
  3253. val |= XMAC_CONFIG_LED_POLARITY;
  3254. val &= ~XMAC_CONFIG_FORCE_LED_ON;
  3255. } else {
  3256. val |= XMAC_CONFIG_FORCE_LED_ON;
  3257. val &= ~XMAC_CONFIG_LED_POLARITY;
  3258. }
  3259. }
  3260. nw64_mac(XMAC_CONFIG, val);
  3261. }
  3262. static void niu_init_xif_xmac(struct niu *np)
  3263. {
  3264. struct niu_link_config *lp = &np->link_config;
  3265. u64 val;
  3266. val = nr64_mac(XMAC_CONFIG);
  3267. val &= ~XMAC_CONFIG_SEL_POR_CLK_SRC;
  3268. val |= XMAC_CONFIG_TX_OUTPUT_EN;
  3269. if (lp->loopback_mode == LOOPBACK_MAC) {
  3270. val &= ~XMAC_CONFIG_SEL_POR_CLK_SRC;
  3271. val |= XMAC_CONFIG_LOOPBACK;
  3272. } else {
  3273. val &= ~XMAC_CONFIG_LOOPBACK;
  3274. }
  3275. if (np->flags & NIU_FLAGS_10G) {
  3276. val &= ~XMAC_CONFIG_LFS_DISABLE;
  3277. } else {
  3278. val |= XMAC_CONFIG_LFS_DISABLE;
  3279. if (!(np->flags & NIU_FLAGS_FIBER))
  3280. val |= XMAC_CONFIG_1G_PCS_BYPASS;
  3281. else
  3282. val &= ~XMAC_CONFIG_1G_PCS_BYPASS;
  3283. }
  3284. val &= ~XMAC_CONFIG_10G_XPCS_BYPASS;
  3285. if (lp->active_speed == SPEED_100)
  3286. val |= XMAC_CONFIG_SEL_CLK_25MHZ;
  3287. else
  3288. val &= ~XMAC_CONFIG_SEL_CLK_25MHZ;
  3289. nw64_mac(XMAC_CONFIG, val);
  3290. val = nr64_mac(XMAC_CONFIG);
  3291. val &= ~XMAC_CONFIG_MODE_MASK;
  3292. if (np->flags & NIU_FLAGS_10G) {
  3293. val |= XMAC_CONFIG_MODE_XGMII;
  3294. } else {
  3295. if (lp->active_speed == SPEED_100)
  3296. val |= XMAC_CONFIG_MODE_MII;
  3297. else
  3298. val |= XMAC_CONFIG_MODE_GMII;
  3299. }
  3300. nw64_mac(XMAC_CONFIG, val);
  3301. }
  3302. static void niu_init_xif_bmac(struct niu *np)
  3303. {
  3304. struct niu_link_config *lp = &np->link_config;
  3305. u64 val;
  3306. val = BMAC_XIF_CONFIG_TX_OUTPUT_EN;
  3307. if (lp->loopback_mode == LOOPBACK_MAC)
  3308. val |= BMAC_XIF_CONFIG_MII_LOOPBACK;
  3309. else
  3310. val &= ~BMAC_XIF_CONFIG_MII_LOOPBACK;
  3311. if (lp->active_speed == SPEED_1000)
  3312. val |= BMAC_XIF_CONFIG_GMII_MODE;
  3313. else
  3314. val &= ~BMAC_XIF_CONFIG_GMII_MODE;
  3315. val &= ~(BMAC_XIF_CONFIG_LINK_LED |
  3316. BMAC_XIF_CONFIG_LED_POLARITY);
  3317. if (!(np->flags & NIU_FLAGS_10G) &&
  3318. !(np->flags & NIU_FLAGS_FIBER) &&
  3319. lp->active_speed == SPEED_100)
  3320. val |= BMAC_XIF_CONFIG_25MHZ_CLOCK;
  3321. else
  3322. val &= ~BMAC_XIF_CONFIG_25MHZ_CLOCK;
  3323. nw64_mac(BMAC_XIF_CONFIG, val);
  3324. }
  3325. static void niu_init_xif(struct niu *np)
  3326. {
  3327. if (np->flags & NIU_FLAGS_XMAC)
  3328. niu_init_xif_xmac(np);
  3329. else
  3330. niu_init_xif_bmac(np);
  3331. }
  3332. static void niu_pcs_mii_reset(struct niu *np)
  3333. {
  3334. u64 val = nr64_pcs(PCS_MII_CTL);
  3335. val |= PCS_MII_CTL_RST;
  3336. nw64_pcs(PCS_MII_CTL, val);
  3337. }
  3338. static void niu_xpcs_reset(struct niu *np)
  3339. {
  3340. u64 val = nr64_xpcs(XPCS_CONTROL1);
  3341. val |= XPCS_CONTROL1_RESET;
  3342. nw64_xpcs(XPCS_CONTROL1, val);
  3343. }
  3344. static int niu_init_pcs(struct niu *np)
  3345. {
  3346. struct niu_link_config *lp = &np->link_config;
  3347. u64 val;
  3348. switch (np->flags & (NIU_FLAGS_10G | NIU_FLAGS_FIBER)) {
  3349. case NIU_FLAGS_FIBER:
  3350. /* 1G fiber */
  3351. nw64_pcs(PCS_CONF, PCS_CONF_MASK | PCS_CONF_ENABLE);
  3352. nw64_pcs(PCS_DPATH_MODE, 0);
  3353. niu_pcs_mii_reset(np);
  3354. break;
  3355. case NIU_FLAGS_10G:
  3356. case NIU_FLAGS_10G | NIU_FLAGS_FIBER:
  3357. if (!(np->flags & NIU_FLAGS_XMAC))
  3358. return -EINVAL;
  3359. /* 10G copper or fiber */
  3360. val = nr64_mac(XMAC_CONFIG);
  3361. val &= ~XMAC_CONFIG_10G_XPCS_BYPASS;
  3362. nw64_mac(XMAC_CONFIG, val);
  3363. niu_xpcs_reset(np);
  3364. val = nr64_xpcs(XPCS_CONTROL1);
  3365. if (lp->loopback_mode == LOOPBACK_PHY)
  3366. val |= XPCS_CONTROL1_LOOPBACK;
  3367. else
  3368. val &= ~XPCS_CONTROL1_LOOPBACK;
  3369. nw64_xpcs(XPCS_CONTROL1, val);
  3370. nw64_xpcs(XPCS_DESKEW_ERR_CNT, 0);
  3371. (void) nr64_xpcs(XPCS_SYMERR_CNT01);
  3372. (void) nr64_xpcs(XPCS_SYMERR_CNT23);
  3373. break;
  3374. case 0:
  3375. /* 1G copper */
  3376. nw64_pcs(PCS_DPATH_MODE, PCS_DPATH_MODE_MII);
  3377. niu_pcs_mii_reset(np);
  3378. break;
  3379. default:
  3380. return -EINVAL;
  3381. }
  3382. return 0;
  3383. }
  3384. static int niu_reset_tx_xmac(struct niu *np)
  3385. {
  3386. return niu_set_and_wait_clear_mac(np, XTXMAC_SW_RST,
  3387. (XTXMAC_SW_RST_REG_RS |
  3388. XTXMAC_SW_RST_SOFT_RST),
  3389. 1000, 100, "XTXMAC_SW_RST");
  3390. }
  3391. static int niu_reset_tx_bmac(struct niu *np)
  3392. {
  3393. int limit;
  3394. nw64_mac(BTXMAC_SW_RST, BTXMAC_SW_RST_RESET);
  3395. limit = 1000;
  3396. while (--limit >= 0) {
  3397. if (!(nr64_mac(BTXMAC_SW_RST) & BTXMAC_SW_RST_RESET))
  3398. break;
  3399. udelay(100);
  3400. }
  3401. if (limit < 0) {
  3402. dev_err(np->device, PFX "Port %u TX BMAC would not reset, "
  3403. "BTXMAC_SW_RST[%llx]\n",
  3404. np->port,
  3405. (unsigned long long) nr64_mac(BTXMAC_SW_RST));
  3406. return -ENODEV;
  3407. }
  3408. return 0;
  3409. }
  3410. static int niu_reset_tx_mac(struct niu *np)
  3411. {
  3412. if (np->flags & NIU_FLAGS_XMAC)
  3413. return niu_reset_tx_xmac(np);
  3414. else
  3415. return niu_reset_tx_bmac(np);
  3416. }
  3417. static void niu_init_tx_xmac(struct niu *np, u64 min, u64 max)
  3418. {
  3419. u64 val;
  3420. val = nr64_mac(XMAC_MIN);
  3421. val &= ~(XMAC_MIN_TX_MIN_PKT_SIZE |
  3422. XMAC_MIN_RX_MIN_PKT_SIZE);
  3423. val |= (min << XMAC_MIN_RX_MIN_PKT_SIZE_SHFT);
  3424. val |= (min << XMAC_MIN_TX_MIN_PKT_SIZE_SHFT);
  3425. nw64_mac(XMAC_MIN, val);
  3426. nw64_mac(XMAC_MAX, max);
  3427. nw64_mac(XTXMAC_STAT_MSK, ~(u64)0);
  3428. val = nr64_mac(XMAC_IPG);
  3429. if (np->flags & NIU_FLAGS_10G) {
  3430. val &= ~XMAC_IPG_IPG_XGMII;
  3431. val |= (IPG_12_15_XGMII << XMAC_IPG_IPG_XGMII_SHIFT);
  3432. } else {
  3433. val &= ~XMAC_IPG_IPG_MII_GMII;
  3434. val |= (IPG_12_MII_GMII << XMAC_IPG_IPG_MII_GMII_SHIFT);
  3435. }
  3436. nw64_mac(XMAC_IPG, val);
  3437. val = nr64_mac(XMAC_CONFIG);
  3438. val &= ~(XMAC_CONFIG_ALWAYS_NO_CRC |
  3439. XMAC_CONFIG_STRETCH_MODE |
  3440. XMAC_CONFIG_VAR_MIN_IPG_EN |
  3441. XMAC_CONFIG_TX_ENABLE);
  3442. nw64_mac(XMAC_CONFIG, val);
  3443. nw64_mac(TXMAC_FRM_CNT, 0);
  3444. nw64_mac(TXMAC_BYTE_CNT, 0);
  3445. }
  3446. static void niu_init_tx_bmac(struct niu *np, u64 min, u64 max)
  3447. {
  3448. u64 val;
  3449. nw64_mac(BMAC_MIN_FRAME, min);
  3450. nw64_mac(BMAC_MAX_FRAME, max);
  3451. nw64_mac(BTXMAC_STATUS_MASK, ~(u64)0);
  3452. nw64_mac(BMAC_CTRL_TYPE, 0x8808);
  3453. nw64_mac(BMAC_PREAMBLE_SIZE, 7);
  3454. val = nr64_mac(BTXMAC_CONFIG);
  3455. val &= ~(BTXMAC_CONFIG_FCS_DISABLE |
  3456. BTXMAC_CONFIG_ENABLE);
  3457. nw64_mac(BTXMAC_CONFIG, val);
  3458. }
  3459. static void niu_init_tx_mac(struct niu *np)
  3460. {
  3461. u64 min, max;
  3462. min = 64;
  3463. if (np->dev->mtu > ETH_DATA_LEN)
  3464. max = 9216;
  3465. else
  3466. max = 1522;
  3467. /* The XMAC_MIN register only accepts values for TX min which
  3468. * have the low 3 bits cleared.
  3469. */
  3470. BUILD_BUG_ON(min & 0x7);
  3471. if (np->flags & NIU_FLAGS_XMAC)
  3472. niu_init_tx_xmac(np, min, max);
  3473. else
  3474. niu_init_tx_bmac(np, min, max);
  3475. }
  3476. static int niu_reset_rx_xmac(struct niu *np)
  3477. {
  3478. int limit;
  3479. nw64_mac(XRXMAC_SW_RST,
  3480. XRXMAC_SW_RST_REG_RS | XRXMAC_SW_RST_SOFT_RST);
  3481. limit = 1000;
  3482. while (--limit >= 0) {
  3483. if (!(nr64_mac(XRXMAC_SW_RST) & (XRXMAC_SW_RST_REG_RS |
  3484. XRXMAC_SW_RST_SOFT_RST)))
  3485. break;
  3486. udelay(100);
  3487. }
  3488. if (limit < 0) {
  3489. dev_err(np->device, PFX "Port %u RX XMAC would not reset, "
  3490. "XRXMAC_SW_RST[%llx]\n",
  3491. np->port,
  3492. (unsigned long long) nr64_mac(XRXMAC_SW_RST));
  3493. return -ENODEV;
  3494. }
  3495. return 0;
  3496. }
  3497. static int niu_reset_rx_bmac(struct niu *np)
  3498. {
  3499. int limit;
  3500. nw64_mac(BRXMAC_SW_RST, BRXMAC_SW_RST_RESET);
  3501. limit = 1000;
  3502. while (--limit >= 0) {
  3503. if (!(nr64_mac(BRXMAC_SW_RST) & BRXMAC_SW_RST_RESET))
  3504. break;
  3505. udelay(100);
  3506. }
  3507. if (limit < 0) {
  3508. dev_err(np->device, PFX "Port %u RX BMAC would not reset, "
  3509. "BRXMAC_SW_RST[%llx]\n",
  3510. np->port,
  3511. (unsigned long long) nr64_mac(BRXMAC_SW_RST));
  3512. return -ENODEV;
  3513. }
  3514. return 0;
  3515. }
  3516. static int niu_reset_rx_mac(struct niu *np)
  3517. {
  3518. if (np->flags & NIU_FLAGS_XMAC)
  3519. return niu_reset_rx_xmac(np);
  3520. else
  3521. return niu_reset_rx_bmac(np);
  3522. }
  3523. static void niu_init_rx_xmac(struct niu *np)
  3524. {
  3525. struct niu_parent *parent = np->parent;
  3526. struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port];
  3527. int first_rdc_table = tp->first_table_num;
  3528. unsigned long i;
  3529. u64 val;
  3530. nw64_mac(XMAC_ADD_FILT0, 0);
  3531. nw64_mac(XMAC_ADD_FILT1, 0);
  3532. nw64_mac(XMAC_ADD_FILT2, 0);
  3533. nw64_mac(XMAC_ADD_FILT12_MASK, 0);
  3534. nw64_mac(XMAC_ADD_FILT00_MASK, 0);
  3535. for (i = 0; i < MAC_NUM_HASH; i++)
  3536. nw64_mac(XMAC_HASH_TBL(i), 0);
  3537. nw64_mac(XRXMAC_STAT_MSK, ~(u64)0);
  3538. niu_set_primary_mac_rdc_table(np, first_rdc_table, 1);
  3539. niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1);
  3540. val = nr64_mac(XMAC_CONFIG);
  3541. val &= ~(XMAC_CONFIG_RX_MAC_ENABLE |
  3542. XMAC_CONFIG_PROMISCUOUS |
  3543. XMAC_CONFIG_PROMISC_GROUP |
  3544. XMAC_CONFIG_ERR_CHK_DIS |
  3545. XMAC_CONFIG_RX_CRC_CHK_DIS |
  3546. XMAC_CONFIG_RESERVED_MULTICAST |
  3547. XMAC_CONFIG_RX_CODEV_CHK_DIS |
  3548. XMAC_CONFIG_ADDR_FILTER_EN |
  3549. XMAC_CONFIG_RCV_PAUSE_ENABLE |
  3550. XMAC_CONFIG_STRIP_CRC |
  3551. XMAC_CONFIG_PASS_FLOW_CTRL |
  3552. XMAC_CONFIG_MAC2IPP_PKT_CNT_EN);
  3553. val |= (XMAC_CONFIG_HASH_FILTER_EN);
  3554. nw64_mac(XMAC_CONFIG, val);
  3555. nw64_mac(RXMAC_BT_CNT, 0);
  3556. nw64_mac(RXMAC_BC_FRM_CNT, 0);
  3557. nw64_mac(RXMAC_MC_FRM_CNT, 0);
  3558. nw64_mac(RXMAC_FRAG_CNT, 0);
  3559. nw64_mac(RXMAC_HIST_CNT1, 0);
  3560. nw64_mac(RXMAC_HIST_CNT2, 0);
  3561. nw64_mac(RXMAC_HIST_CNT3, 0);
  3562. nw64_mac(RXMAC_HIST_CNT4, 0);
  3563. nw64_mac(RXMAC_HIST_CNT5, 0);
  3564. nw64_mac(RXMAC_HIST_CNT6, 0);
  3565. nw64_mac(RXMAC_HIST_CNT7, 0);
  3566. nw64_mac(RXMAC_MPSZER_CNT, 0);
  3567. nw64_mac(RXMAC_CRC_ER_CNT, 0);
  3568. nw64_mac(RXMAC_CD_VIO_CNT, 0);
  3569. nw64_mac(LINK_FAULT_CNT, 0);
  3570. }
  3571. static void niu_init_rx_bmac(struct niu *np)
  3572. {
  3573. struct niu_parent *parent = np->parent;
  3574. struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port];
  3575. int first_rdc_table = tp->first_table_num;
  3576. unsigned long i;
  3577. u64 val;
  3578. nw64_mac(BMAC_ADD_FILT0, 0);
  3579. nw64_mac(BMAC_ADD_FILT1, 0);
  3580. nw64_mac(BMAC_ADD_FILT2, 0);
  3581. nw64_mac(BMAC_ADD_FILT12_MASK, 0);
  3582. nw64_mac(BMAC_ADD_FILT00_MASK, 0);
  3583. for (i = 0; i < MAC_NUM_HASH; i++)
  3584. nw64_mac(BMAC_HASH_TBL(i), 0);
  3585. niu_set_primary_mac_rdc_table(np, first_rdc_table, 1);
  3586. niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1);
  3587. nw64_mac(BRXMAC_STATUS_MASK, ~(u64)0);
  3588. val = nr64_mac(BRXMAC_CONFIG);
  3589. val &= ~(BRXMAC_CONFIG_ENABLE |
  3590. BRXMAC_CONFIG_STRIP_PAD |
  3591. BRXMAC_CONFIG_STRIP_FCS |
  3592. BRXMAC_CONFIG_PROMISC |
  3593. BRXMAC_CONFIG_PROMISC_GRP |
  3594. BRXMAC_CONFIG_ADDR_FILT_EN |
  3595. BRXMAC_CONFIG_DISCARD_DIS);
  3596. val |= (BRXMAC_CONFIG_HASH_FILT_EN);
  3597. nw64_mac(BRXMAC_CONFIG, val);
  3598. val = nr64_mac(BMAC_ADDR_CMPEN);
  3599. val |= BMAC_ADDR_CMPEN_EN0;
  3600. nw64_mac(BMAC_ADDR_CMPEN, val);
  3601. }
  3602. static void niu_init_rx_mac(struct niu *np)
  3603. {
  3604. niu_set_primary_mac(np, np->dev->dev_addr);
  3605. if (np->flags & NIU_FLAGS_XMAC)
  3606. niu_init_rx_xmac(np);
  3607. else
  3608. niu_init_rx_bmac(np);
  3609. }
  3610. static void niu_enable_tx_xmac(struct niu *np, int on)
  3611. {
  3612. u64 val = nr64_mac(XMAC_CONFIG);
  3613. if (on)
  3614. val |= XMAC_CONFIG_TX_ENABLE;
  3615. else
  3616. val &= ~XMAC_CONFIG_TX_ENABLE;
  3617. nw64_mac(XMAC_CONFIG, val);
  3618. }
  3619. static void niu_enable_tx_bmac(struct niu *np, int on)
  3620. {
  3621. u64 val = nr64_mac(BTXMAC_CONFIG);
  3622. if (on)
  3623. val |= BTXMAC_CONFIG_ENABLE;
  3624. else
  3625. val &= ~BTXMAC_CONFIG_ENABLE;
  3626. nw64_mac(BTXMAC_CONFIG, val);
  3627. }
  3628. static void niu_enable_tx_mac(struct niu *np, int on)
  3629. {
  3630. if (np->flags & NIU_FLAGS_XMAC)
  3631. niu_enable_tx_xmac(np, on);
  3632. else
  3633. niu_enable_tx_bmac(np, on);
  3634. }
  3635. static void niu_enable_rx_xmac(struct niu *np, int on)
  3636. {
  3637. u64 val = nr64_mac(XMAC_CONFIG);
  3638. val &= ~(XMAC_CONFIG_HASH_FILTER_EN |
  3639. XMAC_CONFIG_PROMISCUOUS);
  3640. if (np->flags & NIU_FLAGS_MCAST)
  3641. val |= XMAC_CONFIG_HASH_FILTER_EN;
  3642. if (np->flags & NIU_FLAGS_PROMISC)
  3643. val |= XMAC_CONFIG_PROMISCUOUS;
  3644. if (on)
  3645. val |= XMAC_CONFIG_RX_MAC_ENABLE;
  3646. else
  3647. val &= ~XMAC_CONFIG_RX_MAC_ENABLE;
  3648. nw64_mac(XMAC_CONFIG, val);
  3649. }
  3650. static void niu_enable_rx_bmac(struct niu *np, int on)
  3651. {
  3652. u64 val = nr64_mac(BRXMAC_CONFIG);
  3653. val &= ~(BRXMAC_CONFIG_HASH_FILT_EN |
  3654. BRXMAC_CONFIG_PROMISC);
  3655. if (np->flags & NIU_FLAGS_MCAST)
  3656. val |= BRXMAC_CONFIG_HASH_FILT_EN;
  3657. if (np->flags & NIU_FLAGS_PROMISC)
  3658. val |= BRXMAC_CONFIG_PROMISC;
  3659. if (on)
  3660. val |= BRXMAC_CONFIG_ENABLE;
  3661. else
  3662. val &= ~BRXMAC_CONFIG_ENABLE;
  3663. nw64_mac(BRXMAC_CONFIG, val);
  3664. }
  3665. static void niu_enable_rx_mac(struct niu *np, int on)
  3666. {
  3667. if (np->flags & NIU_FLAGS_XMAC)
  3668. niu_enable_rx_xmac(np, on);
  3669. else
  3670. niu_enable_rx_bmac(np, on);
  3671. }
  3672. static int niu_init_mac(struct niu *np)
  3673. {
  3674. int err;
  3675. niu_init_xif(np);
  3676. err = niu_init_pcs(np);
  3677. if (err)
  3678. return err;
  3679. err = niu_reset_tx_mac(np);
  3680. if (err)
  3681. return err;
  3682. niu_init_tx_mac(np);
  3683. err = niu_reset_rx_mac(np);
  3684. if (err)
  3685. return err;
  3686. niu_init_rx_mac(np);
  3687. /* This looks hookey but the RX MAC reset we just did will
  3688. * undo some of the state we setup in niu_init_tx_mac() so we
  3689. * have to call it again. In particular, the RX MAC reset will
  3690. * set the XMAC_MAX register back to it's default value.
  3691. */
  3692. niu_init_tx_mac(np);
  3693. niu_enable_tx_mac(np, 1);
  3694. niu_enable_rx_mac(np, 1);
  3695. return 0;
  3696. }
  3697. static void niu_stop_one_tx_channel(struct niu *np, struct tx_ring_info *rp)
  3698. {
  3699. (void) niu_tx_channel_stop(np, rp->tx_channel);
  3700. }
  3701. static void niu_stop_tx_channels(struct niu *np)
  3702. {
  3703. int i;
  3704. for (i = 0; i < np->num_tx_rings; i++) {
  3705. struct tx_ring_info *rp = &np->tx_rings[i];
  3706. niu_stop_one_tx_channel(np, rp);
  3707. }
  3708. }
  3709. static void niu_reset_one_tx_channel(struct niu *np, struct tx_ring_info *rp)
  3710. {
  3711. (void) niu_tx_channel_reset(np, rp->tx_channel);
  3712. }
  3713. static void niu_reset_tx_channels(struct niu *np)
  3714. {
  3715. int i;
  3716. for (i = 0; i < np->num_tx_rings; i++) {
  3717. struct tx_ring_info *rp = &np->tx_rings[i];
  3718. niu_reset_one_tx_channel(np, rp);
  3719. }
  3720. }
  3721. static void niu_stop_one_rx_channel(struct niu *np, struct rx_ring_info *rp)
  3722. {
  3723. (void) niu_enable_rx_channel(np, rp->rx_channel, 0);
  3724. }
  3725. static void niu_stop_rx_channels(struct niu *np)
  3726. {
  3727. int i;
  3728. for (i = 0; i < np->num_rx_rings; i++) {
  3729. struct rx_ring_info *rp = &np->rx_rings[i];
  3730. niu_stop_one_rx_channel(np, rp);
  3731. }
  3732. }
  3733. static void niu_reset_one_rx_channel(struct niu *np, struct rx_ring_info *rp)
  3734. {
  3735. int channel = rp->rx_channel;
  3736. (void) niu_rx_channel_reset(np, channel);
  3737. nw64(RX_DMA_ENT_MSK(channel), RX_DMA_ENT_MSK_ALL);
  3738. nw64(RX_DMA_CTL_STAT(channel), 0);
  3739. (void) niu_enable_rx_channel(np, channel, 0);
  3740. }
  3741. static void niu_reset_rx_channels(struct niu *np)
  3742. {
  3743. int i;
  3744. for (i = 0; i < np->num_rx_rings; i++) {
  3745. struct rx_ring_info *rp = &np->rx_rings[i];
  3746. niu_reset_one_rx_channel(np, rp);
  3747. }
  3748. }
  3749. static void niu_disable_ipp(struct niu *np)
  3750. {
  3751. u64 rd, wr, val;
  3752. int limit;
  3753. rd = nr64_ipp(IPP_DFIFO_RD_PTR);
  3754. wr = nr64_ipp(IPP_DFIFO_WR_PTR);
  3755. limit = 100;
  3756. while (--limit >= 0 && (rd != wr)) {
  3757. rd = nr64_ipp(IPP_DFIFO_RD_PTR);
  3758. wr = nr64_ipp(IPP_DFIFO_WR_PTR);
  3759. }
  3760. if (limit < 0 &&
  3761. (rd != 0 && wr != 1)) {
  3762. dev_err(np->device, PFX "%s: IPP would not quiesce, "
  3763. "rd_ptr[%llx] wr_ptr[%llx]\n",
  3764. np->dev->name,
  3765. (unsigned long long) nr64_ipp(IPP_DFIFO_RD_PTR),
  3766. (unsigned long long) nr64_ipp(IPP_DFIFO_WR_PTR));
  3767. }
  3768. val = nr64_ipp(IPP_CFIG);
  3769. val &= ~(IPP_CFIG_IPP_ENABLE |
  3770. IPP_CFIG_DFIFO_ECC_EN |
  3771. IPP_CFIG_DROP_BAD_CRC |
  3772. IPP_CFIG_CKSUM_EN);
  3773. nw64_ipp(IPP_CFIG, val);
  3774. (void) niu_ipp_reset(np);
  3775. }
  3776. static int niu_init_hw(struct niu *np)
  3777. {
  3778. int i, err;
  3779. niudbg(IFUP, "%s: Initialize TXC\n", np->dev->name);
  3780. niu_txc_enable_port(np, 1);
  3781. niu_txc_port_dma_enable(np, 1);
  3782. niu_txc_set_imask(np, 0);
  3783. niudbg(IFUP, "%s: Initialize TX channels\n", np->dev->name);
  3784. for (i = 0; i < np->num_tx_rings; i++) {
  3785. struct tx_ring_info *rp = &np->tx_rings[i];
  3786. err = niu_init_one_tx_channel(np, rp);
  3787. if (err)
  3788. return err;
  3789. }
  3790. niudbg(IFUP, "%s: Initialize RX channels\n", np->dev->name);
  3791. err = niu_init_rx_channels(np);
  3792. if (err)
  3793. goto out_uninit_tx_channels;
  3794. niudbg(IFUP, "%s: Initialize classifier\n", np->dev->name);
  3795. err = niu_init_classifier_hw(np);
  3796. if (err)
  3797. goto out_uninit_rx_channels;
  3798. niudbg(IFUP, "%s: Initialize ZCP\n", np->dev->name);
  3799. err = niu_init_zcp(np);
  3800. if (err)
  3801. goto out_uninit_rx_channels;
  3802. niudbg(IFUP, "%s: Initialize IPP\n", np->dev->name);
  3803. err = niu_init_ipp(np);
  3804. if (err)
  3805. goto out_uninit_rx_channels;
  3806. niudbg(IFUP, "%s: Initialize MAC\n", np->dev->name);
  3807. err = niu_init_mac(np);
  3808. if (err)
  3809. goto out_uninit_ipp;
  3810. return 0;
  3811. out_uninit_ipp:
  3812. niudbg(IFUP, "%s: Uninit IPP\n", np->dev->name);
  3813. niu_disable_ipp(np);
  3814. out_uninit_rx_channels:
  3815. niudbg(IFUP, "%s: Uninit RX channels\n", np->dev->name);
  3816. niu_stop_rx_channels(np);
  3817. niu_reset_rx_channels(np);
  3818. out_uninit_tx_channels:
  3819. niudbg(IFUP, "%s: Uninit TX channels\n", np->dev->name);
  3820. niu_stop_tx_channels(np);
  3821. niu_reset_tx_channels(np);
  3822. return err;
  3823. }
  3824. static void niu_stop_hw(struct niu *np)
  3825. {
  3826. niudbg(IFDOWN, "%s: Disable interrupts\n", np->dev->name);
  3827. niu_enable_interrupts(np, 0);
  3828. niudbg(IFDOWN, "%s: Disable RX MAC\n", np->dev->name);
  3829. niu_enable_rx_mac(np, 0);
  3830. niudbg(IFDOWN, "%s: Disable IPP\n", np->dev->name);
  3831. niu_disable_ipp(np);
  3832. niudbg(IFDOWN, "%s: Stop TX channels\n", np->dev->name);
  3833. niu_stop_tx_channels(np);
  3834. niudbg(IFDOWN, "%s: Stop RX channels\n", np->dev->name);
  3835. niu_stop_rx_channels(np);
  3836. niudbg(IFDOWN, "%s: Reset TX channels\n", np->dev->name);
  3837. niu_reset_tx_channels(np);
  3838. niudbg(IFDOWN, "%s: Reset RX channels\n", np->dev->name);
  3839. niu_reset_rx_channels(np);
  3840. }
  3841. static int niu_request_irq(struct niu *np)
  3842. {
  3843. int i, j, err;
  3844. err = 0;
  3845. for (i = 0; i < np->num_ldg; i++) {
  3846. struct niu_ldg *lp = &np->ldg[i];
  3847. err = request_irq(lp->irq, niu_interrupt,
  3848. IRQF_SHARED | IRQF_SAMPLE_RANDOM,
  3849. np->dev->name, lp);
  3850. if (err)
  3851. goto out_free_irqs;
  3852. }
  3853. return 0;
  3854. out_free_irqs:
  3855. for (j = 0; j < i; j++) {
  3856. struct niu_ldg *lp = &np->ldg[j];
  3857. free_irq(lp->irq, lp);
  3858. }
  3859. return err;
  3860. }
  3861. static void niu_free_irq(struct niu *np)
  3862. {
  3863. int i;
  3864. for (i = 0; i < np->num_ldg; i++) {
  3865. struct niu_ldg *lp = &np->ldg[i];
  3866. free_irq(lp->irq, lp);
  3867. }
  3868. }
  3869. static void niu_enable_napi(struct niu *np)
  3870. {
  3871. int i;
  3872. for (i = 0; i < np->num_ldg; i++)
  3873. napi_enable(&np->ldg[i].napi);
  3874. }
  3875. static void niu_disable_napi(struct niu *np)
  3876. {
  3877. int i;
  3878. for (i = 0; i < np->num_ldg; i++)
  3879. napi_disable(&np->ldg[i].napi);
  3880. }
  3881. static int niu_open(struct net_device *dev)
  3882. {
  3883. struct niu *np = netdev_priv(dev);
  3884. int err;
  3885. netif_carrier_off(dev);
  3886. err = niu_alloc_channels(np);
  3887. if (err)
  3888. goto out_err;
  3889. err = niu_enable_interrupts(np, 0);
  3890. if (err)
  3891. goto out_free_channels;
  3892. err = niu_request_irq(np);
  3893. if (err)
  3894. goto out_free_channels;
  3895. niu_enable_napi(np);
  3896. spin_lock_irq(&np->lock);
  3897. err = niu_init_hw(np);
  3898. if (!err) {
  3899. init_timer(&np->timer);
  3900. np->timer.expires = jiffies + HZ;
  3901. np->timer.data = (unsigned long) np;
  3902. np->timer.function = niu_timer;
  3903. err = niu_enable_interrupts(np, 1);
  3904. if (err)
  3905. niu_stop_hw(np);
  3906. }
  3907. spin_unlock_irq(&np->lock);
  3908. if (err) {
  3909. niu_disable_napi(np);
  3910. goto out_free_irq;
  3911. }
  3912. netif_start_queue(dev);
  3913. if (np->link_config.loopback_mode != LOOPBACK_DISABLED)
  3914. netif_carrier_on(dev);
  3915. add_timer(&np->timer);
  3916. return 0;
  3917. out_free_irq:
  3918. niu_free_irq(np);
  3919. out_free_channels:
  3920. niu_free_channels(np);
  3921. out_err:
  3922. return err;
  3923. }
  3924. static void niu_full_shutdown(struct niu *np, struct net_device *dev)
  3925. {
  3926. cancel_work_sync(&np->reset_task);
  3927. niu_disable_napi(np);
  3928. netif_stop_queue(dev);
  3929. del_timer_sync(&np->timer);
  3930. spin_lock_irq(&np->lock);
  3931. niu_stop_hw(np);
  3932. spin_unlock_irq(&np->lock);
  3933. }
  3934. static int niu_close(struct net_device *dev)
  3935. {
  3936. struct niu *np = netdev_priv(dev);
  3937. niu_full_shutdown(np, dev);
  3938. niu_free_irq(np);
  3939. niu_free_channels(np);
  3940. niu_handle_led(np, 0);
  3941. return 0;
  3942. }
  3943. static void niu_sync_xmac_stats(struct niu *np)
  3944. {
  3945. struct niu_xmac_stats *mp = &np->mac_stats.xmac;
  3946. mp->tx_frames += nr64_mac(TXMAC_FRM_CNT);
  3947. mp->tx_bytes += nr64_mac(TXMAC_BYTE_CNT);
  3948. mp->rx_link_faults += nr64_mac(LINK_FAULT_CNT);
  3949. mp->rx_align_errors += nr64_mac(RXMAC_ALIGN_ERR_CNT);
  3950. mp->rx_frags += nr64_mac(RXMAC_FRAG_CNT);
  3951. mp->rx_mcasts += nr64_mac(RXMAC_MC_FRM_CNT);
  3952. mp->rx_bcasts += nr64_mac(RXMAC_BC_FRM_CNT);
  3953. mp->rx_hist_cnt1 += nr64_mac(RXMAC_HIST_CNT1);
  3954. mp->rx_hist_cnt2 += nr64_mac(RXMAC_HIST_CNT2);
  3955. mp->rx_hist_cnt3 += nr64_mac(RXMAC_HIST_CNT3);
  3956. mp->rx_hist_cnt4 += nr64_mac(RXMAC_HIST_CNT4);
  3957. mp->rx_hist_cnt5 += nr64_mac(RXMAC_HIST_CNT5);
  3958. mp->rx_hist_cnt6 += nr64_mac(RXMAC_HIST_CNT6);
  3959. mp->rx_hist_cnt7 += nr64_mac(RXMAC_HIST_CNT7);
  3960. mp->rx_octets += nr64_mac(RXMAC_BT_CNT);
  3961. mp->rx_code_violations += nr64_mac(RXMAC_CD_VIO_CNT);
  3962. mp->rx_len_errors += nr64_mac(RXMAC_MPSZER_CNT);
  3963. mp->rx_crc_errors += nr64_mac(RXMAC_CRC_ER_CNT);
  3964. }
  3965. static void niu_sync_bmac_stats(struct niu *np)
  3966. {
  3967. struct niu_bmac_stats *mp = &np->mac_stats.bmac;
  3968. mp->tx_bytes += nr64_mac(BTXMAC_BYTE_CNT);
  3969. mp->tx_frames += nr64_mac(BTXMAC_FRM_CNT);
  3970. mp->rx_frames += nr64_mac(BRXMAC_FRAME_CNT);
  3971. mp->rx_align_errors += nr64_mac(BRXMAC_ALIGN_ERR_CNT);
  3972. mp->rx_crc_errors += nr64_mac(BRXMAC_ALIGN_ERR_CNT);
  3973. mp->rx_len_errors += nr64_mac(BRXMAC_CODE_VIOL_ERR_CNT);
  3974. }
  3975. static void niu_sync_mac_stats(struct niu *np)
  3976. {
  3977. if (np->flags & NIU_FLAGS_XMAC)
  3978. niu_sync_xmac_stats(np);
  3979. else
  3980. niu_sync_bmac_stats(np);
  3981. }
  3982. static void niu_get_rx_stats(struct niu *np)
  3983. {
  3984. unsigned long pkts, dropped, errors, bytes;
  3985. int i;
  3986. pkts = dropped = errors = bytes = 0;
  3987. for (i = 0; i < np->num_rx_rings; i++) {
  3988. struct rx_ring_info *rp = &np->rx_rings[i];
  3989. pkts += rp->rx_packets;
  3990. bytes += rp->rx_bytes;
  3991. dropped += rp->rx_dropped;
  3992. errors += rp->rx_errors;
  3993. }
  3994. np->net_stats.rx_packets = pkts;
  3995. np->net_stats.rx_bytes = bytes;
  3996. np->net_stats.rx_dropped = dropped;
  3997. np->net_stats.rx_errors = errors;
  3998. }
  3999. static void niu_get_tx_stats(struct niu *np)
  4000. {
  4001. unsigned long pkts, errors, bytes;
  4002. int i;
  4003. pkts = errors = bytes = 0;
  4004. for (i = 0; i < np->num_tx_rings; i++) {
  4005. struct tx_ring_info *rp = &np->tx_rings[i];
  4006. pkts += rp->tx_packets;
  4007. bytes += rp->tx_bytes;
  4008. errors += rp->tx_errors;
  4009. }
  4010. np->net_stats.tx_packets = pkts;
  4011. np->net_stats.tx_bytes = bytes;
  4012. np->net_stats.tx_errors = errors;
  4013. }
  4014. static struct net_device_stats *niu_get_stats(struct net_device *dev)
  4015. {
  4016. struct niu *np = netdev_priv(dev);
  4017. niu_get_rx_stats(np);
  4018. niu_get_tx_stats(np);
  4019. return &np->net_stats;
  4020. }
  4021. static void niu_load_hash_xmac(struct niu *np, u16 *hash)
  4022. {
  4023. int i;
  4024. for (i = 0; i < 16; i++)
  4025. nw64_mac(XMAC_HASH_TBL(i), hash[i]);
  4026. }
  4027. static void niu_load_hash_bmac(struct niu *np, u16 *hash)
  4028. {
  4029. int i;
  4030. for (i = 0; i < 16; i++)
  4031. nw64_mac(BMAC_HASH_TBL(i), hash[i]);
  4032. }
  4033. static void niu_load_hash(struct niu *np, u16 *hash)
  4034. {
  4035. if (np->flags & NIU_FLAGS_XMAC)
  4036. niu_load_hash_xmac(np, hash);
  4037. else
  4038. niu_load_hash_bmac(np, hash);
  4039. }
  4040. static void niu_set_rx_mode(struct net_device *dev)
  4041. {
  4042. struct niu *np = netdev_priv(dev);
  4043. int i, alt_cnt, err;
  4044. struct dev_addr_list *addr;
  4045. unsigned long flags;
  4046. u16 hash[16] = { 0, };
  4047. spin_lock_irqsave(&np->lock, flags);
  4048. niu_enable_rx_mac(np, 0);
  4049. np->flags &= ~(NIU_FLAGS_MCAST | NIU_FLAGS_PROMISC);
  4050. if (dev->flags & IFF_PROMISC)
  4051. np->flags |= NIU_FLAGS_PROMISC;
  4052. if ((dev->flags & IFF_ALLMULTI) || (dev->mc_count > 0))
  4053. np->flags |= NIU_FLAGS_MCAST;
  4054. alt_cnt = dev->uc_count;
  4055. if (alt_cnt > niu_num_alt_addr(np)) {
  4056. alt_cnt = 0;
  4057. np->flags |= NIU_FLAGS_PROMISC;
  4058. }
  4059. if (alt_cnt) {
  4060. int index = 0;
  4061. for (addr = dev->uc_list; addr; addr = addr->next) {
  4062. err = niu_set_alt_mac(np, index,
  4063. addr->da_addr);
  4064. if (err)
  4065. printk(KERN_WARNING PFX "%s: Error %d "
  4066. "adding alt mac %d\n",
  4067. dev->name, err, index);
  4068. err = niu_enable_alt_mac(np, index, 1);
  4069. if (err)
  4070. printk(KERN_WARNING PFX "%s: Error %d "
  4071. "enabling alt mac %d\n",
  4072. dev->name, err, index);
  4073. index++;
  4074. }
  4075. } else {
  4076. for (i = 0; i < niu_num_alt_addr(np); i++) {
  4077. err = niu_enable_alt_mac(np, i, 0);
  4078. if (err)
  4079. printk(KERN_WARNING PFX "%s: Error %d "
  4080. "disabling alt mac %d\n",
  4081. dev->name, err, i);
  4082. }
  4083. }
  4084. if (dev->flags & IFF_ALLMULTI) {
  4085. for (i = 0; i < 16; i++)
  4086. hash[i] = 0xffff;
  4087. } else if (dev->mc_count > 0) {
  4088. for (addr = dev->mc_list; addr; addr = addr->next) {
  4089. u32 crc = ether_crc_le(ETH_ALEN, addr->da_addr);
  4090. crc >>= 24;
  4091. hash[crc >> 4] |= (1 << (15 - (crc & 0xf)));
  4092. }
  4093. }
  4094. if (np->flags & NIU_FLAGS_MCAST)
  4095. niu_load_hash(np, hash);
  4096. niu_enable_rx_mac(np, 1);
  4097. spin_unlock_irqrestore(&np->lock, flags);
  4098. }
  4099. static int niu_set_mac_addr(struct net_device *dev, void *p)
  4100. {
  4101. struct niu *np = netdev_priv(dev);
  4102. struct sockaddr *addr = p;
  4103. unsigned long flags;
  4104. if (!is_valid_ether_addr(addr->sa_data))
  4105. return -EINVAL;
  4106. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  4107. if (!netif_running(dev))
  4108. return 0;
  4109. spin_lock_irqsave(&np->lock, flags);
  4110. niu_enable_rx_mac(np, 0);
  4111. niu_set_primary_mac(np, dev->dev_addr);
  4112. niu_enable_rx_mac(np, 1);
  4113. spin_unlock_irqrestore(&np->lock, flags);
  4114. return 0;
  4115. }
  4116. static int niu_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  4117. {
  4118. return -EOPNOTSUPP;
  4119. }
  4120. static void niu_netif_stop(struct niu *np)
  4121. {
  4122. np->dev->trans_start = jiffies; /* prevent tx timeout */
  4123. niu_disable_napi(np);
  4124. netif_tx_disable(np->dev);
  4125. }
  4126. static void niu_netif_start(struct niu *np)
  4127. {
  4128. /* NOTE: unconditional netif_wake_queue is only appropriate
  4129. * so long as all callers are assured to have free tx slots
  4130. * (such as after niu_init_hw).
  4131. */
  4132. netif_wake_queue(np->dev);
  4133. niu_enable_napi(np);
  4134. niu_enable_interrupts(np, 1);
  4135. }
  4136. static void niu_reset_task(struct work_struct *work)
  4137. {
  4138. struct niu *np = container_of(work, struct niu, reset_task);
  4139. unsigned long flags;
  4140. int err;
  4141. spin_lock_irqsave(&np->lock, flags);
  4142. if (!netif_running(np->dev)) {
  4143. spin_unlock_irqrestore(&np->lock, flags);
  4144. return;
  4145. }
  4146. spin_unlock_irqrestore(&np->lock, flags);
  4147. del_timer_sync(&np->timer);
  4148. niu_netif_stop(np);
  4149. spin_lock_irqsave(&np->lock, flags);
  4150. niu_stop_hw(np);
  4151. err = niu_init_hw(np);
  4152. if (!err) {
  4153. np->timer.expires = jiffies + HZ;
  4154. add_timer(&np->timer);
  4155. niu_netif_start(np);
  4156. }
  4157. spin_unlock_irqrestore(&np->lock, flags);
  4158. }
  4159. static void niu_tx_timeout(struct net_device *dev)
  4160. {
  4161. struct niu *np = netdev_priv(dev);
  4162. dev_err(np->device, PFX "%s: Transmit timed out, resetting\n",
  4163. dev->name);
  4164. schedule_work(&np->reset_task);
  4165. }
  4166. static void niu_set_txd(struct tx_ring_info *rp, int index,
  4167. u64 mapping, u64 len, u64 mark,
  4168. u64 n_frags)
  4169. {
  4170. __le64 *desc = &rp->descr[index];
  4171. *desc = cpu_to_le64(mark |
  4172. (n_frags << TX_DESC_NUM_PTR_SHIFT) |
  4173. (len << TX_DESC_TR_LEN_SHIFT) |
  4174. (mapping & TX_DESC_SAD));
  4175. }
  4176. static u64 niu_compute_tx_flags(struct sk_buff *skb, struct ethhdr *ehdr,
  4177. u64 pad_bytes, u64 len)
  4178. {
  4179. u16 eth_proto, eth_proto_inner;
  4180. u64 csum_bits, l3off, ihl, ret;
  4181. u8 ip_proto;
  4182. int ipv6;
  4183. eth_proto = be16_to_cpu(ehdr->h_proto);
  4184. eth_proto_inner = eth_proto;
  4185. if (eth_proto == ETH_P_8021Q) {
  4186. struct vlan_ethhdr *vp = (struct vlan_ethhdr *) ehdr;
  4187. __be16 val = vp->h_vlan_encapsulated_proto;
  4188. eth_proto_inner = be16_to_cpu(val);
  4189. }
  4190. ipv6 = ihl = 0;
  4191. switch (skb->protocol) {
  4192. case __constant_htons(ETH_P_IP):
  4193. ip_proto = ip_hdr(skb)->protocol;
  4194. ihl = ip_hdr(skb)->ihl;
  4195. break;
  4196. case __constant_htons(ETH_P_IPV6):
  4197. ip_proto = ipv6_hdr(skb)->nexthdr;
  4198. ihl = (40 >> 2);
  4199. ipv6 = 1;
  4200. break;
  4201. default:
  4202. ip_proto = ihl = 0;
  4203. break;
  4204. }
  4205. csum_bits = TXHDR_CSUM_NONE;
  4206. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  4207. u64 start, stuff;
  4208. csum_bits = (ip_proto == IPPROTO_TCP ?
  4209. TXHDR_CSUM_TCP :
  4210. (ip_proto == IPPROTO_UDP ?
  4211. TXHDR_CSUM_UDP : TXHDR_CSUM_SCTP));
  4212. start = skb_transport_offset(skb) -
  4213. (pad_bytes + sizeof(struct tx_pkt_hdr));
  4214. stuff = start + skb->csum_offset;
  4215. csum_bits |= (start / 2) << TXHDR_L4START_SHIFT;
  4216. csum_bits |= (stuff / 2) << TXHDR_L4STUFF_SHIFT;
  4217. }
  4218. l3off = skb_network_offset(skb) -
  4219. (pad_bytes + sizeof(struct tx_pkt_hdr));
  4220. ret = (((pad_bytes / 2) << TXHDR_PAD_SHIFT) |
  4221. (len << TXHDR_LEN_SHIFT) |
  4222. ((l3off / 2) << TXHDR_L3START_SHIFT) |
  4223. (ihl << TXHDR_IHL_SHIFT) |
  4224. ((eth_proto_inner < 1536) ? TXHDR_LLC : 0) |
  4225. ((eth_proto == ETH_P_8021Q) ? TXHDR_VLAN : 0) |
  4226. (ipv6 ? TXHDR_IP_VER : 0) |
  4227. csum_bits);
  4228. return ret;
  4229. }
  4230. static struct tx_ring_info *tx_ring_select(struct niu *np, struct sk_buff *skb)
  4231. {
  4232. return &np->tx_rings[0];
  4233. }
  4234. static int niu_start_xmit(struct sk_buff *skb, struct net_device *dev)
  4235. {
  4236. struct niu *np = netdev_priv(dev);
  4237. unsigned long align, headroom;
  4238. struct tx_ring_info *rp;
  4239. struct tx_pkt_hdr *tp;
  4240. unsigned int len, nfg;
  4241. struct ethhdr *ehdr;
  4242. int prod, i, tlen;
  4243. u64 mapping, mrk;
  4244. rp = tx_ring_select(np, skb);
  4245. if (niu_tx_avail(rp) <= (skb_shinfo(skb)->nr_frags + 1)) {
  4246. netif_stop_queue(dev);
  4247. dev_err(np->device, PFX "%s: BUG! Tx ring full when "
  4248. "queue awake!\n", dev->name);
  4249. rp->tx_errors++;
  4250. return NETDEV_TX_BUSY;
  4251. }
  4252. if (skb->len < ETH_ZLEN) {
  4253. unsigned int pad_bytes = ETH_ZLEN - skb->len;
  4254. if (skb_pad(skb, pad_bytes))
  4255. goto out;
  4256. skb_put(skb, pad_bytes);
  4257. }
  4258. len = sizeof(struct tx_pkt_hdr) + 15;
  4259. if (skb_headroom(skb) < len) {
  4260. struct sk_buff *skb_new;
  4261. skb_new = skb_realloc_headroom(skb, len);
  4262. if (!skb_new) {
  4263. rp->tx_errors++;
  4264. goto out_drop;
  4265. }
  4266. kfree_skb(skb);
  4267. skb = skb_new;
  4268. } else
  4269. skb_orphan(skb);
  4270. align = ((unsigned long) skb->data & (16 - 1));
  4271. headroom = align + sizeof(struct tx_pkt_hdr);
  4272. ehdr = (struct ethhdr *) skb->data;
  4273. tp = (struct tx_pkt_hdr *) skb_push(skb, headroom);
  4274. len = skb->len - sizeof(struct tx_pkt_hdr);
  4275. tp->flags = cpu_to_le64(niu_compute_tx_flags(skb, ehdr, align, len));
  4276. tp->resv = 0;
  4277. len = skb_headlen(skb);
  4278. mapping = np->ops->map_single(np->device, skb->data,
  4279. len, DMA_TO_DEVICE);
  4280. prod = rp->prod;
  4281. rp->tx_buffs[prod].skb = skb;
  4282. rp->tx_buffs[prod].mapping = mapping;
  4283. mrk = TX_DESC_SOP;
  4284. if (++rp->mark_counter == rp->mark_freq) {
  4285. rp->mark_counter = 0;
  4286. mrk |= TX_DESC_MARK;
  4287. rp->mark_pending++;
  4288. }
  4289. tlen = len;
  4290. nfg = skb_shinfo(skb)->nr_frags;
  4291. while (tlen > 0) {
  4292. tlen -= MAX_TX_DESC_LEN;
  4293. nfg++;
  4294. }
  4295. while (len > 0) {
  4296. unsigned int this_len = len;
  4297. if (this_len > MAX_TX_DESC_LEN)
  4298. this_len = MAX_TX_DESC_LEN;
  4299. niu_set_txd(rp, prod, mapping, this_len, mrk, nfg);
  4300. mrk = nfg = 0;
  4301. prod = NEXT_TX(rp, prod);
  4302. mapping += this_len;
  4303. len -= this_len;
  4304. }
  4305. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  4306. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4307. len = frag->size;
  4308. mapping = np->ops->map_page(np->device, frag->page,
  4309. frag->page_offset, len,
  4310. DMA_TO_DEVICE);
  4311. rp->tx_buffs[prod].skb = NULL;
  4312. rp->tx_buffs[prod].mapping = mapping;
  4313. niu_set_txd(rp, prod, mapping, len, 0, 0);
  4314. prod = NEXT_TX(rp, prod);
  4315. }
  4316. if (prod < rp->prod)
  4317. rp->wrap_bit ^= TX_RING_KICK_WRAP;
  4318. rp->prod = prod;
  4319. nw64(TX_RING_KICK(rp->tx_channel), rp->wrap_bit | (prod << 3));
  4320. if (unlikely(niu_tx_avail(rp) <= (MAX_SKB_FRAGS + 1))) {
  4321. netif_stop_queue(dev);
  4322. if (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp))
  4323. netif_wake_queue(dev);
  4324. }
  4325. dev->trans_start = jiffies;
  4326. out:
  4327. return NETDEV_TX_OK;
  4328. out_drop:
  4329. rp->tx_errors++;
  4330. kfree_skb(skb);
  4331. goto out;
  4332. }
  4333. static int niu_change_mtu(struct net_device *dev, int new_mtu)
  4334. {
  4335. struct niu *np = netdev_priv(dev);
  4336. int err, orig_jumbo, new_jumbo;
  4337. if (new_mtu < 68 || new_mtu > NIU_MAX_MTU)
  4338. return -EINVAL;
  4339. orig_jumbo = (dev->mtu > ETH_DATA_LEN);
  4340. new_jumbo = (new_mtu > ETH_DATA_LEN);
  4341. dev->mtu = new_mtu;
  4342. if (!netif_running(dev) ||
  4343. (orig_jumbo == new_jumbo))
  4344. return 0;
  4345. niu_full_shutdown(np, dev);
  4346. niu_free_channels(np);
  4347. niu_enable_napi(np);
  4348. err = niu_alloc_channels(np);
  4349. if (err)
  4350. return err;
  4351. spin_lock_irq(&np->lock);
  4352. err = niu_init_hw(np);
  4353. if (!err) {
  4354. init_timer(&np->timer);
  4355. np->timer.expires = jiffies + HZ;
  4356. np->timer.data = (unsigned long) np;
  4357. np->timer.function = niu_timer;
  4358. err = niu_enable_interrupts(np, 1);
  4359. if (err)
  4360. niu_stop_hw(np);
  4361. }
  4362. spin_unlock_irq(&np->lock);
  4363. if (!err) {
  4364. netif_start_queue(dev);
  4365. if (np->link_config.loopback_mode != LOOPBACK_DISABLED)
  4366. netif_carrier_on(dev);
  4367. add_timer(&np->timer);
  4368. }
  4369. return err;
  4370. }
  4371. static void niu_get_drvinfo(struct net_device *dev,
  4372. struct ethtool_drvinfo *info)
  4373. {
  4374. struct niu *np = netdev_priv(dev);
  4375. struct niu_vpd *vpd = &np->vpd;
  4376. strcpy(info->driver, DRV_MODULE_NAME);
  4377. strcpy(info->version, DRV_MODULE_VERSION);
  4378. sprintf(info->fw_version, "%d.%d",
  4379. vpd->fcode_major, vpd->fcode_minor);
  4380. if (np->parent->plat_type != PLAT_TYPE_NIU)
  4381. strcpy(info->bus_info, pci_name(np->pdev));
  4382. }
  4383. static int niu_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  4384. {
  4385. struct niu *np = netdev_priv(dev);
  4386. struct niu_link_config *lp;
  4387. lp = &np->link_config;
  4388. memset(cmd, 0, sizeof(*cmd));
  4389. cmd->phy_address = np->phy_addr;
  4390. cmd->supported = lp->supported;
  4391. cmd->advertising = lp->advertising;
  4392. cmd->autoneg = lp->autoneg;
  4393. cmd->speed = lp->active_speed;
  4394. cmd->duplex = lp->active_duplex;
  4395. return 0;
  4396. }
  4397. static int niu_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  4398. {
  4399. return -EINVAL;
  4400. }
  4401. static u32 niu_get_msglevel(struct net_device *dev)
  4402. {
  4403. struct niu *np = netdev_priv(dev);
  4404. return np->msg_enable;
  4405. }
  4406. static void niu_set_msglevel(struct net_device *dev, u32 value)
  4407. {
  4408. struct niu *np = netdev_priv(dev);
  4409. np->msg_enable = value;
  4410. }
  4411. static int niu_get_eeprom_len(struct net_device *dev)
  4412. {
  4413. struct niu *np = netdev_priv(dev);
  4414. return np->eeprom_len;
  4415. }
  4416. static int niu_get_eeprom(struct net_device *dev,
  4417. struct ethtool_eeprom *eeprom, u8 *data)
  4418. {
  4419. struct niu *np = netdev_priv(dev);
  4420. u32 offset, len, val;
  4421. offset = eeprom->offset;
  4422. len = eeprom->len;
  4423. if (offset + len < offset)
  4424. return -EINVAL;
  4425. if (offset >= np->eeprom_len)
  4426. return -EINVAL;
  4427. if (offset + len > np->eeprom_len)
  4428. len = eeprom->len = np->eeprom_len - offset;
  4429. if (offset & 3) {
  4430. u32 b_offset, b_count;
  4431. b_offset = offset & 3;
  4432. b_count = 4 - b_offset;
  4433. if (b_count > len)
  4434. b_count = len;
  4435. val = nr64(ESPC_NCR((offset - b_offset) / 4));
  4436. memcpy(data, ((char *)&val) + b_offset, b_count);
  4437. data += b_count;
  4438. len -= b_count;
  4439. offset += b_count;
  4440. }
  4441. while (len >= 4) {
  4442. val = nr64(ESPC_NCR(offset / 4));
  4443. memcpy(data, &val, 4);
  4444. data += 4;
  4445. len -= 4;
  4446. offset += 4;
  4447. }
  4448. if (len) {
  4449. val = nr64(ESPC_NCR(offset / 4));
  4450. memcpy(data, &val, len);
  4451. }
  4452. return 0;
  4453. }
  4454. static const struct {
  4455. const char string[ETH_GSTRING_LEN];
  4456. } niu_xmac_stat_keys[] = {
  4457. { "tx_frames" },
  4458. { "tx_bytes" },
  4459. { "tx_fifo_errors" },
  4460. { "tx_overflow_errors" },
  4461. { "tx_max_pkt_size_errors" },
  4462. { "tx_underflow_errors" },
  4463. { "rx_local_faults" },
  4464. { "rx_remote_faults" },
  4465. { "rx_link_faults" },
  4466. { "rx_align_errors" },
  4467. { "rx_frags" },
  4468. { "rx_mcasts" },
  4469. { "rx_bcasts" },
  4470. { "rx_hist_cnt1" },
  4471. { "rx_hist_cnt2" },
  4472. { "rx_hist_cnt3" },
  4473. { "rx_hist_cnt4" },
  4474. { "rx_hist_cnt5" },
  4475. { "rx_hist_cnt6" },
  4476. { "rx_hist_cnt7" },
  4477. { "rx_octets" },
  4478. { "rx_code_violations" },
  4479. { "rx_len_errors" },
  4480. { "rx_crc_errors" },
  4481. { "rx_underflows" },
  4482. { "rx_overflows" },
  4483. { "pause_off_state" },
  4484. { "pause_on_state" },
  4485. { "pause_received" },
  4486. };
  4487. #define NUM_XMAC_STAT_KEYS ARRAY_SIZE(niu_xmac_stat_keys)
  4488. static const struct {
  4489. const char string[ETH_GSTRING_LEN];
  4490. } niu_bmac_stat_keys[] = {
  4491. { "tx_underflow_errors" },
  4492. { "tx_max_pkt_size_errors" },
  4493. { "tx_bytes" },
  4494. { "tx_frames" },
  4495. { "rx_overflows" },
  4496. { "rx_frames" },
  4497. { "rx_align_errors" },
  4498. { "rx_crc_errors" },
  4499. { "rx_len_errors" },
  4500. { "pause_off_state" },
  4501. { "pause_on_state" },
  4502. { "pause_received" },
  4503. };
  4504. #define NUM_BMAC_STAT_KEYS ARRAY_SIZE(niu_bmac_stat_keys)
  4505. static const struct {
  4506. const char string[ETH_GSTRING_LEN];
  4507. } niu_rxchan_stat_keys[] = {
  4508. { "rx_channel" },
  4509. { "rx_packets" },
  4510. { "rx_bytes" },
  4511. { "rx_dropped" },
  4512. { "rx_errors" },
  4513. };
  4514. #define NUM_RXCHAN_STAT_KEYS ARRAY_SIZE(niu_rxchan_stat_keys)
  4515. static const struct {
  4516. const char string[ETH_GSTRING_LEN];
  4517. } niu_txchan_stat_keys[] = {
  4518. { "tx_channel" },
  4519. { "tx_packets" },
  4520. { "tx_bytes" },
  4521. { "tx_errors" },
  4522. };
  4523. #define NUM_TXCHAN_STAT_KEYS ARRAY_SIZE(niu_txchan_stat_keys)
  4524. static void niu_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  4525. {
  4526. struct niu *np = netdev_priv(dev);
  4527. int i;
  4528. if (stringset != ETH_SS_STATS)
  4529. return;
  4530. if (np->flags & NIU_FLAGS_XMAC) {
  4531. memcpy(data, niu_xmac_stat_keys,
  4532. sizeof(niu_xmac_stat_keys));
  4533. data += sizeof(niu_xmac_stat_keys);
  4534. } else {
  4535. memcpy(data, niu_bmac_stat_keys,
  4536. sizeof(niu_bmac_stat_keys));
  4537. data += sizeof(niu_bmac_stat_keys);
  4538. }
  4539. for (i = 0; i < np->num_rx_rings; i++) {
  4540. memcpy(data, niu_rxchan_stat_keys,
  4541. sizeof(niu_rxchan_stat_keys));
  4542. data += sizeof(niu_rxchan_stat_keys);
  4543. }
  4544. for (i = 0; i < np->num_tx_rings; i++) {
  4545. memcpy(data, niu_txchan_stat_keys,
  4546. sizeof(niu_txchan_stat_keys));
  4547. data += sizeof(niu_txchan_stat_keys);
  4548. }
  4549. }
  4550. static int niu_get_stats_count(struct net_device *dev)
  4551. {
  4552. struct niu *np = netdev_priv(dev);
  4553. return ((np->flags & NIU_FLAGS_XMAC ?
  4554. NUM_XMAC_STAT_KEYS :
  4555. NUM_BMAC_STAT_KEYS) +
  4556. (np->num_rx_rings * NUM_RXCHAN_STAT_KEYS) +
  4557. (np->num_tx_rings * NUM_TXCHAN_STAT_KEYS));
  4558. }
  4559. static void niu_get_ethtool_stats(struct net_device *dev,
  4560. struct ethtool_stats *stats, u64 *data)
  4561. {
  4562. struct niu *np = netdev_priv(dev);
  4563. int i;
  4564. niu_sync_mac_stats(np);
  4565. if (np->flags & NIU_FLAGS_XMAC) {
  4566. memcpy(data, &np->mac_stats.xmac,
  4567. sizeof(struct niu_xmac_stats));
  4568. data += (sizeof(struct niu_xmac_stats) / sizeof(u64));
  4569. } else {
  4570. memcpy(data, &np->mac_stats.bmac,
  4571. sizeof(struct niu_bmac_stats));
  4572. data += (sizeof(struct niu_bmac_stats) / sizeof(u64));
  4573. }
  4574. for (i = 0; i < np->num_rx_rings; i++) {
  4575. struct rx_ring_info *rp = &np->rx_rings[i];
  4576. data[0] = rp->rx_channel;
  4577. data[1] = rp->rx_packets;
  4578. data[2] = rp->rx_bytes;
  4579. data[3] = rp->rx_dropped;
  4580. data[4] = rp->rx_errors;
  4581. data += 5;
  4582. }
  4583. for (i = 0; i < np->num_tx_rings; i++) {
  4584. struct tx_ring_info *rp = &np->tx_rings[i];
  4585. data[0] = rp->tx_channel;
  4586. data[1] = rp->tx_packets;
  4587. data[2] = rp->tx_bytes;
  4588. data[3] = rp->tx_errors;
  4589. data += 4;
  4590. }
  4591. }
  4592. static u64 niu_led_state_save(struct niu *np)
  4593. {
  4594. if (np->flags & NIU_FLAGS_XMAC)
  4595. return nr64_mac(XMAC_CONFIG);
  4596. else
  4597. return nr64_mac(BMAC_XIF_CONFIG);
  4598. }
  4599. static void niu_led_state_restore(struct niu *np, u64 val)
  4600. {
  4601. if (np->flags & NIU_FLAGS_XMAC)
  4602. nw64_mac(XMAC_CONFIG, val);
  4603. else
  4604. nw64_mac(BMAC_XIF_CONFIG, val);
  4605. }
  4606. static void niu_force_led(struct niu *np, int on)
  4607. {
  4608. u64 val, reg, bit;
  4609. if (np->flags & NIU_FLAGS_XMAC) {
  4610. reg = XMAC_CONFIG;
  4611. bit = XMAC_CONFIG_FORCE_LED_ON;
  4612. } else {
  4613. reg = BMAC_XIF_CONFIG;
  4614. bit = BMAC_XIF_CONFIG_LINK_LED;
  4615. }
  4616. val = nr64_mac(reg);
  4617. if (on)
  4618. val |= bit;
  4619. else
  4620. val &= ~bit;
  4621. nw64_mac(reg, val);
  4622. }
  4623. static int niu_phys_id(struct net_device *dev, u32 data)
  4624. {
  4625. struct niu *np = netdev_priv(dev);
  4626. u64 orig_led_state;
  4627. int i;
  4628. if (!netif_running(dev))
  4629. return -EAGAIN;
  4630. if (data == 0)
  4631. data = 2;
  4632. orig_led_state = niu_led_state_save(np);
  4633. for (i = 0; i < (data * 2); i++) {
  4634. int on = ((i % 2) == 0);
  4635. niu_force_led(np, on);
  4636. if (msleep_interruptible(500))
  4637. break;
  4638. }
  4639. niu_led_state_restore(np, orig_led_state);
  4640. return 0;
  4641. }
  4642. static const struct ethtool_ops niu_ethtool_ops = {
  4643. .get_drvinfo = niu_get_drvinfo,
  4644. .get_link = ethtool_op_get_link,
  4645. .get_msglevel = niu_get_msglevel,
  4646. .set_msglevel = niu_set_msglevel,
  4647. .get_eeprom_len = niu_get_eeprom_len,
  4648. .get_eeprom = niu_get_eeprom,
  4649. .get_settings = niu_get_settings,
  4650. .set_settings = niu_set_settings,
  4651. .get_strings = niu_get_strings,
  4652. .get_stats_count = niu_get_stats_count,
  4653. .get_ethtool_stats = niu_get_ethtool_stats,
  4654. .phys_id = niu_phys_id,
  4655. };
  4656. static int niu_ldg_assign_ldn(struct niu *np, struct niu_parent *parent,
  4657. int ldg, int ldn)
  4658. {
  4659. if (ldg < NIU_LDG_MIN || ldg > NIU_LDG_MAX)
  4660. return -EINVAL;
  4661. if (ldn < 0 || ldn > LDN_MAX)
  4662. return -EINVAL;
  4663. parent->ldg_map[ldn] = ldg;
  4664. if (np->parent->plat_type == PLAT_TYPE_NIU) {
  4665. /* On N2 NIU, the ldn-->ldg assignments are setup and fixed by
  4666. * the firmware, and we're not supposed to change them.
  4667. * Validate the mapping, because if it's wrong we probably
  4668. * won't get any interrupts and that's painful to debug.
  4669. */
  4670. if (nr64(LDG_NUM(ldn)) != ldg) {
  4671. dev_err(np->device, PFX "Port %u, mis-matched "
  4672. "LDG assignment "
  4673. "for ldn %d, should be %d is %llu\n",
  4674. np->port, ldn, ldg,
  4675. (unsigned long long) nr64(LDG_NUM(ldn)));
  4676. return -EINVAL;
  4677. }
  4678. } else
  4679. nw64(LDG_NUM(ldn), ldg);
  4680. return 0;
  4681. }
  4682. static int niu_set_ldg_timer_res(struct niu *np, int res)
  4683. {
  4684. if (res < 0 || res > LDG_TIMER_RES_VAL)
  4685. return -EINVAL;
  4686. nw64(LDG_TIMER_RES, res);
  4687. return 0;
  4688. }
  4689. static int niu_set_ldg_sid(struct niu *np, int ldg, int func, int vector)
  4690. {
  4691. if ((ldg < NIU_LDG_MIN || ldg > NIU_LDG_MAX) ||
  4692. (func < 0 || func > 3) ||
  4693. (vector < 0 || vector > 0x1f))
  4694. return -EINVAL;
  4695. nw64(SID(ldg), (func << SID_FUNC_SHIFT) | vector);
  4696. return 0;
  4697. }
  4698. static int __devinit niu_pci_eeprom_read(struct niu *np, u32 addr)
  4699. {
  4700. u64 frame, frame_base = (ESPC_PIO_STAT_READ_START |
  4701. (addr << ESPC_PIO_STAT_ADDR_SHIFT));
  4702. int limit;
  4703. if (addr > (ESPC_PIO_STAT_ADDR >> ESPC_PIO_STAT_ADDR_SHIFT))
  4704. return -EINVAL;
  4705. frame = frame_base;
  4706. nw64(ESPC_PIO_STAT, frame);
  4707. limit = 64;
  4708. do {
  4709. udelay(5);
  4710. frame = nr64(ESPC_PIO_STAT);
  4711. if (frame & ESPC_PIO_STAT_READ_END)
  4712. break;
  4713. } while (limit--);
  4714. if (!(frame & ESPC_PIO_STAT_READ_END)) {
  4715. dev_err(np->device, PFX "EEPROM read timeout frame[%llx]\n",
  4716. (unsigned long long) frame);
  4717. return -ENODEV;
  4718. }
  4719. frame = frame_base;
  4720. nw64(ESPC_PIO_STAT, frame);
  4721. limit = 64;
  4722. do {
  4723. udelay(5);
  4724. frame = nr64(ESPC_PIO_STAT);
  4725. if (frame & ESPC_PIO_STAT_READ_END)
  4726. break;
  4727. } while (limit--);
  4728. if (!(frame & ESPC_PIO_STAT_READ_END)) {
  4729. dev_err(np->device, PFX "EEPROM read timeout frame[%llx]\n",
  4730. (unsigned long long) frame);
  4731. return -ENODEV;
  4732. }
  4733. frame = nr64(ESPC_PIO_STAT);
  4734. return (frame & ESPC_PIO_STAT_DATA) >> ESPC_PIO_STAT_DATA_SHIFT;
  4735. }
  4736. static int __devinit niu_pci_eeprom_read16(struct niu *np, u32 off)
  4737. {
  4738. int err = niu_pci_eeprom_read(np, off);
  4739. u16 val;
  4740. if (err < 0)
  4741. return err;
  4742. val = (err << 8);
  4743. err = niu_pci_eeprom_read(np, off + 1);
  4744. if (err < 0)
  4745. return err;
  4746. val |= (err & 0xff);
  4747. return val;
  4748. }
  4749. static int __devinit niu_pci_eeprom_read16_swp(struct niu *np, u32 off)
  4750. {
  4751. int err = niu_pci_eeprom_read(np, off);
  4752. u16 val;
  4753. if (err < 0)
  4754. return err;
  4755. val = (err & 0xff);
  4756. err = niu_pci_eeprom_read(np, off + 1);
  4757. if (err < 0)
  4758. return err;
  4759. val |= (err & 0xff) << 8;
  4760. return val;
  4761. }
  4762. static int __devinit niu_pci_vpd_get_propname(struct niu *np,
  4763. u32 off,
  4764. char *namebuf,
  4765. int namebuf_len)
  4766. {
  4767. int i;
  4768. for (i = 0; i < namebuf_len; i++) {
  4769. int err = niu_pci_eeprom_read(np, off + i);
  4770. if (err < 0)
  4771. return err;
  4772. *namebuf++ = err;
  4773. if (!err)
  4774. break;
  4775. }
  4776. if (i >= namebuf_len)
  4777. return -EINVAL;
  4778. return i + 1;
  4779. }
  4780. static void __devinit niu_vpd_parse_version(struct niu *np)
  4781. {
  4782. struct niu_vpd *vpd = &np->vpd;
  4783. int len = strlen(vpd->version) + 1;
  4784. const char *s = vpd->version;
  4785. int i;
  4786. for (i = 0; i < len - 5; i++) {
  4787. if (!strncmp(s + i, "FCode ", 5))
  4788. break;
  4789. }
  4790. if (i >= len - 5)
  4791. return;
  4792. s += i + 5;
  4793. sscanf(s, "%d.%d", &vpd->fcode_major, &vpd->fcode_minor);
  4794. niudbg(PROBE, "VPD_SCAN: FCODE major(%d) minor(%d)\n",
  4795. vpd->fcode_major, vpd->fcode_minor);
  4796. if (vpd->fcode_major > NIU_VPD_MIN_MAJOR ||
  4797. (vpd->fcode_major == NIU_VPD_MIN_MAJOR &&
  4798. vpd->fcode_minor >= NIU_VPD_MIN_MINOR))
  4799. np->flags |= NIU_FLAGS_VPD_VALID;
  4800. }
  4801. /* ESPC_PIO_EN_ENABLE must be set */
  4802. static int __devinit niu_pci_vpd_scan_props(struct niu *np,
  4803. u32 start, u32 end)
  4804. {
  4805. unsigned int found_mask = 0;
  4806. #define FOUND_MASK_MODEL 0x00000001
  4807. #define FOUND_MASK_BMODEL 0x00000002
  4808. #define FOUND_MASK_VERS 0x00000004
  4809. #define FOUND_MASK_MAC 0x00000008
  4810. #define FOUND_MASK_NMAC 0x00000010
  4811. #define FOUND_MASK_PHY 0x00000020
  4812. #define FOUND_MASK_ALL 0x0000003f
  4813. niudbg(PROBE, "VPD_SCAN: start[%x] end[%x]\n",
  4814. start, end);
  4815. while (start < end) {
  4816. int len, err, instance, type, prop_len;
  4817. char namebuf[64];
  4818. u8 *prop_buf;
  4819. int max_len;
  4820. if (found_mask == FOUND_MASK_ALL) {
  4821. niu_vpd_parse_version(np);
  4822. return 1;
  4823. }
  4824. err = niu_pci_eeprom_read(np, start + 2);
  4825. if (err < 0)
  4826. return err;
  4827. len = err;
  4828. start += 3;
  4829. instance = niu_pci_eeprom_read(np, start);
  4830. type = niu_pci_eeprom_read(np, start + 3);
  4831. prop_len = niu_pci_eeprom_read(np, start + 4);
  4832. err = niu_pci_vpd_get_propname(np, start + 5, namebuf, 64);
  4833. if (err < 0)
  4834. return err;
  4835. prop_buf = NULL;
  4836. max_len = 0;
  4837. if (!strcmp(namebuf, "model")) {
  4838. prop_buf = np->vpd.model;
  4839. max_len = NIU_VPD_MODEL_MAX;
  4840. found_mask |= FOUND_MASK_MODEL;
  4841. } else if (!strcmp(namebuf, "board-model")) {
  4842. prop_buf = np->vpd.board_model;
  4843. max_len = NIU_VPD_BD_MODEL_MAX;
  4844. found_mask |= FOUND_MASK_BMODEL;
  4845. } else if (!strcmp(namebuf, "version")) {
  4846. prop_buf = np->vpd.version;
  4847. max_len = NIU_VPD_VERSION_MAX;
  4848. found_mask |= FOUND_MASK_VERS;
  4849. } else if (!strcmp(namebuf, "local-mac-address")) {
  4850. prop_buf = np->vpd.local_mac;
  4851. max_len = ETH_ALEN;
  4852. found_mask |= FOUND_MASK_MAC;
  4853. } else if (!strcmp(namebuf, "num-mac-addresses")) {
  4854. prop_buf = &np->vpd.mac_num;
  4855. max_len = 1;
  4856. found_mask |= FOUND_MASK_NMAC;
  4857. } else if (!strcmp(namebuf, "phy-type")) {
  4858. prop_buf = np->vpd.phy_type;
  4859. max_len = NIU_VPD_PHY_TYPE_MAX;
  4860. found_mask |= FOUND_MASK_PHY;
  4861. }
  4862. if (max_len && prop_len > max_len) {
  4863. dev_err(np->device, PFX "Property '%s' length (%d) is "
  4864. "too long.\n", namebuf, prop_len);
  4865. return -EINVAL;
  4866. }
  4867. if (prop_buf) {
  4868. u32 off = start + 5 + err;
  4869. int i;
  4870. niudbg(PROBE, "VPD_SCAN: Reading in property [%s] "
  4871. "len[%d]\n", namebuf, prop_len);
  4872. for (i = 0; i < prop_len; i++)
  4873. *prop_buf++ = niu_pci_eeprom_read(np, off + i);
  4874. }
  4875. start += len;
  4876. }
  4877. return 0;
  4878. }
  4879. /* ESPC_PIO_EN_ENABLE must be set */
  4880. static void __devinit niu_pci_vpd_fetch(struct niu *np, u32 start)
  4881. {
  4882. u32 offset;
  4883. int err;
  4884. err = niu_pci_eeprom_read16_swp(np, start + 1);
  4885. if (err < 0)
  4886. return;
  4887. offset = err + 3;
  4888. while (start + offset < ESPC_EEPROM_SIZE) {
  4889. u32 here = start + offset;
  4890. u32 end;
  4891. err = niu_pci_eeprom_read(np, here);
  4892. if (err != 0x90)
  4893. return;
  4894. err = niu_pci_eeprom_read16_swp(np, here + 1);
  4895. if (err < 0)
  4896. return;
  4897. here = start + offset + 3;
  4898. end = start + offset + err;
  4899. offset += err;
  4900. err = niu_pci_vpd_scan_props(np, here, end);
  4901. if (err < 0 || err == 1)
  4902. return;
  4903. }
  4904. }
  4905. /* ESPC_PIO_EN_ENABLE must be set */
  4906. static u32 __devinit niu_pci_vpd_offset(struct niu *np)
  4907. {
  4908. u32 start = 0, end = ESPC_EEPROM_SIZE, ret;
  4909. int err;
  4910. while (start < end) {
  4911. ret = start;
  4912. /* ROM header signature? */
  4913. err = niu_pci_eeprom_read16(np, start + 0);
  4914. if (err != 0x55aa)
  4915. return 0;
  4916. /* Apply offset to PCI data structure. */
  4917. err = niu_pci_eeprom_read16(np, start + 23);
  4918. if (err < 0)
  4919. return 0;
  4920. start += err;
  4921. /* Check for "PCIR" signature. */
  4922. err = niu_pci_eeprom_read16(np, start + 0);
  4923. if (err != 0x5043)
  4924. return 0;
  4925. err = niu_pci_eeprom_read16(np, start + 2);
  4926. if (err != 0x4952)
  4927. return 0;
  4928. /* Check for OBP image type. */
  4929. err = niu_pci_eeprom_read(np, start + 20);
  4930. if (err < 0)
  4931. return 0;
  4932. if (err != 0x01) {
  4933. err = niu_pci_eeprom_read(np, ret + 2);
  4934. if (err < 0)
  4935. return 0;
  4936. start = ret + (err * 512);
  4937. continue;
  4938. }
  4939. err = niu_pci_eeprom_read16_swp(np, start + 8);
  4940. if (err < 0)
  4941. return err;
  4942. ret += err;
  4943. err = niu_pci_eeprom_read(np, ret + 0);
  4944. if (err != 0x82)
  4945. return 0;
  4946. return ret;
  4947. }
  4948. return 0;
  4949. }
  4950. static int __devinit niu_phy_type_prop_decode(struct niu *np,
  4951. const char *phy_prop)
  4952. {
  4953. if (!strcmp(phy_prop, "mif")) {
  4954. /* 1G copper, MII */
  4955. np->flags &= ~(NIU_FLAGS_FIBER |
  4956. NIU_FLAGS_10G);
  4957. np->mac_xcvr = MAC_XCVR_MII;
  4958. } else if (!strcmp(phy_prop, "xgf")) {
  4959. /* 10G fiber, XPCS */
  4960. np->flags |= (NIU_FLAGS_10G |
  4961. NIU_FLAGS_FIBER);
  4962. np->mac_xcvr = MAC_XCVR_XPCS;
  4963. } else if (!strcmp(phy_prop, "pcs")) {
  4964. /* 1G fiber, PCS */
  4965. np->flags &= ~NIU_FLAGS_10G;
  4966. np->flags |= NIU_FLAGS_FIBER;
  4967. np->mac_xcvr = MAC_XCVR_PCS;
  4968. } else if (!strcmp(phy_prop, "xgc")) {
  4969. /* 10G copper, XPCS */
  4970. np->flags |= NIU_FLAGS_10G;
  4971. np->flags &= ~NIU_FLAGS_FIBER;
  4972. np->mac_xcvr = MAC_XCVR_XPCS;
  4973. } else {
  4974. return -EINVAL;
  4975. }
  4976. return 0;
  4977. }
  4978. static void __devinit niu_pci_vpd_validate(struct niu *np)
  4979. {
  4980. struct net_device *dev = np->dev;
  4981. struct niu_vpd *vpd = &np->vpd;
  4982. u8 val8;
  4983. if (!is_valid_ether_addr(&vpd->local_mac[0])) {
  4984. dev_err(np->device, PFX "VPD MAC invalid, "
  4985. "falling back to SPROM.\n");
  4986. np->flags &= ~NIU_FLAGS_VPD_VALID;
  4987. return;
  4988. }
  4989. if (niu_phy_type_prop_decode(np, np->vpd.phy_type)) {
  4990. dev_err(np->device, PFX "Illegal phy string [%s].\n",
  4991. np->vpd.phy_type);
  4992. dev_err(np->device, PFX "Falling back to SPROM.\n");
  4993. np->flags &= ~NIU_FLAGS_VPD_VALID;
  4994. return;
  4995. }
  4996. memcpy(dev->perm_addr, vpd->local_mac, ETH_ALEN);
  4997. val8 = dev->perm_addr[5];
  4998. dev->perm_addr[5] += np->port;
  4999. if (dev->perm_addr[5] < val8)
  5000. dev->perm_addr[4]++;
  5001. memcpy(dev->dev_addr, dev->perm_addr, dev->addr_len);
  5002. }
  5003. static int __devinit niu_pci_probe_sprom(struct niu *np)
  5004. {
  5005. struct net_device *dev = np->dev;
  5006. int len, i;
  5007. u64 val, sum;
  5008. u8 val8;
  5009. val = (nr64(ESPC_VER_IMGSZ) & ESPC_VER_IMGSZ_IMGSZ);
  5010. val >>= ESPC_VER_IMGSZ_IMGSZ_SHIFT;
  5011. len = val / 4;
  5012. np->eeprom_len = len;
  5013. niudbg(PROBE, "SPROM: Image size %llu\n", (unsigned long long) val);
  5014. sum = 0;
  5015. for (i = 0; i < len; i++) {
  5016. val = nr64(ESPC_NCR(i));
  5017. sum += (val >> 0) & 0xff;
  5018. sum += (val >> 8) & 0xff;
  5019. sum += (val >> 16) & 0xff;
  5020. sum += (val >> 24) & 0xff;
  5021. }
  5022. niudbg(PROBE, "SPROM: Checksum %x\n", (int)(sum & 0xff));
  5023. if ((sum & 0xff) != 0xab) {
  5024. dev_err(np->device, PFX "Bad SPROM checksum "
  5025. "(%x, should be 0xab)\n", (int) (sum & 0xff));
  5026. return -EINVAL;
  5027. }
  5028. val = nr64(ESPC_PHY_TYPE);
  5029. switch (np->port) {
  5030. case 0:
  5031. val8 = (val & ESPC_PHY_TYPE_PORT0) >>
  5032. ESPC_PHY_TYPE_PORT0_SHIFT;
  5033. break;
  5034. case 1:
  5035. val8 = (val & ESPC_PHY_TYPE_PORT1) >>
  5036. ESPC_PHY_TYPE_PORT1_SHIFT;
  5037. break;
  5038. case 2:
  5039. val8 = (val & ESPC_PHY_TYPE_PORT2) >>
  5040. ESPC_PHY_TYPE_PORT2_SHIFT;
  5041. break;
  5042. case 3:
  5043. val8 = (val & ESPC_PHY_TYPE_PORT3) >>
  5044. ESPC_PHY_TYPE_PORT3_SHIFT;
  5045. break;
  5046. default:
  5047. dev_err(np->device, PFX "Bogus port number %u\n",
  5048. np->port);
  5049. return -EINVAL;
  5050. }
  5051. niudbg(PROBE, "SPROM: PHY type %x\n", val8);
  5052. switch (val8) {
  5053. case ESPC_PHY_TYPE_1G_COPPER:
  5054. /* 1G copper, MII */
  5055. np->flags &= ~(NIU_FLAGS_FIBER |
  5056. NIU_FLAGS_10G);
  5057. np->mac_xcvr = MAC_XCVR_MII;
  5058. break;
  5059. case ESPC_PHY_TYPE_1G_FIBER:
  5060. /* 1G fiber, PCS */
  5061. np->flags &= ~NIU_FLAGS_10G;
  5062. np->flags |= NIU_FLAGS_FIBER;
  5063. np->mac_xcvr = MAC_XCVR_PCS;
  5064. break;
  5065. case ESPC_PHY_TYPE_10G_COPPER:
  5066. /* 10G copper, XPCS */
  5067. np->flags |= NIU_FLAGS_10G;
  5068. np->flags &= ~NIU_FLAGS_FIBER;
  5069. np->mac_xcvr = MAC_XCVR_XPCS;
  5070. break;
  5071. case ESPC_PHY_TYPE_10G_FIBER:
  5072. /* 10G fiber, XPCS */
  5073. np->flags |= (NIU_FLAGS_10G |
  5074. NIU_FLAGS_FIBER);
  5075. np->mac_xcvr = MAC_XCVR_XPCS;
  5076. break;
  5077. default:
  5078. dev_err(np->device, PFX "Bogus SPROM phy type %u\n", val8);
  5079. return -EINVAL;
  5080. }
  5081. val = nr64(ESPC_MAC_ADDR0);
  5082. niudbg(PROBE, "SPROM: MAC_ADDR0[%08llx]\n",
  5083. (unsigned long long) val);
  5084. dev->perm_addr[0] = (val >> 0) & 0xff;
  5085. dev->perm_addr[1] = (val >> 8) & 0xff;
  5086. dev->perm_addr[2] = (val >> 16) & 0xff;
  5087. dev->perm_addr[3] = (val >> 24) & 0xff;
  5088. val = nr64(ESPC_MAC_ADDR1);
  5089. niudbg(PROBE, "SPROM: MAC_ADDR1[%08llx]\n",
  5090. (unsigned long long) val);
  5091. dev->perm_addr[4] = (val >> 0) & 0xff;
  5092. dev->perm_addr[5] = (val >> 8) & 0xff;
  5093. if (!is_valid_ether_addr(&dev->perm_addr[0])) {
  5094. dev_err(np->device, PFX "SPROM MAC address invalid\n");
  5095. dev_err(np->device, PFX "[ \n");
  5096. for (i = 0; i < 6; i++)
  5097. printk("%02x ", dev->perm_addr[i]);
  5098. printk("]\n");
  5099. return -EINVAL;
  5100. }
  5101. val8 = dev->perm_addr[5];
  5102. dev->perm_addr[5] += np->port;
  5103. if (dev->perm_addr[5] < val8)
  5104. dev->perm_addr[4]++;
  5105. memcpy(dev->dev_addr, dev->perm_addr, dev->addr_len);
  5106. val = nr64(ESPC_MOD_STR_LEN);
  5107. niudbg(PROBE, "SPROM: MOD_STR_LEN[%llu]\n",
  5108. (unsigned long long) val);
  5109. if (val >= 8 * 4)
  5110. return -EINVAL;
  5111. for (i = 0; i < val; i += 4) {
  5112. u64 tmp = nr64(ESPC_NCR(5 + (i / 4)));
  5113. np->vpd.model[i + 3] = (tmp >> 0) & 0xff;
  5114. np->vpd.model[i + 2] = (tmp >> 8) & 0xff;
  5115. np->vpd.model[i + 1] = (tmp >> 16) & 0xff;
  5116. np->vpd.model[i + 0] = (tmp >> 24) & 0xff;
  5117. }
  5118. np->vpd.model[val] = '\0';
  5119. val = nr64(ESPC_BD_MOD_STR_LEN);
  5120. niudbg(PROBE, "SPROM: BD_MOD_STR_LEN[%llu]\n",
  5121. (unsigned long long) val);
  5122. if (val >= 4 * 4)
  5123. return -EINVAL;
  5124. for (i = 0; i < val; i += 4) {
  5125. u64 tmp = nr64(ESPC_NCR(14 + (i / 4)));
  5126. np->vpd.board_model[i + 3] = (tmp >> 0) & 0xff;
  5127. np->vpd.board_model[i + 2] = (tmp >> 8) & 0xff;
  5128. np->vpd.board_model[i + 1] = (tmp >> 16) & 0xff;
  5129. np->vpd.board_model[i + 0] = (tmp >> 24) & 0xff;
  5130. }
  5131. np->vpd.board_model[val] = '\0';
  5132. np->vpd.mac_num =
  5133. nr64(ESPC_NUM_PORTS_MACS) & ESPC_NUM_PORTS_MACS_VAL;
  5134. niudbg(PROBE, "SPROM: NUM_PORTS_MACS[%d]\n",
  5135. np->vpd.mac_num);
  5136. return 0;
  5137. }
  5138. static int __devinit niu_get_and_validate_port(struct niu *np)
  5139. {
  5140. struct niu_parent *parent = np->parent;
  5141. if (np->port <= 1)
  5142. np->flags |= NIU_FLAGS_XMAC;
  5143. if (!parent->num_ports) {
  5144. if (parent->plat_type == PLAT_TYPE_NIU) {
  5145. parent->num_ports = 2;
  5146. } else {
  5147. parent->num_ports = nr64(ESPC_NUM_PORTS_MACS) &
  5148. ESPC_NUM_PORTS_MACS_VAL;
  5149. if (!parent->num_ports)
  5150. parent->num_ports = 4;
  5151. }
  5152. }
  5153. niudbg(PROBE, "niu_get_and_validate_port: port[%d] num_ports[%d]\n",
  5154. np->port, parent->num_ports);
  5155. if (np->port >= parent->num_ports)
  5156. return -ENODEV;
  5157. return 0;
  5158. }
  5159. static int __devinit phy_record(struct niu_parent *parent,
  5160. struct phy_probe_info *p,
  5161. int dev_id_1, int dev_id_2, u8 phy_port,
  5162. int type)
  5163. {
  5164. u32 id = (dev_id_1 << 16) | dev_id_2;
  5165. u8 idx;
  5166. if (dev_id_1 < 0 || dev_id_2 < 0)
  5167. return 0;
  5168. if (type == PHY_TYPE_PMA_PMD || type == PHY_TYPE_PCS) {
  5169. if ((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_BCM8704)
  5170. return 0;
  5171. } else {
  5172. if ((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_BCM5464R)
  5173. return 0;
  5174. }
  5175. pr_info("niu%d: Found PHY %08x type %s at phy_port %u\n",
  5176. parent->index, id,
  5177. (type == PHY_TYPE_PMA_PMD ?
  5178. "PMA/PMD" :
  5179. (type == PHY_TYPE_PCS ?
  5180. "PCS" : "MII")),
  5181. phy_port);
  5182. if (p->cur[type] >= NIU_MAX_PORTS) {
  5183. printk(KERN_ERR PFX "Too many PHY ports.\n");
  5184. return -EINVAL;
  5185. }
  5186. idx = p->cur[type];
  5187. p->phy_id[type][idx] = id;
  5188. p->phy_port[type][idx] = phy_port;
  5189. p->cur[type] = idx + 1;
  5190. return 0;
  5191. }
  5192. static int __devinit port_has_10g(struct phy_probe_info *p, int port)
  5193. {
  5194. int i;
  5195. for (i = 0; i < p->cur[PHY_TYPE_PMA_PMD]; i++) {
  5196. if (p->phy_port[PHY_TYPE_PMA_PMD][i] == port)
  5197. return 1;
  5198. }
  5199. for (i = 0; i < p->cur[PHY_TYPE_PCS]; i++) {
  5200. if (p->phy_port[PHY_TYPE_PCS][i] == port)
  5201. return 1;
  5202. }
  5203. return 0;
  5204. }
  5205. static int __devinit count_10g_ports(struct phy_probe_info *p, int *lowest)
  5206. {
  5207. int port, cnt;
  5208. cnt = 0;
  5209. *lowest = 32;
  5210. for (port = 8; port < 32; port++) {
  5211. if (port_has_10g(p, port)) {
  5212. if (!cnt)
  5213. *lowest = port;
  5214. cnt++;
  5215. }
  5216. }
  5217. return cnt;
  5218. }
  5219. static int __devinit count_1g_ports(struct phy_probe_info *p, int *lowest)
  5220. {
  5221. *lowest = 32;
  5222. if (p->cur[PHY_TYPE_MII])
  5223. *lowest = p->phy_port[PHY_TYPE_MII][0];
  5224. return p->cur[PHY_TYPE_MII];
  5225. }
  5226. static void __devinit niu_n2_divide_channels(struct niu_parent *parent)
  5227. {
  5228. int num_ports = parent->num_ports;
  5229. int i;
  5230. for (i = 0; i < num_ports; i++) {
  5231. parent->rxchan_per_port[i] = (16 / num_ports);
  5232. parent->txchan_per_port[i] = (16 / num_ports);
  5233. pr_info(PFX "niu%d: Port %u [%u RX chans] "
  5234. "[%u TX chans]\n",
  5235. parent->index, i,
  5236. parent->rxchan_per_port[i],
  5237. parent->txchan_per_port[i]);
  5238. }
  5239. }
  5240. static void __devinit niu_divide_channels(struct niu_parent *parent,
  5241. int num_10g, int num_1g)
  5242. {
  5243. int num_ports = parent->num_ports;
  5244. int rx_chans_per_10g, rx_chans_per_1g;
  5245. int tx_chans_per_10g, tx_chans_per_1g;
  5246. int i, tot_rx, tot_tx;
  5247. if (!num_10g || !num_1g) {
  5248. rx_chans_per_10g = rx_chans_per_1g =
  5249. (NIU_NUM_RXCHAN / num_ports);
  5250. tx_chans_per_10g = tx_chans_per_1g =
  5251. (NIU_NUM_TXCHAN / num_ports);
  5252. } else {
  5253. rx_chans_per_1g = NIU_NUM_RXCHAN / 8;
  5254. rx_chans_per_10g = (NIU_NUM_RXCHAN -
  5255. (rx_chans_per_1g * num_1g)) /
  5256. num_10g;
  5257. tx_chans_per_1g = NIU_NUM_TXCHAN / 6;
  5258. tx_chans_per_10g = (NIU_NUM_TXCHAN -
  5259. (tx_chans_per_1g * num_1g)) /
  5260. num_10g;
  5261. }
  5262. tot_rx = tot_tx = 0;
  5263. for (i = 0; i < num_ports; i++) {
  5264. int type = phy_decode(parent->port_phy, i);
  5265. if (type == PORT_TYPE_10G) {
  5266. parent->rxchan_per_port[i] = rx_chans_per_10g;
  5267. parent->txchan_per_port[i] = tx_chans_per_10g;
  5268. } else {
  5269. parent->rxchan_per_port[i] = rx_chans_per_1g;
  5270. parent->txchan_per_port[i] = tx_chans_per_1g;
  5271. }
  5272. pr_info(PFX "niu%d: Port %u [%u RX chans] "
  5273. "[%u TX chans]\n",
  5274. parent->index, i,
  5275. parent->rxchan_per_port[i],
  5276. parent->txchan_per_port[i]);
  5277. tot_rx += parent->rxchan_per_port[i];
  5278. tot_tx += parent->txchan_per_port[i];
  5279. }
  5280. if (tot_rx > NIU_NUM_RXCHAN) {
  5281. printk(KERN_ERR PFX "niu%d: Too many RX channels (%d), "
  5282. "resetting to one per port.\n",
  5283. parent->index, tot_rx);
  5284. for (i = 0; i < num_ports; i++)
  5285. parent->rxchan_per_port[i] = 1;
  5286. }
  5287. if (tot_tx > NIU_NUM_TXCHAN) {
  5288. printk(KERN_ERR PFX "niu%d: Too many TX channels (%d), "
  5289. "resetting to one per port.\n",
  5290. parent->index, tot_tx);
  5291. for (i = 0; i < num_ports; i++)
  5292. parent->txchan_per_port[i] = 1;
  5293. }
  5294. if (tot_rx < NIU_NUM_RXCHAN || tot_tx < NIU_NUM_TXCHAN) {
  5295. printk(KERN_WARNING PFX "niu%d: Driver bug, wasted channels, "
  5296. "RX[%d] TX[%d]\n",
  5297. parent->index, tot_rx, tot_tx);
  5298. }
  5299. }
  5300. static void __devinit niu_divide_rdc_groups(struct niu_parent *parent,
  5301. int num_10g, int num_1g)
  5302. {
  5303. int i, num_ports = parent->num_ports;
  5304. int rdc_group, rdc_groups_per_port;
  5305. int rdc_channel_base;
  5306. rdc_group = 0;
  5307. rdc_groups_per_port = NIU_NUM_RDC_TABLES / num_ports;
  5308. rdc_channel_base = 0;
  5309. for (i = 0; i < num_ports; i++) {
  5310. struct niu_rdc_tables *tp = &parent->rdc_group_cfg[i];
  5311. int grp, num_channels = parent->rxchan_per_port[i];
  5312. int this_channel_offset;
  5313. tp->first_table_num = rdc_group;
  5314. tp->num_tables = rdc_groups_per_port;
  5315. this_channel_offset = 0;
  5316. for (grp = 0; grp < tp->num_tables; grp++) {
  5317. struct rdc_table *rt = &tp->tables[grp];
  5318. int slot;
  5319. pr_info(PFX "niu%d: Port %d RDC tbl(%d) [ ",
  5320. parent->index, i, tp->first_table_num + grp);
  5321. for (slot = 0; slot < NIU_RDC_TABLE_SLOTS; slot++) {
  5322. rt->rxdma_channel[slot] =
  5323. rdc_channel_base + this_channel_offset;
  5324. printk("%d ", rt->rxdma_channel[slot]);
  5325. if (++this_channel_offset == num_channels)
  5326. this_channel_offset = 0;
  5327. }
  5328. printk("]\n");
  5329. }
  5330. parent->rdc_default[i] = rdc_channel_base;
  5331. rdc_channel_base += num_channels;
  5332. rdc_group += rdc_groups_per_port;
  5333. }
  5334. }
  5335. static int __devinit fill_phy_probe_info(struct niu *np,
  5336. struct niu_parent *parent,
  5337. struct phy_probe_info *info)
  5338. {
  5339. unsigned long flags;
  5340. int port, err;
  5341. memset(info, 0, sizeof(*info));
  5342. /* Port 0 to 7 are reserved for onboard Serdes, probe the rest. */
  5343. niu_lock_parent(np, flags);
  5344. err = 0;
  5345. for (port = 8; port < 32; port++) {
  5346. int dev_id_1, dev_id_2;
  5347. dev_id_1 = mdio_read(np, port,
  5348. NIU_PMA_PMD_DEV_ADDR, MII_PHYSID1);
  5349. dev_id_2 = mdio_read(np, port,
  5350. NIU_PMA_PMD_DEV_ADDR, MII_PHYSID2);
  5351. err = phy_record(parent, info, dev_id_1, dev_id_2, port,
  5352. PHY_TYPE_PMA_PMD);
  5353. if (err)
  5354. break;
  5355. dev_id_1 = mdio_read(np, port,
  5356. NIU_PCS_DEV_ADDR, MII_PHYSID1);
  5357. dev_id_2 = mdio_read(np, port,
  5358. NIU_PCS_DEV_ADDR, MII_PHYSID2);
  5359. err = phy_record(parent, info, dev_id_1, dev_id_2, port,
  5360. PHY_TYPE_PCS);
  5361. if (err)
  5362. break;
  5363. dev_id_1 = mii_read(np, port, MII_PHYSID1);
  5364. dev_id_2 = mii_read(np, port, MII_PHYSID2);
  5365. err = phy_record(parent, info, dev_id_1, dev_id_2, port,
  5366. PHY_TYPE_MII);
  5367. if (err)
  5368. break;
  5369. }
  5370. niu_unlock_parent(np, flags);
  5371. return err;
  5372. }
  5373. static int __devinit walk_phys(struct niu *np, struct niu_parent *parent)
  5374. {
  5375. struct phy_probe_info *info = &parent->phy_probe_info;
  5376. int lowest_10g, lowest_1g;
  5377. int num_10g, num_1g;
  5378. u32 val;
  5379. int err;
  5380. err = fill_phy_probe_info(np, parent, info);
  5381. if (err)
  5382. return err;
  5383. num_10g = count_10g_ports(info, &lowest_10g);
  5384. num_1g = count_1g_ports(info, &lowest_1g);
  5385. switch ((num_10g << 4) | num_1g) {
  5386. case 0x24:
  5387. if (lowest_1g == 10)
  5388. parent->plat_type = PLAT_TYPE_VF_P0;
  5389. else if (lowest_1g == 26)
  5390. parent->plat_type = PLAT_TYPE_VF_P1;
  5391. else
  5392. goto unknown_vg_1g_port;
  5393. /* fallthru */
  5394. case 0x22:
  5395. val = (phy_encode(PORT_TYPE_10G, 0) |
  5396. phy_encode(PORT_TYPE_10G, 1) |
  5397. phy_encode(PORT_TYPE_1G, 2) |
  5398. phy_encode(PORT_TYPE_1G, 3));
  5399. break;
  5400. case 0x20:
  5401. val = (phy_encode(PORT_TYPE_10G, 0) |
  5402. phy_encode(PORT_TYPE_10G, 1));
  5403. break;
  5404. case 0x10:
  5405. val = phy_encode(PORT_TYPE_10G, np->port);
  5406. break;
  5407. case 0x14:
  5408. if (lowest_1g == 10)
  5409. parent->plat_type = PLAT_TYPE_VF_P0;
  5410. else if (lowest_1g == 26)
  5411. parent->plat_type = PLAT_TYPE_VF_P1;
  5412. else
  5413. goto unknown_vg_1g_port;
  5414. /* fallthru */
  5415. case 0x13:
  5416. if ((lowest_10g & 0x7) == 0)
  5417. val = (phy_encode(PORT_TYPE_10G, 0) |
  5418. phy_encode(PORT_TYPE_1G, 1) |
  5419. phy_encode(PORT_TYPE_1G, 2) |
  5420. phy_encode(PORT_TYPE_1G, 3));
  5421. else
  5422. val = (phy_encode(PORT_TYPE_1G, 0) |
  5423. phy_encode(PORT_TYPE_10G, 1) |
  5424. phy_encode(PORT_TYPE_1G, 2) |
  5425. phy_encode(PORT_TYPE_1G, 3));
  5426. break;
  5427. case 0x04:
  5428. if (lowest_1g == 10)
  5429. parent->plat_type = PLAT_TYPE_VF_P0;
  5430. else if (lowest_1g == 26)
  5431. parent->plat_type = PLAT_TYPE_VF_P1;
  5432. else
  5433. goto unknown_vg_1g_port;
  5434. val = (phy_encode(PORT_TYPE_1G, 0) |
  5435. phy_encode(PORT_TYPE_1G, 1) |
  5436. phy_encode(PORT_TYPE_1G, 2) |
  5437. phy_encode(PORT_TYPE_1G, 3));
  5438. break;
  5439. default:
  5440. printk(KERN_ERR PFX "Unsupported port config "
  5441. "10G[%d] 1G[%d]\n",
  5442. num_10g, num_1g);
  5443. return -EINVAL;
  5444. }
  5445. parent->port_phy = val;
  5446. if (parent->plat_type == PLAT_TYPE_NIU)
  5447. niu_n2_divide_channels(parent);
  5448. else
  5449. niu_divide_channels(parent, num_10g, num_1g);
  5450. niu_divide_rdc_groups(parent, num_10g, num_1g);
  5451. return 0;
  5452. unknown_vg_1g_port:
  5453. printk(KERN_ERR PFX "Cannot identify platform type, 1gport=%d\n",
  5454. lowest_1g);
  5455. return -EINVAL;
  5456. }
  5457. static int __devinit niu_probe_ports(struct niu *np)
  5458. {
  5459. struct niu_parent *parent = np->parent;
  5460. int err, i;
  5461. niudbg(PROBE, "niu_probe_ports(): port_phy[%08x]\n",
  5462. parent->port_phy);
  5463. if (parent->port_phy == PORT_PHY_UNKNOWN) {
  5464. err = walk_phys(np, parent);
  5465. if (err)
  5466. return err;
  5467. niu_set_ldg_timer_res(np, 2);
  5468. for (i = 0; i <= LDN_MAX; i++)
  5469. niu_ldn_irq_enable(np, i, 0);
  5470. }
  5471. if (parent->port_phy == PORT_PHY_INVALID)
  5472. return -EINVAL;
  5473. return 0;
  5474. }
  5475. static int __devinit niu_classifier_swstate_init(struct niu *np)
  5476. {
  5477. struct niu_classifier *cp = &np->clas;
  5478. niudbg(PROBE, "niu_classifier_swstate_init: num_tcam(%d)\n",
  5479. np->parent->tcam_num_entries);
  5480. cp->tcam_index = (u16) np->port;
  5481. cp->h1_init = 0xffffffff;
  5482. cp->h2_init = 0xffff;
  5483. return fflp_early_init(np);
  5484. }
  5485. static void __devinit niu_link_config_init(struct niu *np)
  5486. {
  5487. struct niu_link_config *lp = &np->link_config;
  5488. lp->advertising = (ADVERTISED_10baseT_Half |
  5489. ADVERTISED_10baseT_Full |
  5490. ADVERTISED_100baseT_Half |
  5491. ADVERTISED_100baseT_Full |
  5492. ADVERTISED_1000baseT_Half |
  5493. ADVERTISED_1000baseT_Full |
  5494. ADVERTISED_10000baseT_Full |
  5495. ADVERTISED_Autoneg);
  5496. lp->speed = lp->active_speed = SPEED_INVALID;
  5497. lp->duplex = lp->active_duplex = DUPLEX_INVALID;
  5498. #if 0
  5499. lp->loopback_mode = LOOPBACK_MAC;
  5500. lp->active_speed = SPEED_10000;
  5501. lp->active_duplex = DUPLEX_FULL;
  5502. #else
  5503. lp->loopback_mode = LOOPBACK_DISABLED;
  5504. #endif
  5505. }
  5506. static int __devinit niu_init_mac_ipp_pcs_base(struct niu *np)
  5507. {
  5508. switch (np->port) {
  5509. case 0:
  5510. np->mac_regs = np->regs + XMAC_PORT0_OFF;
  5511. np->ipp_off = 0x00000;
  5512. np->pcs_off = 0x04000;
  5513. np->xpcs_off = 0x02000;
  5514. break;
  5515. case 1:
  5516. np->mac_regs = np->regs + XMAC_PORT1_OFF;
  5517. np->ipp_off = 0x08000;
  5518. np->pcs_off = 0x0a000;
  5519. np->xpcs_off = 0x08000;
  5520. break;
  5521. case 2:
  5522. np->mac_regs = np->regs + BMAC_PORT2_OFF;
  5523. np->ipp_off = 0x04000;
  5524. np->pcs_off = 0x0e000;
  5525. np->xpcs_off = ~0UL;
  5526. break;
  5527. case 3:
  5528. np->mac_regs = np->regs + BMAC_PORT3_OFF;
  5529. np->ipp_off = 0x0c000;
  5530. np->pcs_off = 0x12000;
  5531. np->xpcs_off = ~0UL;
  5532. break;
  5533. default:
  5534. dev_err(np->device, PFX "Port %u is invalid, cannot "
  5535. "compute MAC block offset.\n", np->port);
  5536. return -EINVAL;
  5537. }
  5538. return 0;
  5539. }
  5540. static void __devinit niu_try_msix(struct niu *np, u8 *ldg_num_map)
  5541. {
  5542. struct msix_entry msi_vec[NIU_NUM_LDG];
  5543. struct niu_parent *parent = np->parent;
  5544. struct pci_dev *pdev = np->pdev;
  5545. int i, num_irqs, err;
  5546. u8 first_ldg;
  5547. first_ldg = (NIU_NUM_LDG / parent->num_ports) * np->port;
  5548. for (i = 0; i < (NIU_NUM_LDG / parent->num_ports); i++)
  5549. ldg_num_map[i] = first_ldg + i;
  5550. num_irqs = (parent->rxchan_per_port[np->port] +
  5551. parent->txchan_per_port[np->port] +
  5552. (np->port == 0 ? 3 : 1));
  5553. BUG_ON(num_irqs > (NIU_NUM_LDG / parent->num_ports));
  5554. retry:
  5555. for (i = 0; i < num_irqs; i++) {
  5556. msi_vec[i].vector = 0;
  5557. msi_vec[i].entry = i;
  5558. }
  5559. err = pci_enable_msix(pdev, msi_vec, num_irqs);
  5560. if (err < 0) {
  5561. np->flags &= ~NIU_FLAGS_MSIX;
  5562. return;
  5563. }
  5564. if (err > 0) {
  5565. num_irqs = err;
  5566. goto retry;
  5567. }
  5568. np->flags |= NIU_FLAGS_MSIX;
  5569. for (i = 0; i < num_irqs; i++)
  5570. np->ldg[i].irq = msi_vec[i].vector;
  5571. np->num_ldg = num_irqs;
  5572. }
  5573. static int __devinit niu_n2_irq_init(struct niu *np, u8 *ldg_num_map)
  5574. {
  5575. #ifdef CONFIG_SPARC64
  5576. struct of_device *op = np->op;
  5577. const u32 *int_prop;
  5578. int i;
  5579. int_prop = of_get_property(op->node, "interrupts", NULL);
  5580. if (!int_prop)
  5581. return -ENODEV;
  5582. for (i = 0; i < op->num_irqs; i++) {
  5583. ldg_num_map[i] = int_prop[i];
  5584. np->ldg[i].irq = op->irqs[i];
  5585. }
  5586. np->num_ldg = op->num_irqs;
  5587. return 0;
  5588. #else
  5589. return -EINVAL;
  5590. #endif
  5591. }
  5592. static int __devinit niu_ldg_init(struct niu *np)
  5593. {
  5594. struct niu_parent *parent = np->parent;
  5595. u8 ldg_num_map[NIU_NUM_LDG];
  5596. int first_chan, num_chan;
  5597. int i, err, ldg_rotor;
  5598. u8 port;
  5599. np->num_ldg = 1;
  5600. np->ldg[0].irq = np->dev->irq;
  5601. if (parent->plat_type == PLAT_TYPE_NIU) {
  5602. err = niu_n2_irq_init(np, ldg_num_map);
  5603. if (err)
  5604. return err;
  5605. } else
  5606. niu_try_msix(np, ldg_num_map);
  5607. port = np->port;
  5608. for (i = 0; i < np->num_ldg; i++) {
  5609. struct niu_ldg *lp = &np->ldg[i];
  5610. netif_napi_add(np->dev, &lp->napi, niu_poll, 64);
  5611. lp->np = np;
  5612. lp->ldg_num = ldg_num_map[i];
  5613. lp->timer = 2; /* XXX */
  5614. /* On N2 NIU the firmware has setup the SID mappings so they go
  5615. * to the correct values that will route the LDG to the proper
  5616. * interrupt in the NCU interrupt table.
  5617. */
  5618. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  5619. err = niu_set_ldg_sid(np, lp->ldg_num, port, i);
  5620. if (err)
  5621. return err;
  5622. }
  5623. }
  5624. /* We adopt the LDG assignment ordering used by the N2 NIU
  5625. * 'interrupt' properties because that simplifies a lot of
  5626. * things. This ordering is:
  5627. *
  5628. * MAC
  5629. * MIF (if port zero)
  5630. * SYSERR (if port zero)
  5631. * RX channels
  5632. * TX channels
  5633. */
  5634. ldg_rotor = 0;
  5635. err = niu_ldg_assign_ldn(np, parent, ldg_num_map[ldg_rotor],
  5636. LDN_MAC(port));
  5637. if (err)
  5638. return err;
  5639. ldg_rotor++;
  5640. if (ldg_rotor == np->num_ldg)
  5641. ldg_rotor = 0;
  5642. if (port == 0) {
  5643. err = niu_ldg_assign_ldn(np, parent,
  5644. ldg_num_map[ldg_rotor],
  5645. LDN_MIF);
  5646. if (err)
  5647. return err;
  5648. ldg_rotor++;
  5649. if (ldg_rotor == np->num_ldg)
  5650. ldg_rotor = 0;
  5651. err = niu_ldg_assign_ldn(np, parent,
  5652. ldg_num_map[ldg_rotor],
  5653. LDN_DEVICE_ERROR);
  5654. if (err)
  5655. return err;
  5656. ldg_rotor++;
  5657. if (ldg_rotor == np->num_ldg)
  5658. ldg_rotor = 0;
  5659. }
  5660. first_chan = 0;
  5661. for (i = 0; i < port; i++)
  5662. first_chan += parent->rxchan_per_port[port];
  5663. num_chan = parent->rxchan_per_port[port];
  5664. for (i = first_chan; i < (first_chan + num_chan); i++) {
  5665. err = niu_ldg_assign_ldn(np, parent,
  5666. ldg_num_map[ldg_rotor],
  5667. LDN_RXDMA(i));
  5668. if (err)
  5669. return err;
  5670. ldg_rotor++;
  5671. if (ldg_rotor == np->num_ldg)
  5672. ldg_rotor = 0;
  5673. }
  5674. first_chan = 0;
  5675. for (i = 0; i < port; i++)
  5676. first_chan += parent->txchan_per_port[port];
  5677. num_chan = parent->txchan_per_port[port];
  5678. for (i = first_chan; i < (first_chan + num_chan); i++) {
  5679. err = niu_ldg_assign_ldn(np, parent,
  5680. ldg_num_map[ldg_rotor],
  5681. LDN_TXDMA(i));
  5682. if (err)
  5683. return err;
  5684. ldg_rotor++;
  5685. if (ldg_rotor == np->num_ldg)
  5686. ldg_rotor = 0;
  5687. }
  5688. return 0;
  5689. }
  5690. static void __devexit niu_ldg_free(struct niu *np)
  5691. {
  5692. if (np->flags & NIU_FLAGS_MSIX)
  5693. pci_disable_msix(np->pdev);
  5694. }
  5695. static int __devinit niu_get_of_props(struct niu *np)
  5696. {
  5697. #ifdef CONFIG_SPARC64
  5698. struct net_device *dev = np->dev;
  5699. struct device_node *dp;
  5700. const char *phy_type;
  5701. const u8 *mac_addr;
  5702. int prop_len;
  5703. if (np->parent->plat_type == PLAT_TYPE_NIU)
  5704. dp = np->op->node;
  5705. else
  5706. dp = pci_device_to_OF_node(np->pdev);
  5707. phy_type = of_get_property(dp, "phy-type", &prop_len);
  5708. if (!phy_type) {
  5709. dev_err(np->device, PFX "%s: OF node lacks "
  5710. "phy-type property\n",
  5711. dp->full_name);
  5712. return -EINVAL;
  5713. }
  5714. if (!strcmp(phy_type, "none"))
  5715. return -ENODEV;
  5716. strcpy(np->vpd.phy_type, phy_type);
  5717. if (niu_phy_type_prop_decode(np, np->vpd.phy_type)) {
  5718. dev_err(np->device, PFX "%s: Illegal phy string [%s].\n",
  5719. dp->full_name, np->vpd.phy_type);
  5720. return -EINVAL;
  5721. }
  5722. mac_addr = of_get_property(dp, "local-mac-address", &prop_len);
  5723. if (!mac_addr) {
  5724. dev_err(np->device, PFX "%s: OF node lacks "
  5725. "local-mac-address property\n",
  5726. dp->full_name);
  5727. return -EINVAL;
  5728. }
  5729. if (prop_len != dev->addr_len) {
  5730. dev_err(np->device, PFX "%s: OF MAC address prop len (%d) "
  5731. "is wrong.\n",
  5732. dp->full_name, prop_len);
  5733. }
  5734. memcpy(dev->perm_addr, mac_addr, dev->addr_len);
  5735. if (!is_valid_ether_addr(&dev->perm_addr[0])) {
  5736. int i;
  5737. dev_err(np->device, PFX "%s: OF MAC address is invalid\n",
  5738. dp->full_name);
  5739. dev_err(np->device, PFX "%s: [ \n",
  5740. dp->full_name);
  5741. for (i = 0; i < 6; i++)
  5742. printk("%02x ", dev->perm_addr[i]);
  5743. printk("]\n");
  5744. return -EINVAL;
  5745. }
  5746. memcpy(dev->dev_addr, dev->perm_addr, dev->addr_len);
  5747. return 0;
  5748. #else
  5749. return -EINVAL;
  5750. #endif
  5751. }
  5752. static int __devinit niu_get_invariants(struct niu *np)
  5753. {
  5754. int err, have_props;
  5755. u32 offset;
  5756. err = niu_get_of_props(np);
  5757. if (err == -ENODEV)
  5758. return err;
  5759. have_props = !err;
  5760. err = niu_get_and_validate_port(np);
  5761. if (err)
  5762. return err;
  5763. err = niu_init_mac_ipp_pcs_base(np);
  5764. if (err)
  5765. return err;
  5766. if (!have_props) {
  5767. if (np->parent->plat_type == PLAT_TYPE_NIU)
  5768. return -EINVAL;
  5769. nw64(ESPC_PIO_EN, ESPC_PIO_EN_ENABLE);
  5770. offset = niu_pci_vpd_offset(np);
  5771. niudbg(PROBE, "niu_get_invariants: VPD offset [%08x]\n",
  5772. offset);
  5773. if (offset)
  5774. niu_pci_vpd_fetch(np, offset);
  5775. nw64(ESPC_PIO_EN, 0);
  5776. if (np->flags & NIU_FLAGS_VPD_VALID)
  5777. niu_pci_vpd_validate(np);
  5778. if (!(np->flags & NIU_FLAGS_VPD_VALID)) {
  5779. err = niu_pci_probe_sprom(np);
  5780. if (err)
  5781. return err;
  5782. }
  5783. }
  5784. err = niu_probe_ports(np);
  5785. if (err)
  5786. return err;
  5787. niu_ldg_init(np);
  5788. niu_classifier_swstate_init(np);
  5789. niu_link_config_init(np);
  5790. err = niu_determine_phy_disposition(np);
  5791. if (!err)
  5792. err = niu_init_link(np);
  5793. return err;
  5794. }
  5795. static LIST_HEAD(niu_parent_list);
  5796. static DEFINE_MUTEX(niu_parent_lock);
  5797. static int niu_parent_index;
  5798. static ssize_t show_port_phy(struct device *dev,
  5799. struct device_attribute *attr, char *buf)
  5800. {
  5801. struct platform_device *plat_dev = to_platform_device(dev);
  5802. struct niu_parent *p = plat_dev->dev.platform_data;
  5803. u32 port_phy = p->port_phy;
  5804. char *orig_buf = buf;
  5805. int i;
  5806. if (port_phy == PORT_PHY_UNKNOWN ||
  5807. port_phy == PORT_PHY_INVALID)
  5808. return 0;
  5809. for (i = 0; i < p->num_ports; i++) {
  5810. const char *type_str;
  5811. int type;
  5812. type = phy_decode(port_phy, i);
  5813. if (type == PORT_TYPE_10G)
  5814. type_str = "10G";
  5815. else
  5816. type_str = "1G";
  5817. buf += sprintf(buf,
  5818. (i == 0) ? "%s" : " %s",
  5819. type_str);
  5820. }
  5821. buf += sprintf(buf, "\n");
  5822. return buf - orig_buf;
  5823. }
  5824. static ssize_t show_plat_type(struct device *dev,
  5825. struct device_attribute *attr, char *buf)
  5826. {
  5827. struct platform_device *plat_dev = to_platform_device(dev);
  5828. struct niu_parent *p = plat_dev->dev.platform_data;
  5829. const char *type_str;
  5830. switch (p->plat_type) {
  5831. case PLAT_TYPE_ATLAS:
  5832. type_str = "atlas";
  5833. break;
  5834. case PLAT_TYPE_NIU:
  5835. type_str = "niu";
  5836. break;
  5837. case PLAT_TYPE_VF_P0:
  5838. type_str = "vf_p0";
  5839. break;
  5840. case PLAT_TYPE_VF_P1:
  5841. type_str = "vf_p1";
  5842. break;
  5843. default:
  5844. type_str = "unknown";
  5845. break;
  5846. }
  5847. return sprintf(buf, "%s\n", type_str);
  5848. }
  5849. static ssize_t __show_chan_per_port(struct device *dev,
  5850. struct device_attribute *attr, char *buf,
  5851. int rx)
  5852. {
  5853. struct platform_device *plat_dev = to_platform_device(dev);
  5854. struct niu_parent *p = plat_dev->dev.platform_data;
  5855. char *orig_buf = buf;
  5856. u8 *arr;
  5857. int i;
  5858. arr = (rx ? p->rxchan_per_port : p->txchan_per_port);
  5859. for (i = 0; i < p->num_ports; i++) {
  5860. buf += sprintf(buf,
  5861. (i == 0) ? "%d" : " %d",
  5862. arr[i]);
  5863. }
  5864. buf += sprintf(buf, "\n");
  5865. return buf - orig_buf;
  5866. }
  5867. static ssize_t show_rxchan_per_port(struct device *dev,
  5868. struct device_attribute *attr, char *buf)
  5869. {
  5870. return __show_chan_per_port(dev, attr, buf, 1);
  5871. }
  5872. static ssize_t show_txchan_per_port(struct device *dev,
  5873. struct device_attribute *attr, char *buf)
  5874. {
  5875. return __show_chan_per_port(dev, attr, buf, 1);
  5876. }
  5877. static ssize_t show_num_ports(struct device *dev,
  5878. struct device_attribute *attr, char *buf)
  5879. {
  5880. struct platform_device *plat_dev = to_platform_device(dev);
  5881. struct niu_parent *p = plat_dev->dev.platform_data;
  5882. return sprintf(buf, "%d\n", p->num_ports);
  5883. }
  5884. static struct device_attribute niu_parent_attributes[] = {
  5885. __ATTR(port_phy, S_IRUGO, show_port_phy, NULL),
  5886. __ATTR(plat_type, S_IRUGO, show_plat_type, NULL),
  5887. __ATTR(rxchan_per_port, S_IRUGO, show_rxchan_per_port, NULL),
  5888. __ATTR(txchan_per_port, S_IRUGO, show_txchan_per_port, NULL),
  5889. __ATTR(num_ports, S_IRUGO, show_num_ports, NULL),
  5890. {}
  5891. };
  5892. static struct niu_parent * __devinit niu_new_parent(struct niu *np,
  5893. union niu_parent_id *id,
  5894. u8 ptype)
  5895. {
  5896. struct platform_device *plat_dev;
  5897. struct niu_parent *p;
  5898. int i;
  5899. niudbg(PROBE, "niu_new_parent: Creating new parent.\n");
  5900. plat_dev = platform_device_register_simple("niu", niu_parent_index,
  5901. NULL, 0);
  5902. if (!plat_dev)
  5903. return NULL;
  5904. for (i = 0; attr_name(niu_parent_attributes[i]); i++) {
  5905. int err = device_create_file(&plat_dev->dev,
  5906. &niu_parent_attributes[i]);
  5907. if (err)
  5908. goto fail_unregister;
  5909. }
  5910. p = kzalloc(sizeof(*p), GFP_KERNEL);
  5911. if (!p)
  5912. goto fail_unregister;
  5913. p->index = niu_parent_index++;
  5914. plat_dev->dev.platform_data = p;
  5915. p->plat_dev = plat_dev;
  5916. memcpy(&p->id, id, sizeof(*id));
  5917. p->plat_type = ptype;
  5918. INIT_LIST_HEAD(&p->list);
  5919. atomic_set(&p->refcnt, 0);
  5920. list_add(&p->list, &niu_parent_list);
  5921. spin_lock_init(&p->lock);
  5922. p->rxdma_clock_divider = 7500;
  5923. p->tcam_num_entries = NIU_PCI_TCAM_ENTRIES;
  5924. if (p->plat_type == PLAT_TYPE_NIU)
  5925. p->tcam_num_entries = NIU_NONPCI_TCAM_ENTRIES;
  5926. for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_SCTP_IPV6; i++) {
  5927. int index = i - CLASS_CODE_USER_PROG1;
  5928. p->tcam_key[index] = TCAM_KEY_TSEL;
  5929. p->flow_key[index] = (FLOW_KEY_IPSA |
  5930. FLOW_KEY_IPDA |
  5931. FLOW_KEY_PROTO |
  5932. (FLOW_KEY_L4_BYTE12 <<
  5933. FLOW_KEY_L4_0_SHIFT) |
  5934. (FLOW_KEY_L4_BYTE12 <<
  5935. FLOW_KEY_L4_1_SHIFT));
  5936. }
  5937. for (i = 0; i < LDN_MAX + 1; i++)
  5938. p->ldg_map[i] = LDG_INVALID;
  5939. return p;
  5940. fail_unregister:
  5941. platform_device_unregister(plat_dev);
  5942. return NULL;
  5943. }
  5944. static struct niu_parent * __devinit niu_get_parent(struct niu *np,
  5945. union niu_parent_id *id,
  5946. u8 ptype)
  5947. {
  5948. struct niu_parent *p, *tmp;
  5949. int port = np->port;
  5950. niudbg(PROBE, "niu_get_parent: platform_type[%u] port[%u]\n",
  5951. ptype, port);
  5952. mutex_lock(&niu_parent_lock);
  5953. p = NULL;
  5954. list_for_each_entry(tmp, &niu_parent_list, list) {
  5955. if (!memcmp(id, &tmp->id, sizeof(*id))) {
  5956. p = tmp;
  5957. break;
  5958. }
  5959. }
  5960. if (!p)
  5961. p = niu_new_parent(np, id, ptype);
  5962. if (p) {
  5963. char port_name[6];
  5964. int err;
  5965. sprintf(port_name, "port%d", port);
  5966. err = sysfs_create_link(&p->plat_dev->dev.kobj,
  5967. &np->device->kobj,
  5968. port_name);
  5969. if (!err) {
  5970. p->ports[port] = np;
  5971. atomic_inc(&p->refcnt);
  5972. }
  5973. }
  5974. mutex_unlock(&niu_parent_lock);
  5975. return p;
  5976. }
  5977. static void niu_put_parent(struct niu *np)
  5978. {
  5979. struct niu_parent *p = np->parent;
  5980. u8 port = np->port;
  5981. char port_name[6];
  5982. BUG_ON(!p || p->ports[port] != np);
  5983. niudbg(PROBE, "niu_put_parent: port[%u]\n", port);
  5984. sprintf(port_name, "port%d", port);
  5985. mutex_lock(&niu_parent_lock);
  5986. sysfs_remove_link(&p->plat_dev->dev.kobj, port_name);
  5987. p->ports[port] = NULL;
  5988. np->parent = NULL;
  5989. if (atomic_dec_and_test(&p->refcnt)) {
  5990. list_del(&p->list);
  5991. platform_device_unregister(p->plat_dev);
  5992. }
  5993. mutex_unlock(&niu_parent_lock);
  5994. }
  5995. static void *niu_pci_alloc_coherent(struct device *dev, size_t size,
  5996. u64 *handle, gfp_t flag)
  5997. {
  5998. dma_addr_t dh;
  5999. void *ret;
  6000. ret = dma_alloc_coherent(dev, size, &dh, flag);
  6001. if (ret)
  6002. *handle = dh;
  6003. return ret;
  6004. }
  6005. static void niu_pci_free_coherent(struct device *dev, size_t size,
  6006. void *cpu_addr, u64 handle)
  6007. {
  6008. dma_free_coherent(dev, size, cpu_addr, handle);
  6009. }
  6010. static u64 niu_pci_map_page(struct device *dev, struct page *page,
  6011. unsigned long offset, size_t size,
  6012. enum dma_data_direction direction)
  6013. {
  6014. return dma_map_page(dev, page, offset, size, direction);
  6015. }
  6016. static void niu_pci_unmap_page(struct device *dev, u64 dma_address,
  6017. size_t size, enum dma_data_direction direction)
  6018. {
  6019. return dma_unmap_page(dev, dma_address, size, direction);
  6020. }
  6021. static u64 niu_pci_map_single(struct device *dev, void *cpu_addr,
  6022. size_t size,
  6023. enum dma_data_direction direction)
  6024. {
  6025. return dma_map_single(dev, cpu_addr, size, direction);
  6026. }
  6027. static void niu_pci_unmap_single(struct device *dev, u64 dma_address,
  6028. size_t size,
  6029. enum dma_data_direction direction)
  6030. {
  6031. dma_unmap_single(dev, dma_address, size, direction);
  6032. }
  6033. static const struct niu_ops niu_pci_ops = {
  6034. .alloc_coherent = niu_pci_alloc_coherent,
  6035. .free_coherent = niu_pci_free_coherent,
  6036. .map_page = niu_pci_map_page,
  6037. .unmap_page = niu_pci_unmap_page,
  6038. .map_single = niu_pci_map_single,
  6039. .unmap_single = niu_pci_unmap_single,
  6040. };
  6041. static void __devinit niu_driver_version(void)
  6042. {
  6043. static int niu_version_printed;
  6044. if (niu_version_printed++ == 0)
  6045. pr_info("%s", version);
  6046. }
  6047. static struct net_device * __devinit niu_alloc_and_init(
  6048. struct device *gen_dev, struct pci_dev *pdev,
  6049. struct of_device *op, const struct niu_ops *ops,
  6050. u8 port)
  6051. {
  6052. struct net_device *dev = alloc_etherdev(sizeof(struct niu));
  6053. struct niu *np;
  6054. if (!dev) {
  6055. dev_err(gen_dev, PFX "Etherdev alloc failed, aborting.\n");
  6056. return NULL;
  6057. }
  6058. SET_NETDEV_DEV(dev, gen_dev);
  6059. np = netdev_priv(dev);
  6060. np->dev = dev;
  6061. np->pdev = pdev;
  6062. np->op = op;
  6063. np->device = gen_dev;
  6064. np->ops = ops;
  6065. np->msg_enable = niu_debug;
  6066. spin_lock_init(&np->lock);
  6067. INIT_WORK(&np->reset_task, niu_reset_task);
  6068. np->port = port;
  6069. return dev;
  6070. }
  6071. static void __devinit niu_assign_netdev_ops(struct net_device *dev)
  6072. {
  6073. dev->open = niu_open;
  6074. dev->stop = niu_close;
  6075. dev->get_stats = niu_get_stats;
  6076. dev->set_multicast_list = niu_set_rx_mode;
  6077. dev->set_mac_address = niu_set_mac_addr;
  6078. dev->do_ioctl = niu_ioctl;
  6079. dev->tx_timeout = niu_tx_timeout;
  6080. dev->hard_start_xmit = niu_start_xmit;
  6081. dev->ethtool_ops = &niu_ethtool_ops;
  6082. dev->watchdog_timeo = NIU_TX_TIMEOUT;
  6083. dev->change_mtu = niu_change_mtu;
  6084. }
  6085. static void __devinit niu_device_announce(struct niu *np)
  6086. {
  6087. struct net_device *dev = np->dev;
  6088. int i;
  6089. pr_info("%s: NIU Ethernet ", dev->name);
  6090. for (i = 0; i < 6; i++)
  6091. printk("%2.2x%c", dev->dev_addr[i],
  6092. i == 5 ? '\n' : ':');
  6093. pr_info("%s: Port type[%s] mode[%s:%s] XCVR[%s] phy[%s]\n",
  6094. dev->name,
  6095. (np->flags & NIU_FLAGS_XMAC ? "XMAC" : "BMAC"),
  6096. (np->flags & NIU_FLAGS_10G ? "10G" : "1G"),
  6097. (np->flags & NIU_FLAGS_FIBER ? "FIBER" : "COPPER"),
  6098. (np->mac_xcvr == MAC_XCVR_MII ? "MII" :
  6099. (np->mac_xcvr == MAC_XCVR_PCS ? "PCS" : "XPCS")),
  6100. np->vpd.phy_type);
  6101. }
  6102. static int __devinit niu_pci_init_one(struct pci_dev *pdev,
  6103. const struct pci_device_id *ent)
  6104. {
  6105. unsigned long niureg_base, niureg_len;
  6106. union niu_parent_id parent_id;
  6107. struct net_device *dev;
  6108. struct niu *np;
  6109. int err, pos;
  6110. u64 dma_mask;
  6111. u16 val16;
  6112. niu_driver_version();
  6113. err = pci_enable_device(pdev);
  6114. if (err) {
  6115. dev_err(&pdev->dev, PFX "Cannot enable PCI device, "
  6116. "aborting.\n");
  6117. return err;
  6118. }
  6119. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM) ||
  6120. !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  6121. dev_err(&pdev->dev, PFX "Cannot find proper PCI device "
  6122. "base addresses, aborting.\n");
  6123. err = -ENODEV;
  6124. goto err_out_disable_pdev;
  6125. }
  6126. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  6127. if (err) {
  6128. dev_err(&pdev->dev, PFX "Cannot obtain PCI resources, "
  6129. "aborting.\n");
  6130. goto err_out_disable_pdev;
  6131. }
  6132. pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  6133. if (pos <= 0) {
  6134. dev_err(&pdev->dev, PFX "Cannot find PCI Express capability, "
  6135. "aborting.\n");
  6136. goto err_out_free_res;
  6137. }
  6138. dev = niu_alloc_and_init(&pdev->dev, pdev, NULL,
  6139. &niu_pci_ops, PCI_FUNC(pdev->devfn));
  6140. if (!dev) {
  6141. err = -ENOMEM;
  6142. goto err_out_free_res;
  6143. }
  6144. np = netdev_priv(dev);
  6145. memset(&parent_id, 0, sizeof(parent_id));
  6146. parent_id.pci.domain = pci_domain_nr(pdev->bus);
  6147. parent_id.pci.bus = pdev->bus->number;
  6148. parent_id.pci.device = PCI_SLOT(pdev->devfn);
  6149. np->parent = niu_get_parent(np, &parent_id,
  6150. PLAT_TYPE_ATLAS);
  6151. if (!np->parent) {
  6152. err = -ENOMEM;
  6153. goto err_out_free_dev;
  6154. }
  6155. pci_read_config_word(pdev, pos + PCI_EXP_DEVCTL, &val16);
  6156. val16 &= ~PCI_EXP_DEVCTL_NOSNOOP_EN;
  6157. val16 |= (PCI_EXP_DEVCTL_CERE |
  6158. PCI_EXP_DEVCTL_NFERE |
  6159. PCI_EXP_DEVCTL_FERE |
  6160. PCI_EXP_DEVCTL_URRE |
  6161. PCI_EXP_DEVCTL_RELAX_EN);
  6162. pci_write_config_word(pdev, pos + PCI_EXP_DEVCTL, val16);
  6163. dma_mask = DMA_44BIT_MASK;
  6164. err = pci_set_dma_mask(pdev, dma_mask);
  6165. if (!err) {
  6166. dev->features |= NETIF_F_HIGHDMA;
  6167. err = pci_set_consistent_dma_mask(pdev, dma_mask);
  6168. if (err) {
  6169. dev_err(&pdev->dev, PFX "Unable to obtain 44 bit "
  6170. "DMA for consistent allocations, "
  6171. "aborting.\n");
  6172. goto err_out_release_parent;
  6173. }
  6174. }
  6175. if (err || dma_mask == DMA_32BIT_MASK) {
  6176. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  6177. if (err) {
  6178. dev_err(&pdev->dev, PFX "No usable DMA configuration, "
  6179. "aborting.\n");
  6180. goto err_out_release_parent;
  6181. }
  6182. }
  6183. dev->features |= (NETIF_F_SG | NETIF_F_HW_CSUM);
  6184. niureg_base = pci_resource_start(pdev, 0);
  6185. niureg_len = pci_resource_len(pdev, 0);
  6186. np->regs = ioremap_nocache(niureg_base, niureg_len);
  6187. if (!np->regs) {
  6188. dev_err(&pdev->dev, PFX "Cannot map device registers, "
  6189. "aborting.\n");
  6190. err = -ENOMEM;
  6191. goto err_out_release_parent;
  6192. }
  6193. pci_set_master(pdev);
  6194. pci_save_state(pdev);
  6195. dev->irq = pdev->irq;
  6196. niu_assign_netdev_ops(dev);
  6197. err = niu_get_invariants(np);
  6198. if (err) {
  6199. if (err != -ENODEV)
  6200. dev_err(&pdev->dev, PFX "Problem fetching invariants "
  6201. "of chip, aborting.\n");
  6202. goto err_out_iounmap;
  6203. }
  6204. err = register_netdev(dev);
  6205. if (err) {
  6206. dev_err(&pdev->dev, PFX "Cannot register net device, "
  6207. "aborting.\n");
  6208. goto err_out_iounmap;
  6209. }
  6210. pci_set_drvdata(pdev, dev);
  6211. niu_device_announce(np);
  6212. return 0;
  6213. err_out_iounmap:
  6214. if (np->regs) {
  6215. iounmap(np->regs);
  6216. np->regs = NULL;
  6217. }
  6218. err_out_release_parent:
  6219. niu_put_parent(np);
  6220. err_out_free_dev:
  6221. free_netdev(dev);
  6222. err_out_free_res:
  6223. pci_release_regions(pdev);
  6224. err_out_disable_pdev:
  6225. pci_disable_device(pdev);
  6226. pci_set_drvdata(pdev, NULL);
  6227. return err;
  6228. }
  6229. static void __devexit niu_pci_remove_one(struct pci_dev *pdev)
  6230. {
  6231. struct net_device *dev = pci_get_drvdata(pdev);
  6232. if (dev) {
  6233. struct niu *np = netdev_priv(dev);
  6234. unregister_netdev(dev);
  6235. if (np->regs) {
  6236. iounmap(np->regs);
  6237. np->regs = NULL;
  6238. }
  6239. niu_ldg_free(np);
  6240. niu_put_parent(np);
  6241. free_netdev(dev);
  6242. pci_release_regions(pdev);
  6243. pci_disable_device(pdev);
  6244. pci_set_drvdata(pdev, NULL);
  6245. }
  6246. }
  6247. static int niu_suspend(struct pci_dev *pdev, pm_message_t state)
  6248. {
  6249. struct net_device *dev = pci_get_drvdata(pdev);
  6250. struct niu *np = netdev_priv(dev);
  6251. unsigned long flags;
  6252. if (!netif_running(dev))
  6253. return 0;
  6254. flush_scheduled_work();
  6255. niu_netif_stop(np);
  6256. del_timer_sync(&np->timer);
  6257. spin_lock_irqsave(&np->lock, flags);
  6258. niu_enable_interrupts(np, 0);
  6259. spin_unlock_irqrestore(&np->lock, flags);
  6260. netif_device_detach(dev);
  6261. spin_lock_irqsave(&np->lock, flags);
  6262. niu_stop_hw(np);
  6263. spin_unlock_irqrestore(&np->lock, flags);
  6264. pci_save_state(pdev);
  6265. return 0;
  6266. }
  6267. static int niu_resume(struct pci_dev *pdev)
  6268. {
  6269. struct net_device *dev = pci_get_drvdata(pdev);
  6270. struct niu *np = netdev_priv(dev);
  6271. unsigned long flags;
  6272. int err;
  6273. if (!netif_running(dev))
  6274. return 0;
  6275. pci_restore_state(pdev);
  6276. netif_device_attach(dev);
  6277. spin_lock_irqsave(&np->lock, flags);
  6278. err = niu_init_hw(np);
  6279. if (!err) {
  6280. np->timer.expires = jiffies + HZ;
  6281. add_timer(&np->timer);
  6282. niu_netif_start(np);
  6283. }
  6284. spin_unlock_irqrestore(&np->lock, flags);
  6285. return err;
  6286. }
  6287. static struct pci_driver niu_pci_driver = {
  6288. .name = DRV_MODULE_NAME,
  6289. .id_table = niu_pci_tbl,
  6290. .probe = niu_pci_init_one,
  6291. .remove = __devexit_p(niu_pci_remove_one),
  6292. .suspend = niu_suspend,
  6293. .resume = niu_resume,
  6294. };
  6295. #ifdef CONFIG_SPARC64
  6296. static void *niu_phys_alloc_coherent(struct device *dev, size_t size,
  6297. u64 *dma_addr, gfp_t flag)
  6298. {
  6299. unsigned long order = get_order(size);
  6300. unsigned long page = __get_free_pages(flag, order);
  6301. if (page == 0UL)
  6302. return NULL;
  6303. memset((char *)page, 0, PAGE_SIZE << order);
  6304. *dma_addr = __pa(page);
  6305. return (void *) page;
  6306. }
  6307. static void niu_phys_free_coherent(struct device *dev, size_t size,
  6308. void *cpu_addr, u64 handle)
  6309. {
  6310. unsigned long order = get_order(size);
  6311. free_pages((unsigned long) cpu_addr, order);
  6312. }
  6313. static u64 niu_phys_map_page(struct device *dev, struct page *page,
  6314. unsigned long offset, size_t size,
  6315. enum dma_data_direction direction)
  6316. {
  6317. return page_to_phys(page) + offset;
  6318. }
  6319. static void niu_phys_unmap_page(struct device *dev, u64 dma_address,
  6320. size_t size, enum dma_data_direction direction)
  6321. {
  6322. /* Nothing to do. */
  6323. }
  6324. static u64 niu_phys_map_single(struct device *dev, void *cpu_addr,
  6325. size_t size,
  6326. enum dma_data_direction direction)
  6327. {
  6328. return __pa(cpu_addr);
  6329. }
  6330. static void niu_phys_unmap_single(struct device *dev, u64 dma_address,
  6331. size_t size,
  6332. enum dma_data_direction direction)
  6333. {
  6334. /* Nothing to do. */
  6335. }
  6336. static const struct niu_ops niu_phys_ops = {
  6337. .alloc_coherent = niu_phys_alloc_coherent,
  6338. .free_coherent = niu_phys_free_coherent,
  6339. .map_page = niu_phys_map_page,
  6340. .unmap_page = niu_phys_unmap_page,
  6341. .map_single = niu_phys_map_single,
  6342. .unmap_single = niu_phys_unmap_single,
  6343. };
  6344. static unsigned long res_size(struct resource *r)
  6345. {
  6346. return r->end - r->start + 1UL;
  6347. }
  6348. static int __devinit niu_of_probe(struct of_device *op,
  6349. const struct of_device_id *match)
  6350. {
  6351. union niu_parent_id parent_id;
  6352. struct net_device *dev;
  6353. struct niu *np;
  6354. const u32 *reg;
  6355. int err;
  6356. niu_driver_version();
  6357. reg = of_get_property(op->node, "reg", NULL);
  6358. if (!reg) {
  6359. dev_err(&op->dev, PFX "%s: No 'reg' property, aborting.\n",
  6360. op->node->full_name);
  6361. return -ENODEV;
  6362. }
  6363. dev = niu_alloc_and_init(&op->dev, NULL, op,
  6364. &niu_phys_ops, reg[0] & 0x1);
  6365. if (!dev) {
  6366. err = -ENOMEM;
  6367. goto err_out;
  6368. }
  6369. np = netdev_priv(dev);
  6370. memset(&parent_id, 0, sizeof(parent_id));
  6371. parent_id.of = of_get_parent(op->node);
  6372. np->parent = niu_get_parent(np, &parent_id,
  6373. PLAT_TYPE_NIU);
  6374. if (!np->parent) {
  6375. err = -ENOMEM;
  6376. goto err_out_free_dev;
  6377. }
  6378. dev->features |= (NETIF_F_SG | NETIF_F_HW_CSUM);
  6379. np->regs = of_ioremap(&op->resource[1], 0,
  6380. res_size(&op->resource[1]),
  6381. "niu regs");
  6382. if (!np->regs) {
  6383. dev_err(&op->dev, PFX "Cannot map device registers, "
  6384. "aborting.\n");
  6385. err = -ENOMEM;
  6386. goto err_out_release_parent;
  6387. }
  6388. np->vir_regs_1 = of_ioremap(&op->resource[2], 0,
  6389. res_size(&op->resource[2]),
  6390. "niu vregs-1");
  6391. if (!np->vir_regs_1) {
  6392. dev_err(&op->dev, PFX "Cannot map device vir registers 1, "
  6393. "aborting.\n");
  6394. err = -ENOMEM;
  6395. goto err_out_iounmap;
  6396. }
  6397. np->vir_regs_2 = of_ioremap(&op->resource[3], 0,
  6398. res_size(&op->resource[3]),
  6399. "niu vregs-2");
  6400. if (!np->vir_regs_2) {
  6401. dev_err(&op->dev, PFX "Cannot map device vir registers 2, "
  6402. "aborting.\n");
  6403. err = -ENOMEM;
  6404. goto err_out_iounmap;
  6405. }
  6406. niu_assign_netdev_ops(dev);
  6407. err = niu_get_invariants(np);
  6408. if (err) {
  6409. if (err != -ENODEV)
  6410. dev_err(&op->dev, PFX "Problem fetching invariants "
  6411. "of chip, aborting.\n");
  6412. goto err_out_iounmap;
  6413. }
  6414. err = register_netdev(dev);
  6415. if (err) {
  6416. dev_err(&op->dev, PFX "Cannot register net device, "
  6417. "aborting.\n");
  6418. goto err_out_iounmap;
  6419. }
  6420. dev_set_drvdata(&op->dev, dev);
  6421. niu_device_announce(np);
  6422. return 0;
  6423. err_out_iounmap:
  6424. if (np->vir_regs_1) {
  6425. of_iounmap(&op->resource[2], np->vir_regs_1,
  6426. res_size(&op->resource[2]));
  6427. np->vir_regs_1 = NULL;
  6428. }
  6429. if (np->vir_regs_2) {
  6430. of_iounmap(&op->resource[3], np->vir_regs_2,
  6431. res_size(&op->resource[3]));
  6432. np->vir_regs_2 = NULL;
  6433. }
  6434. if (np->regs) {
  6435. of_iounmap(&op->resource[1], np->regs,
  6436. res_size(&op->resource[1]));
  6437. np->regs = NULL;
  6438. }
  6439. err_out_release_parent:
  6440. niu_put_parent(np);
  6441. err_out_free_dev:
  6442. free_netdev(dev);
  6443. err_out:
  6444. return err;
  6445. }
  6446. static int __devexit niu_of_remove(struct of_device *op)
  6447. {
  6448. struct net_device *dev = dev_get_drvdata(&op->dev);
  6449. if (dev) {
  6450. struct niu *np = netdev_priv(dev);
  6451. unregister_netdev(dev);
  6452. if (np->vir_regs_1) {
  6453. of_iounmap(&op->resource[2], np->vir_regs_1,
  6454. res_size(&op->resource[2]));
  6455. np->vir_regs_1 = NULL;
  6456. }
  6457. if (np->vir_regs_2) {
  6458. of_iounmap(&op->resource[3], np->vir_regs_2,
  6459. res_size(&op->resource[3]));
  6460. np->vir_regs_2 = NULL;
  6461. }
  6462. if (np->regs) {
  6463. of_iounmap(&op->resource[1], np->regs,
  6464. res_size(&op->resource[1]));
  6465. np->regs = NULL;
  6466. }
  6467. niu_ldg_free(np);
  6468. niu_put_parent(np);
  6469. free_netdev(dev);
  6470. dev_set_drvdata(&op->dev, NULL);
  6471. }
  6472. return 0;
  6473. }
  6474. static struct of_device_id niu_match[] = {
  6475. {
  6476. .name = "network",
  6477. .compatible = "SUNW,niusl",
  6478. },
  6479. {},
  6480. };
  6481. MODULE_DEVICE_TABLE(of, niu_match);
  6482. static struct of_platform_driver niu_of_driver = {
  6483. .name = "niu",
  6484. .match_table = niu_match,
  6485. .probe = niu_of_probe,
  6486. .remove = __devexit_p(niu_of_remove),
  6487. };
  6488. #endif /* CONFIG_SPARC64 */
  6489. static int __init niu_init(void)
  6490. {
  6491. int err = 0;
  6492. BUILD_BUG_ON(PAGE_SIZE < 4 * 1024);
  6493. niu_debug = netif_msg_init(debug, NIU_MSG_DEFAULT);
  6494. #ifdef CONFIG_SPARC64
  6495. err = of_register_driver(&niu_of_driver, &of_bus_type);
  6496. #endif
  6497. if (!err) {
  6498. err = pci_register_driver(&niu_pci_driver);
  6499. #ifdef CONFIG_SPARC64
  6500. if (err)
  6501. of_unregister_driver(&niu_of_driver);
  6502. #endif
  6503. }
  6504. return err;
  6505. }
  6506. static void __exit niu_exit(void)
  6507. {
  6508. pci_unregister_driver(&niu_pci_driver);
  6509. #ifdef CONFIG_SPARC64
  6510. of_unregister_driver(&niu_of_driver);
  6511. #endif
  6512. }
  6513. module_init(niu_init);
  6514. module_exit(niu_exit);