nouveau_state.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include <nouveau_drm.h>
  35. #include "nouveau_fbcon.h"
  36. #include <core/ramht.h>
  37. #include "nouveau_pm.h"
  38. #include "nv50_display.h"
  39. #include <engine/fifo.h>
  40. #include "nouveau_fence.h"
  41. #include "nouveau_software.h"
  42. static void nouveau_stub_takedown(struct drm_device *dev) {}
  43. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  44. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  45. {
  46. struct drm_nouveau_private *dev_priv = dev->dev_private;
  47. struct nouveau_engine *engine = &dev_priv->engine;
  48. switch (dev_priv->chipset & 0xf0) {
  49. case 0x00:
  50. engine->instmem.init = nv04_instmem_init;
  51. engine->instmem.takedown = nv04_instmem_takedown;
  52. engine->instmem.suspend = nv04_instmem_suspend;
  53. engine->instmem.resume = nv04_instmem_resume;
  54. engine->instmem.get = nv04_instmem_get;
  55. engine->instmem.put = nv04_instmem_put;
  56. engine->instmem.map = nv04_instmem_map;
  57. engine->instmem.unmap = nv04_instmem_unmap;
  58. engine->instmem.flush = nv04_instmem_flush;
  59. engine->mc.init = nv04_mc_init;
  60. engine->mc.takedown = nv04_mc_takedown;
  61. engine->timer.init = nv04_timer_init;
  62. engine->timer.read = nv04_timer_read;
  63. engine->timer.takedown = nv04_timer_takedown;
  64. engine->fb.init = nv04_fb_init;
  65. engine->fb.takedown = nv04_fb_takedown;
  66. engine->display.early_init = nv04_display_early_init;
  67. engine->display.late_takedown = nv04_display_late_takedown;
  68. engine->display.create = nv04_display_create;
  69. engine->display.destroy = nv04_display_destroy;
  70. engine->display.init = nv04_display_init;
  71. engine->display.fini = nv04_display_fini;
  72. engine->pm.clocks_get = nv04_pm_clocks_get;
  73. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  74. engine->pm.clocks_set = nv04_pm_clocks_set;
  75. engine->vram.init = nv04_fb_vram_init;
  76. engine->vram.takedown = nouveau_stub_takedown;
  77. engine->vram.flags_valid = nouveau_mem_flags_valid;
  78. break;
  79. case 0x10:
  80. engine->instmem.init = nv04_instmem_init;
  81. engine->instmem.takedown = nv04_instmem_takedown;
  82. engine->instmem.suspend = nv04_instmem_suspend;
  83. engine->instmem.resume = nv04_instmem_resume;
  84. engine->instmem.get = nv04_instmem_get;
  85. engine->instmem.put = nv04_instmem_put;
  86. engine->instmem.map = nv04_instmem_map;
  87. engine->instmem.unmap = nv04_instmem_unmap;
  88. engine->instmem.flush = nv04_instmem_flush;
  89. engine->mc.init = nv04_mc_init;
  90. engine->mc.takedown = nv04_mc_takedown;
  91. engine->timer.init = nv04_timer_init;
  92. engine->timer.read = nv04_timer_read;
  93. engine->timer.takedown = nv04_timer_takedown;
  94. engine->fb.init = nv10_fb_init;
  95. engine->fb.takedown = nv10_fb_takedown;
  96. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  97. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  98. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  99. engine->display.early_init = nv04_display_early_init;
  100. engine->display.late_takedown = nv04_display_late_takedown;
  101. engine->display.create = nv04_display_create;
  102. engine->display.destroy = nv04_display_destroy;
  103. engine->display.init = nv04_display_init;
  104. engine->display.fini = nv04_display_fini;
  105. engine->pm.clocks_get = nv04_pm_clocks_get;
  106. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  107. engine->pm.clocks_set = nv04_pm_clocks_set;
  108. if (dev_priv->chipset == 0x1a ||
  109. dev_priv->chipset == 0x1f)
  110. engine->vram.init = nv1a_fb_vram_init;
  111. else
  112. engine->vram.init = nv10_fb_vram_init;
  113. engine->vram.takedown = nouveau_stub_takedown;
  114. engine->vram.flags_valid = nouveau_mem_flags_valid;
  115. break;
  116. case 0x20:
  117. engine->instmem.init = nv04_instmem_init;
  118. engine->instmem.takedown = nv04_instmem_takedown;
  119. engine->instmem.suspend = nv04_instmem_suspend;
  120. engine->instmem.resume = nv04_instmem_resume;
  121. engine->instmem.get = nv04_instmem_get;
  122. engine->instmem.put = nv04_instmem_put;
  123. engine->instmem.map = nv04_instmem_map;
  124. engine->instmem.unmap = nv04_instmem_unmap;
  125. engine->instmem.flush = nv04_instmem_flush;
  126. engine->mc.init = nv04_mc_init;
  127. engine->mc.takedown = nv04_mc_takedown;
  128. engine->timer.init = nv04_timer_init;
  129. engine->timer.read = nv04_timer_read;
  130. engine->timer.takedown = nv04_timer_takedown;
  131. engine->fb.init = nv20_fb_init;
  132. engine->fb.takedown = nv20_fb_takedown;
  133. engine->fb.init_tile_region = nv20_fb_init_tile_region;
  134. engine->fb.set_tile_region = nv20_fb_set_tile_region;
  135. engine->fb.free_tile_region = nv20_fb_free_tile_region;
  136. engine->display.early_init = nv04_display_early_init;
  137. engine->display.late_takedown = nv04_display_late_takedown;
  138. engine->display.create = nv04_display_create;
  139. engine->display.destroy = nv04_display_destroy;
  140. engine->display.init = nv04_display_init;
  141. engine->display.fini = nv04_display_fini;
  142. engine->pm.clocks_get = nv04_pm_clocks_get;
  143. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  144. engine->pm.clocks_set = nv04_pm_clocks_set;
  145. engine->vram.init = nv20_fb_vram_init;
  146. engine->vram.takedown = nouveau_stub_takedown;
  147. engine->vram.flags_valid = nouveau_mem_flags_valid;
  148. break;
  149. case 0x30:
  150. engine->instmem.init = nv04_instmem_init;
  151. engine->instmem.takedown = nv04_instmem_takedown;
  152. engine->instmem.suspend = nv04_instmem_suspend;
  153. engine->instmem.resume = nv04_instmem_resume;
  154. engine->instmem.get = nv04_instmem_get;
  155. engine->instmem.put = nv04_instmem_put;
  156. engine->instmem.map = nv04_instmem_map;
  157. engine->instmem.unmap = nv04_instmem_unmap;
  158. engine->instmem.flush = nv04_instmem_flush;
  159. engine->mc.init = nv04_mc_init;
  160. engine->mc.takedown = nv04_mc_takedown;
  161. engine->timer.init = nv04_timer_init;
  162. engine->timer.read = nv04_timer_read;
  163. engine->timer.takedown = nv04_timer_takedown;
  164. engine->fb.init = nv30_fb_init;
  165. engine->fb.takedown = nv30_fb_takedown;
  166. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  167. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  168. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  169. engine->display.early_init = nv04_display_early_init;
  170. engine->display.late_takedown = nv04_display_late_takedown;
  171. engine->display.create = nv04_display_create;
  172. engine->display.destroy = nv04_display_destroy;
  173. engine->display.init = nv04_display_init;
  174. engine->display.fini = nv04_display_fini;
  175. engine->pm.clocks_get = nv04_pm_clocks_get;
  176. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  177. engine->pm.clocks_set = nv04_pm_clocks_set;
  178. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  179. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  180. engine->vram.init = nv20_fb_vram_init;
  181. engine->vram.takedown = nouveau_stub_takedown;
  182. engine->vram.flags_valid = nouveau_mem_flags_valid;
  183. break;
  184. case 0x40:
  185. case 0x60:
  186. engine->instmem.init = nv04_instmem_init;
  187. engine->instmem.takedown = nv04_instmem_takedown;
  188. engine->instmem.suspend = nv04_instmem_suspend;
  189. engine->instmem.resume = nv04_instmem_resume;
  190. engine->instmem.get = nv04_instmem_get;
  191. engine->instmem.put = nv04_instmem_put;
  192. engine->instmem.map = nv04_instmem_map;
  193. engine->instmem.unmap = nv04_instmem_unmap;
  194. engine->instmem.flush = nv04_instmem_flush;
  195. engine->mc.init = nv40_mc_init;
  196. engine->mc.takedown = nv40_mc_takedown;
  197. engine->timer.init = nv04_timer_init;
  198. engine->timer.read = nv04_timer_read;
  199. engine->timer.takedown = nv04_timer_takedown;
  200. engine->fb.init = nv40_fb_init;
  201. engine->fb.takedown = nv40_fb_takedown;
  202. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  203. engine->fb.set_tile_region = nv40_fb_set_tile_region;
  204. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  205. engine->display.early_init = nv04_display_early_init;
  206. engine->display.late_takedown = nv04_display_late_takedown;
  207. engine->display.create = nv04_display_create;
  208. engine->display.destroy = nv04_display_destroy;
  209. engine->display.init = nv04_display_init;
  210. engine->display.fini = nv04_display_fini;
  211. engine->pm.clocks_get = nv40_pm_clocks_get;
  212. engine->pm.clocks_pre = nv40_pm_clocks_pre;
  213. engine->pm.clocks_set = nv40_pm_clocks_set;
  214. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  215. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  216. engine->pm.temp_get = nv40_temp_get;
  217. engine->pm.pwm_get = nv40_pm_pwm_get;
  218. engine->pm.pwm_set = nv40_pm_pwm_set;
  219. engine->vram.init = nv40_fb_vram_init;
  220. engine->vram.takedown = nouveau_stub_takedown;
  221. engine->vram.flags_valid = nouveau_mem_flags_valid;
  222. break;
  223. case 0x50:
  224. case 0x80: /* gotta love NVIDIA's consistency.. */
  225. case 0x90:
  226. case 0xa0:
  227. engine->instmem.init = nv50_instmem_init;
  228. engine->instmem.takedown = nv50_instmem_takedown;
  229. engine->instmem.suspend = nv50_instmem_suspend;
  230. engine->instmem.resume = nv50_instmem_resume;
  231. engine->instmem.get = nv50_instmem_get;
  232. engine->instmem.put = nv50_instmem_put;
  233. engine->instmem.map = nv50_instmem_map;
  234. engine->instmem.unmap = nv50_instmem_unmap;
  235. if (dev_priv->chipset == 0x50)
  236. engine->instmem.flush = nv50_instmem_flush;
  237. else
  238. engine->instmem.flush = nv84_instmem_flush;
  239. engine->mc.init = nv50_mc_init;
  240. engine->mc.takedown = nv50_mc_takedown;
  241. engine->timer.init = nv04_timer_init;
  242. engine->timer.read = nv04_timer_read;
  243. engine->timer.takedown = nv04_timer_takedown;
  244. engine->fb.init = nv50_fb_init;
  245. engine->fb.takedown = nv50_fb_takedown;
  246. engine->display.early_init = nv50_display_early_init;
  247. engine->display.late_takedown = nv50_display_late_takedown;
  248. engine->display.create = nv50_display_create;
  249. engine->display.destroy = nv50_display_destroy;
  250. engine->display.init = nv50_display_init;
  251. engine->display.fini = nv50_display_fini;
  252. switch (dev_priv->chipset) {
  253. case 0x84:
  254. case 0x86:
  255. case 0x92:
  256. case 0x94:
  257. case 0x96:
  258. case 0x98:
  259. case 0xa0:
  260. case 0xaa:
  261. case 0xac:
  262. case 0x50:
  263. engine->pm.clocks_get = nv50_pm_clocks_get;
  264. engine->pm.clocks_pre = nv50_pm_clocks_pre;
  265. engine->pm.clocks_set = nv50_pm_clocks_set;
  266. break;
  267. default:
  268. engine->pm.clocks_get = nva3_pm_clocks_get;
  269. engine->pm.clocks_pre = nva3_pm_clocks_pre;
  270. engine->pm.clocks_set = nva3_pm_clocks_set;
  271. break;
  272. }
  273. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  274. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  275. if (dev_priv->chipset >= 0x84)
  276. engine->pm.temp_get = nv84_temp_get;
  277. else
  278. engine->pm.temp_get = nv40_temp_get;
  279. engine->pm.pwm_get = nv50_pm_pwm_get;
  280. engine->pm.pwm_set = nv50_pm_pwm_set;
  281. engine->vram.init = nv50_vram_init;
  282. engine->vram.takedown = nv50_vram_fini;
  283. engine->vram.get = nv50_vram_new;
  284. engine->vram.put = nv50_vram_del;
  285. engine->vram.flags_valid = nv50_vram_flags_valid;
  286. break;
  287. case 0xc0:
  288. engine->instmem.init = nvc0_instmem_init;
  289. engine->instmem.takedown = nvc0_instmem_takedown;
  290. engine->instmem.suspend = nvc0_instmem_suspend;
  291. engine->instmem.resume = nvc0_instmem_resume;
  292. engine->instmem.get = nv50_instmem_get;
  293. engine->instmem.put = nv50_instmem_put;
  294. engine->instmem.map = nv50_instmem_map;
  295. engine->instmem.unmap = nv50_instmem_unmap;
  296. engine->instmem.flush = nv84_instmem_flush;
  297. engine->mc.init = nv50_mc_init;
  298. engine->mc.takedown = nv50_mc_takedown;
  299. engine->timer.init = nv04_timer_init;
  300. engine->timer.read = nv04_timer_read;
  301. engine->timer.takedown = nv04_timer_takedown;
  302. engine->fb.init = nvc0_fb_init;
  303. engine->fb.takedown = nvc0_fb_takedown;
  304. engine->display.early_init = nv50_display_early_init;
  305. engine->display.late_takedown = nv50_display_late_takedown;
  306. engine->display.create = nv50_display_create;
  307. engine->display.destroy = nv50_display_destroy;
  308. engine->display.init = nv50_display_init;
  309. engine->display.fini = nv50_display_fini;
  310. engine->vram.init = nvc0_vram_init;
  311. engine->vram.takedown = nv50_vram_fini;
  312. engine->vram.get = nvc0_vram_new;
  313. engine->vram.put = nv50_vram_del;
  314. engine->vram.flags_valid = nvc0_vram_flags_valid;
  315. engine->pm.temp_get = nv84_temp_get;
  316. engine->pm.clocks_get = nvc0_pm_clocks_get;
  317. engine->pm.clocks_pre = nvc0_pm_clocks_pre;
  318. engine->pm.clocks_set = nvc0_pm_clocks_set;
  319. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  320. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  321. engine->pm.pwm_get = nv50_pm_pwm_get;
  322. engine->pm.pwm_set = nv50_pm_pwm_set;
  323. break;
  324. case 0xd0:
  325. engine->instmem.init = nvc0_instmem_init;
  326. engine->instmem.takedown = nvc0_instmem_takedown;
  327. engine->instmem.suspend = nvc0_instmem_suspend;
  328. engine->instmem.resume = nvc0_instmem_resume;
  329. engine->instmem.get = nv50_instmem_get;
  330. engine->instmem.put = nv50_instmem_put;
  331. engine->instmem.map = nv50_instmem_map;
  332. engine->instmem.unmap = nv50_instmem_unmap;
  333. engine->instmem.flush = nv84_instmem_flush;
  334. engine->mc.init = nv50_mc_init;
  335. engine->mc.takedown = nv50_mc_takedown;
  336. engine->timer.init = nv04_timer_init;
  337. engine->timer.read = nv04_timer_read;
  338. engine->timer.takedown = nv04_timer_takedown;
  339. engine->fb.init = nvc0_fb_init;
  340. engine->fb.takedown = nvc0_fb_takedown;
  341. engine->display.early_init = nouveau_stub_init;
  342. engine->display.late_takedown = nouveau_stub_takedown;
  343. engine->display.create = nvd0_display_create;
  344. engine->display.destroy = nvd0_display_destroy;
  345. engine->display.init = nvd0_display_init;
  346. engine->display.fini = nvd0_display_fini;
  347. engine->vram.init = nvc0_vram_init;
  348. engine->vram.takedown = nv50_vram_fini;
  349. engine->vram.get = nvc0_vram_new;
  350. engine->vram.put = nv50_vram_del;
  351. engine->vram.flags_valid = nvc0_vram_flags_valid;
  352. engine->pm.temp_get = nv84_temp_get;
  353. engine->pm.clocks_get = nvc0_pm_clocks_get;
  354. engine->pm.clocks_pre = nvc0_pm_clocks_pre;
  355. engine->pm.clocks_set = nvc0_pm_clocks_set;
  356. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  357. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  358. break;
  359. case 0xe0:
  360. engine->instmem.init = nvc0_instmem_init;
  361. engine->instmem.takedown = nvc0_instmem_takedown;
  362. engine->instmem.suspend = nvc0_instmem_suspend;
  363. engine->instmem.resume = nvc0_instmem_resume;
  364. engine->instmem.get = nv50_instmem_get;
  365. engine->instmem.put = nv50_instmem_put;
  366. engine->instmem.map = nv50_instmem_map;
  367. engine->instmem.unmap = nv50_instmem_unmap;
  368. engine->instmem.flush = nv84_instmem_flush;
  369. engine->mc.init = nv50_mc_init;
  370. engine->mc.takedown = nv50_mc_takedown;
  371. engine->timer.init = nv04_timer_init;
  372. engine->timer.read = nv04_timer_read;
  373. engine->timer.takedown = nv04_timer_takedown;
  374. engine->fb.init = nvc0_fb_init;
  375. engine->fb.takedown = nvc0_fb_takedown;
  376. engine->display.early_init = nouveau_stub_init;
  377. engine->display.late_takedown = nouveau_stub_takedown;
  378. engine->display.create = nvd0_display_create;
  379. engine->display.destroy = nvd0_display_destroy;
  380. engine->display.init = nvd0_display_init;
  381. engine->display.fini = nvd0_display_fini;
  382. engine->vram.init = nvc0_vram_init;
  383. engine->vram.takedown = nv50_vram_fini;
  384. engine->vram.get = nvc0_vram_new;
  385. engine->vram.put = nv50_vram_del;
  386. engine->vram.flags_valid = nvc0_vram_flags_valid;
  387. break;
  388. default:
  389. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  390. return 1;
  391. }
  392. /* headless mode */
  393. if (nouveau_modeset == 2) {
  394. engine->display.early_init = nouveau_stub_init;
  395. engine->display.late_takedown = nouveau_stub_takedown;
  396. engine->display.create = nouveau_stub_init;
  397. engine->display.init = nouveau_stub_init;
  398. engine->display.destroy = nouveau_stub_takedown;
  399. }
  400. return 0;
  401. }
  402. static unsigned int
  403. nouveau_vga_set_decode(void *priv, bool state)
  404. {
  405. struct drm_device *dev = priv;
  406. struct drm_nouveau_private *dev_priv = dev->dev_private;
  407. if (dev_priv->chipset >= 0x40)
  408. nv_wr32(dev, 0x88054, state);
  409. else
  410. nv_wr32(dev, 0x1854, state);
  411. if (state)
  412. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  413. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  414. else
  415. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  416. }
  417. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  418. enum vga_switcheroo_state state)
  419. {
  420. struct drm_device *dev = pci_get_drvdata(pdev);
  421. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  422. if (state == VGA_SWITCHEROO_ON) {
  423. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  424. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  425. nouveau_pci_resume(pdev);
  426. drm_kms_helper_poll_enable(dev);
  427. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  428. } else {
  429. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  430. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  431. drm_kms_helper_poll_disable(dev);
  432. nouveau_switcheroo_optimus_dsm();
  433. nouveau_pci_suspend(pdev, pmm);
  434. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  435. }
  436. }
  437. static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
  438. {
  439. struct drm_device *dev = pci_get_drvdata(pdev);
  440. nouveau_fbcon_output_poll_changed(dev);
  441. }
  442. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  443. {
  444. struct drm_device *dev = pci_get_drvdata(pdev);
  445. bool can_switch;
  446. spin_lock(&dev->count_lock);
  447. can_switch = (dev->open_count == 0);
  448. spin_unlock(&dev->count_lock);
  449. return can_switch;
  450. }
  451. static void
  452. nouveau_card_channel_fini(struct drm_device *dev)
  453. {
  454. struct drm_nouveau_private *dev_priv = dev->dev_private;
  455. if (dev_priv->channel)
  456. nouveau_channel_put_unlocked(&dev_priv->channel);
  457. }
  458. static int
  459. nouveau_card_channel_init(struct drm_device *dev)
  460. {
  461. struct drm_nouveau_private *dev_priv = dev->dev_private;
  462. struct nouveau_channel *chan;
  463. int ret;
  464. ret = nouveau_channel_alloc(dev, &chan, NULL, NvDmaFB, NvDmaTT);
  465. dev_priv->channel = chan;
  466. if (ret)
  467. return ret;
  468. mutex_unlock(&dev_priv->channel->mutex);
  469. nouveau_bo_move_init(chan);
  470. return 0;
  471. }
  472. static const struct vga_switcheroo_client_ops nouveau_switcheroo_ops = {
  473. .set_gpu_state = nouveau_switcheroo_set_state,
  474. .reprobe = nouveau_switcheroo_reprobe,
  475. .can_switch = nouveau_switcheroo_can_switch,
  476. };
  477. int
  478. nouveau_card_init(struct drm_device *dev)
  479. {
  480. struct drm_nouveau_private *dev_priv = dev->dev_private;
  481. struct nouveau_engine *engine;
  482. int ret, e = 0;
  483. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  484. vga_switcheroo_register_client(dev->pdev, &nouveau_switcheroo_ops);
  485. /* Initialise internal driver API hooks */
  486. ret = nouveau_init_engine_ptrs(dev);
  487. if (ret)
  488. goto out;
  489. engine = &dev_priv->engine;
  490. spin_lock_init(&dev_priv->channels.lock);
  491. spin_lock_init(&dev_priv->tile.lock);
  492. spin_lock_init(&dev_priv->context_switch_lock);
  493. spin_lock_init(&dev_priv->vm_lock);
  494. /* Make the CRTCs and I2C buses accessible */
  495. ret = engine->display.early_init(dev);
  496. if (ret)
  497. goto out;
  498. /* Parse BIOS tables / Run init tables if card not POSTed */
  499. ret = nouveau_bios_init(dev);
  500. if (ret)
  501. goto out_display_early;
  502. /* workaround an odd issue on nvc1 by disabling the device's
  503. * nosnoop capability. hopefully won't cause issues until a
  504. * better fix is found - assuming there is one...
  505. */
  506. if (dev_priv->chipset == 0xc1) {
  507. nv_mask(dev, 0x00088080, 0x00000800, 0x00000000);
  508. }
  509. /* PMC */
  510. ret = engine->mc.init(dev);
  511. if (ret)
  512. goto out_bios;
  513. /* PTIMER */
  514. ret = engine->timer.init(dev);
  515. if (ret)
  516. goto out_mc;
  517. /* PFB */
  518. ret = engine->fb.init(dev);
  519. if (ret)
  520. goto out_timer;
  521. ret = engine->vram.init(dev);
  522. if (ret)
  523. goto out_fb;
  524. ret = nouveau_gpuobj_init(dev);
  525. if (ret)
  526. goto out_vram;
  527. ret = engine->instmem.init(dev);
  528. if (ret)
  529. goto out_gpuobj;
  530. ret = nouveau_mem_vram_init(dev);
  531. if (ret)
  532. goto out_instmem;
  533. ret = nouveau_mem_gart_init(dev);
  534. if (ret)
  535. goto out_ttmvram;
  536. if (!dev_priv->noaccel) {
  537. switch (dev_priv->card_type) {
  538. case NV_04:
  539. nv04_fifo_create(dev);
  540. break;
  541. case NV_10:
  542. case NV_20:
  543. case NV_30:
  544. if (dev_priv->chipset < 0x17)
  545. nv10_fifo_create(dev);
  546. else
  547. nv17_fifo_create(dev);
  548. break;
  549. case NV_40:
  550. nv40_fifo_create(dev);
  551. break;
  552. case NV_50:
  553. if (dev_priv->chipset == 0x50)
  554. nv50_fifo_create(dev);
  555. else
  556. nv84_fifo_create(dev);
  557. break;
  558. case NV_C0:
  559. case NV_D0:
  560. nvc0_fifo_create(dev);
  561. break;
  562. case NV_E0:
  563. nve0_fifo_create(dev);
  564. break;
  565. default:
  566. break;
  567. }
  568. switch (dev_priv->card_type) {
  569. case NV_04:
  570. nv04_fence_create(dev);
  571. break;
  572. case NV_10:
  573. case NV_20:
  574. case NV_30:
  575. case NV_40:
  576. case NV_50:
  577. if (dev_priv->chipset < 0x84)
  578. nv10_fence_create(dev);
  579. else
  580. nv84_fence_create(dev);
  581. break;
  582. case NV_C0:
  583. case NV_D0:
  584. case NV_E0:
  585. nvc0_fence_create(dev);
  586. break;
  587. default:
  588. break;
  589. }
  590. switch (dev_priv->card_type) {
  591. case NV_04:
  592. case NV_10:
  593. case NV_20:
  594. case NV_30:
  595. case NV_40:
  596. nv04_software_create(dev);
  597. break;
  598. case NV_50:
  599. nv50_software_create(dev);
  600. break;
  601. case NV_C0:
  602. case NV_D0:
  603. case NV_E0:
  604. nvc0_software_create(dev);
  605. break;
  606. default:
  607. break;
  608. }
  609. switch (dev_priv->card_type) {
  610. case NV_04:
  611. nv04_graph_create(dev);
  612. break;
  613. case NV_10:
  614. nv10_graph_create(dev);
  615. break;
  616. case NV_20:
  617. case NV_30:
  618. nv20_graph_create(dev);
  619. break;
  620. case NV_40:
  621. nv40_graph_create(dev);
  622. break;
  623. case NV_50:
  624. nv50_graph_create(dev);
  625. break;
  626. case NV_C0:
  627. case NV_D0:
  628. nvc0_graph_create(dev);
  629. break;
  630. case NV_E0:
  631. nve0_graph_create(dev);
  632. break;
  633. default:
  634. break;
  635. }
  636. switch (dev_priv->chipset) {
  637. case 0x84:
  638. case 0x86:
  639. case 0x92:
  640. case 0x94:
  641. case 0x96:
  642. case 0xa0:
  643. nv84_crypt_create(dev);
  644. break;
  645. case 0x98:
  646. case 0xaa:
  647. case 0xac:
  648. nv98_crypt_create(dev);
  649. break;
  650. }
  651. switch (dev_priv->card_type) {
  652. case NV_50:
  653. switch (dev_priv->chipset) {
  654. case 0xa3:
  655. case 0xa5:
  656. case 0xa8:
  657. nva3_copy_create(dev);
  658. break;
  659. }
  660. break;
  661. case NV_C0:
  662. if (!(nv_rd32(dev, 0x022500) & 0x00000200))
  663. nvc0_copy_create(dev, 1);
  664. case NV_D0:
  665. if (!(nv_rd32(dev, 0x022500) & 0x00000100))
  666. nvc0_copy_create(dev, 0);
  667. break;
  668. default:
  669. break;
  670. }
  671. if (dev_priv->chipset >= 0xa3 || dev_priv->chipset == 0x98) {
  672. nv84_bsp_create(dev);
  673. nv84_vp_create(dev);
  674. nv98_ppp_create(dev);
  675. } else
  676. if (dev_priv->chipset >= 0x84) {
  677. nv50_mpeg_create(dev);
  678. nv84_bsp_create(dev);
  679. nv84_vp_create(dev);
  680. } else
  681. if (dev_priv->chipset >= 0x50) {
  682. nv50_mpeg_create(dev);
  683. } else
  684. if (dev_priv->card_type == NV_40 ||
  685. dev_priv->chipset == 0x31 ||
  686. dev_priv->chipset == 0x34 ||
  687. dev_priv->chipset == 0x36) {
  688. nv31_mpeg_create(dev);
  689. }
  690. for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
  691. if (dev_priv->eng[e]) {
  692. ret = dev_priv->eng[e]->init(dev, e);
  693. if (ret)
  694. goto out_engine;
  695. }
  696. }
  697. }
  698. ret = nouveau_irq_init(dev);
  699. if (ret)
  700. goto out_engine;
  701. ret = nouveau_display_create(dev);
  702. if (ret)
  703. goto out_irq;
  704. nouveau_backlight_init(dev);
  705. nouveau_pm_init(dev);
  706. if (dev_priv->eng[NVOBJ_ENGINE_GR]) {
  707. ret = nouveau_card_channel_init(dev);
  708. if (ret)
  709. goto out_pm;
  710. }
  711. if (dev->mode_config.num_crtc) {
  712. ret = nouveau_display_init(dev);
  713. if (ret)
  714. goto out_chan;
  715. nouveau_fbcon_init(dev);
  716. }
  717. return 0;
  718. out_chan:
  719. nouveau_card_channel_fini(dev);
  720. out_pm:
  721. nouveau_pm_fini(dev);
  722. nouveau_backlight_exit(dev);
  723. nouveau_display_destroy(dev);
  724. out_irq:
  725. nouveau_irq_fini(dev);
  726. out_engine:
  727. if (!dev_priv->noaccel) {
  728. for (e = e - 1; e >= 0; e--) {
  729. if (!dev_priv->eng[e])
  730. continue;
  731. dev_priv->eng[e]->fini(dev, e, false);
  732. dev_priv->eng[e]->destroy(dev,e );
  733. }
  734. }
  735. nouveau_mem_gart_fini(dev);
  736. out_ttmvram:
  737. nouveau_mem_vram_fini(dev);
  738. out_instmem:
  739. engine->instmem.takedown(dev);
  740. out_gpuobj:
  741. nouveau_gpuobj_takedown(dev);
  742. out_vram:
  743. engine->vram.takedown(dev);
  744. out_fb:
  745. engine->fb.takedown(dev);
  746. out_timer:
  747. engine->timer.takedown(dev);
  748. out_mc:
  749. engine->mc.takedown(dev);
  750. out_bios:
  751. nouveau_bios_takedown(dev);
  752. out_display_early:
  753. engine->display.late_takedown(dev);
  754. out:
  755. vga_switcheroo_unregister_client(dev->pdev);
  756. vga_client_register(dev->pdev, NULL, NULL, NULL);
  757. return ret;
  758. }
  759. static void nouveau_card_takedown(struct drm_device *dev)
  760. {
  761. struct drm_nouveau_private *dev_priv = dev->dev_private;
  762. struct nouveau_engine *engine = &dev_priv->engine;
  763. int e;
  764. if (dev->mode_config.num_crtc) {
  765. nouveau_fbcon_fini(dev);
  766. nouveau_display_fini(dev);
  767. }
  768. nouveau_card_channel_fini(dev);
  769. nouveau_pm_fini(dev);
  770. nouveau_backlight_exit(dev);
  771. nouveau_display_destroy(dev);
  772. if (!dev_priv->noaccel) {
  773. for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
  774. if (dev_priv->eng[e]) {
  775. dev_priv->eng[e]->fini(dev, e, false);
  776. dev_priv->eng[e]->destroy(dev,e );
  777. }
  778. }
  779. }
  780. if (dev_priv->vga_ram) {
  781. nouveau_bo_unpin(dev_priv->vga_ram);
  782. nouveau_bo_ref(NULL, &dev_priv->vga_ram);
  783. }
  784. mutex_lock(&dev->struct_mutex);
  785. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  786. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  787. mutex_unlock(&dev->struct_mutex);
  788. nouveau_mem_gart_fini(dev);
  789. nouveau_mem_vram_fini(dev);
  790. engine->instmem.takedown(dev);
  791. nouveau_gpuobj_takedown(dev);
  792. engine->vram.takedown(dev);
  793. engine->fb.takedown(dev);
  794. engine->timer.takedown(dev);
  795. engine->mc.takedown(dev);
  796. nouveau_bios_takedown(dev);
  797. engine->display.late_takedown(dev);
  798. nouveau_irq_fini(dev);
  799. vga_switcheroo_unregister_client(dev->pdev);
  800. vga_client_register(dev->pdev, NULL, NULL, NULL);
  801. }
  802. int
  803. nouveau_open(struct drm_device *dev, struct drm_file *file_priv)
  804. {
  805. struct drm_nouveau_private *dev_priv = dev->dev_private;
  806. struct nouveau_fpriv *fpriv;
  807. int ret;
  808. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  809. if (unlikely(!fpriv))
  810. return -ENOMEM;
  811. spin_lock_init(&fpriv->lock);
  812. INIT_LIST_HEAD(&fpriv->channels);
  813. if (dev_priv->card_type == NV_50) {
  814. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0020000000ULL,
  815. &fpriv->vm);
  816. if (ret) {
  817. kfree(fpriv);
  818. return ret;
  819. }
  820. } else
  821. if (dev_priv->card_type >= NV_C0) {
  822. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0008000000ULL,
  823. &fpriv->vm);
  824. if (ret) {
  825. kfree(fpriv);
  826. return ret;
  827. }
  828. }
  829. file_priv->driver_priv = fpriv;
  830. return 0;
  831. }
  832. /* here a client dies, release the stuff that was allocated for its
  833. * file_priv */
  834. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  835. {
  836. nouveau_channel_cleanup(dev, file_priv);
  837. }
  838. void
  839. nouveau_postclose(struct drm_device *dev, struct drm_file *file_priv)
  840. {
  841. struct nouveau_fpriv *fpriv = nouveau_fpriv(file_priv);
  842. nouveau_vm_ref(NULL, &fpriv->vm, NULL);
  843. kfree(fpriv);
  844. }
  845. /* first module load, setup the mmio/fb mapping */
  846. /* KMS: we need mmio at load time, not when the first drm client opens. */
  847. int nouveau_firstopen(struct drm_device *dev)
  848. {
  849. return 0;
  850. }
  851. /* if we have an OF card, copy vbios to RAMIN */
  852. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  853. {
  854. #if defined(__powerpc__)
  855. int size, i;
  856. const uint32_t *bios;
  857. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  858. if (!dn) {
  859. NV_INFO(dev, "Unable to get the OF node\n");
  860. return;
  861. }
  862. bios = of_get_property(dn, "NVDA,BMP", &size);
  863. if (bios) {
  864. for (i = 0; i < size; i += 4)
  865. nv_wi32(dev, i, bios[i/4]);
  866. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  867. } else {
  868. NV_INFO(dev, "Unable to get the OF bios\n");
  869. }
  870. #endif
  871. }
  872. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  873. {
  874. struct pci_dev *pdev = dev->pdev;
  875. struct apertures_struct *aper = alloc_apertures(3);
  876. if (!aper)
  877. return NULL;
  878. aper->ranges[0].base = pci_resource_start(pdev, 1);
  879. aper->ranges[0].size = pci_resource_len(pdev, 1);
  880. aper->count = 1;
  881. if (pci_resource_len(pdev, 2)) {
  882. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  883. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  884. aper->count++;
  885. }
  886. if (pci_resource_len(pdev, 3)) {
  887. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  888. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  889. aper->count++;
  890. }
  891. return aper;
  892. }
  893. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  894. {
  895. struct drm_nouveau_private *dev_priv = dev->dev_private;
  896. bool primary = false;
  897. dev_priv->apertures = nouveau_get_apertures(dev);
  898. if (!dev_priv->apertures)
  899. return -ENOMEM;
  900. #ifdef CONFIG_X86
  901. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  902. #endif
  903. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  904. return 0;
  905. }
  906. void *
  907. nouveau_newpriv(struct drm_device *dev)
  908. {
  909. struct drm_nouveau_private *dev_priv = dev->dev_private;
  910. return dev_priv->newpriv;
  911. }
  912. int nouveau_load(struct drm_device *dev, unsigned long flags)
  913. {
  914. struct drm_nouveau_private *dev_priv;
  915. uint32_t reg0 = ~0, strap;
  916. int ret;
  917. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  918. if (!dev_priv) {
  919. ret = -ENOMEM;
  920. goto err_out;
  921. }
  922. dev_priv->newpriv = dev->dev_private;
  923. dev->dev_private = dev_priv;
  924. dev_priv->dev = dev;
  925. dev_priv->flags = flags & NOUVEAU_FLAGS;
  926. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  927. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  928. /* determine chipset and derive architecture from it */
  929. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  930. if ((reg0 & 0x0f000000) > 0) {
  931. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  932. switch (dev_priv->chipset & 0xf0) {
  933. case 0x10:
  934. case 0x20:
  935. case 0x30:
  936. dev_priv->card_type = dev_priv->chipset & 0xf0;
  937. break;
  938. case 0x40:
  939. case 0x60:
  940. dev_priv->card_type = NV_40;
  941. break;
  942. case 0x50:
  943. case 0x80:
  944. case 0x90:
  945. case 0xa0:
  946. dev_priv->card_type = NV_50;
  947. break;
  948. case 0xc0:
  949. dev_priv->card_type = NV_C0;
  950. break;
  951. case 0xd0:
  952. dev_priv->card_type = NV_D0;
  953. break;
  954. case 0xe0:
  955. dev_priv->card_type = NV_E0;
  956. break;
  957. default:
  958. break;
  959. }
  960. } else
  961. if ((reg0 & 0xff00fff0) == 0x20004000) {
  962. if (reg0 & 0x00f00000)
  963. dev_priv->chipset = 0x05;
  964. else
  965. dev_priv->chipset = 0x04;
  966. dev_priv->card_type = NV_04;
  967. }
  968. if (!dev_priv->card_type) {
  969. NV_ERROR(dev, "unsupported chipset 0x%08x\n", reg0);
  970. ret = -EINVAL;
  971. goto err_priv;
  972. }
  973. NV_INFO(dev, "Detected an NV%02x generation card (0x%08x)\n",
  974. dev_priv->card_type, reg0);
  975. /* determine frequency of timing crystal */
  976. strap = nv_rd32(dev, 0x101000);
  977. if ( dev_priv->chipset < 0x17 ||
  978. (dev_priv->chipset >= 0x20 && dev_priv->chipset <= 0x25))
  979. strap &= 0x00000040;
  980. else
  981. strap &= 0x00400040;
  982. switch (strap) {
  983. case 0x00000000: dev_priv->crystal = 13500; break;
  984. case 0x00000040: dev_priv->crystal = 14318; break;
  985. case 0x00400000: dev_priv->crystal = 27000; break;
  986. case 0x00400040: dev_priv->crystal = 25000; break;
  987. }
  988. NV_DEBUG(dev, "crystal freq: %dKHz\n", dev_priv->crystal);
  989. /* Determine whether we'll attempt acceleration or not, some
  990. * cards are disabled by default here due to them being known
  991. * non-functional, or never been tested due to lack of hw.
  992. */
  993. dev_priv->noaccel = !!nouveau_noaccel;
  994. if (nouveau_noaccel == -1) {
  995. switch (dev_priv->chipset) {
  996. case 0xd9: /* known broken */
  997. case 0xe4: /* needs binary driver firmware */
  998. case 0xe7: /* needs binary driver firmware */
  999. NV_INFO(dev, "acceleration disabled by default, pass "
  1000. "noaccel=0 to force enable\n");
  1001. dev_priv->noaccel = true;
  1002. break;
  1003. default:
  1004. dev_priv->noaccel = false;
  1005. break;
  1006. }
  1007. }
  1008. ret = nouveau_remove_conflicting_drivers(dev);
  1009. if (ret)
  1010. goto err_priv;
  1011. /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
  1012. if (dev_priv->card_type >= NV_40) {
  1013. int ramin_bar = 2;
  1014. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  1015. ramin_bar = 3;
  1016. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  1017. dev_priv->ramin =
  1018. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  1019. dev_priv->ramin_size);
  1020. if (!dev_priv->ramin) {
  1021. NV_ERROR(dev, "Failed to map PRAMIN BAR\n");
  1022. ret = -ENOMEM;
  1023. goto err_priv;
  1024. }
  1025. } else {
  1026. dev_priv->ramin_size = 1 * 1024 * 1024;
  1027. dev_priv->ramin = ioremap(pci_resource_start(dev->pdev, 0),
  1028. dev_priv->ramin_size);
  1029. if (!dev_priv->ramin) {
  1030. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  1031. ret = -ENOMEM;
  1032. goto err_priv;
  1033. }
  1034. }
  1035. nouveau_OF_copy_vbios_to_ramin(dev);
  1036. /* Special flags */
  1037. if (dev->pci_device == 0x01a0)
  1038. dev_priv->flags |= NV_NFORCE;
  1039. else if (dev->pci_device == 0x01f0)
  1040. dev_priv->flags |= NV_NFORCE2;
  1041. /* For kernel modesetting, init card now and bring up fbcon */
  1042. ret = nouveau_card_init(dev);
  1043. if (ret)
  1044. goto err_ramin;
  1045. return 0;
  1046. err_ramin:
  1047. iounmap(dev_priv->ramin);
  1048. err_priv:
  1049. dev->dev_private = dev_priv->newpriv;
  1050. kfree(dev_priv);
  1051. err_out:
  1052. return ret;
  1053. }
  1054. void nouveau_lastclose(struct drm_device *dev)
  1055. {
  1056. vga_switcheroo_process_delayed_switch();
  1057. }
  1058. int nouveau_unload(struct drm_device *dev)
  1059. {
  1060. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1061. nouveau_card_takedown(dev);
  1062. iounmap(dev_priv->ramin);
  1063. dev->dev_private = dev_priv->newpriv;
  1064. kfree(dev_priv);
  1065. return 0;
  1066. }
  1067. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  1068. bool
  1069. nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
  1070. uint32_t reg, uint32_t mask, uint32_t val)
  1071. {
  1072. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1073. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1074. uint64_t start = ptimer->read(dev);
  1075. do {
  1076. if ((nv_rd32(dev, reg) & mask) == val)
  1077. return true;
  1078. } while (ptimer->read(dev) - start < timeout);
  1079. return false;
  1080. }
  1081. /* Wait until (value(reg) & mask) != val, up until timeout has hit */
  1082. bool
  1083. nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
  1084. uint32_t reg, uint32_t mask, uint32_t val)
  1085. {
  1086. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1087. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1088. uint64_t start = ptimer->read(dev);
  1089. do {
  1090. if ((nv_rd32(dev, reg) & mask) != val)
  1091. return true;
  1092. } while (ptimer->read(dev) - start < timeout);
  1093. return false;
  1094. }
  1095. /* Wait until cond(data) == true, up until timeout has hit */
  1096. bool
  1097. nouveau_wait_cb(struct drm_device *dev, u64 timeout,
  1098. bool (*cond)(void *), void *data)
  1099. {
  1100. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1101. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1102. u64 start = ptimer->read(dev);
  1103. do {
  1104. if (cond(data) == true)
  1105. return true;
  1106. } while (ptimer->read(dev) - start < timeout);
  1107. return false;
  1108. }
  1109. /* Waits for PGRAPH to go completely idle */
  1110. bool nouveau_wait_for_idle(struct drm_device *dev)
  1111. {
  1112. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1113. uint32_t mask = ~0;
  1114. if (dev_priv->card_type == NV_40)
  1115. mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
  1116. if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
  1117. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  1118. nv_rd32(dev, NV04_PGRAPH_STATUS));
  1119. return false;
  1120. }
  1121. return true;
  1122. }