nouveau_dp.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436
  1. /*
  2. * Copyright 2009 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs
  23. */
  24. #include "drmP.h"
  25. #include "drm_dp_helper.h"
  26. #include "nouveau_drv.h"
  27. #include "nouveau_connector.h"
  28. #include "nouveau_encoder.h"
  29. #include "nouveau_crtc.h"
  30. u8 *
  31. nouveau_dp_bios_data(struct drm_device *dev, struct dcb_output *dcb, u8 **entry)
  32. {
  33. struct bit_entry d;
  34. u8 *table;
  35. int i;
  36. if (bit_table(dev, 'd', &d)) {
  37. NV_ERROR(dev, "BIT 'd' table not found\n");
  38. return NULL;
  39. }
  40. if (d.version != 1) {
  41. NV_ERROR(dev, "BIT 'd' table version %d unknown\n", d.version);
  42. return NULL;
  43. }
  44. table = ROMPTR(dev, d.data[0]);
  45. if (!table) {
  46. NV_ERROR(dev, "displayport table pointer invalid\n");
  47. return NULL;
  48. }
  49. switch (table[0]) {
  50. case 0x20:
  51. case 0x21:
  52. case 0x30:
  53. case 0x40:
  54. break;
  55. default:
  56. NV_ERROR(dev, "displayport table 0x%02x unknown\n", table[0]);
  57. return NULL;
  58. }
  59. for (i = 0; i < table[3]; i++) {
  60. *entry = ROMPTR(dev, table[table[1] + (i * table[2])]);
  61. if (*entry && bios_encoder_match(dcb, ROM32((*entry)[0])))
  62. return table;
  63. }
  64. NV_ERROR(dev, "displayport encoder table not found\n");
  65. return NULL;
  66. }
  67. /******************************************************************************
  68. * link training
  69. *****************************************************************************/
  70. struct dp_state {
  71. struct nouveau_i2c_port *auxch;
  72. struct dp_train_func *func;
  73. struct dcb_output *dcb;
  74. int crtc;
  75. u8 *dpcd;
  76. int link_nr;
  77. u32 link_bw;
  78. u8 stat[6];
  79. u8 conf[4];
  80. };
  81. static void
  82. dp_set_link_config(struct drm_device *dev, struct dp_state *dp)
  83. {
  84. u8 sink[2];
  85. NV_DEBUG_KMS(dev, "%d lanes at %d KB/s\n", dp->link_nr, dp->link_bw);
  86. /* set desired link configuration on the source */
  87. dp->func->link_set(dev, dp->dcb, dp->crtc, dp->link_nr, dp->link_bw,
  88. dp->dpcd[2] & DP_ENHANCED_FRAME_CAP);
  89. /* inform the sink of the new configuration */
  90. sink[0] = dp->link_bw / 27000;
  91. sink[1] = dp->link_nr;
  92. if (dp->dpcd[2] & DP_ENHANCED_FRAME_CAP)
  93. sink[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
  94. auxch_wr(dev, dp->auxch, DP_LINK_BW_SET, sink, 2);
  95. }
  96. static void
  97. dp_set_training_pattern(struct drm_device *dev, struct dp_state *dp, u8 pattern)
  98. {
  99. u8 sink_tp;
  100. NV_DEBUG_KMS(dev, "training pattern %d\n", pattern);
  101. dp->func->train_set(dev, dp->dcb, pattern);
  102. auxch_rd(dev, dp->auxch, DP_TRAINING_PATTERN_SET, &sink_tp, 1);
  103. sink_tp &= ~DP_TRAINING_PATTERN_MASK;
  104. sink_tp |= pattern;
  105. auxch_wr(dev, dp->auxch, DP_TRAINING_PATTERN_SET, &sink_tp, 1);
  106. }
  107. static int
  108. dp_link_train_commit(struct drm_device *dev, struct dp_state *dp)
  109. {
  110. int i;
  111. for (i = 0; i < dp->link_nr; i++) {
  112. u8 lane = (dp->stat[4 + (i >> 1)] >> ((i & 1) * 4)) & 0xf;
  113. u8 lpre = (lane & 0x0c) >> 2;
  114. u8 lvsw = (lane & 0x03) >> 0;
  115. dp->conf[i] = (lpre << 3) | lvsw;
  116. if (lvsw == DP_TRAIN_VOLTAGE_SWING_1200)
  117. dp->conf[i] |= DP_TRAIN_MAX_SWING_REACHED;
  118. if ((lpre << 3) == DP_TRAIN_PRE_EMPHASIS_9_5)
  119. dp->conf[i] |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  120. NV_DEBUG_KMS(dev, "config lane %d %02x\n", i, dp->conf[i]);
  121. dp->func->train_adj(dev, dp->dcb, i, lvsw, lpre);
  122. }
  123. return auxch_wr(dev, dp->auxch, DP_TRAINING_LANE0_SET, dp->conf, 4);
  124. }
  125. static int
  126. dp_link_train_update(struct drm_device *dev, struct dp_state *dp, u32 delay)
  127. {
  128. int ret;
  129. udelay(delay);
  130. ret = auxch_rd(dev, dp->auxch, DP_LANE0_1_STATUS, dp->stat, 6);
  131. if (ret)
  132. return ret;
  133. NV_DEBUG_KMS(dev, "status %02x %02x %02x %02x %02x %02x\n",
  134. dp->stat[0], dp->stat[1], dp->stat[2], dp->stat[3],
  135. dp->stat[4], dp->stat[5]);
  136. return 0;
  137. }
  138. static int
  139. dp_link_train_cr(struct drm_device *dev, struct dp_state *dp)
  140. {
  141. bool cr_done = false, abort = false;
  142. int voltage = dp->conf[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
  143. int tries = 0, i;
  144. dp_set_training_pattern(dev, dp, DP_TRAINING_PATTERN_1);
  145. do {
  146. if (dp_link_train_commit(dev, dp) ||
  147. dp_link_train_update(dev, dp, 100))
  148. break;
  149. cr_done = true;
  150. for (i = 0; i < dp->link_nr; i++) {
  151. u8 lane = (dp->stat[i >> 1] >> ((i & 1) * 4)) & 0xf;
  152. if (!(lane & DP_LANE_CR_DONE)) {
  153. cr_done = false;
  154. if (dp->conf[i] & DP_TRAIN_MAX_SWING_REACHED)
  155. abort = true;
  156. break;
  157. }
  158. }
  159. if ((dp->conf[0] & DP_TRAIN_VOLTAGE_SWING_MASK) != voltage) {
  160. voltage = dp->conf[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
  161. tries = 0;
  162. }
  163. } while (!cr_done && !abort && ++tries < 5);
  164. return cr_done ? 0 : -1;
  165. }
  166. static int
  167. dp_link_train_eq(struct drm_device *dev, struct dp_state *dp)
  168. {
  169. bool eq_done, cr_done = true;
  170. int tries = 0, i;
  171. dp_set_training_pattern(dev, dp, DP_TRAINING_PATTERN_2);
  172. do {
  173. if (dp_link_train_update(dev, dp, 400))
  174. break;
  175. eq_done = !!(dp->stat[2] & DP_INTERLANE_ALIGN_DONE);
  176. for (i = 0; i < dp->link_nr && eq_done; i++) {
  177. u8 lane = (dp->stat[i >> 1] >> ((i & 1) * 4)) & 0xf;
  178. if (!(lane & DP_LANE_CR_DONE))
  179. cr_done = false;
  180. if (!(lane & DP_LANE_CHANNEL_EQ_DONE) ||
  181. !(lane & DP_LANE_SYMBOL_LOCKED))
  182. eq_done = false;
  183. }
  184. if (dp_link_train_commit(dev, dp))
  185. break;
  186. } while (!eq_done && cr_done && ++tries <= 5);
  187. return eq_done ? 0 : -1;
  188. }
  189. static void
  190. dp_set_downspread(struct drm_device *dev, struct dp_state *dp, bool enable)
  191. {
  192. u16 script = 0x0000;
  193. u8 *entry, *table = nouveau_dp_bios_data(dev, dp->dcb, &entry);
  194. if (table) {
  195. if (table[0] >= 0x20 && table[0] <= 0x30) {
  196. if (enable) script = ROM16(entry[12]);
  197. else script = ROM16(entry[14]);
  198. } else
  199. if (table[0] == 0x40) {
  200. if (enable) script = ROM16(entry[11]);
  201. else script = ROM16(entry[13]);
  202. }
  203. }
  204. nouveau_bios_run_init_table(dev, script, dp->dcb, dp->crtc);
  205. }
  206. static void
  207. dp_link_train_init(struct drm_device *dev, struct dp_state *dp)
  208. {
  209. u16 script = 0x0000;
  210. u8 *entry, *table = nouveau_dp_bios_data(dev, dp->dcb, &entry);
  211. if (table) {
  212. if (table[0] >= 0x20 && table[0] <= 0x30)
  213. script = ROM16(entry[6]);
  214. else
  215. if (table[0] == 0x40)
  216. script = ROM16(entry[5]);
  217. }
  218. nouveau_bios_run_init_table(dev, script, dp->dcb, dp->crtc);
  219. }
  220. static void
  221. dp_link_train_fini(struct drm_device *dev, struct dp_state *dp)
  222. {
  223. u16 script = 0x0000;
  224. u8 *entry, *table = nouveau_dp_bios_data(dev, dp->dcb, &entry);
  225. if (table) {
  226. if (table[0] >= 0x20 && table[0] <= 0x30)
  227. script = ROM16(entry[8]);
  228. else
  229. if (table[0] == 0x40)
  230. script = ROM16(entry[7]);
  231. }
  232. nouveau_bios_run_init_table(dev, script, dp->dcb, dp->crtc);
  233. }
  234. bool
  235. nouveau_dp_link_train(struct drm_encoder *encoder, u32 datarate,
  236. struct dp_train_func *func)
  237. {
  238. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  239. struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
  240. struct nouveau_connector *nv_connector =
  241. nouveau_encoder_connector_get(nv_encoder);
  242. struct drm_device *dev = encoder->dev;
  243. const u32 bw_list[] = { 270000, 162000, 0 };
  244. const u32 *link_bw = bw_list;
  245. struct dp_state dp;
  246. dp.auxch = nouveau_i2c_find(dev, nv_encoder->dcb->i2c_index);
  247. if (!dp.auxch)
  248. return false;
  249. dp.func = func;
  250. dp.dcb = nv_encoder->dcb;
  251. dp.crtc = nv_crtc->index;
  252. dp.dpcd = nv_encoder->dp.dpcd;
  253. /* adjust required bandwidth for 8B/10B coding overhead */
  254. datarate = (datarate / 8) * 10;
  255. /* some sinks toggle hotplug in response to some of the actions
  256. * we take during link training (DP_SET_POWER is one), we need
  257. * to ignore them for the moment to avoid races.
  258. */
  259. nouveau_gpio_irq(dev, 0, nv_connector->hpd, 0xff, false);
  260. /* enable down-spreading, if possible */
  261. dp_set_downspread(dev, &dp, nv_encoder->dp.dpcd[3] & 1);
  262. /* execute pre-train script from vbios */
  263. dp_link_train_init(dev, &dp);
  264. /* start off at highest link rate supported by encoder and display */
  265. while (*link_bw > nv_encoder->dp.link_bw)
  266. link_bw++;
  267. while (link_bw[0]) {
  268. /* find minimum required lane count at this link rate */
  269. dp.link_nr = nv_encoder->dp.link_nr;
  270. while ((dp.link_nr >> 1) * link_bw[0] > datarate)
  271. dp.link_nr >>= 1;
  272. /* drop link rate to minimum with this lane count */
  273. while ((link_bw[1] * dp.link_nr) > datarate)
  274. link_bw++;
  275. dp.link_bw = link_bw[0];
  276. /* program selected link configuration */
  277. dp_set_link_config(dev, &dp);
  278. /* attempt to train the link at this configuration */
  279. memset(dp.stat, 0x00, sizeof(dp.stat));
  280. if (!dp_link_train_cr(dev, &dp) &&
  281. !dp_link_train_eq(dev, &dp))
  282. break;
  283. /* retry at lower rate */
  284. link_bw++;
  285. }
  286. /* finish link training */
  287. dp_set_training_pattern(dev, &dp, DP_TRAINING_PATTERN_DISABLE);
  288. /* execute post-train script from vbios */
  289. dp_link_train_fini(dev, &dp);
  290. /* re-enable hotplug detect */
  291. nouveau_gpio_irq(dev, 0, nv_connector->hpd, 0xff, true);
  292. return true;
  293. }
  294. void
  295. nouveau_dp_dpms(struct drm_encoder *encoder, int mode, u32 datarate,
  296. struct dp_train_func *func)
  297. {
  298. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  299. struct nouveau_i2c_port *auxch;
  300. u8 status;
  301. auxch = nouveau_i2c_find(encoder->dev, nv_encoder->dcb->i2c_index);
  302. if (!auxch)
  303. return;
  304. if (mode == DRM_MODE_DPMS_ON)
  305. status = DP_SET_POWER_D0;
  306. else
  307. status = DP_SET_POWER_D3;
  308. auxch_wr(encoder->dev, auxch, DP_SET_POWER, &status, 1);
  309. if (mode == DRM_MODE_DPMS_ON)
  310. nouveau_dp_link_train(encoder, datarate, func);
  311. }
  312. static void
  313. nouveau_dp_probe_oui(struct drm_device *dev, struct nouveau_i2c_port *auxch,
  314. u8 *dpcd)
  315. {
  316. u8 buf[3];
  317. if (!(dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
  318. return;
  319. if (!auxch_rd(dev, auxch, DP_SINK_OUI, buf, 3))
  320. NV_DEBUG_KMS(dev, "Sink OUI: %02hx%02hx%02hx\n",
  321. buf[0], buf[1], buf[2]);
  322. if (!auxch_rd(dev, auxch, DP_BRANCH_OUI, buf, 3))
  323. NV_DEBUG_KMS(dev, "Branch OUI: %02hx%02hx%02hx\n",
  324. buf[0], buf[1], buf[2]);
  325. }
  326. bool
  327. nouveau_dp_detect(struct drm_encoder *encoder)
  328. {
  329. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  330. struct drm_device *dev = encoder->dev;
  331. struct nouveau_i2c_port *auxch;
  332. u8 *dpcd = nv_encoder->dp.dpcd;
  333. int ret;
  334. auxch = nouveau_i2c_find(dev, nv_encoder->dcb->i2c_index);
  335. if (!auxch)
  336. return false;
  337. ret = auxch_rd(dev, auxch, DP_DPCD_REV, dpcd, 8);
  338. if (ret)
  339. return false;
  340. nv_encoder->dp.link_bw = 27000 * dpcd[1];
  341. nv_encoder->dp.link_nr = dpcd[2] & DP_MAX_LANE_COUNT_MASK;
  342. NV_DEBUG_KMS(dev, "display: %dx%d dpcd 0x%02x\n",
  343. nv_encoder->dp.link_nr, nv_encoder->dp.link_bw, dpcd[0]);
  344. NV_DEBUG_KMS(dev, "encoder: %dx%d\n",
  345. nv_encoder->dcb->dpconf.link_nr,
  346. nv_encoder->dcb->dpconf.link_bw);
  347. if (nv_encoder->dcb->dpconf.link_nr < nv_encoder->dp.link_nr)
  348. nv_encoder->dp.link_nr = nv_encoder->dcb->dpconf.link_nr;
  349. if (nv_encoder->dcb->dpconf.link_bw < nv_encoder->dp.link_bw)
  350. nv_encoder->dp.link_bw = nv_encoder->dcb->dpconf.link_bw;
  351. NV_DEBUG_KMS(dev, "maximum: %dx%d\n",
  352. nv_encoder->dp.link_nr, nv_encoder->dp.link_bw);
  353. nouveau_dp_probe_oui(dev, auxch, dpcd);
  354. return true;
  355. }