quirks.c 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * The bridge optimization stuff has been removed. If you really
  11. * have a silly BIOS which is unable to set your host bridge right,
  12. * use the PowerTweak utility (see http://powertweak.sourceforge.net).
  13. */
  14. #include <linux/config.h>
  15. #include <linux/types.h>
  16. #include <linux/kernel.h>
  17. #include <linux/pci.h>
  18. #include <linux/init.h>
  19. #include <linux/delay.h>
  20. #include <linux/acpi.h>
  21. #include "pci.h"
  22. /* Deal with broken BIOS'es that neglect to enable passive release,
  23. which can cause problems in combination with the 82441FX/PPro MTRRs */
  24. static void __devinit quirk_passive_release(struct pci_dev *dev)
  25. {
  26. struct pci_dev *d = NULL;
  27. unsigned char dlc;
  28. /* We have to make sure a particular bit is set in the PIIX3
  29. ISA bridge, so we have to go out and find it. */
  30. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  31. pci_read_config_byte(d, 0x82, &dlc);
  32. if (!(dlc & 1<<1)) {
  33. printk(KERN_ERR "PCI: PIIX3: Enabling Passive Release on %s\n", pci_name(d));
  34. dlc |= 1<<1;
  35. pci_write_config_byte(d, 0x82, dlc);
  36. }
  37. }
  38. }
  39. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release );
  40. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  41. but VIA don't answer queries. If you happen to have good contacts at VIA
  42. ask them for me please -- Alan
  43. This appears to be BIOS not version dependent. So presumably there is a
  44. chipset level fix */
  45. int isa_dma_bridge_buggy; /* Exported */
  46. static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
  47. {
  48. if (!isa_dma_bridge_buggy) {
  49. isa_dma_bridge_buggy=1;
  50. printk(KERN_INFO "Activating ISA DMA hang workarounds.\n");
  51. }
  52. }
  53. /*
  54. * Its not totally clear which chipsets are the problematic ones
  55. * We know 82C586 and 82C596 variants are affected.
  56. */
  57. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs );
  58. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs );
  59. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs );
  60. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs );
  61. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs );
  62. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs );
  63. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs );
  64. int pci_pci_problems;
  65. /*
  66. * Chipsets where PCI->PCI transfers vanish or hang
  67. */
  68. static void __devinit quirk_nopcipci(struct pci_dev *dev)
  69. {
  70. if ((pci_pci_problems & PCIPCI_FAIL)==0) {
  71. printk(KERN_INFO "Disabling direct PCI/PCI transfers.\n");
  72. pci_pci_problems |= PCIPCI_FAIL;
  73. }
  74. }
  75. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci );
  76. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci );
  77. /*
  78. * Triton requires workarounds to be used by the drivers
  79. */
  80. static void __devinit quirk_triton(struct pci_dev *dev)
  81. {
  82. if ((pci_pci_problems&PCIPCI_TRITON)==0) {
  83. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  84. pci_pci_problems |= PCIPCI_TRITON;
  85. }
  86. }
  87. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton );
  88. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton );
  89. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton );
  90. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton );
  91. /*
  92. * VIA Apollo KT133 needs PCI latency patch
  93. * Made according to a windows driver based patch by George E. Breese
  94. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  95. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  96. * the info on which Mr Breese based his work.
  97. *
  98. * Updated based on further information from the site and also on
  99. * information provided by VIA
  100. */
  101. static void __devinit quirk_vialatency(struct pci_dev *dev)
  102. {
  103. struct pci_dev *p;
  104. u8 rev;
  105. u8 busarb;
  106. /* Ok we have a potential problem chipset here. Now see if we have
  107. a buggy southbridge */
  108. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  109. if (p!=NULL) {
  110. pci_read_config_byte(p, PCI_CLASS_REVISION, &rev);
  111. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  112. /* Check for buggy part revisions */
  113. if (rev < 0x40 || rev > 0x42)
  114. goto exit;
  115. } else {
  116. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  117. if (p==NULL) /* No problem parts */
  118. goto exit;
  119. pci_read_config_byte(p, PCI_CLASS_REVISION, &rev);
  120. /* Check for buggy part revisions */
  121. if (rev < 0x10 || rev > 0x12)
  122. goto exit;
  123. }
  124. /*
  125. * Ok we have the problem. Now set the PCI master grant to
  126. * occur every master grant. The apparent bug is that under high
  127. * PCI load (quite common in Linux of course) you can get data
  128. * loss when the CPU is held off the bus for 3 bus master requests
  129. * This happens to include the IDE controllers....
  130. *
  131. * VIA only apply this fix when an SB Live! is present but under
  132. * both Linux and Windows this isnt enough, and we have seen
  133. * corruption without SB Live! but with things like 3 UDMA IDE
  134. * controllers. So we ignore that bit of the VIA recommendation..
  135. */
  136. pci_read_config_byte(dev, 0x76, &busarb);
  137. /* Set bit 4 and bi 5 of byte 76 to 0x01
  138. "Master priority rotation on every PCI master grant */
  139. busarb &= ~(1<<5);
  140. busarb |= (1<<4);
  141. pci_write_config_byte(dev, 0x76, busarb);
  142. printk(KERN_INFO "Applying VIA southbridge workaround.\n");
  143. exit:
  144. pci_dev_put(p);
  145. }
  146. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency );
  147. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency );
  148. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency );
  149. /*
  150. * VIA Apollo VP3 needs ETBF on BT848/878
  151. */
  152. static void __devinit quirk_viaetbf(struct pci_dev *dev)
  153. {
  154. if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
  155. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  156. pci_pci_problems |= PCIPCI_VIAETBF;
  157. }
  158. }
  159. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf );
  160. static void __devinit quirk_vsfx(struct pci_dev *dev)
  161. {
  162. if ((pci_pci_problems&PCIPCI_VSFX)==0) {
  163. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  164. pci_pci_problems |= PCIPCI_VSFX;
  165. }
  166. }
  167. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx );
  168. /*
  169. * Ali Magik requires workarounds to be used by the drivers
  170. * that DMA to AGP space. Latency must be set to 0xA and triton
  171. * workaround applied too
  172. * [Info kindly provided by ALi]
  173. */
  174. static void __init quirk_alimagik(struct pci_dev *dev)
  175. {
  176. if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
  177. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  178. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  179. }
  180. }
  181. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik );
  182. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik );
  183. /*
  184. * Natoma has some interesting boundary conditions with Zoran stuff
  185. * at least
  186. */
  187. static void __devinit quirk_natoma(struct pci_dev *dev)
  188. {
  189. if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
  190. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  191. pci_pci_problems |= PCIPCI_NATOMA;
  192. }
  193. }
  194. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma );
  195. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma );
  196. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma );
  197. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma );
  198. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma );
  199. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma );
  200. /*
  201. * This chip can cause PCI parity errors if config register 0xA0 is read
  202. * while DMAs are occurring.
  203. */
  204. static void __devinit quirk_citrine(struct pci_dev *dev)
  205. {
  206. dev->cfg_size = 0xA0;
  207. }
  208. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine );
  209. /*
  210. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  211. * If it's needed, re-allocate the region.
  212. */
  213. static void __devinit quirk_s3_64M(struct pci_dev *dev)
  214. {
  215. struct resource *r = &dev->resource[0];
  216. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  217. r->start = 0;
  218. r->end = 0x3ffffff;
  219. }
  220. }
  221. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M );
  222. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M );
  223. static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
  224. unsigned size, int nr, const char *name)
  225. {
  226. region &= ~(size-1);
  227. if (region) {
  228. struct pci_bus_region bus_region;
  229. struct resource *res = dev->resource + nr;
  230. res->name = pci_name(dev);
  231. res->start = region;
  232. res->end = region + size - 1;
  233. res->flags = IORESOURCE_IO;
  234. /* Convert from PCI bus to resource space. */
  235. bus_region.start = res->start;
  236. bus_region.end = res->end;
  237. pcibios_bus_to_resource(dev, res, &bus_region);
  238. pci_claim_resource(dev, nr);
  239. printk("PCI quirk: region %04x-%04x claimed by %s\n", region, region + size - 1, name);
  240. }
  241. }
  242. /*
  243. * ATI Northbridge setups MCE the processor if you even
  244. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  245. */
  246. static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
  247. {
  248. printk(KERN_INFO "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb.\n");
  249. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  250. request_region(0x3b0, 0x0C, "RadeonIGP");
  251. request_region(0x3d3, 0x01, "RadeonIGP");
  252. }
  253. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce );
  254. /*
  255. * Let's make the southbridge information explicit instead
  256. * of having to worry about people probing the ACPI areas,
  257. * for example.. (Yes, it happens, and if you read the wrong
  258. * ACPI register it will put the machine to sleep with no
  259. * way of waking it up again. Bummer).
  260. *
  261. * ALI M7101: Two IO regions pointed to by words at
  262. * 0xE0 (64 bytes of ACPI registers)
  263. * 0xE2 (32 bytes of SMB registers)
  264. */
  265. static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
  266. {
  267. u16 region;
  268. pci_read_config_word(dev, 0xE0, &region);
  269. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  270. pci_read_config_word(dev, 0xE2, &region);
  271. quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  272. }
  273. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi );
  274. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  275. {
  276. u32 devres;
  277. u32 mask, size, base;
  278. pci_read_config_dword(dev, port, &devres);
  279. if ((devres & enable) != enable)
  280. return;
  281. mask = (devres >> 16) & 15;
  282. base = devres & 0xffff;
  283. size = 16;
  284. for (;;) {
  285. unsigned bit = size >> 1;
  286. if ((bit & mask) == bit)
  287. break;
  288. size = bit;
  289. }
  290. /*
  291. * For now we only print it out. Eventually we'll want to
  292. * reserve it (at least if it's in the 0x1000+ range), but
  293. * let's get enough confirmation reports first.
  294. */
  295. base &= -size;
  296. printk("%s PIO at %04x-%04x\n", name, base, base + size - 1);
  297. }
  298. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  299. {
  300. u32 devres;
  301. u32 mask, size, base;
  302. pci_read_config_dword(dev, port, &devres);
  303. if ((devres & enable) != enable)
  304. return;
  305. base = devres & 0xffff0000;
  306. mask = (devres & 0x3f) << 16;
  307. size = 128 << 16;
  308. for (;;) {
  309. unsigned bit = size >> 1;
  310. if ((bit & mask) == bit)
  311. break;
  312. size = bit;
  313. }
  314. /*
  315. * For now we only print it out. Eventually we'll want to
  316. * reserve it, but let's get enough confirmation reports first.
  317. */
  318. base &= -size;
  319. printk("%s MMIO at %04x-%04x\n", name, base, base + size - 1);
  320. }
  321. /*
  322. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  323. * 0x40 (64 bytes of ACPI registers)
  324. * 0x90 (32 bytes of SMB registers)
  325. * and a few strange programmable PIIX4 device resources.
  326. */
  327. static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
  328. {
  329. u32 region, res_a;
  330. pci_read_config_dword(dev, 0x40, &region);
  331. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  332. pci_read_config_dword(dev, 0x90, &region);
  333. quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  334. /* Device resource A has enables for some of the other ones */
  335. pci_read_config_dword(dev, 0x5c, &res_a);
  336. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  337. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  338. /* Device resource D is just bitfields for static resources */
  339. /* Device 12 enabled? */
  340. if (res_a & (1 << 29)) {
  341. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  342. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  343. }
  344. /* Device 13 enabled? */
  345. if (res_a & (1 << 30)) {
  346. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  347. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  348. }
  349. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  350. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  351. }
  352. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi );
  353. /*
  354. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  355. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  356. * 0x58 (64 bytes of GPIO I/O space)
  357. */
  358. static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
  359. {
  360. u32 region;
  361. pci_read_config_dword(dev, 0x40, &region);
  362. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH4 ACPI/GPIO/TCO");
  363. pci_read_config_dword(dev, 0x58, &region);
  364. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH4 GPIO");
  365. }
  366. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi );
  367. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi );
  368. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi );
  369. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi );
  370. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi );
  371. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi );
  372. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi );
  373. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi );
  374. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi );
  375. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi );
  376. /*
  377. * VIA ACPI: One IO region pointed to by longword at
  378. * 0x48 or 0x20 (256 bytes of ACPI registers)
  379. */
  380. static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
  381. {
  382. u8 rev;
  383. u32 region;
  384. pci_read_config_byte(dev, PCI_CLASS_REVISION, &rev);
  385. if (rev & 0x10) {
  386. pci_read_config_dword(dev, 0x48, &region);
  387. region &= PCI_BASE_ADDRESS_IO_MASK;
  388. quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
  389. }
  390. }
  391. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi );
  392. /*
  393. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  394. * 0x48 (256 bytes of ACPI registers)
  395. * 0x70 (128 bytes of hardware monitoring register)
  396. * 0x90 (16 bytes of SMB registers)
  397. */
  398. static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
  399. {
  400. u16 hm;
  401. u32 smb;
  402. quirk_vt82c586_acpi(dev);
  403. pci_read_config_word(dev, 0x70, &hm);
  404. hm &= PCI_BASE_ADDRESS_IO_MASK;
  405. quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c868 HW-mon");
  406. pci_read_config_dword(dev, 0x90, &smb);
  407. smb &= PCI_BASE_ADDRESS_IO_MASK;
  408. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c868 SMB");
  409. }
  410. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi );
  411. /*
  412. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  413. * 0x88 (128 bytes of power management registers)
  414. * 0xd0 (16 bytes of SMB registers)
  415. */
  416. static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
  417. {
  418. u16 pm, smb;
  419. pci_read_config_word(dev, 0x88, &pm);
  420. pm &= PCI_BASE_ADDRESS_IO_MASK;
  421. quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  422. pci_read_config_word(dev, 0xd0, &smb);
  423. smb &= PCI_BASE_ADDRESS_IO_MASK;
  424. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
  425. }
  426. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  427. #ifdef CONFIG_X86_IO_APIC
  428. #include <asm/io_apic.h>
  429. /*
  430. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  431. * devices to the external APIC.
  432. *
  433. * TODO: When we have device-specific interrupt routers,
  434. * this code will go away from quirks.
  435. */
  436. static void __devinit quirk_via_ioapic(struct pci_dev *dev)
  437. {
  438. u8 tmp;
  439. if (nr_ioapics < 1)
  440. tmp = 0; /* nothing routed to external APIC */
  441. else
  442. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  443. printk(KERN_INFO "PCI: %sbling Via external APIC routing\n",
  444. tmp == 0 ? "Disa" : "Ena");
  445. /* Offset 0x58: External APIC IRQ output control */
  446. pci_write_config_byte (dev, 0x58, tmp);
  447. }
  448. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic );
  449. /*
  450. * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
  451. * This leads to doubled level interrupt rates.
  452. * Set this bit to get rid of cycle wastage.
  453. * Otherwise uncritical.
  454. */
  455. static void __devinit quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  456. {
  457. u8 misc_control2;
  458. #define BYPASS_APIC_DEASSERT 8
  459. pci_read_config_byte(dev, 0x5B, &misc_control2);
  460. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  461. printk(KERN_INFO "PCI: Bypassing VIA 8237 APIC De-Assert Message\n");
  462. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  463. }
  464. }
  465. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  466. /*
  467. * The AMD io apic can hang the box when an apic irq is masked.
  468. * We check all revs >= B0 (yet not in the pre production!) as the bug
  469. * is currently marked NoFix
  470. *
  471. * We have multiple reports of hangs with this chipset that went away with
  472. * noapic specified. For the moment we assume its the errata. We may be wrong
  473. * of course. However the advice is demonstrably good even if so..
  474. */
  475. static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
  476. {
  477. u8 rev;
  478. pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
  479. if (rev >= 0x02) {
  480. printk(KERN_WARNING "I/O APIC: AMD Errata #22 may be present. In the event of instability try\n");
  481. printk(KERN_WARNING " : booting with the \"noapic\" option.\n");
  482. }
  483. }
  484. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic );
  485. static void __init quirk_ioapic_rmw(struct pci_dev *dev)
  486. {
  487. if (dev->devfn == 0 && dev->bus->number == 0)
  488. sis_apic_bug = 1;
  489. }
  490. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw );
  491. int pci_msi_quirk;
  492. #define AMD8131_revA0 0x01
  493. #define AMD8131_revB0 0x11
  494. #define AMD8131_MISC 0x40
  495. #define AMD8131_NIOAMODE_BIT 0
  496. static void __init quirk_amd_8131_ioapic(struct pci_dev *dev)
  497. {
  498. unsigned char revid, tmp;
  499. pci_msi_quirk = 1;
  500. printk(KERN_WARNING "PCI: MSI quirk detected. pci_msi_quirk set.\n");
  501. if (nr_ioapics == 0)
  502. return;
  503. pci_read_config_byte(dev, PCI_REVISION_ID, &revid);
  504. if (revid == AMD8131_revA0 || revid == AMD8131_revB0) {
  505. printk(KERN_INFO "Fixing up AMD8131 IOAPIC mode\n");
  506. pci_read_config_byte( dev, AMD8131_MISC, &tmp);
  507. tmp &= ~(1 << AMD8131_NIOAMODE_BIT);
  508. pci_write_config_byte( dev, AMD8131_MISC, tmp);
  509. }
  510. }
  511. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_APIC, quirk_amd_8131_ioapic );
  512. static void __init quirk_svw_msi(struct pci_dev *dev)
  513. {
  514. pci_msi_quirk = 1;
  515. printk(KERN_WARNING "PCI: MSI quirk detected. pci_msi_quirk set.\n");
  516. }
  517. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_svw_msi );
  518. #endif /* CONFIG_X86_IO_APIC */
  519. /*
  520. * FIXME: it is questionable that quirk_via_acpi
  521. * is needed. It shows up as an ISA bridge, and does not
  522. * support the PCI_INTERRUPT_LINE register at all. Therefore
  523. * it seems like setting the pci_dev's 'irq' to the
  524. * value of the ACPI SCI interrupt is only done for convenience.
  525. * -jgarzik
  526. */
  527. static void __devinit quirk_via_acpi(struct pci_dev *d)
  528. {
  529. /*
  530. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  531. */
  532. u8 irq;
  533. pci_read_config_byte(d, 0x42, &irq);
  534. irq &= 0xf;
  535. if (irq && (irq != 2))
  536. d->irq = irq;
  537. }
  538. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi );
  539. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi );
  540. /*
  541. * Via 686A/B: The PCI_INTERRUPT_LINE register for the on-chip
  542. * devices, USB0/1, AC97, MC97, and ACPI, has an unusual feature:
  543. * when written, it makes an internal connection to the PIC.
  544. * For these devices, this register is defined to be 4 bits wide.
  545. * Normally this is fine. However for IO-APIC motherboards, or
  546. * non-x86 architectures (yes Via exists on PPC among other places),
  547. * we must mask the PCI_INTERRUPT_LINE value versus 0xf to get
  548. * interrupts delivered properly.
  549. */
  550. static void quirk_via_irq(struct pci_dev *dev)
  551. {
  552. u8 irq, new_irq;
  553. new_irq = dev->irq & 0xf;
  554. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  555. if (new_irq != irq) {
  556. printk(KERN_INFO "PCI: Via IRQ fixup for %s, from %d to %d\n",
  557. pci_name(dev), irq, new_irq);
  558. udelay(15); /* unknown if delay really needed */
  559. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  560. }
  561. }
  562. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_irq);
  563. /*
  564. * PIIX3 USB: We have to disable USB interrupts that are
  565. * hardwired to PIRQD# and may be shared with an
  566. * external device.
  567. *
  568. * Legacy Support Register (LEGSUP):
  569. * bit13: USB PIRQ Enable (USBPIRQDEN),
  570. * bit4: Trap/SMI On IRQ Enable (USBSMIEN).
  571. *
  572. * We mask out all r/wc bits, too.
  573. */
  574. static void __devinit quirk_piix3_usb(struct pci_dev *dev)
  575. {
  576. u16 legsup;
  577. pci_read_config_word(dev, 0xc0, &legsup);
  578. legsup &= 0x50ef;
  579. pci_write_config_word(dev, 0xc0, legsup);
  580. }
  581. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_2, quirk_piix3_usb );
  582. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_2, quirk_piix3_usb );
  583. /*
  584. * VIA VT82C598 has its device ID settable and many BIOSes
  585. * set it to the ID of VT82C597 for backward compatibility.
  586. * We need to switch it off to be able to recognize the real
  587. * type of the chip.
  588. */
  589. static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
  590. {
  591. pci_write_config_byte(dev, 0xfc, 0);
  592. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  593. }
  594. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id );
  595. /*
  596. * CardBus controllers have a legacy base address that enables them
  597. * to respond as i82365 pcmcia controllers. We don't want them to
  598. * do this even if the Linux CardBus driver is not loaded, because
  599. * the Linux i82365 driver does not (and should not) handle CardBus.
  600. */
  601. static void __devinit quirk_cardbus_legacy(struct pci_dev *dev)
  602. {
  603. if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
  604. return;
  605. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  606. }
  607. DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  608. /*
  609. * Following the PCI ordering rules is optional on the AMD762. I'm not
  610. * sure what the designers were smoking but let's not inhale...
  611. *
  612. * To be fair to AMD, it follows the spec by default, its BIOS people
  613. * who turn it off!
  614. */
  615. static void __devinit quirk_amd_ordering(struct pci_dev *dev)
  616. {
  617. u32 pcic;
  618. pci_read_config_dword(dev, 0x4C, &pcic);
  619. if ((pcic&6)!=6) {
  620. pcic |= 6;
  621. printk(KERN_WARNING "BIOS failed to enable PCI standards compliance, fixing this error.\n");
  622. pci_write_config_dword(dev, 0x4C, pcic);
  623. pci_read_config_dword(dev, 0x84, &pcic);
  624. pcic |= (1<<23); /* Required in this mode */
  625. pci_write_config_dword(dev, 0x84, pcic);
  626. }
  627. }
  628. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering );
  629. /*
  630. * DreamWorks provided workaround for Dunord I-3000 problem
  631. *
  632. * This card decodes and responds to addresses not apparently
  633. * assigned to it. We force a larger allocation to ensure that
  634. * nothing gets put too close to it.
  635. */
  636. static void __devinit quirk_dunord ( struct pci_dev * dev )
  637. {
  638. struct resource *r = &dev->resource [1];
  639. r->start = 0;
  640. r->end = 0xffffff;
  641. }
  642. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord );
  643. /*
  644. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  645. * is subtractive decoding (transparent), and does indicate this
  646. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  647. * instead of 0x01.
  648. */
  649. static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
  650. {
  651. dev->transparent = 1;
  652. }
  653. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge );
  654. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge );
  655. /*
  656. * Common misconfiguration of the MediaGX/Geode PCI master that will
  657. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  658. * datasheets found at http://www.national.com/ds/GX for info on what
  659. * these bits do. <christer@weinigel.se>
  660. */
  661. static void __init quirk_mediagx_master(struct pci_dev *dev)
  662. {
  663. u8 reg;
  664. pci_read_config_byte(dev, 0x41, &reg);
  665. if (reg & 2) {
  666. reg &= ~2;
  667. printk(KERN_INFO "PCI: Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
  668. pci_write_config_byte(dev, 0x41, reg);
  669. }
  670. }
  671. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master );
  672. /*
  673. * As per PCI spec, ignore base address registers 0-3 of the IDE controllers
  674. * running in Compatible mode (bits 0 and 2 in the ProgIf for primary and
  675. * secondary channels respectively). If the device reports Compatible mode
  676. * but does use BAR0-3 for address decoding, we assume that firmware has
  677. * programmed these BARs with standard values (0x1f0,0x3f4 and 0x170,0x374).
  678. * Exceptions (if they exist) must be handled in chip/architecture specific
  679. * fixups.
  680. *
  681. * Note: for non x86 people. You may need an arch specific quirk to handle
  682. * moving IDE devices to native mode as well. Some plug in card devices power
  683. * up in compatible mode and assume the BIOS will adjust them.
  684. *
  685. * Q: should we load the 0x1f0,0x3f4 into the registers or zap them as
  686. * we do now ? We don't want is pci_enable_device to come along
  687. * and assign new resources. Both approaches work for that.
  688. */
  689. static void __devinit quirk_ide_bases(struct pci_dev *dev)
  690. {
  691. struct resource *res;
  692. int first_bar = 2, last_bar = 0;
  693. if ((dev->class >> 8) != PCI_CLASS_STORAGE_IDE)
  694. return;
  695. res = &dev->resource[0];
  696. /* primary channel: ProgIf bit 0, BAR0, BAR1 */
  697. if (!(dev->class & 1) && (res[0].flags || res[1].flags)) {
  698. res[0].start = res[0].end = res[0].flags = 0;
  699. res[1].start = res[1].end = res[1].flags = 0;
  700. first_bar = 0;
  701. last_bar = 1;
  702. }
  703. /* secondary channel: ProgIf bit 2, BAR2, BAR3 */
  704. if (!(dev->class & 4) && (res[2].flags || res[3].flags)) {
  705. res[2].start = res[2].end = res[2].flags = 0;
  706. res[3].start = res[3].end = res[3].flags = 0;
  707. last_bar = 3;
  708. }
  709. if (!last_bar)
  710. return;
  711. printk(KERN_INFO "PCI: Ignoring BAR%d-%d of IDE controller %s\n",
  712. first_bar, last_bar, pci_name(dev));
  713. }
  714. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, quirk_ide_bases);
  715. /*
  716. * Ensure C0 rev restreaming is off. This is normally done by
  717. * the BIOS but in the odd case it is not the results are corruption
  718. * hence the presence of a Linux check
  719. */
  720. static void __init quirk_disable_pxb(struct pci_dev *pdev)
  721. {
  722. u16 config;
  723. u8 rev;
  724. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  725. if (rev != 0x04) /* Only C0 requires this */
  726. return;
  727. pci_read_config_word(pdev, 0x40, &config);
  728. if (config & (1<<6)) {
  729. config &= ~(1<<6);
  730. pci_write_config_word(pdev, 0x40, config);
  731. printk(KERN_INFO "PCI: C0 revision 450NX. Disabling PCI restreaming.\n");
  732. }
  733. }
  734. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb );
  735. /*
  736. * Serverworks CSB5 IDE does not fully support native mode
  737. */
  738. static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
  739. {
  740. u8 prog;
  741. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  742. if (prog & 5) {
  743. prog &= ~5;
  744. pdev->class &= ~5;
  745. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  746. /* need to re-assign BARs for compat mode */
  747. quirk_ide_bases(pdev);
  748. }
  749. }
  750. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide );
  751. /*
  752. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  753. */
  754. static void __init quirk_ide_samemode(struct pci_dev *pdev)
  755. {
  756. u8 prog;
  757. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  758. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  759. printk(KERN_INFO "PCI: IDE mode mismatch; forcing legacy mode\n");
  760. prog &= ~5;
  761. pdev->class &= ~5;
  762. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  763. /* need to re-assign BARs for compat mode */
  764. quirk_ide_bases(pdev);
  765. }
  766. }
  767. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  768. /* This was originally an Alpha specific thing, but it really fits here.
  769. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  770. */
  771. static void __init quirk_eisa_bridge(struct pci_dev *dev)
  772. {
  773. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  774. }
  775. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge );
  776. /*
  777. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  778. * is not activated. The myth is that Asus said that they do not want the
  779. * users to be irritated by just another PCI Device in the Win98 device
  780. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  781. * package 2.7.0 for details)
  782. *
  783. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  784. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  785. * becomes necessary to do this tweak in two steps -- I've chosen the Host
  786. * bridge as trigger.
  787. */
  788. static int __initdata asus_hides_smbus = 0;
  789. static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
  790. {
  791. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  792. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  793. switch(dev->subsystem_device) {
  794. case 0x8025: /* P4B-LX */
  795. case 0x8070: /* P4B */
  796. case 0x8088: /* P4B533 */
  797. case 0x1626: /* L3C notebook */
  798. asus_hides_smbus = 1;
  799. }
  800. if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  801. switch(dev->subsystem_device) {
  802. case 0x80b1: /* P4GE-V */
  803. case 0x80b2: /* P4PE */
  804. case 0x8093: /* P4B533-V */
  805. asus_hides_smbus = 1;
  806. }
  807. if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  808. switch(dev->subsystem_device) {
  809. case 0x8030: /* P4T533 */
  810. asus_hides_smbus = 1;
  811. }
  812. if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  813. switch (dev->subsystem_device) {
  814. case 0x8070: /* P4G8X Deluxe */
  815. asus_hides_smbus = 1;
  816. }
  817. if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  818. switch (dev->subsystem_device) {
  819. case 0x1751: /* M2N notebook */
  820. case 0x1821: /* M5N notebook */
  821. asus_hides_smbus = 1;
  822. }
  823. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  824. switch (dev->subsystem_device) {
  825. case 0x184b: /* W1N notebook */
  826. case 0x186a: /* M6Ne notebook */
  827. asus_hides_smbus = 1;
  828. }
  829. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  830. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  831. switch(dev->subsystem_device) {
  832. case 0x088C: /* HP Compaq nc8000 */
  833. case 0x0890: /* HP Compaq nc6000 */
  834. asus_hides_smbus = 1;
  835. }
  836. if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  837. switch (dev->subsystem_device) {
  838. case 0x12bc: /* HP D330L */
  839. asus_hides_smbus = 1;
  840. }
  841. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_TOSHIBA)) {
  842. if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  843. switch(dev->subsystem_device) {
  844. case 0x0001: /* Toshiba Satellite A40 */
  845. asus_hides_smbus = 1;
  846. }
  847. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  848. switch(dev->subsystem_device) {
  849. case 0x0001: /* Toshiba Tecra M2 */
  850. asus_hides_smbus = 1;
  851. }
  852. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  853. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  854. switch(dev->subsystem_device) {
  855. case 0xC00C: /* Samsung P35 notebook */
  856. asus_hides_smbus = 1;
  857. }
  858. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  859. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  860. switch(dev->subsystem_device) {
  861. case 0x0058: /* Compaq Evo N620c */
  862. asus_hides_smbus = 1;
  863. }
  864. }
  865. }
  866. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge );
  867. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge );
  868. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge );
  869. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge );
  870. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge );
  871. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge );
  872. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge );
  873. static void __init asus_hides_smbus_lpc(struct pci_dev *dev)
  874. {
  875. u16 val;
  876. if (likely(!asus_hides_smbus))
  877. return;
  878. pci_read_config_word(dev, 0xF2, &val);
  879. if (val & 0x8) {
  880. pci_write_config_word(dev, 0xF2, val & (~0x8));
  881. pci_read_config_word(dev, 0xF2, &val);
  882. if (val & 0x8)
  883. printk(KERN_INFO "PCI: i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
  884. else
  885. printk(KERN_INFO "PCI: Enabled i801 SMBus device\n");
  886. }
  887. }
  888. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc );
  889. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc );
  890. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc );
  891. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc );
  892. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc );
  893. /*
  894. * SiS 96x south bridge: BIOS typically hides SMBus device...
  895. */
  896. static void __init quirk_sis_96x_smbus(struct pci_dev *dev)
  897. {
  898. u8 val = 0;
  899. printk(KERN_INFO "Enabling SiS 96x SMBus.\n");
  900. pci_read_config_byte(dev, 0x77, &val);
  901. pci_write_config_byte(dev, 0x77, val & ~0x10);
  902. pci_read_config_byte(dev, 0x77, &val);
  903. }
  904. #define UHCI_USBLEGSUP 0xc0 /* legacy support */
  905. #define UHCI_USBCMD 0 /* command register */
  906. #define UHCI_USBSTS 2 /* status register */
  907. #define UHCI_USBINTR 4 /* interrupt register */
  908. #define UHCI_USBLEGSUP_DEFAULT 0x2000 /* only PIRQ enable set */
  909. #define UHCI_USBCMD_RUN (1 << 0) /* RUN/STOP bit */
  910. #define UHCI_USBCMD_GRESET (1 << 2) /* Global reset */
  911. #define UHCI_USBCMD_CONFIGURE (1 << 6) /* config semaphore */
  912. #define UHCI_USBSTS_HALTED (1 << 5) /* HCHalted bit */
  913. #define OHCI_CONTROL 0x04
  914. #define OHCI_CMDSTATUS 0x08
  915. #define OHCI_INTRSTATUS 0x0c
  916. #define OHCI_INTRENABLE 0x10
  917. #define OHCI_INTRDISABLE 0x14
  918. #define OHCI_OCR (1 << 3) /* ownership change request */
  919. #define OHCI_CTRL_IR (1 << 8) /* interrupt routing */
  920. #define OHCI_INTR_OC (1 << 30) /* ownership change */
  921. #define EHCI_HCC_PARAMS 0x08 /* extended capabilities */
  922. #define EHCI_USBCMD 0 /* command register */
  923. #define EHCI_USBCMD_RUN (1 << 0) /* RUN/STOP bit */
  924. #define EHCI_USBSTS 4 /* status register */
  925. #define EHCI_USBSTS_HALTED (1 << 12) /* HCHalted bit */
  926. #define EHCI_USBINTR 8 /* interrupt register */
  927. #define EHCI_USBLEGSUP 0 /* legacy support register */
  928. #define EHCI_USBLEGSUP_BIOS (1 << 16) /* BIOS semaphore */
  929. #define EHCI_USBLEGSUP_OS (1 << 24) /* OS semaphore */
  930. #define EHCI_USBLEGCTLSTS 4 /* legacy control/status */
  931. #define EHCI_USBLEGCTLSTS_SOOE (1 << 13) /* SMI on ownership change */
  932. int usb_early_handoff __devinitdata = 0;
  933. static int __init usb_handoff_early(char *str)
  934. {
  935. usb_early_handoff = 1;
  936. return 0;
  937. }
  938. __setup("usb-handoff", usb_handoff_early);
  939. static void __devinit quirk_usb_handoff_uhci(struct pci_dev *pdev)
  940. {
  941. unsigned long base = 0;
  942. int wait_time, delta;
  943. u16 val, sts;
  944. int i;
  945. for (i = 0; i < PCI_ROM_RESOURCE; i++)
  946. if ((pci_resource_flags(pdev, i) & IORESOURCE_IO)) {
  947. base = pci_resource_start(pdev, i);
  948. break;
  949. }
  950. if (!base)
  951. return;
  952. /*
  953. * stop controller
  954. */
  955. sts = inw(base + UHCI_USBSTS);
  956. val = inw(base + UHCI_USBCMD);
  957. val &= ~(u16)(UHCI_USBCMD_RUN | UHCI_USBCMD_CONFIGURE);
  958. outw(val, base + UHCI_USBCMD);
  959. /*
  960. * wait while it stops if it was running
  961. */
  962. if ((sts & UHCI_USBSTS_HALTED) == 0)
  963. {
  964. wait_time = 1000;
  965. delta = 100;
  966. do {
  967. outw(0x1f, base + UHCI_USBSTS);
  968. udelay(delta);
  969. wait_time -= delta;
  970. val = inw(base + UHCI_USBSTS);
  971. if (val & UHCI_USBSTS_HALTED)
  972. break;
  973. } while (wait_time > 0);
  974. }
  975. /*
  976. * disable interrupts & legacy support
  977. */
  978. outw(0, base + UHCI_USBINTR);
  979. outw(0x1f, base + UHCI_USBSTS);
  980. pci_read_config_word(pdev, UHCI_USBLEGSUP, &val);
  981. if (val & 0xbf)
  982. pci_write_config_word(pdev, UHCI_USBLEGSUP, UHCI_USBLEGSUP_DEFAULT);
  983. }
  984. static void __devinit quirk_usb_handoff_ohci(struct pci_dev *pdev)
  985. {
  986. void __iomem *base;
  987. int wait_time;
  988. base = ioremap_nocache(pci_resource_start(pdev, 0),
  989. pci_resource_len(pdev, 0));
  990. if (base == NULL) return;
  991. if (readl(base + OHCI_CONTROL) & OHCI_CTRL_IR) {
  992. wait_time = 500; /* 0.5 seconds */
  993. writel(OHCI_INTR_OC, base + OHCI_INTRENABLE);
  994. writel(OHCI_OCR, base + OHCI_CMDSTATUS);
  995. while (wait_time > 0 &&
  996. readl(base + OHCI_CONTROL) & OHCI_CTRL_IR) {
  997. wait_time -= 10;
  998. msleep(10);
  999. }
  1000. }
  1001. /*
  1002. * disable interrupts
  1003. */
  1004. writel(~(u32)0, base + OHCI_INTRDISABLE);
  1005. writel(~(u32)0, base + OHCI_INTRSTATUS);
  1006. iounmap(base);
  1007. }
  1008. static void __devinit quirk_usb_disable_ehci(struct pci_dev *pdev)
  1009. {
  1010. int wait_time, delta;
  1011. void __iomem *base, *op_reg_base;
  1012. u32 hcc_params, val, temp;
  1013. u8 cap_length;
  1014. base = ioremap_nocache(pci_resource_start(pdev, 0),
  1015. pci_resource_len(pdev, 0));
  1016. if (base == NULL) return;
  1017. cap_length = readb(base);
  1018. op_reg_base = base + cap_length;
  1019. hcc_params = readl(base + EHCI_HCC_PARAMS);
  1020. hcc_params = (hcc_params >> 8) & 0xff;
  1021. if (hcc_params) {
  1022. pci_read_config_dword(pdev,
  1023. hcc_params + EHCI_USBLEGSUP,
  1024. &val);
  1025. if (((val & 0xff) == 1) && (val & EHCI_USBLEGSUP_BIOS)) {
  1026. /*
  1027. * Ok, BIOS is in smm mode, try to hand off...
  1028. */
  1029. pci_read_config_dword(pdev,
  1030. hcc_params + EHCI_USBLEGCTLSTS,
  1031. &temp);
  1032. pci_write_config_dword(pdev,
  1033. hcc_params + EHCI_USBLEGCTLSTS,
  1034. temp | EHCI_USBLEGCTLSTS_SOOE);
  1035. val |= EHCI_USBLEGSUP_OS;
  1036. pci_write_config_dword(pdev,
  1037. hcc_params + EHCI_USBLEGSUP,
  1038. val);
  1039. wait_time = 500;
  1040. do {
  1041. msleep(10);
  1042. wait_time -= 10;
  1043. pci_read_config_dword(pdev,
  1044. hcc_params + EHCI_USBLEGSUP,
  1045. &val);
  1046. } while (wait_time && (val & EHCI_USBLEGSUP_BIOS));
  1047. if (!wait_time) {
  1048. /*
  1049. * well, possibly buggy BIOS...
  1050. */
  1051. printk(KERN_WARNING "EHCI early BIOS handoff "
  1052. "failed (BIOS bug ?)\n");
  1053. pci_write_config_dword(pdev,
  1054. hcc_params + EHCI_USBLEGSUP,
  1055. EHCI_USBLEGSUP_OS);
  1056. pci_write_config_dword(pdev,
  1057. hcc_params + EHCI_USBLEGCTLSTS,
  1058. 0);
  1059. }
  1060. }
  1061. }
  1062. /*
  1063. * halt EHCI & disable its interrupts in any case
  1064. */
  1065. val = readl(op_reg_base + EHCI_USBSTS);
  1066. if ((val & EHCI_USBSTS_HALTED) == 0) {
  1067. val = readl(op_reg_base + EHCI_USBCMD);
  1068. val &= ~EHCI_USBCMD_RUN;
  1069. writel(val, op_reg_base + EHCI_USBCMD);
  1070. wait_time = 2000;
  1071. delta = 100;
  1072. do {
  1073. writel(0x3f, op_reg_base + EHCI_USBSTS);
  1074. udelay(delta);
  1075. wait_time -= delta;
  1076. val = readl(op_reg_base + EHCI_USBSTS);
  1077. if ((val == ~(u32)0) || (val & EHCI_USBSTS_HALTED)) {
  1078. break;
  1079. }
  1080. } while (wait_time > 0);
  1081. }
  1082. writel(0, op_reg_base + EHCI_USBINTR);
  1083. writel(0x3f, op_reg_base + EHCI_USBSTS);
  1084. iounmap(base);
  1085. return;
  1086. }
  1087. static void __devinit quirk_usb_early_handoff(struct pci_dev *pdev)
  1088. {
  1089. if (!usb_early_handoff)
  1090. return;
  1091. if (pdev->class == ((PCI_CLASS_SERIAL_USB << 8) | 0x00)) { /* UHCI */
  1092. quirk_usb_handoff_uhci(pdev);
  1093. } else if (pdev->class == ((PCI_CLASS_SERIAL_USB << 8) | 0x10)) { /* OHCI */
  1094. quirk_usb_handoff_ohci(pdev);
  1095. } else if (pdev->class == ((PCI_CLASS_SERIAL_USB << 8) | 0x20)) { /* EHCI */
  1096. quirk_usb_disable_ehci(pdev);
  1097. }
  1098. return;
  1099. }
  1100. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, quirk_usb_early_handoff);
  1101. /*
  1102. * ... This is further complicated by the fact that some SiS96x south
  1103. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1104. * spotted a compatible north bridge to make sure.
  1105. * (pci_find_device doesn't work yet)
  1106. *
  1107. * We can also enable the sis96x bit in the discovery register..
  1108. */
  1109. static int __devinitdata sis_96x_compatible = 0;
  1110. #define SIS_DETECT_REGISTER 0x40
  1111. static void __init quirk_sis_503(struct pci_dev *dev)
  1112. {
  1113. u8 reg;
  1114. u16 devid;
  1115. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1116. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1117. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1118. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1119. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1120. return;
  1121. }
  1122. /* Make people aware that we changed the config.. */
  1123. printk(KERN_WARNING "Uncovering SIS%x that hid as a SIS503 (compatible=%d)\n", devid, sis_96x_compatible);
  1124. /*
  1125. * Ok, it now shows up as a 96x.. The 96x quirks are after
  1126. * the 503 quirk in the quirk table, so they'll automatically
  1127. * run and enable things like the SMBus device
  1128. */
  1129. dev->device = devid;
  1130. }
  1131. static void __init quirk_sis_96x_compatible(struct pci_dev *dev)
  1132. {
  1133. sis_96x_compatible = 1;
  1134. }
  1135. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_645, quirk_sis_96x_compatible );
  1136. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_646, quirk_sis_96x_compatible );
  1137. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_648, quirk_sis_96x_compatible );
  1138. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_650, quirk_sis_96x_compatible );
  1139. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_651, quirk_sis_96x_compatible );
  1140. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_735, quirk_sis_96x_compatible );
  1141. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503 );
  1142. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus );
  1143. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus );
  1144. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus );
  1145. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus );
  1146. #ifdef CONFIG_X86_IO_APIC
  1147. static void __init quirk_alder_ioapic(struct pci_dev *pdev)
  1148. {
  1149. int i;
  1150. if ((pdev->class >> 8) != 0xff00)
  1151. return;
  1152. /* the first BAR is the location of the IO APIC...we must
  1153. * not touch this (and it's already covered by the fixmap), so
  1154. * forcibly insert it into the resource tree */
  1155. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1156. insert_resource(&iomem_resource, &pdev->resource[0]);
  1157. /* The next five BARs all seem to be rubbish, so just clean
  1158. * them out */
  1159. for (i=1; i < 6; i++) {
  1160. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1161. }
  1162. }
  1163. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic );
  1164. #endif
  1165. #ifdef CONFIG_SCSI_SATA_INTEL_COMBINED
  1166. static void __devinit quirk_intel_ide_combined(struct pci_dev *pdev)
  1167. {
  1168. u8 prog, comb, tmp;
  1169. int ich = 0;
  1170. /*
  1171. * Narrow down to Intel SATA PCI devices.
  1172. */
  1173. switch (pdev->device) {
  1174. /* PCI ids taken from drivers/scsi/ata_piix.c */
  1175. case 0x24d1:
  1176. case 0x24df:
  1177. case 0x25a3:
  1178. case 0x25b0:
  1179. ich = 5;
  1180. break;
  1181. case 0x2651:
  1182. case 0x2652:
  1183. case 0x2653:
  1184. case 0x2680: /* ESB2 */
  1185. ich = 6;
  1186. break;
  1187. case 0x27c0:
  1188. case 0x27c4:
  1189. ich = 7;
  1190. break;
  1191. default:
  1192. /* we do not handle this PCI device */
  1193. return;
  1194. }
  1195. /*
  1196. * Read combined mode register.
  1197. */
  1198. pci_read_config_byte(pdev, 0x90, &tmp); /* combined mode reg */
  1199. if (ich == 5) {
  1200. tmp &= 0x6; /* interesting bits 2:1, PATA primary/secondary */
  1201. if (tmp == 0x4) /* bits 10x */
  1202. comb = (1 << 0); /* SATA port 0, PATA port 1 */
  1203. else if (tmp == 0x6) /* bits 11x */
  1204. comb = (1 << 2); /* PATA port 0, SATA port 1 */
  1205. else
  1206. return; /* not in combined mode */
  1207. } else {
  1208. WARN_ON((ich != 6) && (ich != 7));
  1209. tmp &= 0x3; /* interesting bits 1:0 */
  1210. if (tmp & (1 << 0))
  1211. comb = (1 << 2); /* PATA port 0, SATA port 1 */
  1212. else if (tmp & (1 << 1))
  1213. comb = (1 << 0); /* SATA port 0, PATA port 1 */
  1214. else
  1215. return; /* not in combined mode */
  1216. }
  1217. /*
  1218. * Read programming interface register.
  1219. * (Tells us if it's legacy or native mode)
  1220. */
  1221. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  1222. /* if SATA port is in native mode, we're ok. */
  1223. if (prog & comb)
  1224. return;
  1225. /* SATA port is in legacy mode. Reserve port so that
  1226. * IDE driver does not attempt to use it. If request_region
  1227. * fails, it will be obvious at boot time, so we don't bother
  1228. * checking return values.
  1229. */
  1230. if (comb == (1 << 0))
  1231. request_region(0x1f0, 8, "libata"); /* port 0 */
  1232. else
  1233. request_region(0x170, 8, "libata"); /* port 1 */
  1234. }
  1235. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_intel_ide_combined );
  1236. #endif /* CONFIG_SCSI_SATA_INTEL_COMBINED */
  1237. int pcie_mch_quirk;
  1238. static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
  1239. {
  1240. pcie_mch_quirk = 1;
  1241. }
  1242. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch );
  1243. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch );
  1244. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch );
  1245. /*
  1246. * It's possible for the MSI to get corrupted if shpc and acpi
  1247. * are used together on certain PXH-based systems.
  1248. */
  1249. static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
  1250. {
  1251. disable_msi_mode(dev, pci_find_capability(dev, PCI_CAP_ID_MSI),
  1252. PCI_CAP_ID_MSI);
  1253. dev->no_msi = 1;
  1254. printk(KERN_WARNING "PCI: PXH quirk detected, "
  1255. "disabling MSI for SHPC device\n");
  1256. }
  1257. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1258. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1259. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1260. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1261. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1262. static void __devinit quirk_netmos(struct pci_dev *dev)
  1263. {
  1264. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1265. unsigned int num_serial = dev->subsystem_device & 0xf;
  1266. /*
  1267. * These Netmos parts are multiport serial devices with optional
  1268. * parallel ports. Even when parallel ports are present, they
  1269. * are identified as class SERIAL, which means the serial driver
  1270. * will claim them. To prevent this, mark them as class OTHER.
  1271. * These combo devices should be claimed by parport_serial.
  1272. *
  1273. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1274. * of parallel ports and <S> is the number of serial ports.
  1275. */
  1276. switch (dev->device) {
  1277. case PCI_DEVICE_ID_NETMOS_9735:
  1278. case PCI_DEVICE_ID_NETMOS_9745:
  1279. case PCI_DEVICE_ID_NETMOS_9835:
  1280. case PCI_DEVICE_ID_NETMOS_9845:
  1281. case PCI_DEVICE_ID_NETMOS_9855:
  1282. if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
  1283. num_parallel) {
  1284. printk(KERN_INFO "PCI: Netmos %04x (%u parallel, "
  1285. "%u serial); changing class SERIAL to OTHER "
  1286. "(use parport_serial)\n",
  1287. dev->device, num_parallel, num_serial);
  1288. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1289. (dev->class & 0xff);
  1290. }
  1291. }
  1292. }
  1293. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
  1294. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f, struct pci_fixup *end)
  1295. {
  1296. while (f < end) {
  1297. if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
  1298. (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
  1299. pr_debug("PCI: Calling quirk %p for %s\n", f->hook, pci_name(dev));
  1300. f->hook(dev);
  1301. }
  1302. f++;
  1303. }
  1304. }
  1305. extern struct pci_fixup __start_pci_fixups_early[];
  1306. extern struct pci_fixup __end_pci_fixups_early[];
  1307. extern struct pci_fixup __start_pci_fixups_header[];
  1308. extern struct pci_fixup __end_pci_fixups_header[];
  1309. extern struct pci_fixup __start_pci_fixups_final[];
  1310. extern struct pci_fixup __end_pci_fixups_final[];
  1311. extern struct pci_fixup __start_pci_fixups_enable[];
  1312. extern struct pci_fixup __end_pci_fixups_enable[];
  1313. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  1314. {
  1315. struct pci_fixup *start, *end;
  1316. switch(pass) {
  1317. case pci_fixup_early:
  1318. start = __start_pci_fixups_early;
  1319. end = __end_pci_fixups_early;
  1320. break;
  1321. case pci_fixup_header:
  1322. start = __start_pci_fixups_header;
  1323. end = __end_pci_fixups_header;
  1324. break;
  1325. case pci_fixup_final:
  1326. start = __start_pci_fixups_final;
  1327. end = __end_pci_fixups_final;
  1328. break;
  1329. case pci_fixup_enable:
  1330. start = __start_pci_fixups_enable;
  1331. end = __end_pci_fixups_enable;
  1332. break;
  1333. default:
  1334. /* stupid compiler warning, you would think with an enum... */
  1335. return;
  1336. }
  1337. pci_do_fixups(dev, start, end);
  1338. }
  1339. EXPORT_SYMBOL(pcie_mch_quirk);
  1340. #ifdef CONFIG_HOTPLUG
  1341. EXPORT_SYMBOL(pci_fixup_device);
  1342. #endif