smsc911x.c 55 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072
  1. /***************************************************************************
  2. *
  3. * Copyright (C) 2004-2008 SMSC
  4. * Copyright (C) 2005-2008 ARM
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. *
  20. ***************************************************************************
  21. * Rewritten, heavily based on smsc911x simple driver by SMSC.
  22. * Partly uses io macros from smc91x.c by Nicolas Pitre
  23. *
  24. * Supported devices:
  25. * LAN9115, LAN9116, LAN9117, LAN9118
  26. * LAN9215, LAN9216, LAN9217, LAN9218
  27. * LAN9210, LAN9211
  28. * LAN9220, LAN9221
  29. *
  30. */
  31. #include <linux/crc32.h>
  32. #include <linux/delay.h>
  33. #include <linux/errno.h>
  34. #include <linux/etherdevice.h>
  35. #include <linux/ethtool.h>
  36. #include <linux/init.h>
  37. #include <linux/ioport.h>
  38. #include <linux/kernel.h>
  39. #include <linux/module.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/platform_device.h>
  42. #include <linux/sched.h>
  43. #include <linux/slab.h>
  44. #include <linux/timer.h>
  45. #include <linux/version.h>
  46. #include <linux/bug.h>
  47. #include <linux/bitops.h>
  48. #include <linux/irq.h>
  49. #include <linux/io.h>
  50. #include <linux/phy.h>
  51. #include <linux/smsc911x.h>
  52. #include "smsc911x.h"
  53. #define SMSC_CHIPNAME "smsc911x"
  54. #define SMSC_MDIONAME "smsc911x-mdio"
  55. #define SMSC_DRV_VERSION "2008-10-21"
  56. MODULE_LICENSE("GPL");
  57. MODULE_VERSION(SMSC_DRV_VERSION);
  58. #if USE_DEBUG > 0
  59. static int debug = 16;
  60. #else
  61. static int debug = 3;
  62. #endif
  63. module_param(debug, int, 0);
  64. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  65. struct smsc911x_data {
  66. void __iomem *ioaddr;
  67. unsigned int idrev;
  68. /* used to decide which workarounds apply */
  69. unsigned int generation;
  70. /* device configuration (copied from platform_data during probe) */
  71. struct smsc911x_platform_config config;
  72. /* This needs to be acquired before calling any of below:
  73. * smsc911x_mac_read(), smsc911x_mac_write()
  74. */
  75. spinlock_t mac_lock;
  76. /* spinlock to ensure 16-bit accesses are serialised.
  77. * unused with a 32-bit bus */
  78. spinlock_t dev_lock;
  79. struct phy_device *phy_dev;
  80. struct mii_bus *mii_bus;
  81. int phy_irq[PHY_MAX_ADDR];
  82. unsigned int using_extphy;
  83. int last_duplex;
  84. int last_carrier;
  85. u32 msg_enable;
  86. unsigned int gpio_setting;
  87. unsigned int gpio_orig_setting;
  88. struct net_device *dev;
  89. struct napi_struct napi;
  90. unsigned int software_irq_signal;
  91. #ifdef USE_PHY_WORK_AROUND
  92. #define MIN_PACKET_SIZE (64)
  93. char loopback_tx_pkt[MIN_PACKET_SIZE];
  94. char loopback_rx_pkt[MIN_PACKET_SIZE];
  95. unsigned int resetcount;
  96. #endif
  97. /* Members for Multicast filter workaround */
  98. unsigned int multicast_update_pending;
  99. unsigned int set_bits_mask;
  100. unsigned int clear_bits_mask;
  101. unsigned int hashhi;
  102. unsigned int hashlo;
  103. };
  104. /* The 16-bit access functions are significantly slower, due to the locking
  105. * necessary. If your bus hardware can be configured to do this for you
  106. * (in response to a single 32-bit operation from software), you should use
  107. * the 32-bit access functions instead. */
  108. static inline u32 smsc911x_reg_read(struct smsc911x_data *pdata, u32 reg)
  109. {
  110. if (pdata->config.flags & SMSC911X_USE_32BIT)
  111. return readl(pdata->ioaddr + reg);
  112. if (pdata->config.flags & SMSC911X_USE_16BIT) {
  113. u32 data;
  114. unsigned long flags;
  115. /* these two 16-bit reads must be performed consecutively, so
  116. * must not be interrupted by our own ISR (which would start
  117. * another read operation) */
  118. spin_lock_irqsave(&pdata->dev_lock, flags);
  119. data = ((readw(pdata->ioaddr + reg) & 0xFFFF) |
  120. ((readw(pdata->ioaddr + reg + 2) & 0xFFFF) << 16));
  121. spin_unlock_irqrestore(&pdata->dev_lock, flags);
  122. return data;
  123. }
  124. BUG();
  125. }
  126. static inline void smsc911x_reg_write(struct smsc911x_data *pdata, u32 reg,
  127. u32 val)
  128. {
  129. if (pdata->config.flags & SMSC911X_USE_32BIT) {
  130. writel(val, pdata->ioaddr + reg);
  131. return;
  132. }
  133. if (pdata->config.flags & SMSC911X_USE_16BIT) {
  134. unsigned long flags;
  135. /* these two 16-bit writes must be performed consecutively, so
  136. * must not be interrupted by our own ISR (which would start
  137. * another read operation) */
  138. spin_lock_irqsave(&pdata->dev_lock, flags);
  139. writew(val & 0xFFFF, pdata->ioaddr + reg);
  140. writew((val >> 16) & 0xFFFF, pdata->ioaddr + reg + 2);
  141. spin_unlock_irqrestore(&pdata->dev_lock, flags);
  142. return;
  143. }
  144. BUG();
  145. }
  146. /* Writes a packet to the TX_DATA_FIFO */
  147. static inline void
  148. smsc911x_tx_writefifo(struct smsc911x_data *pdata, unsigned int *buf,
  149. unsigned int wordcount)
  150. {
  151. if (pdata->config.flags & SMSC911X_USE_32BIT) {
  152. writesl(pdata->ioaddr + TX_DATA_FIFO, buf, wordcount);
  153. return;
  154. }
  155. if (pdata->config.flags & SMSC911X_USE_16BIT) {
  156. while (wordcount--)
  157. smsc911x_reg_write(pdata, TX_DATA_FIFO, *buf++);
  158. return;
  159. }
  160. BUG();
  161. }
  162. /* Reads a packet out of the RX_DATA_FIFO */
  163. static inline void
  164. smsc911x_rx_readfifo(struct smsc911x_data *pdata, unsigned int *buf,
  165. unsigned int wordcount)
  166. {
  167. if (pdata->config.flags & SMSC911X_USE_32BIT) {
  168. readsl(pdata->ioaddr + RX_DATA_FIFO, buf, wordcount);
  169. return;
  170. }
  171. if (pdata->config.flags & SMSC911X_USE_16BIT) {
  172. while (wordcount--)
  173. *buf++ = smsc911x_reg_read(pdata, RX_DATA_FIFO);
  174. return;
  175. }
  176. BUG();
  177. }
  178. /* waits for MAC not busy, with timeout. Only called by smsc911x_mac_read
  179. * and smsc911x_mac_write, so assumes mac_lock is held */
  180. static int smsc911x_mac_complete(struct smsc911x_data *pdata)
  181. {
  182. int i;
  183. u32 val;
  184. SMSC_ASSERT_MAC_LOCK(pdata);
  185. for (i = 0; i < 40; i++) {
  186. val = smsc911x_reg_read(pdata, MAC_CSR_CMD);
  187. if (!(val & MAC_CSR_CMD_CSR_BUSY_))
  188. return 0;
  189. }
  190. SMSC_WARNING(HW, "Timed out waiting for MAC not BUSY. "
  191. "MAC_CSR_CMD: 0x%08X", val);
  192. return -EIO;
  193. }
  194. /* Fetches a MAC register value. Assumes mac_lock is acquired */
  195. static u32 smsc911x_mac_read(struct smsc911x_data *pdata, unsigned int offset)
  196. {
  197. unsigned int temp;
  198. SMSC_ASSERT_MAC_LOCK(pdata);
  199. temp = smsc911x_reg_read(pdata, MAC_CSR_CMD);
  200. if (unlikely(temp & MAC_CSR_CMD_CSR_BUSY_)) {
  201. SMSC_WARNING(HW, "MAC busy at entry");
  202. return 0xFFFFFFFF;
  203. }
  204. /* Send the MAC cmd */
  205. smsc911x_reg_write(pdata, MAC_CSR_CMD, ((offset & 0xFF) |
  206. MAC_CSR_CMD_CSR_BUSY_ | MAC_CSR_CMD_R_NOT_W_));
  207. /* Workaround for hardware read-after-write restriction */
  208. temp = smsc911x_reg_read(pdata, BYTE_TEST);
  209. /* Wait for the read to complete */
  210. if (likely(smsc911x_mac_complete(pdata) == 0))
  211. return smsc911x_reg_read(pdata, MAC_CSR_DATA);
  212. SMSC_WARNING(HW, "MAC busy after read");
  213. return 0xFFFFFFFF;
  214. }
  215. /* Set a mac register, mac_lock must be acquired before calling */
  216. static void smsc911x_mac_write(struct smsc911x_data *pdata,
  217. unsigned int offset, u32 val)
  218. {
  219. unsigned int temp;
  220. SMSC_ASSERT_MAC_LOCK(pdata);
  221. temp = smsc911x_reg_read(pdata, MAC_CSR_CMD);
  222. if (unlikely(temp & MAC_CSR_CMD_CSR_BUSY_)) {
  223. SMSC_WARNING(HW,
  224. "smsc911x_mac_write failed, MAC busy at entry");
  225. return;
  226. }
  227. /* Send data to write */
  228. smsc911x_reg_write(pdata, MAC_CSR_DATA, val);
  229. /* Write the actual data */
  230. smsc911x_reg_write(pdata, MAC_CSR_CMD, ((offset & 0xFF) |
  231. MAC_CSR_CMD_CSR_BUSY_));
  232. /* Workaround for hardware read-after-write restriction */
  233. temp = smsc911x_reg_read(pdata, BYTE_TEST);
  234. /* Wait for the write to complete */
  235. if (likely(smsc911x_mac_complete(pdata) == 0))
  236. return;
  237. SMSC_WARNING(HW,
  238. "smsc911x_mac_write failed, MAC busy after write");
  239. }
  240. /* Get a phy register */
  241. static int smsc911x_mii_read(struct mii_bus *bus, int phyaddr, int regidx)
  242. {
  243. struct smsc911x_data *pdata = (struct smsc911x_data *)bus->priv;
  244. unsigned long flags;
  245. unsigned int addr;
  246. int i, reg;
  247. spin_lock_irqsave(&pdata->mac_lock, flags);
  248. /* Confirm MII not busy */
  249. if (unlikely(smsc911x_mac_read(pdata, MII_ACC) & MII_ACC_MII_BUSY_)) {
  250. SMSC_WARNING(HW,
  251. "MII is busy in smsc911x_mii_read???");
  252. reg = -EIO;
  253. goto out;
  254. }
  255. /* Set the address, index & direction (read from PHY) */
  256. addr = ((phyaddr & 0x1F) << 11) | ((regidx & 0x1F) << 6);
  257. smsc911x_mac_write(pdata, MII_ACC, addr);
  258. /* Wait for read to complete w/ timeout */
  259. for (i = 0; i < 100; i++)
  260. if (!(smsc911x_mac_read(pdata, MII_ACC) & MII_ACC_MII_BUSY_)) {
  261. reg = smsc911x_mac_read(pdata, MII_DATA);
  262. goto out;
  263. }
  264. SMSC_WARNING(HW, "Timed out waiting for MII write to finish");
  265. reg = -EIO;
  266. out:
  267. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  268. return reg;
  269. }
  270. /* Set a phy register */
  271. static int smsc911x_mii_write(struct mii_bus *bus, int phyaddr, int regidx,
  272. u16 val)
  273. {
  274. struct smsc911x_data *pdata = (struct smsc911x_data *)bus->priv;
  275. unsigned long flags;
  276. unsigned int addr;
  277. int i, reg;
  278. spin_lock_irqsave(&pdata->mac_lock, flags);
  279. /* Confirm MII not busy */
  280. if (unlikely(smsc911x_mac_read(pdata, MII_ACC) & MII_ACC_MII_BUSY_)) {
  281. SMSC_WARNING(HW,
  282. "MII is busy in smsc911x_mii_write???");
  283. reg = -EIO;
  284. goto out;
  285. }
  286. /* Put the data to write in the MAC */
  287. smsc911x_mac_write(pdata, MII_DATA, val);
  288. /* Set the address, index & direction (write to PHY) */
  289. addr = ((phyaddr & 0x1F) << 11) | ((regidx & 0x1F) << 6) |
  290. MII_ACC_MII_WRITE_;
  291. smsc911x_mac_write(pdata, MII_ACC, addr);
  292. /* Wait for write to complete w/ timeout */
  293. for (i = 0; i < 100; i++)
  294. if (!(smsc911x_mac_read(pdata, MII_ACC) & MII_ACC_MII_BUSY_)) {
  295. reg = 0;
  296. goto out;
  297. }
  298. SMSC_WARNING(HW, "Timed out waiting for MII write to finish");
  299. reg = -EIO;
  300. out:
  301. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  302. return reg;
  303. }
  304. /* Autodetects and initialises external phy for SMSC9115 and SMSC9117 flavors.
  305. * If something goes wrong, returns -ENODEV to revert back to internal phy.
  306. * Performed at initialisation only, so interrupts are enabled */
  307. static int smsc911x_phy_initialise_external(struct smsc911x_data *pdata)
  308. {
  309. unsigned int hwcfg = smsc911x_reg_read(pdata, HW_CFG);
  310. /* External phy is requested, supported, and detected */
  311. if (hwcfg & HW_CFG_EXT_PHY_DET_) {
  312. /* Switch to external phy. Assuming tx and rx are stopped
  313. * because smsc911x_phy_initialise is called before
  314. * smsc911x_rx_initialise and tx_initialise. */
  315. /* Disable phy clocks to the MAC */
  316. hwcfg &= (~HW_CFG_PHY_CLK_SEL_);
  317. hwcfg |= HW_CFG_PHY_CLK_SEL_CLK_DIS_;
  318. smsc911x_reg_write(pdata, HW_CFG, hwcfg);
  319. udelay(10); /* Enough time for clocks to stop */
  320. /* Switch to external phy */
  321. hwcfg |= HW_CFG_EXT_PHY_EN_;
  322. smsc911x_reg_write(pdata, HW_CFG, hwcfg);
  323. /* Enable phy clocks to the MAC */
  324. hwcfg &= (~HW_CFG_PHY_CLK_SEL_);
  325. hwcfg |= HW_CFG_PHY_CLK_SEL_EXT_PHY_;
  326. smsc911x_reg_write(pdata, HW_CFG, hwcfg);
  327. udelay(10); /* Enough time for clocks to restart */
  328. hwcfg |= HW_CFG_SMI_SEL_;
  329. smsc911x_reg_write(pdata, HW_CFG, hwcfg);
  330. SMSC_TRACE(HW, "Successfully switched to external PHY");
  331. pdata->using_extphy = 1;
  332. } else {
  333. SMSC_WARNING(HW, "No external PHY detected, "
  334. "Using internal PHY instead.");
  335. /* Use internal phy */
  336. return -ENODEV;
  337. }
  338. return 0;
  339. }
  340. /* Fetches a tx status out of the status fifo */
  341. static unsigned int smsc911x_tx_get_txstatus(struct smsc911x_data *pdata)
  342. {
  343. unsigned int result =
  344. smsc911x_reg_read(pdata, TX_FIFO_INF) & TX_FIFO_INF_TSUSED_;
  345. if (result != 0)
  346. result = smsc911x_reg_read(pdata, TX_STATUS_FIFO);
  347. return result;
  348. }
  349. /* Fetches the next rx status */
  350. static unsigned int smsc911x_rx_get_rxstatus(struct smsc911x_data *pdata)
  351. {
  352. unsigned int result =
  353. smsc911x_reg_read(pdata, RX_FIFO_INF) & RX_FIFO_INF_RXSUSED_;
  354. if (result != 0)
  355. result = smsc911x_reg_read(pdata, RX_STATUS_FIFO);
  356. return result;
  357. }
  358. #ifdef USE_PHY_WORK_AROUND
  359. static int smsc911x_phy_check_loopbackpkt(struct smsc911x_data *pdata)
  360. {
  361. unsigned int tries;
  362. u32 wrsz;
  363. u32 rdsz;
  364. ulong bufp;
  365. for (tries = 0; tries < 10; tries++) {
  366. unsigned int txcmd_a;
  367. unsigned int txcmd_b;
  368. unsigned int status;
  369. unsigned int pktlength;
  370. unsigned int i;
  371. /* Zero-out rx packet memory */
  372. memset(pdata->loopback_rx_pkt, 0, MIN_PACKET_SIZE);
  373. /* Write tx packet to 118 */
  374. txcmd_a = (u32)((ulong)pdata->loopback_tx_pkt & 0x03) << 16;
  375. txcmd_a |= TX_CMD_A_FIRST_SEG_ | TX_CMD_A_LAST_SEG_;
  376. txcmd_a |= MIN_PACKET_SIZE;
  377. txcmd_b = MIN_PACKET_SIZE << 16 | MIN_PACKET_SIZE;
  378. smsc911x_reg_write(pdata, TX_DATA_FIFO, txcmd_a);
  379. smsc911x_reg_write(pdata, TX_DATA_FIFO, txcmd_b);
  380. bufp = (ulong)pdata->loopback_tx_pkt & (~0x3);
  381. wrsz = MIN_PACKET_SIZE + 3;
  382. wrsz += (u32)((ulong)pdata->loopback_tx_pkt & 0x3);
  383. wrsz >>= 2;
  384. smsc911x_tx_writefifo(pdata, (unsigned int *)bufp, wrsz);
  385. /* Wait till transmit is done */
  386. i = 60;
  387. do {
  388. udelay(5);
  389. status = smsc911x_tx_get_txstatus(pdata);
  390. } while ((i--) && (!status));
  391. if (!status) {
  392. SMSC_WARNING(HW, "Failed to transmit "
  393. "during loopback test");
  394. continue;
  395. }
  396. if (status & TX_STS_ES_) {
  397. SMSC_WARNING(HW, "Transmit encountered "
  398. "errors during loopback test");
  399. continue;
  400. }
  401. /* Wait till receive is done */
  402. i = 60;
  403. do {
  404. udelay(5);
  405. status = smsc911x_rx_get_rxstatus(pdata);
  406. } while ((i--) && (!status));
  407. if (!status) {
  408. SMSC_WARNING(HW,
  409. "Failed to receive during loopback test");
  410. continue;
  411. }
  412. if (status & RX_STS_ES_) {
  413. SMSC_WARNING(HW, "Receive encountered "
  414. "errors during loopback test");
  415. continue;
  416. }
  417. pktlength = ((status & 0x3FFF0000UL) >> 16);
  418. bufp = (ulong)pdata->loopback_rx_pkt;
  419. rdsz = pktlength + 3;
  420. rdsz += (u32)((ulong)pdata->loopback_rx_pkt & 0x3);
  421. rdsz >>= 2;
  422. smsc911x_rx_readfifo(pdata, (unsigned int *)bufp, rdsz);
  423. if (pktlength != (MIN_PACKET_SIZE + 4)) {
  424. SMSC_WARNING(HW, "Unexpected packet size "
  425. "during loop back test, size=%d, will retry",
  426. pktlength);
  427. } else {
  428. unsigned int j;
  429. int mismatch = 0;
  430. for (j = 0; j < MIN_PACKET_SIZE; j++) {
  431. if (pdata->loopback_tx_pkt[j]
  432. != pdata->loopback_rx_pkt[j]) {
  433. mismatch = 1;
  434. break;
  435. }
  436. }
  437. if (!mismatch) {
  438. SMSC_TRACE(HW, "Successfully verified "
  439. "loopback packet");
  440. return 0;
  441. } else {
  442. SMSC_WARNING(HW, "Data mismatch "
  443. "during loop back test, will retry");
  444. }
  445. }
  446. }
  447. return -EIO;
  448. }
  449. static int smsc911x_phy_reset(struct smsc911x_data *pdata)
  450. {
  451. struct phy_device *phy_dev = pdata->phy_dev;
  452. unsigned int temp;
  453. unsigned int i = 100000;
  454. BUG_ON(!phy_dev);
  455. BUG_ON(!phy_dev->bus);
  456. SMSC_TRACE(HW, "Performing PHY BCR Reset");
  457. smsc911x_mii_write(phy_dev->bus, phy_dev->addr, MII_BMCR, BMCR_RESET);
  458. do {
  459. msleep(1);
  460. temp = smsc911x_mii_read(phy_dev->bus, phy_dev->addr,
  461. MII_BMCR);
  462. } while ((i--) && (temp & BMCR_RESET));
  463. if (temp & BMCR_RESET) {
  464. SMSC_WARNING(HW, "PHY reset failed to complete.");
  465. return -EIO;
  466. }
  467. /* Extra delay required because the phy may not be completed with
  468. * its reset when BMCR_RESET is cleared. Specs say 256 uS is
  469. * enough delay but using 1ms here to be safe */
  470. msleep(1);
  471. return 0;
  472. }
  473. static int smsc911x_phy_loopbacktest(struct net_device *dev)
  474. {
  475. struct smsc911x_data *pdata = netdev_priv(dev);
  476. struct phy_device *phy_dev = pdata->phy_dev;
  477. int result = -EIO;
  478. unsigned int i, val;
  479. unsigned long flags;
  480. /* Initialise tx packet using broadcast destination address */
  481. memset(pdata->loopback_tx_pkt, 0xff, ETH_ALEN);
  482. /* Use incrementing source address */
  483. for (i = 6; i < 12; i++)
  484. pdata->loopback_tx_pkt[i] = (char)i;
  485. /* Set length type field */
  486. pdata->loopback_tx_pkt[12] = 0x00;
  487. pdata->loopback_tx_pkt[13] = 0x00;
  488. for (i = 14; i < MIN_PACKET_SIZE; i++)
  489. pdata->loopback_tx_pkt[i] = (char)i;
  490. val = smsc911x_reg_read(pdata, HW_CFG);
  491. val &= HW_CFG_TX_FIF_SZ_;
  492. val |= HW_CFG_SF_;
  493. smsc911x_reg_write(pdata, HW_CFG, val);
  494. smsc911x_reg_write(pdata, TX_CFG, TX_CFG_TX_ON_);
  495. smsc911x_reg_write(pdata, RX_CFG,
  496. (u32)((ulong)pdata->loopback_rx_pkt & 0x03) << 8);
  497. for (i = 0; i < 10; i++) {
  498. /* Set PHY to 10/FD, no ANEG, and loopback mode */
  499. smsc911x_mii_write(phy_dev->bus, phy_dev->addr, MII_BMCR,
  500. BMCR_LOOPBACK | BMCR_FULLDPLX);
  501. /* Enable MAC tx/rx, FD */
  502. spin_lock_irqsave(&pdata->mac_lock, flags);
  503. smsc911x_mac_write(pdata, MAC_CR, MAC_CR_FDPX_
  504. | MAC_CR_TXEN_ | MAC_CR_RXEN_);
  505. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  506. if (smsc911x_phy_check_loopbackpkt(pdata) == 0) {
  507. result = 0;
  508. break;
  509. }
  510. pdata->resetcount++;
  511. /* Disable MAC rx */
  512. spin_lock_irqsave(&pdata->mac_lock, flags);
  513. smsc911x_mac_write(pdata, MAC_CR, 0);
  514. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  515. smsc911x_phy_reset(pdata);
  516. }
  517. /* Disable MAC */
  518. spin_lock_irqsave(&pdata->mac_lock, flags);
  519. smsc911x_mac_write(pdata, MAC_CR, 0);
  520. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  521. /* Cancel PHY loopback mode */
  522. smsc911x_mii_write(phy_dev->bus, phy_dev->addr, MII_BMCR, 0);
  523. smsc911x_reg_write(pdata, TX_CFG, 0);
  524. smsc911x_reg_write(pdata, RX_CFG, 0);
  525. return result;
  526. }
  527. #endif /* USE_PHY_WORK_AROUND */
  528. static void smsc911x_phy_update_flowcontrol(struct smsc911x_data *pdata)
  529. {
  530. struct phy_device *phy_dev = pdata->phy_dev;
  531. u32 afc = smsc911x_reg_read(pdata, AFC_CFG);
  532. u32 flow;
  533. unsigned long flags;
  534. if (phy_dev->duplex == DUPLEX_FULL) {
  535. u16 lcladv = phy_read(phy_dev, MII_ADVERTISE);
  536. u16 rmtadv = phy_read(phy_dev, MII_LPA);
  537. u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  538. if (cap & FLOW_CTRL_RX)
  539. flow = 0xFFFF0002;
  540. else
  541. flow = 0;
  542. if (cap & FLOW_CTRL_TX)
  543. afc |= 0xF;
  544. else
  545. afc &= ~0xF;
  546. SMSC_TRACE(HW, "rx pause %s, tx pause %s",
  547. (cap & FLOW_CTRL_RX ? "enabled" : "disabled"),
  548. (cap & FLOW_CTRL_TX ? "enabled" : "disabled"));
  549. } else {
  550. SMSC_TRACE(HW, "half duplex");
  551. flow = 0;
  552. afc |= 0xF;
  553. }
  554. spin_lock_irqsave(&pdata->mac_lock, flags);
  555. smsc911x_mac_write(pdata, FLOW, flow);
  556. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  557. smsc911x_reg_write(pdata, AFC_CFG, afc);
  558. }
  559. /* Update link mode if anything has changed. Called periodically when the
  560. * PHY is in polling mode, even if nothing has changed. */
  561. static void smsc911x_phy_adjust_link(struct net_device *dev)
  562. {
  563. struct smsc911x_data *pdata = netdev_priv(dev);
  564. struct phy_device *phy_dev = pdata->phy_dev;
  565. unsigned long flags;
  566. int carrier;
  567. if (phy_dev->duplex != pdata->last_duplex) {
  568. unsigned int mac_cr;
  569. SMSC_TRACE(HW, "duplex state has changed");
  570. spin_lock_irqsave(&pdata->mac_lock, flags);
  571. mac_cr = smsc911x_mac_read(pdata, MAC_CR);
  572. if (phy_dev->duplex) {
  573. SMSC_TRACE(HW,
  574. "configuring for full duplex mode");
  575. mac_cr |= MAC_CR_FDPX_;
  576. } else {
  577. SMSC_TRACE(HW,
  578. "configuring for half duplex mode");
  579. mac_cr &= ~MAC_CR_FDPX_;
  580. }
  581. smsc911x_mac_write(pdata, MAC_CR, mac_cr);
  582. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  583. smsc911x_phy_update_flowcontrol(pdata);
  584. pdata->last_duplex = phy_dev->duplex;
  585. }
  586. carrier = netif_carrier_ok(dev);
  587. if (carrier != pdata->last_carrier) {
  588. SMSC_TRACE(HW, "carrier state has changed");
  589. if (carrier) {
  590. SMSC_TRACE(HW, "configuring for carrier OK");
  591. if ((pdata->gpio_orig_setting & GPIO_CFG_LED1_EN_) &&
  592. (!pdata->using_extphy)) {
  593. /* Restore orginal GPIO configuration */
  594. pdata->gpio_setting = pdata->gpio_orig_setting;
  595. smsc911x_reg_write(pdata, GPIO_CFG,
  596. pdata->gpio_setting);
  597. }
  598. } else {
  599. SMSC_TRACE(HW, "configuring for no carrier");
  600. /* Check global setting that LED1
  601. * usage is 10/100 indicator */
  602. pdata->gpio_setting = smsc911x_reg_read(pdata,
  603. GPIO_CFG);
  604. if ((pdata->gpio_setting & GPIO_CFG_LED1_EN_)
  605. && (!pdata->using_extphy)) {
  606. /* Force 10/100 LED off, after saving
  607. * orginal GPIO configuration */
  608. pdata->gpio_orig_setting = pdata->gpio_setting;
  609. pdata->gpio_setting &= ~GPIO_CFG_LED1_EN_;
  610. pdata->gpio_setting |= (GPIO_CFG_GPIOBUF0_
  611. | GPIO_CFG_GPIODIR0_
  612. | GPIO_CFG_GPIOD0_);
  613. smsc911x_reg_write(pdata, GPIO_CFG,
  614. pdata->gpio_setting);
  615. }
  616. }
  617. pdata->last_carrier = carrier;
  618. }
  619. }
  620. static int smsc911x_mii_probe(struct net_device *dev)
  621. {
  622. struct smsc911x_data *pdata = netdev_priv(dev);
  623. struct phy_device *phydev = NULL;
  624. int phy_addr;
  625. /* find the first phy */
  626. for (phy_addr = 0; phy_addr < PHY_MAX_ADDR; phy_addr++) {
  627. if (pdata->mii_bus->phy_map[phy_addr]) {
  628. phydev = pdata->mii_bus->phy_map[phy_addr];
  629. SMSC_TRACE(PROBE, "PHY %d: addr %d, phy_id 0x%08X",
  630. phy_addr, phydev->addr, phydev->phy_id);
  631. break;
  632. }
  633. }
  634. if (!phydev) {
  635. pr_err("%s: no PHY found\n", dev->name);
  636. return -ENODEV;
  637. }
  638. phydev = phy_connect(dev, phydev->dev.bus_id,
  639. &smsc911x_phy_adjust_link, 0, pdata->config.phy_interface);
  640. if (IS_ERR(phydev)) {
  641. pr_err("%s: Could not attach to PHY\n", dev->name);
  642. return PTR_ERR(phydev);
  643. }
  644. pr_info("%s: attached PHY driver [%s] (mii_bus:phy_addr=%s, irq=%d)\n",
  645. dev->name, phydev->drv->name, phydev->dev.bus_id, phydev->irq);
  646. /* mask with MAC supported features */
  647. phydev->supported &= (PHY_BASIC_FEATURES | SUPPORTED_Pause |
  648. SUPPORTED_Asym_Pause);
  649. phydev->advertising = phydev->supported;
  650. pdata->phy_dev = phydev;
  651. pdata->last_duplex = -1;
  652. pdata->last_carrier = -1;
  653. #ifdef USE_PHY_WORK_AROUND
  654. if (smsc911x_phy_loopbacktest(dev) < 0) {
  655. SMSC_WARNING(HW, "Failed Loop Back Test");
  656. return -ENODEV;
  657. }
  658. SMSC_TRACE(HW, "Passed Loop Back Test");
  659. #endif /* USE_PHY_WORK_AROUND */
  660. SMSC_TRACE(HW, "phy initialised succesfully");
  661. return 0;
  662. }
  663. static int __devinit smsc911x_mii_init(struct platform_device *pdev,
  664. struct net_device *dev)
  665. {
  666. struct smsc911x_data *pdata = netdev_priv(dev);
  667. int err = -ENXIO, i;
  668. pdata->mii_bus = mdiobus_alloc();
  669. if (!pdata->mii_bus) {
  670. err = -ENOMEM;
  671. goto err_out_1;
  672. }
  673. pdata->mii_bus->name = SMSC_MDIONAME;
  674. snprintf(pdata->mii_bus->id, MII_BUS_ID_SIZE, "%x", pdev->id);
  675. pdata->mii_bus->priv = pdata;
  676. pdata->mii_bus->read = smsc911x_mii_read;
  677. pdata->mii_bus->write = smsc911x_mii_write;
  678. pdata->mii_bus->irq = pdata->phy_irq;
  679. for (i = 0; i < PHY_MAX_ADDR; ++i)
  680. pdata->mii_bus->irq[i] = PHY_POLL;
  681. pdata->mii_bus->parent = &pdev->dev;
  682. dev_set_drvdata(&pdev->dev, &pdata->mii_bus);
  683. pdata->using_extphy = 0;
  684. switch (pdata->idrev & 0xFFFF0000) {
  685. case 0x01170000:
  686. case 0x01150000:
  687. case 0x117A0000:
  688. case 0x115A0000:
  689. /* External PHY supported, try to autodetect */
  690. if (smsc911x_phy_initialise_external(pdata) < 0) {
  691. SMSC_TRACE(HW, "No external PHY detected, "
  692. "using internal PHY");
  693. }
  694. break;
  695. default:
  696. SMSC_TRACE(HW, "External PHY is not supported, "
  697. "using internal PHY");
  698. break;
  699. }
  700. if (!pdata->using_extphy) {
  701. /* Mask all PHYs except ID 1 (internal) */
  702. pdata->mii_bus->phy_mask = ~(1 << 1);
  703. }
  704. if (mdiobus_register(pdata->mii_bus)) {
  705. SMSC_WARNING(PROBE, "Error registering mii bus");
  706. goto err_out_free_bus_2;
  707. }
  708. if (smsc911x_mii_probe(dev) < 0) {
  709. SMSC_WARNING(PROBE, "Error registering mii bus");
  710. goto err_out_unregister_bus_3;
  711. }
  712. return 0;
  713. err_out_unregister_bus_3:
  714. mdiobus_unregister(pdata->mii_bus);
  715. err_out_free_bus_2:
  716. mdiobus_free(pdata->mii_bus);
  717. err_out_1:
  718. return err;
  719. }
  720. /* Gets the number of tx statuses in the fifo */
  721. static unsigned int smsc911x_tx_get_txstatcount(struct smsc911x_data *pdata)
  722. {
  723. return (smsc911x_reg_read(pdata, TX_FIFO_INF)
  724. & TX_FIFO_INF_TSUSED_) >> 16;
  725. }
  726. /* Reads tx statuses and increments counters where necessary */
  727. static void smsc911x_tx_update_txcounters(struct net_device *dev)
  728. {
  729. struct smsc911x_data *pdata = netdev_priv(dev);
  730. unsigned int tx_stat;
  731. while ((tx_stat = smsc911x_tx_get_txstatus(pdata)) != 0) {
  732. if (unlikely(tx_stat & 0x80000000)) {
  733. /* In this driver the packet tag is used as the packet
  734. * length. Since a packet length can never reach the
  735. * size of 0x8000, this bit is reserved. It is worth
  736. * noting that the "reserved bit" in the warning above
  737. * does not reference a hardware defined reserved bit
  738. * but rather a driver defined one.
  739. */
  740. SMSC_WARNING(HW,
  741. "Packet tag reserved bit is high");
  742. } else {
  743. if (unlikely(tx_stat & 0x00008000)) {
  744. dev->stats.tx_errors++;
  745. } else {
  746. dev->stats.tx_packets++;
  747. dev->stats.tx_bytes += (tx_stat >> 16);
  748. }
  749. if (unlikely(tx_stat & 0x00000100)) {
  750. dev->stats.collisions += 16;
  751. dev->stats.tx_aborted_errors += 1;
  752. } else {
  753. dev->stats.collisions +=
  754. ((tx_stat >> 3) & 0xF);
  755. }
  756. if (unlikely(tx_stat & 0x00000800))
  757. dev->stats.tx_carrier_errors += 1;
  758. if (unlikely(tx_stat & 0x00000200)) {
  759. dev->stats.collisions++;
  760. dev->stats.tx_aborted_errors++;
  761. }
  762. }
  763. }
  764. }
  765. /* Increments the Rx error counters */
  766. static void
  767. smsc911x_rx_counterrors(struct net_device *dev, unsigned int rxstat)
  768. {
  769. int crc_err = 0;
  770. if (unlikely(rxstat & 0x00008000)) {
  771. dev->stats.rx_errors++;
  772. if (unlikely(rxstat & 0x00000002)) {
  773. dev->stats.rx_crc_errors++;
  774. crc_err = 1;
  775. }
  776. }
  777. if (likely(!crc_err)) {
  778. if (unlikely((rxstat & 0x00001020) == 0x00001020)) {
  779. /* Frame type indicates length,
  780. * and length error is set */
  781. dev->stats.rx_length_errors++;
  782. }
  783. if (rxstat & RX_STS_MCAST_)
  784. dev->stats.multicast++;
  785. }
  786. }
  787. /* Quickly dumps bad packets */
  788. static void
  789. smsc911x_rx_fastforward(struct smsc911x_data *pdata, unsigned int pktbytes)
  790. {
  791. unsigned int pktwords = (pktbytes + NET_IP_ALIGN + 3) >> 2;
  792. if (likely(pktwords >= 4)) {
  793. unsigned int timeout = 500;
  794. unsigned int val;
  795. smsc911x_reg_write(pdata, RX_DP_CTRL, RX_DP_CTRL_RX_FFWD_);
  796. do {
  797. udelay(1);
  798. val = smsc911x_reg_read(pdata, RX_DP_CTRL);
  799. } while (timeout-- && (val & RX_DP_CTRL_RX_FFWD_));
  800. if (unlikely(timeout == 0))
  801. SMSC_WARNING(HW, "Timed out waiting for "
  802. "RX FFWD to finish, RX_DP_CTRL: 0x%08X", val);
  803. } else {
  804. unsigned int temp;
  805. while (pktwords--)
  806. temp = smsc911x_reg_read(pdata, RX_DATA_FIFO);
  807. }
  808. }
  809. /* NAPI poll function */
  810. static int smsc911x_poll(struct napi_struct *napi, int budget)
  811. {
  812. struct smsc911x_data *pdata =
  813. container_of(napi, struct smsc911x_data, napi);
  814. struct net_device *dev = pdata->dev;
  815. int npackets = 0;
  816. while (likely(netif_running(dev)) && (npackets < budget)) {
  817. unsigned int pktlength;
  818. unsigned int pktwords;
  819. struct sk_buff *skb;
  820. unsigned int rxstat = smsc911x_rx_get_rxstatus(pdata);
  821. if (!rxstat) {
  822. unsigned int temp;
  823. /* We processed all packets available. Tell NAPI it can
  824. * stop polling then re-enable rx interrupts */
  825. smsc911x_reg_write(pdata, INT_STS, INT_STS_RSFL_);
  826. netif_rx_complete(napi);
  827. temp = smsc911x_reg_read(pdata, INT_EN);
  828. temp |= INT_EN_RSFL_EN_;
  829. smsc911x_reg_write(pdata, INT_EN, temp);
  830. break;
  831. }
  832. /* Count packet for NAPI scheduling, even if it has an error.
  833. * Error packets still require cycles to discard */
  834. npackets++;
  835. pktlength = ((rxstat & 0x3FFF0000) >> 16);
  836. pktwords = (pktlength + NET_IP_ALIGN + 3) >> 2;
  837. smsc911x_rx_counterrors(dev, rxstat);
  838. if (unlikely(rxstat & RX_STS_ES_)) {
  839. SMSC_WARNING(RX_ERR,
  840. "Discarding packet with error bit set");
  841. /* Packet has an error, discard it and continue with
  842. * the next */
  843. smsc911x_rx_fastforward(pdata, pktwords);
  844. dev->stats.rx_dropped++;
  845. continue;
  846. }
  847. skb = netdev_alloc_skb(dev, pktlength + NET_IP_ALIGN);
  848. if (unlikely(!skb)) {
  849. SMSC_WARNING(RX_ERR,
  850. "Unable to allocate skb for rx packet");
  851. /* Drop the packet and stop this polling iteration */
  852. smsc911x_rx_fastforward(pdata, pktwords);
  853. dev->stats.rx_dropped++;
  854. break;
  855. }
  856. skb->data = skb->head;
  857. skb_reset_tail_pointer(skb);
  858. /* Align IP on 16B boundary */
  859. skb_reserve(skb, NET_IP_ALIGN);
  860. skb_put(skb, pktlength - 4);
  861. smsc911x_rx_readfifo(pdata, (unsigned int *)skb->head,
  862. pktwords);
  863. skb->protocol = eth_type_trans(skb, dev);
  864. skb->ip_summed = CHECKSUM_NONE;
  865. netif_receive_skb(skb);
  866. /* Update counters */
  867. dev->stats.rx_packets++;
  868. dev->stats.rx_bytes += (pktlength - 4);
  869. dev->last_rx = jiffies;
  870. }
  871. /* Return total received packets */
  872. return npackets;
  873. }
  874. /* Returns hash bit number for given MAC address
  875. * Example:
  876. * 01 00 5E 00 00 01 -> returns bit number 31 */
  877. static unsigned int smsc911x_hash(char addr[ETH_ALEN])
  878. {
  879. return (ether_crc(ETH_ALEN, addr) >> 26) & 0x3f;
  880. }
  881. static void smsc911x_rx_multicast_update(struct smsc911x_data *pdata)
  882. {
  883. /* Performs the multicast & mac_cr update. This is called when
  884. * safe on the current hardware, and with the mac_lock held */
  885. unsigned int mac_cr;
  886. SMSC_ASSERT_MAC_LOCK(pdata);
  887. mac_cr = smsc911x_mac_read(pdata, MAC_CR);
  888. mac_cr |= pdata->set_bits_mask;
  889. mac_cr &= ~(pdata->clear_bits_mask);
  890. smsc911x_mac_write(pdata, MAC_CR, mac_cr);
  891. smsc911x_mac_write(pdata, HASHH, pdata->hashhi);
  892. smsc911x_mac_write(pdata, HASHL, pdata->hashlo);
  893. SMSC_TRACE(HW, "maccr 0x%08X, HASHH 0x%08X, HASHL 0x%08X",
  894. mac_cr, pdata->hashhi, pdata->hashlo);
  895. }
  896. static void smsc911x_rx_multicast_update_workaround(struct smsc911x_data *pdata)
  897. {
  898. unsigned int mac_cr;
  899. /* This function is only called for older LAN911x devices
  900. * (revA or revB), where MAC_CR, HASHH and HASHL should not
  901. * be modified during Rx - newer devices immediately update the
  902. * registers.
  903. *
  904. * This is called from interrupt context */
  905. spin_lock(&pdata->mac_lock);
  906. /* Check Rx has stopped */
  907. if (smsc911x_mac_read(pdata, MAC_CR) & MAC_CR_RXEN_)
  908. SMSC_WARNING(DRV, "Rx not stopped");
  909. /* Perform the update - safe to do now Rx has stopped */
  910. smsc911x_rx_multicast_update(pdata);
  911. /* Re-enable Rx */
  912. mac_cr = smsc911x_mac_read(pdata, MAC_CR);
  913. mac_cr |= MAC_CR_RXEN_;
  914. smsc911x_mac_write(pdata, MAC_CR, mac_cr);
  915. pdata->multicast_update_pending = 0;
  916. spin_unlock(&pdata->mac_lock);
  917. }
  918. static int smsc911x_soft_reset(struct smsc911x_data *pdata)
  919. {
  920. unsigned int timeout;
  921. unsigned int temp;
  922. /* Reset the LAN911x */
  923. smsc911x_reg_write(pdata, HW_CFG, HW_CFG_SRST_);
  924. timeout = 10;
  925. do {
  926. udelay(10);
  927. temp = smsc911x_reg_read(pdata, HW_CFG);
  928. } while ((--timeout) && (temp & HW_CFG_SRST_));
  929. if (unlikely(temp & HW_CFG_SRST_)) {
  930. SMSC_WARNING(DRV, "Failed to complete reset");
  931. return -EIO;
  932. }
  933. return 0;
  934. }
  935. /* Sets the device MAC address to dev_addr, called with mac_lock held */
  936. static void
  937. smsc911x_set_mac_address(struct smsc911x_data *pdata, u8 dev_addr[6])
  938. {
  939. u32 mac_high16 = (dev_addr[5] << 8) | dev_addr[4];
  940. u32 mac_low32 = (dev_addr[3] << 24) | (dev_addr[2] << 16) |
  941. (dev_addr[1] << 8) | dev_addr[0];
  942. SMSC_ASSERT_MAC_LOCK(pdata);
  943. smsc911x_mac_write(pdata, ADDRH, mac_high16);
  944. smsc911x_mac_write(pdata, ADDRL, mac_low32);
  945. }
  946. static int smsc911x_open(struct net_device *dev)
  947. {
  948. struct smsc911x_data *pdata = netdev_priv(dev);
  949. unsigned int timeout;
  950. unsigned int temp;
  951. unsigned int intcfg;
  952. /* if the phy is not yet registered, retry later*/
  953. if (!pdata->phy_dev) {
  954. SMSC_WARNING(HW, "phy_dev is NULL");
  955. return -EAGAIN;
  956. }
  957. if (!is_valid_ether_addr(dev->dev_addr)) {
  958. SMSC_WARNING(HW, "dev_addr is not a valid MAC address");
  959. return -EADDRNOTAVAIL;
  960. }
  961. /* Reset the LAN911x */
  962. if (smsc911x_soft_reset(pdata)) {
  963. SMSC_WARNING(HW, "soft reset failed");
  964. return -EIO;
  965. }
  966. smsc911x_reg_write(pdata, HW_CFG, 0x00050000);
  967. smsc911x_reg_write(pdata, AFC_CFG, 0x006E3740);
  968. /* Make sure EEPROM has finished loading before setting GPIO_CFG */
  969. timeout = 50;
  970. while ((timeout--) &&
  971. (smsc911x_reg_read(pdata, E2P_CMD) & E2P_CMD_EPC_BUSY_)) {
  972. udelay(10);
  973. }
  974. if (unlikely(timeout == 0))
  975. SMSC_WARNING(IFUP,
  976. "Timed out waiting for EEPROM busy bit to clear");
  977. smsc911x_reg_write(pdata, GPIO_CFG, 0x70070000);
  978. /* The soft reset above cleared the device's MAC address,
  979. * restore it from local copy (set in probe) */
  980. spin_lock_irq(&pdata->mac_lock);
  981. smsc911x_set_mac_address(pdata, dev->dev_addr);
  982. spin_unlock_irq(&pdata->mac_lock);
  983. /* Initialise irqs, but leave all sources disabled */
  984. smsc911x_reg_write(pdata, INT_EN, 0);
  985. smsc911x_reg_write(pdata, INT_STS, 0xFFFFFFFF);
  986. /* Set interrupt deassertion to 100uS */
  987. intcfg = ((10 << 24) | INT_CFG_IRQ_EN_);
  988. if (pdata->config.irq_polarity) {
  989. SMSC_TRACE(IFUP, "irq polarity: active high");
  990. intcfg |= INT_CFG_IRQ_POL_;
  991. } else {
  992. SMSC_TRACE(IFUP, "irq polarity: active low");
  993. }
  994. if (pdata->config.irq_type) {
  995. SMSC_TRACE(IFUP, "irq type: push-pull");
  996. intcfg |= INT_CFG_IRQ_TYPE_;
  997. } else {
  998. SMSC_TRACE(IFUP, "irq type: open drain");
  999. }
  1000. smsc911x_reg_write(pdata, INT_CFG, intcfg);
  1001. SMSC_TRACE(IFUP, "Testing irq handler using IRQ %d", dev->irq);
  1002. pdata->software_irq_signal = 0;
  1003. smp_wmb();
  1004. temp = smsc911x_reg_read(pdata, INT_EN);
  1005. temp |= INT_EN_SW_INT_EN_;
  1006. smsc911x_reg_write(pdata, INT_EN, temp);
  1007. timeout = 1000;
  1008. while (timeout--) {
  1009. if (pdata->software_irq_signal)
  1010. break;
  1011. msleep(1);
  1012. }
  1013. if (!pdata->software_irq_signal) {
  1014. dev_warn(&dev->dev, "ISR failed signaling test (IRQ %d)\n",
  1015. dev->irq);
  1016. return -ENODEV;
  1017. }
  1018. SMSC_TRACE(IFUP, "IRQ handler passed test using IRQ %d", dev->irq);
  1019. dev_info(&dev->dev, "SMSC911x/921x identified at %#08lx, IRQ: %d\n",
  1020. (unsigned long)pdata->ioaddr, dev->irq);
  1021. /* Bring the PHY up */
  1022. phy_start(pdata->phy_dev);
  1023. temp = smsc911x_reg_read(pdata, HW_CFG);
  1024. /* Preserve TX FIFO size and external PHY configuration */
  1025. temp &= (HW_CFG_TX_FIF_SZ_|0x00000FFF);
  1026. temp |= HW_CFG_SF_;
  1027. smsc911x_reg_write(pdata, HW_CFG, temp);
  1028. temp = smsc911x_reg_read(pdata, FIFO_INT);
  1029. temp |= FIFO_INT_TX_AVAIL_LEVEL_;
  1030. temp &= ~(FIFO_INT_RX_STS_LEVEL_);
  1031. smsc911x_reg_write(pdata, FIFO_INT, temp);
  1032. /* set RX Data offset to 2 bytes for alignment */
  1033. smsc911x_reg_write(pdata, RX_CFG, (2 << 8));
  1034. /* enable NAPI polling before enabling RX interrupts */
  1035. napi_enable(&pdata->napi);
  1036. temp = smsc911x_reg_read(pdata, INT_EN);
  1037. temp |= (INT_EN_TDFA_EN_ | INT_EN_RSFL_EN_);
  1038. smsc911x_reg_write(pdata, INT_EN, temp);
  1039. spin_lock_irq(&pdata->mac_lock);
  1040. temp = smsc911x_mac_read(pdata, MAC_CR);
  1041. temp |= (MAC_CR_TXEN_ | MAC_CR_RXEN_ | MAC_CR_HBDIS_);
  1042. smsc911x_mac_write(pdata, MAC_CR, temp);
  1043. spin_unlock_irq(&pdata->mac_lock);
  1044. smsc911x_reg_write(pdata, TX_CFG, TX_CFG_TX_ON_);
  1045. netif_start_queue(dev);
  1046. return 0;
  1047. }
  1048. /* Entry point for stopping the interface */
  1049. static int smsc911x_stop(struct net_device *dev)
  1050. {
  1051. struct smsc911x_data *pdata = netdev_priv(dev);
  1052. unsigned int temp;
  1053. /* Disable all device interrupts */
  1054. temp = smsc911x_reg_read(pdata, INT_CFG);
  1055. temp &= ~INT_CFG_IRQ_EN_;
  1056. smsc911x_reg_write(pdata, INT_CFG, temp);
  1057. /* Stop Tx and Rx polling */
  1058. netif_stop_queue(dev);
  1059. napi_disable(&pdata->napi);
  1060. /* At this point all Rx and Tx activity is stopped */
  1061. dev->stats.rx_dropped += smsc911x_reg_read(pdata, RX_DROP);
  1062. smsc911x_tx_update_txcounters(dev);
  1063. /* Bring the PHY down */
  1064. if (pdata->phy_dev)
  1065. phy_stop(pdata->phy_dev);
  1066. SMSC_TRACE(IFDOWN, "Interface stopped");
  1067. return 0;
  1068. }
  1069. /* Entry point for transmitting a packet */
  1070. static int smsc911x_hard_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1071. {
  1072. struct smsc911x_data *pdata = netdev_priv(dev);
  1073. unsigned int freespace;
  1074. unsigned int tx_cmd_a;
  1075. unsigned int tx_cmd_b;
  1076. unsigned int temp;
  1077. u32 wrsz;
  1078. ulong bufp;
  1079. freespace = smsc911x_reg_read(pdata, TX_FIFO_INF) & TX_FIFO_INF_TDFREE_;
  1080. if (unlikely(freespace < TX_FIFO_LOW_THRESHOLD))
  1081. SMSC_WARNING(TX_ERR,
  1082. "Tx data fifo low, space available: %d", freespace);
  1083. /* Word alignment adjustment */
  1084. tx_cmd_a = (u32)((ulong)skb->data & 0x03) << 16;
  1085. tx_cmd_a |= TX_CMD_A_FIRST_SEG_ | TX_CMD_A_LAST_SEG_;
  1086. tx_cmd_a |= (unsigned int)skb->len;
  1087. tx_cmd_b = ((unsigned int)skb->len) << 16;
  1088. tx_cmd_b |= (unsigned int)skb->len;
  1089. smsc911x_reg_write(pdata, TX_DATA_FIFO, tx_cmd_a);
  1090. smsc911x_reg_write(pdata, TX_DATA_FIFO, tx_cmd_b);
  1091. bufp = (ulong)skb->data & (~0x3);
  1092. wrsz = (u32)skb->len + 3;
  1093. wrsz += (u32)((ulong)skb->data & 0x3);
  1094. wrsz >>= 2;
  1095. smsc911x_tx_writefifo(pdata, (unsigned int *)bufp, wrsz);
  1096. freespace -= (skb->len + 32);
  1097. dev_kfree_skb(skb);
  1098. dev->trans_start = jiffies;
  1099. if (unlikely(smsc911x_tx_get_txstatcount(pdata) >= 30))
  1100. smsc911x_tx_update_txcounters(dev);
  1101. if (freespace < TX_FIFO_LOW_THRESHOLD) {
  1102. netif_stop_queue(dev);
  1103. temp = smsc911x_reg_read(pdata, FIFO_INT);
  1104. temp &= 0x00FFFFFF;
  1105. temp |= 0x32000000;
  1106. smsc911x_reg_write(pdata, FIFO_INT, temp);
  1107. }
  1108. return NETDEV_TX_OK;
  1109. }
  1110. /* Entry point for getting status counters */
  1111. static struct net_device_stats *smsc911x_get_stats(struct net_device *dev)
  1112. {
  1113. struct smsc911x_data *pdata = netdev_priv(dev);
  1114. smsc911x_tx_update_txcounters(dev);
  1115. dev->stats.rx_dropped += smsc911x_reg_read(pdata, RX_DROP);
  1116. return &dev->stats;
  1117. }
  1118. /* Entry point for setting addressing modes */
  1119. static void smsc911x_set_multicast_list(struct net_device *dev)
  1120. {
  1121. struct smsc911x_data *pdata = netdev_priv(dev);
  1122. unsigned long flags;
  1123. if (dev->flags & IFF_PROMISC) {
  1124. /* Enabling promiscuous mode */
  1125. pdata->set_bits_mask = MAC_CR_PRMS_;
  1126. pdata->clear_bits_mask = (MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  1127. pdata->hashhi = 0;
  1128. pdata->hashlo = 0;
  1129. } else if (dev->flags & IFF_ALLMULTI) {
  1130. /* Enabling all multicast mode */
  1131. pdata->set_bits_mask = MAC_CR_MCPAS_;
  1132. pdata->clear_bits_mask = (MAC_CR_PRMS_ | MAC_CR_HPFILT_);
  1133. pdata->hashhi = 0;
  1134. pdata->hashlo = 0;
  1135. } else if (dev->mc_count > 0) {
  1136. /* Enabling specific multicast addresses */
  1137. unsigned int hash_high = 0;
  1138. unsigned int hash_low = 0;
  1139. unsigned int count = 0;
  1140. struct dev_mc_list *mc_list = dev->mc_list;
  1141. pdata->set_bits_mask = MAC_CR_HPFILT_;
  1142. pdata->clear_bits_mask = (MAC_CR_PRMS_ | MAC_CR_MCPAS_);
  1143. while (mc_list) {
  1144. count++;
  1145. if ((mc_list->dmi_addrlen) == ETH_ALEN) {
  1146. unsigned int bitnum =
  1147. smsc911x_hash(mc_list->dmi_addr);
  1148. unsigned int mask = 0x01 << (bitnum & 0x1F);
  1149. if (bitnum & 0x20)
  1150. hash_high |= mask;
  1151. else
  1152. hash_low |= mask;
  1153. } else {
  1154. SMSC_WARNING(DRV, "dmi_addrlen != 6");
  1155. }
  1156. mc_list = mc_list->next;
  1157. }
  1158. if (count != (unsigned int)dev->mc_count)
  1159. SMSC_WARNING(DRV, "mc_count != dev->mc_count");
  1160. pdata->hashhi = hash_high;
  1161. pdata->hashlo = hash_low;
  1162. } else {
  1163. /* Enabling local MAC address only */
  1164. pdata->set_bits_mask = 0;
  1165. pdata->clear_bits_mask =
  1166. (MAC_CR_PRMS_ | MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  1167. pdata->hashhi = 0;
  1168. pdata->hashlo = 0;
  1169. }
  1170. spin_lock_irqsave(&pdata->mac_lock, flags);
  1171. if (pdata->generation <= 1) {
  1172. /* Older hardware revision - cannot change these flags while
  1173. * receiving data */
  1174. if (!pdata->multicast_update_pending) {
  1175. unsigned int temp;
  1176. SMSC_TRACE(HW, "scheduling mcast update");
  1177. pdata->multicast_update_pending = 1;
  1178. /* Request the hardware to stop, then perform the
  1179. * update when we get an RX_STOP interrupt */
  1180. smsc911x_reg_write(pdata, INT_STS, INT_STS_RXSTOP_INT_);
  1181. temp = smsc911x_reg_read(pdata, INT_EN);
  1182. temp |= INT_EN_RXSTOP_INT_EN_;
  1183. smsc911x_reg_write(pdata, INT_EN, temp);
  1184. temp = smsc911x_mac_read(pdata, MAC_CR);
  1185. temp &= ~(MAC_CR_RXEN_);
  1186. smsc911x_mac_write(pdata, MAC_CR, temp);
  1187. } else {
  1188. /* There is another update pending, this should now
  1189. * use the newer values */
  1190. }
  1191. } else {
  1192. /* Newer hardware revision - can write immediately */
  1193. smsc911x_rx_multicast_update(pdata);
  1194. }
  1195. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  1196. }
  1197. static irqreturn_t smsc911x_irqhandler(int irq, void *dev_id)
  1198. {
  1199. struct net_device *dev = dev_id;
  1200. struct smsc911x_data *pdata = netdev_priv(dev);
  1201. u32 intsts = smsc911x_reg_read(pdata, INT_STS);
  1202. u32 inten = smsc911x_reg_read(pdata, INT_EN);
  1203. int serviced = IRQ_NONE;
  1204. u32 temp;
  1205. if (unlikely(intsts & inten & INT_STS_SW_INT_)) {
  1206. temp = smsc911x_reg_read(pdata, INT_EN);
  1207. temp &= (~INT_EN_SW_INT_EN_);
  1208. smsc911x_reg_write(pdata, INT_EN, temp);
  1209. smsc911x_reg_write(pdata, INT_STS, INT_STS_SW_INT_);
  1210. pdata->software_irq_signal = 1;
  1211. smp_wmb();
  1212. serviced = IRQ_HANDLED;
  1213. }
  1214. if (unlikely(intsts & inten & INT_STS_RXSTOP_INT_)) {
  1215. /* Called when there is a multicast update scheduled and
  1216. * it is now safe to complete the update */
  1217. SMSC_TRACE(INTR, "RX Stop interrupt");
  1218. temp = smsc911x_reg_read(pdata, INT_EN);
  1219. temp &= (~INT_EN_RXSTOP_INT_EN_);
  1220. smsc911x_reg_write(pdata, INT_EN, temp);
  1221. smsc911x_reg_write(pdata, INT_STS, INT_STS_RXSTOP_INT_);
  1222. smsc911x_rx_multicast_update_workaround(pdata);
  1223. serviced = IRQ_HANDLED;
  1224. }
  1225. if (intsts & inten & INT_STS_TDFA_) {
  1226. temp = smsc911x_reg_read(pdata, FIFO_INT);
  1227. temp |= FIFO_INT_TX_AVAIL_LEVEL_;
  1228. smsc911x_reg_write(pdata, FIFO_INT, temp);
  1229. smsc911x_reg_write(pdata, INT_STS, INT_STS_TDFA_);
  1230. netif_wake_queue(dev);
  1231. serviced = IRQ_HANDLED;
  1232. }
  1233. if (unlikely(intsts & inten & INT_STS_RXE_)) {
  1234. SMSC_TRACE(INTR, "RX Error interrupt");
  1235. smsc911x_reg_write(pdata, INT_STS, INT_STS_RXE_);
  1236. serviced = IRQ_HANDLED;
  1237. }
  1238. if (likely(intsts & inten & INT_STS_RSFL_)) {
  1239. if (likely(netif_rx_schedule_prep(dev, &pdata->napi))) {
  1240. /* Disable Rx interrupts */
  1241. temp = smsc911x_reg_read(pdata, INT_EN);
  1242. temp &= (~INT_EN_RSFL_EN_);
  1243. smsc911x_reg_write(pdata, INT_EN, temp);
  1244. /* Schedule a NAPI poll */
  1245. __netif_rx_schedule(dev, &pdata->napi);
  1246. } else {
  1247. SMSC_WARNING(RX_ERR,
  1248. "netif_rx_schedule_prep failed");
  1249. }
  1250. serviced = IRQ_HANDLED;
  1251. }
  1252. return serviced;
  1253. }
  1254. #ifdef CONFIG_NET_POLL_CONTROLLER
  1255. static void smsc911x_poll_controller(struct net_device *dev)
  1256. {
  1257. disable_irq(dev->irq);
  1258. smsc911x_irqhandler(0, dev);
  1259. enable_irq(dev->irq);
  1260. }
  1261. #endif /* CONFIG_NET_POLL_CONTROLLER */
  1262. /* Standard ioctls for mii-tool */
  1263. static int smsc911x_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1264. {
  1265. struct smsc911x_data *pdata = netdev_priv(dev);
  1266. if (!netif_running(dev) || !pdata->phy_dev)
  1267. return -EINVAL;
  1268. return phy_mii_ioctl(pdata->phy_dev, if_mii(ifr), cmd);
  1269. }
  1270. static int
  1271. smsc911x_ethtool_getsettings(struct net_device *dev, struct ethtool_cmd *cmd)
  1272. {
  1273. struct smsc911x_data *pdata = netdev_priv(dev);
  1274. cmd->maxtxpkt = 1;
  1275. cmd->maxrxpkt = 1;
  1276. return phy_ethtool_gset(pdata->phy_dev, cmd);
  1277. }
  1278. static int
  1279. smsc911x_ethtool_setsettings(struct net_device *dev, struct ethtool_cmd *cmd)
  1280. {
  1281. struct smsc911x_data *pdata = netdev_priv(dev);
  1282. return phy_ethtool_sset(pdata->phy_dev, cmd);
  1283. }
  1284. static void smsc911x_ethtool_getdrvinfo(struct net_device *dev,
  1285. struct ethtool_drvinfo *info)
  1286. {
  1287. strlcpy(info->driver, SMSC_CHIPNAME, sizeof(info->driver));
  1288. strlcpy(info->version, SMSC_DRV_VERSION, sizeof(info->version));
  1289. strlcpy(info->bus_info, dev->dev.parent->bus_id,
  1290. sizeof(info->bus_info));
  1291. }
  1292. static int smsc911x_ethtool_nwayreset(struct net_device *dev)
  1293. {
  1294. struct smsc911x_data *pdata = netdev_priv(dev);
  1295. return phy_start_aneg(pdata->phy_dev);
  1296. }
  1297. static u32 smsc911x_ethtool_getmsglevel(struct net_device *dev)
  1298. {
  1299. struct smsc911x_data *pdata = netdev_priv(dev);
  1300. return pdata->msg_enable;
  1301. }
  1302. static void smsc911x_ethtool_setmsglevel(struct net_device *dev, u32 level)
  1303. {
  1304. struct smsc911x_data *pdata = netdev_priv(dev);
  1305. pdata->msg_enable = level;
  1306. }
  1307. static int smsc911x_ethtool_getregslen(struct net_device *dev)
  1308. {
  1309. return (((E2P_DATA - ID_REV) / 4 + 1) + (WUCSR - MAC_CR) + 1 + 32) *
  1310. sizeof(u32);
  1311. }
  1312. static void
  1313. smsc911x_ethtool_getregs(struct net_device *dev, struct ethtool_regs *regs,
  1314. void *buf)
  1315. {
  1316. struct smsc911x_data *pdata = netdev_priv(dev);
  1317. struct phy_device *phy_dev = pdata->phy_dev;
  1318. unsigned long flags;
  1319. unsigned int i;
  1320. unsigned int j = 0;
  1321. u32 *data = buf;
  1322. regs->version = pdata->idrev;
  1323. for (i = ID_REV; i <= E2P_DATA; i += (sizeof(u32)))
  1324. data[j++] = smsc911x_reg_read(pdata, i);
  1325. for (i = MAC_CR; i <= WUCSR; i++) {
  1326. spin_lock_irqsave(&pdata->mac_lock, flags);
  1327. data[j++] = smsc911x_mac_read(pdata, i);
  1328. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  1329. }
  1330. for (i = 0; i <= 31; i++)
  1331. data[j++] = smsc911x_mii_read(phy_dev->bus, phy_dev->addr, i);
  1332. }
  1333. static void smsc911x_eeprom_enable_access(struct smsc911x_data *pdata)
  1334. {
  1335. unsigned int temp = smsc911x_reg_read(pdata, GPIO_CFG);
  1336. temp &= ~GPIO_CFG_EEPR_EN_;
  1337. smsc911x_reg_write(pdata, GPIO_CFG, temp);
  1338. msleep(1);
  1339. }
  1340. static int smsc911x_eeprom_send_cmd(struct smsc911x_data *pdata, u32 op)
  1341. {
  1342. int timeout = 100;
  1343. u32 e2cmd;
  1344. SMSC_TRACE(DRV, "op 0x%08x", op);
  1345. if (smsc911x_reg_read(pdata, E2P_CMD) & E2P_CMD_EPC_BUSY_) {
  1346. SMSC_WARNING(DRV, "Busy at start");
  1347. return -EBUSY;
  1348. }
  1349. e2cmd = op | E2P_CMD_EPC_BUSY_;
  1350. smsc911x_reg_write(pdata, E2P_CMD, e2cmd);
  1351. do {
  1352. msleep(1);
  1353. e2cmd = smsc911x_reg_read(pdata, E2P_CMD);
  1354. } while ((e2cmd & E2P_CMD_EPC_BUSY_) && (timeout--));
  1355. if (!timeout) {
  1356. SMSC_TRACE(DRV, "TIMED OUT");
  1357. return -EAGAIN;
  1358. }
  1359. if (e2cmd & E2P_CMD_EPC_TIMEOUT_) {
  1360. SMSC_TRACE(DRV, "Error occured during eeprom operation");
  1361. return -EINVAL;
  1362. }
  1363. return 0;
  1364. }
  1365. static int smsc911x_eeprom_read_location(struct smsc911x_data *pdata,
  1366. u8 address, u8 *data)
  1367. {
  1368. u32 op = E2P_CMD_EPC_CMD_READ_ | address;
  1369. int ret;
  1370. SMSC_TRACE(DRV, "address 0x%x", address);
  1371. ret = smsc911x_eeprom_send_cmd(pdata, op);
  1372. if (!ret)
  1373. data[address] = smsc911x_reg_read(pdata, E2P_DATA);
  1374. return ret;
  1375. }
  1376. static int smsc911x_eeprom_write_location(struct smsc911x_data *pdata,
  1377. u8 address, u8 data)
  1378. {
  1379. u32 op = E2P_CMD_EPC_CMD_ERASE_ | address;
  1380. int ret;
  1381. SMSC_TRACE(DRV, "address 0x%x, data 0x%x", address, data);
  1382. ret = smsc911x_eeprom_send_cmd(pdata, op);
  1383. if (!ret) {
  1384. op = E2P_CMD_EPC_CMD_WRITE_ | address;
  1385. smsc911x_reg_write(pdata, E2P_DATA, (u32)data);
  1386. ret = smsc911x_eeprom_send_cmd(pdata, op);
  1387. }
  1388. return ret;
  1389. }
  1390. static int smsc911x_ethtool_get_eeprom_len(struct net_device *dev)
  1391. {
  1392. return SMSC911X_EEPROM_SIZE;
  1393. }
  1394. static int smsc911x_ethtool_get_eeprom(struct net_device *dev,
  1395. struct ethtool_eeprom *eeprom, u8 *data)
  1396. {
  1397. struct smsc911x_data *pdata = netdev_priv(dev);
  1398. u8 eeprom_data[SMSC911X_EEPROM_SIZE];
  1399. int len;
  1400. int i;
  1401. smsc911x_eeprom_enable_access(pdata);
  1402. len = min(eeprom->len, SMSC911X_EEPROM_SIZE);
  1403. for (i = 0; i < len; i++) {
  1404. int ret = smsc911x_eeprom_read_location(pdata, i, eeprom_data);
  1405. if (ret < 0) {
  1406. eeprom->len = 0;
  1407. return ret;
  1408. }
  1409. }
  1410. memcpy(data, &eeprom_data[eeprom->offset], len);
  1411. eeprom->len = len;
  1412. return 0;
  1413. }
  1414. static int smsc911x_ethtool_set_eeprom(struct net_device *dev,
  1415. struct ethtool_eeprom *eeprom, u8 *data)
  1416. {
  1417. int ret;
  1418. struct smsc911x_data *pdata = netdev_priv(dev);
  1419. smsc911x_eeprom_enable_access(pdata);
  1420. smsc911x_eeprom_send_cmd(pdata, E2P_CMD_EPC_CMD_EWEN_);
  1421. ret = smsc911x_eeprom_write_location(pdata, eeprom->offset, *data);
  1422. smsc911x_eeprom_send_cmd(pdata, E2P_CMD_EPC_CMD_EWDS_);
  1423. /* Single byte write, according to man page */
  1424. eeprom->len = 1;
  1425. return ret;
  1426. }
  1427. static const struct ethtool_ops smsc911x_ethtool_ops = {
  1428. .get_settings = smsc911x_ethtool_getsettings,
  1429. .set_settings = smsc911x_ethtool_setsettings,
  1430. .get_link = ethtool_op_get_link,
  1431. .get_drvinfo = smsc911x_ethtool_getdrvinfo,
  1432. .nway_reset = smsc911x_ethtool_nwayreset,
  1433. .get_msglevel = smsc911x_ethtool_getmsglevel,
  1434. .set_msglevel = smsc911x_ethtool_setmsglevel,
  1435. .get_regs_len = smsc911x_ethtool_getregslen,
  1436. .get_regs = smsc911x_ethtool_getregs,
  1437. .get_eeprom_len = smsc911x_ethtool_get_eeprom_len,
  1438. .get_eeprom = smsc911x_ethtool_get_eeprom,
  1439. .set_eeprom = smsc911x_ethtool_set_eeprom,
  1440. };
  1441. static const struct net_device_ops smsc911x_netdev_ops = {
  1442. .ndo_open = smsc911x_open,
  1443. .ndo_stop = smsc911x_stop,
  1444. .ndo_start_xmit = smsc911x_hard_start_xmit,
  1445. .ndo_get_stats = smsc911x_get_stats,
  1446. .ndo_set_multicast_list = smsc911x_set_multicast_list,
  1447. .ndo_do_ioctl = smsc911x_do_ioctl,
  1448. .ndo_validate_addr = eth_validate_addr,
  1449. #ifdef CONFIG_NET_POLL_CONTROLLER
  1450. .ndo_poll_controller = smsc911x_poll_controller,
  1451. #endif
  1452. };
  1453. /* Initializing private device structures, only called from probe */
  1454. static int __devinit smsc911x_init(struct net_device *dev)
  1455. {
  1456. struct smsc911x_data *pdata = netdev_priv(dev);
  1457. unsigned int byte_test;
  1458. SMSC_TRACE(PROBE, "Driver Parameters:");
  1459. SMSC_TRACE(PROBE, "LAN base: 0x%08lX",
  1460. (unsigned long)pdata->ioaddr);
  1461. SMSC_TRACE(PROBE, "IRQ: %d", dev->irq);
  1462. SMSC_TRACE(PROBE, "PHY will be autodetected.");
  1463. spin_lock_init(&pdata->dev_lock);
  1464. if (pdata->ioaddr == 0) {
  1465. SMSC_WARNING(PROBE, "pdata->ioaddr: 0x00000000");
  1466. return -ENODEV;
  1467. }
  1468. /* Check byte ordering */
  1469. byte_test = smsc911x_reg_read(pdata, BYTE_TEST);
  1470. SMSC_TRACE(PROBE, "BYTE_TEST: 0x%08X", byte_test);
  1471. if (byte_test == 0x43218765) {
  1472. SMSC_TRACE(PROBE, "BYTE_TEST looks swapped, "
  1473. "applying WORD_SWAP");
  1474. smsc911x_reg_write(pdata, WORD_SWAP, 0xffffffff);
  1475. /* 1 dummy read of BYTE_TEST is needed after a write to
  1476. * WORD_SWAP before its contents are valid */
  1477. byte_test = smsc911x_reg_read(pdata, BYTE_TEST);
  1478. byte_test = smsc911x_reg_read(pdata, BYTE_TEST);
  1479. }
  1480. if (byte_test != 0x87654321) {
  1481. SMSC_WARNING(DRV, "BYTE_TEST: 0x%08X", byte_test);
  1482. if (((byte_test >> 16) & 0xFFFF) == (byte_test & 0xFFFF)) {
  1483. SMSC_WARNING(PROBE,
  1484. "top 16 bits equal to bottom 16 bits");
  1485. SMSC_TRACE(PROBE, "This may mean the chip is set "
  1486. "for 32 bit while the bus is reading 16 bit");
  1487. }
  1488. return -ENODEV;
  1489. }
  1490. /* Default generation to zero (all workarounds apply) */
  1491. pdata->generation = 0;
  1492. pdata->idrev = smsc911x_reg_read(pdata, ID_REV);
  1493. switch (pdata->idrev & 0xFFFF0000) {
  1494. case 0x01180000:
  1495. case 0x01170000:
  1496. case 0x01160000:
  1497. case 0x01150000:
  1498. /* LAN911[5678] family */
  1499. pdata->generation = pdata->idrev & 0x0000FFFF;
  1500. break;
  1501. case 0x118A0000:
  1502. case 0x117A0000:
  1503. case 0x116A0000:
  1504. case 0x115A0000:
  1505. /* LAN921[5678] family */
  1506. pdata->generation = 3;
  1507. break;
  1508. case 0x92100000:
  1509. case 0x92110000:
  1510. case 0x92200000:
  1511. case 0x92210000:
  1512. /* LAN9210/LAN9211/LAN9220/LAN9221 */
  1513. pdata->generation = 4;
  1514. break;
  1515. default:
  1516. SMSC_WARNING(PROBE, "LAN911x not identified, idrev: 0x%08X",
  1517. pdata->idrev);
  1518. return -ENODEV;
  1519. }
  1520. SMSC_TRACE(PROBE, "LAN911x identified, idrev: 0x%08X, generation: %d",
  1521. pdata->idrev, pdata->generation);
  1522. if (pdata->generation == 0)
  1523. SMSC_WARNING(PROBE,
  1524. "This driver is not intended for this chip revision");
  1525. /* Reset the LAN911x */
  1526. if (smsc911x_soft_reset(pdata))
  1527. return -ENODEV;
  1528. /* Disable all interrupt sources until we bring the device up */
  1529. smsc911x_reg_write(pdata, INT_EN, 0);
  1530. ether_setup(dev);
  1531. dev->flags |= IFF_MULTICAST;
  1532. netif_napi_add(dev, &pdata->napi, smsc911x_poll, SMSC_NAPI_WEIGHT);
  1533. dev->netdev_ops = &smsc911x_netdev_ops;
  1534. dev->ethtool_ops = &smsc911x_ethtool_ops;
  1535. return 0;
  1536. }
  1537. static int __devexit smsc911x_drv_remove(struct platform_device *pdev)
  1538. {
  1539. struct net_device *dev;
  1540. struct smsc911x_data *pdata;
  1541. struct resource *res;
  1542. dev = platform_get_drvdata(pdev);
  1543. BUG_ON(!dev);
  1544. pdata = netdev_priv(dev);
  1545. BUG_ON(!pdata);
  1546. BUG_ON(!pdata->ioaddr);
  1547. BUG_ON(!pdata->phy_dev);
  1548. SMSC_TRACE(IFDOWN, "Stopping driver.");
  1549. phy_disconnect(pdata->phy_dev);
  1550. pdata->phy_dev = NULL;
  1551. mdiobus_unregister(pdata->mii_bus);
  1552. mdiobus_free(pdata->mii_bus);
  1553. platform_set_drvdata(pdev, NULL);
  1554. unregister_netdev(dev);
  1555. free_irq(dev->irq, dev);
  1556. res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
  1557. "smsc911x-memory");
  1558. if (!res)
  1559. platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1560. release_mem_region(res->start, res->end - res->start);
  1561. iounmap(pdata->ioaddr);
  1562. free_netdev(dev);
  1563. return 0;
  1564. }
  1565. static int __devinit smsc911x_drv_probe(struct platform_device *pdev)
  1566. {
  1567. struct net_device *dev;
  1568. struct smsc911x_data *pdata;
  1569. struct smsc911x_platform_config *config = pdev->dev.platform_data;
  1570. struct resource *res;
  1571. unsigned int intcfg = 0;
  1572. int res_size;
  1573. int retval;
  1574. DECLARE_MAC_BUF(mac);
  1575. pr_info("%s: Driver version %s.\n", SMSC_CHIPNAME, SMSC_DRV_VERSION);
  1576. /* platform data specifies irq & dynamic bus configuration */
  1577. if (!pdev->dev.platform_data) {
  1578. pr_warning("%s: platform_data not provided\n", SMSC_CHIPNAME);
  1579. retval = -ENODEV;
  1580. goto out_0;
  1581. }
  1582. res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
  1583. "smsc911x-memory");
  1584. if (!res)
  1585. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1586. if (!res) {
  1587. pr_warning("%s: Could not allocate resource.\n",
  1588. SMSC_CHIPNAME);
  1589. retval = -ENODEV;
  1590. goto out_0;
  1591. }
  1592. res_size = res->end - res->start;
  1593. if (!request_mem_region(res->start, res_size, SMSC_CHIPNAME)) {
  1594. retval = -EBUSY;
  1595. goto out_0;
  1596. }
  1597. dev = alloc_etherdev(sizeof(struct smsc911x_data));
  1598. if (!dev) {
  1599. pr_warning("%s: Could not allocate device.\n", SMSC_CHIPNAME);
  1600. retval = -ENOMEM;
  1601. goto out_release_io_1;
  1602. }
  1603. SET_NETDEV_DEV(dev, &pdev->dev);
  1604. pdata = netdev_priv(dev);
  1605. dev->irq = platform_get_irq(pdev, 0);
  1606. pdata->ioaddr = ioremap_nocache(res->start, res_size);
  1607. /* copy config parameters across to pdata */
  1608. memcpy(&pdata->config, config, sizeof(pdata->config));
  1609. pdata->dev = dev;
  1610. pdata->msg_enable = ((1 << debug) - 1);
  1611. if (pdata->ioaddr == NULL) {
  1612. SMSC_WARNING(PROBE,
  1613. "Error smsc911x base address invalid");
  1614. retval = -ENOMEM;
  1615. goto out_free_netdev_2;
  1616. }
  1617. retval = smsc911x_init(dev);
  1618. if (retval < 0)
  1619. goto out_unmap_io_3;
  1620. /* configure irq polarity and type before connecting isr */
  1621. if (pdata->config.irq_polarity == SMSC911X_IRQ_POLARITY_ACTIVE_HIGH)
  1622. intcfg |= INT_CFG_IRQ_POL_;
  1623. if (pdata->config.irq_type == SMSC911X_IRQ_TYPE_PUSH_PULL)
  1624. intcfg |= INT_CFG_IRQ_TYPE_;
  1625. smsc911x_reg_write(pdata, INT_CFG, intcfg);
  1626. /* Ensure interrupts are globally disabled before connecting ISR */
  1627. smsc911x_reg_write(pdata, INT_EN, 0);
  1628. smsc911x_reg_write(pdata, INT_STS, 0xFFFFFFFF);
  1629. retval = request_irq(dev->irq, smsc911x_irqhandler, IRQF_DISABLED,
  1630. SMSC_CHIPNAME, dev);
  1631. if (retval) {
  1632. SMSC_WARNING(PROBE,
  1633. "Unable to claim requested irq: %d", dev->irq);
  1634. goto out_unmap_io_3;
  1635. }
  1636. platform_set_drvdata(pdev, dev);
  1637. retval = register_netdev(dev);
  1638. if (retval) {
  1639. SMSC_WARNING(PROBE,
  1640. "Error %i registering device", retval);
  1641. goto out_unset_drvdata_4;
  1642. } else {
  1643. SMSC_TRACE(PROBE, "Network interface: \"%s\"", dev->name);
  1644. }
  1645. spin_lock_init(&pdata->mac_lock);
  1646. retval = smsc911x_mii_init(pdev, dev);
  1647. if (retval) {
  1648. SMSC_WARNING(PROBE,
  1649. "Error %i initialising mii", retval);
  1650. goto out_unregister_netdev_5;
  1651. }
  1652. spin_lock_irq(&pdata->mac_lock);
  1653. /* Check if mac address has been specified when bringing interface up */
  1654. if (is_valid_ether_addr(dev->dev_addr)) {
  1655. smsc911x_set_mac_address(pdata, dev->dev_addr);
  1656. SMSC_TRACE(PROBE, "MAC Address is specified by configuration");
  1657. } else {
  1658. /* Try reading mac address from device. if EEPROM is present
  1659. * it will already have been set */
  1660. u32 mac_high16 = smsc911x_mac_read(pdata, ADDRH);
  1661. u32 mac_low32 = smsc911x_mac_read(pdata, ADDRL);
  1662. dev->dev_addr[0] = (u8)(mac_low32);
  1663. dev->dev_addr[1] = (u8)(mac_low32 >> 8);
  1664. dev->dev_addr[2] = (u8)(mac_low32 >> 16);
  1665. dev->dev_addr[3] = (u8)(mac_low32 >> 24);
  1666. dev->dev_addr[4] = (u8)(mac_high16);
  1667. dev->dev_addr[5] = (u8)(mac_high16 >> 8);
  1668. if (is_valid_ether_addr(dev->dev_addr)) {
  1669. /* eeprom values are valid so use them */
  1670. SMSC_TRACE(PROBE,
  1671. "Mac Address is read from LAN911x EEPROM");
  1672. } else {
  1673. /* eeprom values are invalid, generate random MAC */
  1674. random_ether_addr(dev->dev_addr);
  1675. smsc911x_set_mac_address(pdata, dev->dev_addr);
  1676. SMSC_TRACE(PROBE,
  1677. "MAC Address is set to random_ether_addr");
  1678. }
  1679. }
  1680. spin_unlock_irq(&pdata->mac_lock);
  1681. dev_info(&dev->dev, "MAC Address: %s\n",
  1682. print_mac(mac, dev->dev_addr));
  1683. return 0;
  1684. out_unregister_netdev_5:
  1685. unregister_netdev(dev);
  1686. out_unset_drvdata_4:
  1687. platform_set_drvdata(pdev, NULL);
  1688. free_irq(dev->irq, dev);
  1689. out_unmap_io_3:
  1690. iounmap(pdata->ioaddr);
  1691. out_free_netdev_2:
  1692. free_netdev(dev);
  1693. out_release_io_1:
  1694. release_mem_region(res->start, res->end - res->start);
  1695. out_0:
  1696. return retval;
  1697. }
  1698. static struct platform_driver smsc911x_driver = {
  1699. .probe = smsc911x_drv_probe,
  1700. .remove = smsc911x_drv_remove,
  1701. .driver = {
  1702. .name = SMSC_CHIPNAME,
  1703. },
  1704. };
  1705. /* Entry point for loading the module */
  1706. static int __init smsc911x_init_module(void)
  1707. {
  1708. return platform_driver_register(&smsc911x_driver);
  1709. }
  1710. /* entry point for unloading the module */
  1711. static void __exit smsc911x_cleanup_module(void)
  1712. {
  1713. platform_driver_unregister(&smsc911x_driver);
  1714. }
  1715. module_init(smsc911x_init_module);
  1716. module_exit(smsc911x_cleanup_module);