setup_64.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143
  1. /*
  2. * Copyright (C) 1995 Linus Torvalds
  3. */
  4. /*
  5. * This file handles the architecture-dependent parts of initialization
  6. */
  7. #include <linux/errno.h>
  8. #include <linux/sched.h>
  9. #include <linux/kernel.h>
  10. #include <linux/mm.h>
  11. #include <linux/stddef.h>
  12. #include <linux/unistd.h>
  13. #include <linux/ptrace.h>
  14. #include <linux/slab.h>
  15. #include <linux/user.h>
  16. #include <linux/screen_info.h>
  17. #include <linux/ioport.h>
  18. #include <linux/delay.h>
  19. #include <linux/init.h>
  20. #include <linux/initrd.h>
  21. #include <linux/highmem.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/module.h>
  24. #include <asm/processor.h>
  25. #include <linux/console.h>
  26. #include <linux/seq_file.h>
  27. #include <linux/crash_dump.h>
  28. #include <linux/root_dev.h>
  29. #include <linux/pci.h>
  30. #include <linux/efi.h>
  31. #include <linux/acpi.h>
  32. #include <linux/kallsyms.h>
  33. #include <linux/edd.h>
  34. #include <linux/mmzone.h>
  35. #include <linux/kexec.h>
  36. #include <linux/cpufreq.h>
  37. #include <linux/dmi.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/ctype.h>
  40. #include <linux/uaccess.h>
  41. #include <linux/init_ohci1394_dma.h>
  42. #include <asm/mtrr.h>
  43. #include <asm/uaccess.h>
  44. #include <asm/system.h>
  45. #include <asm/vsyscall.h>
  46. #include <asm/io.h>
  47. #include <asm/smp.h>
  48. #include <asm/msr.h>
  49. #include <asm/desc.h>
  50. #include <video/edid.h>
  51. #include <asm/e820.h>
  52. #include <asm/dma.h>
  53. #include <asm/gart.h>
  54. #include <asm/mpspec.h>
  55. #include <asm/mmu_context.h>
  56. #include <asm/proto.h>
  57. #include <asm/setup.h>
  58. #include <asm/numa.h>
  59. #include <asm/sections.h>
  60. #include <asm/dmi.h>
  61. #include <asm/cacheflush.h>
  62. #include <asm/mce.h>
  63. #include <asm/ds.h>
  64. #include <asm/topology.h>
  65. #include <asm/trampoline.h>
  66. #include <mach_apic.h>
  67. #ifdef CONFIG_PARAVIRT
  68. #include <asm/paravirt.h>
  69. #else
  70. #define ARCH_SETUP
  71. #endif
  72. /*
  73. * Machine setup..
  74. */
  75. struct cpuinfo_x86 boot_cpu_data __read_mostly;
  76. EXPORT_SYMBOL(boot_cpu_data);
  77. __u32 cleared_cpu_caps[NCAPINTS] __cpuinitdata;
  78. unsigned long mmu_cr4_features;
  79. /* Boot loader ID as an integer, for the benefit of proc_dointvec */
  80. int bootloader_type;
  81. unsigned long saved_video_mode;
  82. int force_mwait __cpuinitdata;
  83. /*
  84. * Early DMI memory
  85. */
  86. int dmi_alloc_index;
  87. char dmi_alloc_data[DMI_MAX_DATA];
  88. /*
  89. * Setup options
  90. */
  91. struct screen_info screen_info;
  92. EXPORT_SYMBOL(screen_info);
  93. struct sys_desc_table_struct {
  94. unsigned short length;
  95. unsigned char table[0];
  96. };
  97. struct edid_info edid_info;
  98. EXPORT_SYMBOL_GPL(edid_info);
  99. extern int root_mountflags;
  100. char __initdata command_line[COMMAND_LINE_SIZE];
  101. struct resource standard_io_resources[] = {
  102. { .name = "dma1", .start = 0x00, .end = 0x1f,
  103. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  104. { .name = "pic1", .start = 0x20, .end = 0x21,
  105. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  106. { .name = "timer0", .start = 0x40, .end = 0x43,
  107. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  108. { .name = "timer1", .start = 0x50, .end = 0x53,
  109. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  110. { .name = "keyboard", .start = 0x60, .end = 0x6f,
  111. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  112. { .name = "dma page reg", .start = 0x80, .end = 0x8f,
  113. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  114. { .name = "pic2", .start = 0xa0, .end = 0xa1,
  115. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  116. { .name = "dma2", .start = 0xc0, .end = 0xdf,
  117. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  118. { .name = "fpu", .start = 0xf0, .end = 0xff,
  119. .flags = IORESOURCE_BUSY | IORESOURCE_IO }
  120. };
  121. #define IORESOURCE_RAM (IORESOURCE_BUSY | IORESOURCE_MEM)
  122. static struct resource data_resource = {
  123. .name = "Kernel data",
  124. .start = 0,
  125. .end = 0,
  126. .flags = IORESOURCE_RAM,
  127. };
  128. static struct resource code_resource = {
  129. .name = "Kernel code",
  130. .start = 0,
  131. .end = 0,
  132. .flags = IORESOURCE_RAM,
  133. };
  134. static struct resource bss_resource = {
  135. .name = "Kernel bss",
  136. .start = 0,
  137. .end = 0,
  138. .flags = IORESOURCE_RAM,
  139. };
  140. static void __cpuinit early_identify_cpu(struct cpuinfo_x86 *c);
  141. #ifdef CONFIG_PROC_VMCORE
  142. /* elfcorehdr= specifies the location of elf core header
  143. * stored by the crashed kernel. This option will be passed
  144. * by kexec loader to the capture kernel.
  145. */
  146. static int __init setup_elfcorehdr(char *arg)
  147. {
  148. char *end;
  149. if (!arg)
  150. return -EINVAL;
  151. elfcorehdr_addr = memparse(arg, &end);
  152. return end > arg ? 0 : -EINVAL;
  153. }
  154. early_param("elfcorehdr", setup_elfcorehdr);
  155. #endif
  156. #ifndef CONFIG_NUMA
  157. static void __init
  158. contig_initmem_init(unsigned long start_pfn, unsigned long end_pfn)
  159. {
  160. unsigned long bootmap_size, bootmap;
  161. bootmap_size = bootmem_bootmap_pages(end_pfn)<<PAGE_SHIFT;
  162. bootmap = find_e820_area(0, end_pfn<<PAGE_SHIFT, bootmap_size,
  163. PAGE_SIZE);
  164. if (bootmap == -1L)
  165. panic("Cannot find bootmem map of size %ld\n", bootmap_size);
  166. bootmap_size = init_bootmem(bootmap >> PAGE_SHIFT, end_pfn);
  167. e820_register_active_regions(0, start_pfn, end_pfn);
  168. free_bootmem_with_active_regions(0, end_pfn);
  169. reserve_bootmem(bootmap, bootmap_size, BOOTMEM_DEFAULT);
  170. }
  171. #endif
  172. #if defined(CONFIG_EDD) || defined(CONFIG_EDD_MODULE)
  173. struct edd edd;
  174. #ifdef CONFIG_EDD_MODULE
  175. EXPORT_SYMBOL(edd);
  176. #endif
  177. /**
  178. * copy_edd() - Copy the BIOS EDD information
  179. * from boot_params into a safe place.
  180. *
  181. */
  182. static inline void copy_edd(void)
  183. {
  184. memcpy(edd.mbr_signature, boot_params.edd_mbr_sig_buffer,
  185. sizeof(edd.mbr_signature));
  186. memcpy(edd.edd_info, boot_params.eddbuf, sizeof(edd.edd_info));
  187. edd.mbr_signature_nr = boot_params.edd_mbr_sig_buf_entries;
  188. edd.edd_info_nr = boot_params.eddbuf_entries;
  189. }
  190. #else
  191. static inline void copy_edd(void)
  192. {
  193. }
  194. #endif
  195. #ifdef CONFIG_KEXEC
  196. static void __init reserve_crashkernel(void)
  197. {
  198. unsigned long long total_mem;
  199. unsigned long long crash_size, crash_base;
  200. int ret;
  201. total_mem = ((unsigned long long)max_low_pfn - min_low_pfn) << PAGE_SHIFT;
  202. ret = parse_crashkernel(boot_command_line, total_mem,
  203. &crash_size, &crash_base);
  204. if (ret == 0 && crash_size) {
  205. if (crash_base <= 0) {
  206. printk(KERN_INFO "crashkernel reservation failed - "
  207. "you have to specify a base address\n");
  208. return;
  209. }
  210. if (reserve_bootmem(crash_base, crash_size,
  211. BOOTMEM_EXCLUSIVE) < 0) {
  212. printk(KERN_INFO "crashkernel reservation failed - "
  213. "memory is in use\n");
  214. return;
  215. }
  216. printk(KERN_INFO "Reserving %ldMB of memory at %ldMB "
  217. "for crashkernel (System RAM: %ldMB)\n",
  218. (unsigned long)(crash_size >> 20),
  219. (unsigned long)(crash_base >> 20),
  220. (unsigned long)(total_mem >> 20));
  221. crashk_res.start = crash_base;
  222. crashk_res.end = crash_base + crash_size - 1;
  223. insert_resource(&iomem_resource, &crashk_res);
  224. }
  225. }
  226. #else
  227. static inline void __init reserve_crashkernel(void)
  228. {}
  229. #endif
  230. /* Overridden in paravirt.c if CONFIG_PARAVIRT */
  231. void __attribute__((weak)) __init memory_setup(void)
  232. {
  233. machine_specific_memory_setup();
  234. }
  235. /*
  236. * setup_arch - architecture-specific boot-time initializations
  237. *
  238. * Note: On x86_64, fixmaps are ready for use even before this is called.
  239. */
  240. void __init setup_arch(char **cmdline_p)
  241. {
  242. unsigned i;
  243. printk(KERN_INFO "Command line: %s\n", boot_command_line);
  244. ROOT_DEV = old_decode_dev(boot_params.hdr.root_dev);
  245. screen_info = boot_params.screen_info;
  246. edid_info = boot_params.edid_info;
  247. saved_video_mode = boot_params.hdr.vid_mode;
  248. bootloader_type = boot_params.hdr.type_of_loader;
  249. #ifdef CONFIG_BLK_DEV_RAM
  250. rd_image_start = boot_params.hdr.ram_size & RAMDISK_IMAGE_START_MASK;
  251. rd_prompt = ((boot_params.hdr.ram_size & RAMDISK_PROMPT_FLAG) != 0);
  252. rd_doload = ((boot_params.hdr.ram_size & RAMDISK_LOAD_FLAG) != 0);
  253. #endif
  254. #ifdef CONFIG_EFI
  255. if (!strncmp((char *)&boot_params.efi_info.efi_loader_signature,
  256. "EL64", 4))
  257. efi_enabled = 1;
  258. #endif
  259. ARCH_SETUP
  260. memory_setup();
  261. copy_edd();
  262. if (!boot_params.hdr.root_flags)
  263. root_mountflags &= ~MS_RDONLY;
  264. init_mm.start_code = (unsigned long) &_text;
  265. init_mm.end_code = (unsigned long) &_etext;
  266. init_mm.end_data = (unsigned long) &_edata;
  267. init_mm.brk = (unsigned long) &_end;
  268. code_resource.start = virt_to_phys(&_text);
  269. code_resource.end = virt_to_phys(&_etext)-1;
  270. data_resource.start = virt_to_phys(&_etext);
  271. data_resource.end = virt_to_phys(&_edata)-1;
  272. bss_resource.start = virt_to_phys(&__bss_start);
  273. bss_resource.end = virt_to_phys(&__bss_stop)-1;
  274. early_identify_cpu(&boot_cpu_data);
  275. strlcpy(command_line, boot_command_line, COMMAND_LINE_SIZE);
  276. *cmdline_p = command_line;
  277. parse_early_param();
  278. #ifdef CONFIG_PROVIDE_OHCI1394_DMA_INIT
  279. if (init_ohci1394_dma_early)
  280. init_ohci1394_dma_on_all_controllers();
  281. #endif
  282. finish_e820_parsing();
  283. /* after parse_early_param, so could debug it */
  284. insert_resource(&iomem_resource, &code_resource);
  285. insert_resource(&iomem_resource, &data_resource);
  286. insert_resource(&iomem_resource, &bss_resource);
  287. early_gart_iommu_check();
  288. e820_register_active_regions(0, 0, -1UL);
  289. /*
  290. * partially used pages are not usable - thus
  291. * we are rounding upwards:
  292. */
  293. end_pfn = e820_end_of_ram();
  294. /* update e820 for memory not covered by WB MTRRs */
  295. mtrr_bp_init();
  296. if (mtrr_trim_uncached_memory(end_pfn)) {
  297. e820_register_active_regions(0, 0, -1UL);
  298. end_pfn = e820_end_of_ram();
  299. }
  300. num_physpages = end_pfn;
  301. check_efer();
  302. max_pfn_mapped = init_memory_mapping(0, (max_pfn_mapped << PAGE_SHIFT));
  303. if (efi_enabled)
  304. efi_init();
  305. vsmp_init();
  306. dmi_scan_machine();
  307. io_delay_init();
  308. #ifdef CONFIG_SMP
  309. /* setup to use the early static init tables during kernel startup */
  310. x86_cpu_to_apicid_early_ptr = (void *)x86_cpu_to_apicid_init;
  311. x86_bios_cpu_apicid_early_ptr = (void *)x86_bios_cpu_apicid_init;
  312. #ifdef CONFIG_NUMA
  313. x86_cpu_to_node_map_early_ptr = (void *)x86_cpu_to_node_map_init;
  314. #endif
  315. #endif
  316. #ifdef CONFIG_ACPI
  317. /*
  318. * Initialize the ACPI boot-time table parser (gets the RSDP and SDT).
  319. * Call this early for SRAT node setup.
  320. */
  321. acpi_boot_table_init();
  322. #endif
  323. /* How many end-of-memory variables you have, grandma! */
  324. max_low_pfn = end_pfn;
  325. max_pfn = end_pfn;
  326. high_memory = (void *)__va(end_pfn * PAGE_SIZE - 1) + 1;
  327. /* Remove active ranges so rediscovery with NUMA-awareness happens */
  328. remove_all_active_ranges();
  329. #ifdef CONFIG_ACPI_NUMA
  330. /*
  331. * Parse SRAT to discover nodes.
  332. */
  333. acpi_numa_init();
  334. #endif
  335. #ifdef CONFIG_NUMA
  336. numa_initmem_init(0, end_pfn);
  337. #else
  338. contig_initmem_init(0, end_pfn);
  339. #endif
  340. early_res_to_bootmem();
  341. dma32_reserve_bootmem();
  342. #ifdef CONFIG_ACPI_SLEEP
  343. /*
  344. * Reserve low memory region for sleep support.
  345. */
  346. acpi_reserve_bootmem();
  347. #endif
  348. if (efi_enabled)
  349. efi_reserve_bootmem();
  350. /*
  351. * Find and reserve possible boot-time SMP configuration:
  352. */
  353. find_smp_config();
  354. #ifdef CONFIG_BLK_DEV_INITRD
  355. if (boot_params.hdr.type_of_loader && boot_params.hdr.ramdisk_image) {
  356. unsigned long ramdisk_image = boot_params.hdr.ramdisk_image;
  357. unsigned long ramdisk_size = boot_params.hdr.ramdisk_size;
  358. unsigned long ramdisk_end = ramdisk_image + ramdisk_size;
  359. unsigned long end_of_mem = end_pfn << PAGE_SHIFT;
  360. if (ramdisk_end <= end_of_mem) {
  361. /*
  362. * don't need to reserve again, already reserved early
  363. * in x86_64_start_kernel, and early_res_to_bootmem
  364. * convert that to reserved in bootmem
  365. */
  366. initrd_start = ramdisk_image + PAGE_OFFSET;
  367. initrd_end = initrd_start+ramdisk_size;
  368. } else {
  369. free_bootmem(ramdisk_image, ramdisk_size);
  370. printk(KERN_ERR "initrd extends beyond end of memory "
  371. "(0x%08lx > 0x%08lx)\ndisabling initrd\n",
  372. ramdisk_end, end_of_mem);
  373. initrd_start = 0;
  374. }
  375. }
  376. #endif
  377. reserve_crashkernel();
  378. paging_init();
  379. map_vsyscall();
  380. early_quirks();
  381. #ifdef CONFIG_ACPI
  382. /*
  383. * Read APIC and some other early information from ACPI tables.
  384. */
  385. acpi_boot_init();
  386. #endif
  387. init_cpu_to_node();
  388. /*
  389. * get boot-time SMP configuration:
  390. */
  391. if (smp_found_config)
  392. get_smp_config();
  393. init_apic_mappings();
  394. ioapic_init_mappings();
  395. /*
  396. * We trust e820 completely. No explicit ROM probing in memory.
  397. */
  398. e820_reserve_resources();
  399. e820_mark_nosave_regions();
  400. /* request I/O space for devices used on all i[345]86 PCs */
  401. for (i = 0; i < ARRAY_SIZE(standard_io_resources); i++)
  402. request_resource(&ioport_resource, &standard_io_resources[i]);
  403. e820_setup_gap();
  404. #ifdef CONFIG_VT
  405. #if defined(CONFIG_VGA_CONSOLE)
  406. if (!efi_enabled || (efi_mem_type(0xa0000) != EFI_CONVENTIONAL_MEMORY))
  407. conswitchp = &vga_con;
  408. #elif defined(CONFIG_DUMMY_CONSOLE)
  409. conswitchp = &dummy_con;
  410. #endif
  411. #endif
  412. }
  413. static int __cpuinit get_model_name(struct cpuinfo_x86 *c)
  414. {
  415. unsigned int *v;
  416. if (c->extended_cpuid_level < 0x80000004)
  417. return 0;
  418. v = (unsigned int *) c->x86_model_id;
  419. cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
  420. cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
  421. cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
  422. c->x86_model_id[48] = 0;
  423. return 1;
  424. }
  425. static void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
  426. {
  427. unsigned int n, dummy, eax, ebx, ecx, edx;
  428. n = c->extended_cpuid_level;
  429. if (n >= 0x80000005) {
  430. cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
  431. printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), "
  432. "D cache %dK (%d bytes/line)\n",
  433. edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
  434. c->x86_cache_size = (ecx>>24) + (edx>>24);
  435. /* On K8 L1 TLB is inclusive, so don't count it */
  436. c->x86_tlbsize = 0;
  437. }
  438. if (n >= 0x80000006) {
  439. cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
  440. ecx = cpuid_ecx(0x80000006);
  441. c->x86_cache_size = ecx >> 16;
  442. c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
  443. printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
  444. c->x86_cache_size, ecx & 0xFF);
  445. }
  446. if (n >= 0x80000008) {
  447. cpuid(0x80000008, &eax, &dummy, &dummy, &dummy);
  448. c->x86_virt_bits = (eax >> 8) & 0xff;
  449. c->x86_phys_bits = eax & 0xff;
  450. }
  451. }
  452. #ifdef CONFIG_NUMA
  453. static int __cpuinit nearby_node(int apicid)
  454. {
  455. int i, node;
  456. for (i = apicid - 1; i >= 0; i--) {
  457. node = apicid_to_node[i];
  458. if (node != NUMA_NO_NODE && node_online(node))
  459. return node;
  460. }
  461. for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
  462. node = apicid_to_node[i];
  463. if (node != NUMA_NO_NODE && node_online(node))
  464. return node;
  465. }
  466. return first_node(node_online_map); /* Shouldn't happen */
  467. }
  468. #endif
  469. /*
  470. * On a AMD dual core setup the lower bits of the APIC id distingush the cores.
  471. * Assumes number of cores is a power of two.
  472. */
  473. static void __cpuinit amd_detect_cmp(struct cpuinfo_x86 *c)
  474. {
  475. #ifdef CONFIG_SMP
  476. unsigned bits;
  477. #ifdef CONFIG_NUMA
  478. int cpu = smp_processor_id();
  479. int node = 0;
  480. unsigned apicid = hard_smp_processor_id();
  481. #endif
  482. bits = c->x86_coreid_bits;
  483. /* Low order bits define the core id (index of core in socket) */
  484. c->cpu_core_id = c->initial_apicid & ((1 << bits)-1);
  485. /* Convert the initial APIC ID into the socket ID */
  486. c->phys_proc_id = c->initial_apicid >> bits;
  487. #ifdef CONFIG_NUMA
  488. node = c->phys_proc_id;
  489. if (apicid_to_node[apicid] != NUMA_NO_NODE)
  490. node = apicid_to_node[apicid];
  491. if (!node_online(node)) {
  492. /* Two possibilities here:
  493. - The CPU is missing memory and no node was created.
  494. In that case try picking one from a nearby CPU
  495. - The APIC IDs differ from the HyperTransport node IDs
  496. which the K8 northbridge parsing fills in.
  497. Assume they are all increased by a constant offset,
  498. but in the same order as the HT nodeids.
  499. If that doesn't result in a usable node fall back to the
  500. path for the previous case. */
  501. int ht_nodeid = c->initial_apicid;
  502. if (ht_nodeid >= 0 &&
  503. apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
  504. node = apicid_to_node[ht_nodeid];
  505. /* Pick a nearby node */
  506. if (!node_online(node))
  507. node = nearby_node(apicid);
  508. }
  509. numa_set_node(cpu, node);
  510. printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
  511. #endif
  512. #endif
  513. }
  514. static void __cpuinit early_init_amd_mc(struct cpuinfo_x86 *c)
  515. {
  516. #ifdef CONFIG_SMP
  517. unsigned bits, ecx;
  518. /* Multi core CPU? */
  519. if (c->extended_cpuid_level < 0x80000008)
  520. return;
  521. ecx = cpuid_ecx(0x80000008);
  522. c->x86_max_cores = (ecx & 0xff) + 1;
  523. /* CPU telling us the core id bits shift? */
  524. bits = (ecx >> 12) & 0xF;
  525. /* Otherwise recompute */
  526. if (bits == 0) {
  527. while ((1 << bits) < c->x86_max_cores)
  528. bits++;
  529. }
  530. c->x86_coreid_bits = bits;
  531. #endif
  532. }
  533. #define ENABLE_C1E_MASK 0x18000000
  534. #define CPUID_PROCESSOR_SIGNATURE 1
  535. #define CPUID_XFAM 0x0ff00000
  536. #define CPUID_XFAM_K8 0x00000000
  537. #define CPUID_XFAM_10H 0x00100000
  538. #define CPUID_XFAM_11H 0x00200000
  539. #define CPUID_XMOD 0x000f0000
  540. #define CPUID_XMOD_REV_F 0x00040000
  541. /* AMD systems with C1E don't have a working lAPIC timer. Check for that. */
  542. static __cpuinit int amd_apic_timer_broken(void)
  543. {
  544. u32 lo, hi, eax = cpuid_eax(CPUID_PROCESSOR_SIGNATURE);
  545. switch (eax & CPUID_XFAM) {
  546. case CPUID_XFAM_K8:
  547. if ((eax & CPUID_XMOD) < CPUID_XMOD_REV_F)
  548. break;
  549. case CPUID_XFAM_10H:
  550. case CPUID_XFAM_11H:
  551. rdmsr(MSR_K8_ENABLE_C1E, lo, hi);
  552. if (lo & ENABLE_C1E_MASK)
  553. return 1;
  554. break;
  555. default:
  556. /* err on the side of caution */
  557. return 1;
  558. }
  559. return 0;
  560. }
  561. static void __cpuinit early_init_amd(struct cpuinfo_x86 *c)
  562. {
  563. early_init_amd_mc(c);
  564. /* c->x86_power is 8000_0007 edx. Bit 8 is constant TSC */
  565. if (c->x86_power & (1<<8))
  566. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  567. }
  568. static void __cpuinit init_amd(struct cpuinfo_x86 *c)
  569. {
  570. unsigned level;
  571. #ifdef CONFIG_SMP
  572. unsigned long value;
  573. /*
  574. * Disable TLB flush filter by setting HWCR.FFDIS on K8
  575. * bit 6 of msr C001_0015
  576. *
  577. * Errata 63 for SH-B3 steppings
  578. * Errata 122 for all steppings (F+ have it disabled by default)
  579. */
  580. if (c->x86 == 15) {
  581. rdmsrl(MSR_K8_HWCR, value);
  582. value |= 1 << 6;
  583. wrmsrl(MSR_K8_HWCR, value);
  584. }
  585. #endif
  586. /* Bit 31 in normal CPUID used for nonstandard 3DNow ID;
  587. 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway */
  588. clear_cpu_cap(c, 0*32+31);
  589. /* On C+ stepping K8 rep microcode works well for copy/memset */
  590. level = cpuid_eax(1);
  591. if (c->x86 == 15 && ((level >= 0x0f48 && level < 0x0f50) ||
  592. level >= 0x0f58))
  593. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  594. if (c->x86 == 0x10 || c->x86 == 0x11)
  595. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  596. /* Enable workaround for FXSAVE leak */
  597. if (c->x86 >= 6)
  598. set_cpu_cap(c, X86_FEATURE_FXSAVE_LEAK);
  599. level = get_model_name(c);
  600. if (!level) {
  601. switch (c->x86) {
  602. case 15:
  603. /* Should distinguish Models here, but this is only
  604. a fallback anyways. */
  605. strcpy(c->x86_model_id, "Hammer");
  606. break;
  607. }
  608. }
  609. display_cacheinfo(c);
  610. /* Multi core CPU? */
  611. if (c->extended_cpuid_level >= 0x80000008)
  612. amd_detect_cmp(c);
  613. if (c->extended_cpuid_level >= 0x80000006 &&
  614. (cpuid_edx(0x80000006) & 0xf000))
  615. num_cache_leaves = 4;
  616. else
  617. num_cache_leaves = 3;
  618. if (c->x86 == 0xf || c->x86 == 0x10 || c->x86 == 0x11)
  619. set_cpu_cap(c, X86_FEATURE_K8);
  620. /* MFENCE stops RDTSC speculation */
  621. set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
  622. if (amd_apic_timer_broken())
  623. disable_apic_timer = 1;
  624. if (c == &boot_cpu_data && c->x86 >= 0xf && c->x86 <= 0x11) {
  625. unsigned long long tseg;
  626. /*
  627. * Split up direct mapping around the TSEG SMM area.
  628. * Don't do it for gbpages because there seems very little
  629. * benefit in doing so.
  630. */
  631. if (!rdmsrl_safe(MSR_K8_TSEG_ADDR, &tseg) &&
  632. (tseg >> PMD_SHIFT) < (max_pfn_mapped >> (PMD_SHIFT-PAGE_SHIFT)))
  633. set_memory_4k((unsigned long)__va(tseg), 1);
  634. }
  635. }
  636. void __cpuinit detect_ht(struct cpuinfo_x86 *c)
  637. {
  638. #ifdef CONFIG_SMP
  639. u32 eax, ebx, ecx, edx;
  640. int index_msb, core_bits;
  641. cpuid(1, &eax, &ebx, &ecx, &edx);
  642. if (!cpu_has(c, X86_FEATURE_HT))
  643. return;
  644. if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
  645. goto out;
  646. smp_num_siblings = (ebx & 0xff0000) >> 16;
  647. if (smp_num_siblings == 1) {
  648. printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
  649. } else if (smp_num_siblings > 1) {
  650. if (smp_num_siblings > NR_CPUS) {
  651. printk(KERN_WARNING "CPU: Unsupported number of "
  652. "siblings %d", smp_num_siblings);
  653. smp_num_siblings = 1;
  654. return;
  655. }
  656. index_msb = get_count_order(smp_num_siblings);
  657. c->phys_proc_id = phys_pkg_id(index_msb);
  658. smp_num_siblings = smp_num_siblings / c->x86_max_cores;
  659. index_msb = get_count_order(smp_num_siblings);
  660. core_bits = get_count_order(c->x86_max_cores);
  661. c->cpu_core_id = phys_pkg_id(index_msb) &
  662. ((1 << core_bits) - 1);
  663. }
  664. out:
  665. if ((c->x86_max_cores * smp_num_siblings) > 1) {
  666. printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
  667. c->phys_proc_id);
  668. printk(KERN_INFO "CPU: Processor Core ID: %d\n",
  669. c->cpu_core_id);
  670. }
  671. #endif
  672. }
  673. /*
  674. * find out the number of processor cores on the die
  675. */
  676. static int __cpuinit intel_num_cpu_cores(struct cpuinfo_x86 *c)
  677. {
  678. unsigned int eax, t;
  679. if (c->cpuid_level < 4)
  680. return 1;
  681. cpuid_count(4, 0, &eax, &t, &t, &t);
  682. if (eax & 0x1f)
  683. return ((eax >> 26) + 1);
  684. else
  685. return 1;
  686. }
  687. static void __cpuinit srat_detect_node(void)
  688. {
  689. #ifdef CONFIG_NUMA
  690. unsigned node;
  691. int cpu = smp_processor_id();
  692. int apicid = hard_smp_processor_id();
  693. /* Don't do the funky fallback heuristics the AMD version employs
  694. for now. */
  695. node = apicid_to_node[apicid];
  696. if (node == NUMA_NO_NODE || !node_online(node))
  697. node = first_node(node_online_map);
  698. numa_set_node(cpu, node);
  699. printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
  700. #endif
  701. }
  702. static void __cpuinit early_init_intel(struct cpuinfo_x86 *c)
  703. {
  704. if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
  705. (c->x86 == 0x6 && c->x86_model >= 0x0e))
  706. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  707. }
  708. static void __cpuinit init_intel(struct cpuinfo_x86 *c)
  709. {
  710. /* Cache sizes */
  711. unsigned n;
  712. init_intel_cacheinfo(c);
  713. if (c->cpuid_level > 9) {
  714. unsigned eax = cpuid_eax(10);
  715. /* Check for version and the number of counters */
  716. if ((eax & 0xff) && (((eax>>8) & 0xff) > 1))
  717. set_cpu_cap(c, X86_FEATURE_ARCH_PERFMON);
  718. }
  719. if (cpu_has_ds) {
  720. unsigned int l1, l2;
  721. rdmsr(MSR_IA32_MISC_ENABLE, l1, l2);
  722. if (!(l1 & (1<<11)))
  723. set_cpu_cap(c, X86_FEATURE_BTS);
  724. if (!(l1 & (1<<12)))
  725. set_cpu_cap(c, X86_FEATURE_PEBS);
  726. }
  727. if (cpu_has_bts)
  728. ds_init_intel(c);
  729. n = c->extended_cpuid_level;
  730. if (n >= 0x80000008) {
  731. unsigned eax = cpuid_eax(0x80000008);
  732. c->x86_virt_bits = (eax >> 8) & 0xff;
  733. c->x86_phys_bits = eax & 0xff;
  734. /* CPUID workaround for Intel 0F34 CPU */
  735. if (c->x86_vendor == X86_VENDOR_INTEL &&
  736. c->x86 == 0xF && c->x86_model == 0x3 &&
  737. c->x86_mask == 0x4)
  738. c->x86_phys_bits = 36;
  739. }
  740. if (c->x86 == 15)
  741. c->x86_cache_alignment = c->x86_clflush_size * 2;
  742. if (c->x86 == 6)
  743. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  744. set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC);
  745. c->x86_max_cores = intel_num_cpu_cores(c);
  746. srat_detect_node();
  747. }
  748. static void __cpuinit early_init_centaur(struct cpuinfo_x86 *c)
  749. {
  750. if (c->x86 == 0x6 && c->x86_model >= 0xf)
  751. set_bit(X86_FEATURE_CONSTANT_TSC, &c->x86_capability);
  752. }
  753. static void __cpuinit init_centaur(struct cpuinfo_x86 *c)
  754. {
  755. /* Cache sizes */
  756. unsigned n;
  757. n = c->extended_cpuid_level;
  758. if (n >= 0x80000008) {
  759. unsigned eax = cpuid_eax(0x80000008);
  760. c->x86_virt_bits = (eax >> 8) & 0xff;
  761. c->x86_phys_bits = eax & 0xff;
  762. }
  763. if (c->x86 == 0x6 && c->x86_model >= 0xf) {
  764. c->x86_cache_alignment = c->x86_clflush_size * 2;
  765. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  766. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  767. }
  768. set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC);
  769. }
  770. static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
  771. {
  772. char *v = c->x86_vendor_id;
  773. if (!strcmp(v, "AuthenticAMD"))
  774. c->x86_vendor = X86_VENDOR_AMD;
  775. else if (!strcmp(v, "GenuineIntel"))
  776. c->x86_vendor = X86_VENDOR_INTEL;
  777. else if (!strcmp(v, "CentaurHauls"))
  778. c->x86_vendor = X86_VENDOR_CENTAUR;
  779. else
  780. c->x86_vendor = X86_VENDOR_UNKNOWN;
  781. }
  782. /* Do some early cpuid on the boot CPU to get some parameter that are
  783. needed before check_bugs. Everything advanced is in identify_cpu
  784. below. */
  785. static void __cpuinit early_identify_cpu(struct cpuinfo_x86 *c)
  786. {
  787. u32 tfms, xlvl;
  788. c->loops_per_jiffy = loops_per_jiffy;
  789. c->x86_cache_size = -1;
  790. c->x86_vendor = X86_VENDOR_UNKNOWN;
  791. c->x86_model = c->x86_mask = 0; /* So far unknown... */
  792. c->x86_vendor_id[0] = '\0'; /* Unset */
  793. c->x86_model_id[0] = '\0'; /* Unset */
  794. c->x86_clflush_size = 64;
  795. c->x86_cache_alignment = c->x86_clflush_size;
  796. c->x86_max_cores = 1;
  797. c->x86_coreid_bits = 0;
  798. c->extended_cpuid_level = 0;
  799. memset(&c->x86_capability, 0, sizeof c->x86_capability);
  800. /* Get vendor name */
  801. cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
  802. (unsigned int *)&c->x86_vendor_id[0],
  803. (unsigned int *)&c->x86_vendor_id[8],
  804. (unsigned int *)&c->x86_vendor_id[4]);
  805. get_cpu_vendor(c);
  806. /* Initialize the standard set of capabilities */
  807. /* Note that the vendor-specific code below might override */
  808. /* Intel-defined flags: level 0x00000001 */
  809. if (c->cpuid_level >= 0x00000001) {
  810. __u32 misc;
  811. cpuid(0x00000001, &tfms, &misc, &c->x86_capability[4],
  812. &c->x86_capability[0]);
  813. c->x86 = (tfms >> 8) & 0xf;
  814. c->x86_model = (tfms >> 4) & 0xf;
  815. c->x86_mask = tfms & 0xf;
  816. if (c->x86 == 0xf)
  817. c->x86 += (tfms >> 20) & 0xff;
  818. if (c->x86 >= 0x6)
  819. c->x86_model += ((tfms >> 16) & 0xF) << 4;
  820. if (test_cpu_cap(c, X86_FEATURE_CLFLSH))
  821. c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
  822. } else {
  823. /* Have CPUID level 0 only - unheard of */
  824. c->x86 = 4;
  825. }
  826. c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xff;
  827. #ifdef CONFIG_SMP
  828. c->phys_proc_id = c->initial_apicid;
  829. #endif
  830. /* AMD-defined flags: level 0x80000001 */
  831. xlvl = cpuid_eax(0x80000000);
  832. c->extended_cpuid_level = xlvl;
  833. if ((xlvl & 0xffff0000) == 0x80000000) {
  834. if (xlvl >= 0x80000001) {
  835. c->x86_capability[1] = cpuid_edx(0x80000001);
  836. c->x86_capability[6] = cpuid_ecx(0x80000001);
  837. }
  838. if (xlvl >= 0x80000004)
  839. get_model_name(c); /* Default name */
  840. }
  841. /* Transmeta-defined flags: level 0x80860001 */
  842. xlvl = cpuid_eax(0x80860000);
  843. if ((xlvl & 0xffff0000) == 0x80860000) {
  844. /* Don't set x86_cpuid_level here for now to not confuse. */
  845. if (xlvl >= 0x80860001)
  846. c->x86_capability[2] = cpuid_edx(0x80860001);
  847. }
  848. c->extended_cpuid_level = cpuid_eax(0x80000000);
  849. if (c->extended_cpuid_level >= 0x80000007)
  850. c->x86_power = cpuid_edx(0x80000007);
  851. clear_cpu_cap(c, X86_FEATURE_PAT);
  852. switch (c->x86_vendor) {
  853. case X86_VENDOR_AMD:
  854. early_init_amd(c);
  855. if (c->x86 >= 0xf && c->x86 <= 0x11)
  856. set_cpu_cap(c, X86_FEATURE_PAT);
  857. break;
  858. case X86_VENDOR_INTEL:
  859. early_init_intel(c);
  860. if (c->x86 == 0xF || (c->x86 == 6 && c->x86_model >= 15))
  861. set_cpu_cap(c, X86_FEATURE_PAT);
  862. break;
  863. case X86_VENDOR_CENTAUR:
  864. early_init_centaur(c);
  865. break;
  866. }
  867. }
  868. /*
  869. * This does the hard work of actually picking apart the CPU stuff...
  870. */
  871. void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
  872. {
  873. int i;
  874. early_identify_cpu(c);
  875. init_scattered_cpuid_features(c);
  876. c->apicid = phys_pkg_id(0);
  877. /*
  878. * Vendor-specific initialization. In this section we
  879. * canonicalize the feature flags, meaning if there are
  880. * features a certain CPU supports which CPUID doesn't
  881. * tell us, CPUID claiming incorrect flags, or other bugs,
  882. * we handle them here.
  883. *
  884. * At the end of this section, c->x86_capability better
  885. * indicate the features this CPU genuinely supports!
  886. */
  887. switch (c->x86_vendor) {
  888. case X86_VENDOR_AMD:
  889. init_amd(c);
  890. break;
  891. case X86_VENDOR_INTEL:
  892. init_intel(c);
  893. break;
  894. case X86_VENDOR_CENTAUR:
  895. init_centaur(c);
  896. break;
  897. case X86_VENDOR_UNKNOWN:
  898. default:
  899. display_cacheinfo(c);
  900. break;
  901. }
  902. detect_ht(c);
  903. /*
  904. * On SMP, boot_cpu_data holds the common feature set between
  905. * all CPUs; so make sure that we indicate which features are
  906. * common between the CPUs. The first time this routine gets
  907. * executed, c == &boot_cpu_data.
  908. */
  909. if (c != &boot_cpu_data) {
  910. /* AND the already accumulated flags with these */
  911. for (i = 0; i < NCAPINTS; i++)
  912. boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
  913. }
  914. /* Clear all flags overriden by options */
  915. for (i = 0; i < NCAPINTS; i++)
  916. c->x86_capability[i] &= ~cleared_cpu_caps[i];
  917. #ifdef CONFIG_X86_MCE
  918. mcheck_init(c);
  919. #endif
  920. select_idle_routine(c);
  921. #ifdef CONFIG_NUMA
  922. numa_add_cpu(smp_processor_id());
  923. #endif
  924. }
  925. void __cpuinit identify_boot_cpu(void)
  926. {
  927. identify_cpu(&boot_cpu_data);
  928. }
  929. void __cpuinit identify_secondary_cpu(struct cpuinfo_x86 *c)
  930. {
  931. BUG_ON(c == &boot_cpu_data);
  932. identify_cpu(c);
  933. mtrr_ap_init();
  934. }
  935. static __init int setup_noclflush(char *arg)
  936. {
  937. setup_clear_cpu_cap(X86_FEATURE_CLFLSH);
  938. return 1;
  939. }
  940. __setup("noclflush", setup_noclflush);
  941. void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
  942. {
  943. if (c->x86_model_id[0])
  944. printk(KERN_CONT "%s", c->x86_model_id);
  945. if (c->x86_mask || c->cpuid_level >= 0)
  946. printk(KERN_CONT " stepping %02x\n", c->x86_mask);
  947. else
  948. printk(KERN_CONT "\n");
  949. }
  950. static __init int setup_disablecpuid(char *arg)
  951. {
  952. int bit;
  953. if (get_option(&arg, &bit) && bit < NCAPINTS*32)
  954. setup_clear_cpu_cap(bit);
  955. else
  956. return 0;
  957. return 1;
  958. }
  959. __setup("clearcpuid=", setup_disablecpuid);