pci-calgary_64.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593
  1. /*
  2. * Derived from arch/powerpc/kernel/iommu.c
  3. *
  4. * Copyright IBM Corporation, 2006-2007
  5. * Copyright (C) 2006 Jon Mason <jdmason@kudzu.us>
  6. *
  7. * Author: Jon Mason <jdmason@kudzu.us>
  8. * Author: Muli Ben-Yehuda <muli@il.ibm.com>
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/init.h>
  25. #include <linux/types.h>
  26. #include <linux/slab.h>
  27. #include <linux/mm.h>
  28. #include <linux/spinlock.h>
  29. #include <linux/string.h>
  30. #include <linux/dma-mapping.h>
  31. #include <linux/bitops.h>
  32. #include <linux/pci_ids.h>
  33. #include <linux/pci.h>
  34. #include <linux/delay.h>
  35. #include <linux/scatterlist.h>
  36. #include <linux/iommu-helper.h>
  37. #include <asm/gart.h>
  38. #include <asm/calgary.h>
  39. #include <asm/tce.h>
  40. #include <asm/pci-direct.h>
  41. #include <asm/system.h>
  42. #include <asm/dma.h>
  43. #include <asm/rio.h>
  44. #ifdef CONFIG_CALGARY_IOMMU_ENABLED_BY_DEFAULT
  45. int use_calgary __read_mostly = 1;
  46. #else
  47. int use_calgary __read_mostly = 0;
  48. #endif /* CONFIG_CALGARY_DEFAULT_ENABLED */
  49. #define PCI_DEVICE_ID_IBM_CALGARY 0x02a1
  50. #define PCI_DEVICE_ID_IBM_CALIOC2 0x0308
  51. /* register offsets inside the host bridge space */
  52. #define CALGARY_CONFIG_REG 0x0108
  53. #define PHB_CSR_OFFSET 0x0110 /* Channel Status */
  54. #define PHB_PLSSR_OFFSET 0x0120
  55. #define PHB_CONFIG_RW_OFFSET 0x0160
  56. #define PHB_IOBASE_BAR_LOW 0x0170
  57. #define PHB_IOBASE_BAR_HIGH 0x0180
  58. #define PHB_MEM_1_LOW 0x0190
  59. #define PHB_MEM_1_HIGH 0x01A0
  60. #define PHB_IO_ADDR_SIZE 0x01B0
  61. #define PHB_MEM_1_SIZE 0x01C0
  62. #define PHB_MEM_ST_OFFSET 0x01D0
  63. #define PHB_AER_OFFSET 0x0200
  64. #define PHB_CONFIG_0_HIGH 0x0220
  65. #define PHB_CONFIG_0_LOW 0x0230
  66. #define PHB_CONFIG_0_END 0x0240
  67. #define PHB_MEM_2_LOW 0x02B0
  68. #define PHB_MEM_2_HIGH 0x02C0
  69. #define PHB_MEM_2_SIZE_HIGH 0x02D0
  70. #define PHB_MEM_2_SIZE_LOW 0x02E0
  71. #define PHB_DOSHOLE_OFFSET 0x08E0
  72. /* CalIOC2 specific */
  73. #define PHB_SAVIOR_L2 0x0DB0
  74. #define PHB_PAGE_MIG_CTRL 0x0DA8
  75. #define PHB_PAGE_MIG_DEBUG 0x0DA0
  76. #define PHB_ROOT_COMPLEX_STATUS 0x0CB0
  77. /* PHB_CONFIG_RW */
  78. #define PHB_TCE_ENABLE 0x20000000
  79. #define PHB_SLOT_DISABLE 0x1C000000
  80. #define PHB_DAC_DISABLE 0x01000000
  81. #define PHB_MEM2_ENABLE 0x00400000
  82. #define PHB_MCSR_ENABLE 0x00100000
  83. /* TAR (Table Address Register) */
  84. #define TAR_SW_BITS 0x0000ffffffff800fUL
  85. #define TAR_VALID 0x0000000000000008UL
  86. /* CSR (Channel/DMA Status Register) */
  87. #define CSR_AGENT_MASK 0xffe0ffff
  88. /* CCR (Calgary Configuration Register) */
  89. #define CCR_2SEC_TIMEOUT 0x000000000000000EUL
  90. /* PMCR/PMDR (Page Migration Control/Debug Registers */
  91. #define PMR_SOFTSTOP 0x80000000
  92. #define PMR_SOFTSTOPFAULT 0x40000000
  93. #define PMR_HARDSTOP 0x20000000
  94. #define MAX_NUM_OF_PHBS 8 /* how many PHBs in total? */
  95. #define MAX_NUM_CHASSIS 8 /* max number of chassis */
  96. /* MAX_PHB_BUS_NUM is the maximal possible dev->bus->number */
  97. #define MAX_PHB_BUS_NUM (MAX_NUM_OF_PHBS * MAX_NUM_CHASSIS * 2)
  98. #define PHBS_PER_CALGARY 4
  99. /* register offsets in Calgary's internal register space */
  100. static const unsigned long tar_offsets[] = {
  101. 0x0580 /* TAR0 */,
  102. 0x0588 /* TAR1 */,
  103. 0x0590 /* TAR2 */,
  104. 0x0598 /* TAR3 */
  105. };
  106. static const unsigned long split_queue_offsets[] = {
  107. 0x4870 /* SPLIT QUEUE 0 */,
  108. 0x5870 /* SPLIT QUEUE 1 */,
  109. 0x6870 /* SPLIT QUEUE 2 */,
  110. 0x7870 /* SPLIT QUEUE 3 */
  111. };
  112. static const unsigned long phb_offsets[] = {
  113. 0x8000 /* PHB0 */,
  114. 0x9000 /* PHB1 */,
  115. 0xA000 /* PHB2 */,
  116. 0xB000 /* PHB3 */
  117. };
  118. /* PHB debug registers */
  119. static const unsigned long phb_debug_offsets[] = {
  120. 0x4000 /* PHB 0 DEBUG */,
  121. 0x5000 /* PHB 1 DEBUG */,
  122. 0x6000 /* PHB 2 DEBUG */,
  123. 0x7000 /* PHB 3 DEBUG */
  124. };
  125. /*
  126. * STUFF register for each debug PHB,
  127. * byte 1 = start bus number, byte 2 = end bus number
  128. */
  129. #define PHB_DEBUG_STUFF_OFFSET 0x0020
  130. #define EMERGENCY_PAGES 32 /* = 128KB */
  131. unsigned int specified_table_size = TCE_TABLE_SIZE_UNSPECIFIED;
  132. static int translate_empty_slots __read_mostly = 0;
  133. static int calgary_detected __read_mostly = 0;
  134. static struct rio_table_hdr *rio_table_hdr __initdata;
  135. static struct scal_detail *scal_devs[MAX_NUMNODES] __initdata;
  136. static struct rio_detail *rio_devs[MAX_NUMNODES * 4] __initdata;
  137. struct calgary_bus_info {
  138. void *tce_space;
  139. unsigned char translation_disabled;
  140. signed char phbid;
  141. void __iomem *bbar;
  142. };
  143. static void calgary_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev);
  144. static void calgary_tce_cache_blast(struct iommu_table *tbl);
  145. static void calgary_dump_error_regs(struct iommu_table *tbl);
  146. static void calioc2_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev);
  147. static void calioc2_tce_cache_blast(struct iommu_table *tbl);
  148. static void calioc2_dump_error_regs(struct iommu_table *tbl);
  149. static struct cal_chipset_ops calgary_chip_ops = {
  150. .handle_quirks = calgary_handle_quirks,
  151. .tce_cache_blast = calgary_tce_cache_blast,
  152. .dump_error_regs = calgary_dump_error_regs
  153. };
  154. static struct cal_chipset_ops calioc2_chip_ops = {
  155. .handle_quirks = calioc2_handle_quirks,
  156. .tce_cache_blast = calioc2_tce_cache_blast,
  157. .dump_error_regs = calioc2_dump_error_regs
  158. };
  159. static struct calgary_bus_info bus_info[MAX_PHB_BUS_NUM] = { { NULL, 0, 0 }, };
  160. /* enable this to stress test the chip's TCE cache */
  161. #ifdef CONFIG_IOMMU_DEBUG
  162. static int debugging = 1;
  163. static inline unsigned long verify_bit_range(unsigned long* bitmap,
  164. int expected, unsigned long start, unsigned long end)
  165. {
  166. unsigned long idx = start;
  167. BUG_ON(start >= end);
  168. while (idx < end) {
  169. if (!!test_bit(idx, bitmap) != expected)
  170. return idx;
  171. ++idx;
  172. }
  173. /* all bits have the expected value */
  174. return ~0UL;
  175. }
  176. #else /* debugging is disabled */
  177. static int debugging;
  178. static inline unsigned long verify_bit_range(unsigned long* bitmap,
  179. int expected, unsigned long start, unsigned long end)
  180. {
  181. return ~0UL;
  182. }
  183. #endif /* CONFIG_IOMMU_DEBUG */
  184. static inline unsigned int num_dma_pages(unsigned long dma, unsigned int dmalen)
  185. {
  186. unsigned int npages;
  187. npages = PAGE_ALIGN(dma + dmalen) - (dma & PAGE_MASK);
  188. npages >>= PAGE_SHIFT;
  189. return npages;
  190. }
  191. static inline int translation_enabled(struct iommu_table *tbl)
  192. {
  193. /* only PHBs with translation enabled have an IOMMU table */
  194. return (tbl != NULL);
  195. }
  196. static void iommu_range_reserve(struct iommu_table *tbl,
  197. unsigned long start_addr, unsigned int npages)
  198. {
  199. unsigned long index;
  200. unsigned long end;
  201. unsigned long badbit;
  202. unsigned long flags;
  203. index = start_addr >> PAGE_SHIFT;
  204. /* bail out if we're asked to reserve a region we don't cover */
  205. if (index >= tbl->it_size)
  206. return;
  207. end = index + npages;
  208. if (end > tbl->it_size) /* don't go off the table */
  209. end = tbl->it_size;
  210. spin_lock_irqsave(&tbl->it_lock, flags);
  211. badbit = verify_bit_range(tbl->it_map, 0, index, end);
  212. if (badbit != ~0UL) {
  213. if (printk_ratelimit())
  214. printk(KERN_ERR "Calgary: entry already allocated at "
  215. "0x%lx tbl %p dma 0x%lx npages %u\n",
  216. badbit, tbl, start_addr, npages);
  217. }
  218. set_bit_string(tbl->it_map, index, npages);
  219. spin_unlock_irqrestore(&tbl->it_lock, flags);
  220. }
  221. static unsigned long iommu_range_alloc(struct device *dev,
  222. struct iommu_table *tbl,
  223. unsigned int npages)
  224. {
  225. unsigned long flags;
  226. unsigned long offset;
  227. unsigned long boundary_size;
  228. boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
  229. PAGE_SIZE) >> PAGE_SHIFT;
  230. BUG_ON(npages == 0);
  231. spin_lock_irqsave(&tbl->it_lock, flags);
  232. offset = iommu_area_alloc(tbl->it_map, tbl->it_size, tbl->it_hint,
  233. npages, 0, boundary_size, 0);
  234. if (offset == ~0UL) {
  235. tbl->chip_ops->tce_cache_blast(tbl);
  236. offset = iommu_area_alloc(tbl->it_map, tbl->it_size, 0,
  237. npages, 0, boundary_size, 0);
  238. if (offset == ~0UL) {
  239. printk(KERN_WARNING "Calgary: IOMMU full.\n");
  240. spin_unlock_irqrestore(&tbl->it_lock, flags);
  241. if (panic_on_overflow)
  242. panic("Calgary: fix the allocator.\n");
  243. else
  244. return bad_dma_address;
  245. }
  246. }
  247. tbl->it_hint = offset + npages;
  248. BUG_ON(tbl->it_hint > tbl->it_size);
  249. spin_unlock_irqrestore(&tbl->it_lock, flags);
  250. return offset;
  251. }
  252. static dma_addr_t iommu_alloc(struct device *dev, struct iommu_table *tbl,
  253. void *vaddr, unsigned int npages, int direction)
  254. {
  255. unsigned long entry;
  256. dma_addr_t ret = bad_dma_address;
  257. entry = iommu_range_alloc(dev, tbl, npages);
  258. if (unlikely(entry == bad_dma_address))
  259. goto error;
  260. /* set the return dma address */
  261. ret = (entry << PAGE_SHIFT) | ((unsigned long)vaddr & ~PAGE_MASK);
  262. /* put the TCEs in the HW table */
  263. tce_build(tbl, entry, npages, (unsigned long)vaddr & PAGE_MASK,
  264. direction);
  265. return ret;
  266. error:
  267. printk(KERN_WARNING "Calgary: failed to allocate %u pages in "
  268. "iommu %p\n", npages, tbl);
  269. return bad_dma_address;
  270. }
  271. static void iommu_free(struct iommu_table *tbl, dma_addr_t dma_addr,
  272. unsigned int npages)
  273. {
  274. unsigned long entry;
  275. unsigned long badbit;
  276. unsigned long badend;
  277. unsigned long flags;
  278. /* were we called with bad_dma_address? */
  279. badend = bad_dma_address + (EMERGENCY_PAGES * PAGE_SIZE);
  280. if (unlikely((dma_addr >= bad_dma_address) && (dma_addr < badend))) {
  281. printk(KERN_ERR "Calgary: driver tried unmapping bad DMA "
  282. "address 0x%Lx\n", dma_addr);
  283. WARN_ON(1);
  284. return;
  285. }
  286. entry = dma_addr >> PAGE_SHIFT;
  287. BUG_ON(entry + npages > tbl->it_size);
  288. tce_free(tbl, entry, npages);
  289. spin_lock_irqsave(&tbl->it_lock, flags);
  290. badbit = verify_bit_range(tbl->it_map, 1, entry, entry + npages);
  291. if (badbit != ~0UL) {
  292. if (printk_ratelimit())
  293. printk(KERN_ERR "Calgary: bit is off at 0x%lx "
  294. "tbl %p dma 0x%Lx entry 0x%lx npages %u\n",
  295. badbit, tbl, dma_addr, entry, npages);
  296. }
  297. iommu_area_free(tbl->it_map, entry, npages);
  298. spin_unlock_irqrestore(&tbl->it_lock, flags);
  299. }
  300. static inline struct iommu_table *find_iommu_table(struct device *dev)
  301. {
  302. struct pci_dev *pdev;
  303. struct pci_bus *pbus;
  304. struct iommu_table *tbl;
  305. pdev = to_pci_dev(dev);
  306. pbus = pdev->bus;
  307. /* is the device behind a bridge? Look for the root bus */
  308. while (pbus->parent)
  309. pbus = pbus->parent;
  310. tbl = pci_iommu(pbus);
  311. BUG_ON(tbl && (tbl->it_busno != pbus->number));
  312. return tbl;
  313. }
  314. static void calgary_unmap_sg(struct device *dev,
  315. struct scatterlist *sglist, int nelems, int direction)
  316. {
  317. struct iommu_table *tbl = find_iommu_table(dev);
  318. struct scatterlist *s;
  319. int i;
  320. if (!translation_enabled(tbl))
  321. return;
  322. for_each_sg(sglist, s, nelems, i) {
  323. unsigned int npages;
  324. dma_addr_t dma = s->dma_address;
  325. unsigned int dmalen = s->dma_length;
  326. if (dmalen == 0)
  327. break;
  328. npages = num_dma_pages(dma, dmalen);
  329. iommu_free(tbl, dma, npages);
  330. }
  331. }
  332. static int calgary_nontranslate_map_sg(struct device* dev,
  333. struct scatterlist *sg, int nelems, int direction)
  334. {
  335. struct scatterlist *s;
  336. int i;
  337. for_each_sg(sg, s, nelems, i) {
  338. struct page *p = sg_page(s);
  339. BUG_ON(!p);
  340. s->dma_address = virt_to_bus(sg_virt(s));
  341. s->dma_length = s->length;
  342. }
  343. return nelems;
  344. }
  345. static int calgary_map_sg(struct device *dev, struct scatterlist *sg,
  346. int nelems, int direction)
  347. {
  348. struct iommu_table *tbl = find_iommu_table(dev);
  349. struct scatterlist *s;
  350. unsigned long vaddr;
  351. unsigned int npages;
  352. unsigned long entry;
  353. int i;
  354. if (!translation_enabled(tbl))
  355. return calgary_nontranslate_map_sg(dev, sg, nelems, direction);
  356. for_each_sg(sg, s, nelems, i) {
  357. BUG_ON(!sg_page(s));
  358. vaddr = (unsigned long) sg_virt(s);
  359. npages = num_dma_pages(vaddr, s->length);
  360. entry = iommu_range_alloc(dev, tbl, npages);
  361. if (entry == bad_dma_address) {
  362. /* makes sure unmap knows to stop */
  363. s->dma_length = 0;
  364. goto error;
  365. }
  366. s->dma_address = (entry << PAGE_SHIFT) | s->offset;
  367. /* insert into HW table */
  368. tce_build(tbl, entry, npages, vaddr & PAGE_MASK,
  369. direction);
  370. s->dma_length = s->length;
  371. }
  372. return nelems;
  373. error:
  374. calgary_unmap_sg(dev, sg, nelems, direction);
  375. for_each_sg(sg, s, nelems, i) {
  376. sg->dma_address = bad_dma_address;
  377. sg->dma_length = 0;
  378. }
  379. return 0;
  380. }
  381. static dma_addr_t calgary_map_single(struct device *dev, phys_addr_t paddr,
  382. size_t size, int direction)
  383. {
  384. dma_addr_t dma_handle = bad_dma_address;
  385. void *vaddr = phys_to_virt(paddr);
  386. unsigned long uaddr;
  387. unsigned int npages;
  388. struct iommu_table *tbl = find_iommu_table(dev);
  389. uaddr = (unsigned long)vaddr;
  390. npages = num_dma_pages(uaddr, size);
  391. if (translation_enabled(tbl))
  392. dma_handle = iommu_alloc(dev, tbl, vaddr, npages, direction);
  393. else
  394. dma_handle = virt_to_bus(vaddr);
  395. return dma_handle;
  396. }
  397. static void calgary_unmap_single(struct device *dev, dma_addr_t dma_handle,
  398. size_t size, int direction)
  399. {
  400. struct iommu_table *tbl = find_iommu_table(dev);
  401. unsigned int npages;
  402. if (!translation_enabled(tbl))
  403. return;
  404. npages = num_dma_pages(dma_handle, size);
  405. iommu_free(tbl, dma_handle, npages);
  406. }
  407. static void* calgary_alloc_coherent(struct device *dev, size_t size,
  408. dma_addr_t *dma_handle, gfp_t flag)
  409. {
  410. void *ret = NULL;
  411. dma_addr_t mapping;
  412. unsigned int npages, order;
  413. struct iommu_table *tbl = find_iommu_table(dev);
  414. size = PAGE_ALIGN(size); /* size rounded up to full pages */
  415. npages = size >> PAGE_SHIFT;
  416. order = get_order(size);
  417. /* alloc enough pages (and possibly more) */
  418. ret = (void *)__get_free_pages(flag, order);
  419. if (!ret)
  420. goto error;
  421. memset(ret, 0, size);
  422. if (translation_enabled(tbl)) {
  423. /* set up tces to cover the allocated range */
  424. mapping = iommu_alloc(dev, tbl, ret, npages, DMA_BIDIRECTIONAL);
  425. if (mapping == bad_dma_address)
  426. goto free;
  427. *dma_handle = mapping;
  428. } else /* non translated slot */
  429. *dma_handle = virt_to_bus(ret);
  430. return ret;
  431. free:
  432. free_pages((unsigned long)ret, get_order(size));
  433. ret = NULL;
  434. error:
  435. return ret;
  436. }
  437. static const struct dma_mapping_ops calgary_dma_ops = {
  438. .alloc_coherent = calgary_alloc_coherent,
  439. .map_single = calgary_map_single,
  440. .unmap_single = calgary_unmap_single,
  441. .map_sg = calgary_map_sg,
  442. .unmap_sg = calgary_unmap_sg,
  443. };
  444. static inline void __iomem * busno_to_bbar(unsigned char num)
  445. {
  446. return bus_info[num].bbar;
  447. }
  448. static inline int busno_to_phbid(unsigned char num)
  449. {
  450. return bus_info[num].phbid;
  451. }
  452. static inline unsigned long split_queue_offset(unsigned char num)
  453. {
  454. size_t idx = busno_to_phbid(num);
  455. return split_queue_offsets[idx];
  456. }
  457. static inline unsigned long tar_offset(unsigned char num)
  458. {
  459. size_t idx = busno_to_phbid(num);
  460. return tar_offsets[idx];
  461. }
  462. static inline unsigned long phb_offset(unsigned char num)
  463. {
  464. size_t idx = busno_to_phbid(num);
  465. return phb_offsets[idx];
  466. }
  467. static inline void __iomem* calgary_reg(void __iomem *bar, unsigned long offset)
  468. {
  469. unsigned long target = ((unsigned long)bar) | offset;
  470. return (void __iomem*)target;
  471. }
  472. static inline int is_calioc2(unsigned short device)
  473. {
  474. return (device == PCI_DEVICE_ID_IBM_CALIOC2);
  475. }
  476. static inline int is_calgary(unsigned short device)
  477. {
  478. return (device == PCI_DEVICE_ID_IBM_CALGARY);
  479. }
  480. static inline int is_cal_pci_dev(unsigned short device)
  481. {
  482. return (is_calgary(device) || is_calioc2(device));
  483. }
  484. static void calgary_tce_cache_blast(struct iommu_table *tbl)
  485. {
  486. u64 val;
  487. u32 aer;
  488. int i = 0;
  489. void __iomem *bbar = tbl->bbar;
  490. void __iomem *target;
  491. /* disable arbitration on the bus */
  492. target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_AER_OFFSET);
  493. aer = readl(target);
  494. writel(0, target);
  495. /* read plssr to ensure it got there */
  496. target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_PLSSR_OFFSET);
  497. val = readl(target);
  498. /* poll split queues until all DMA activity is done */
  499. target = calgary_reg(bbar, split_queue_offset(tbl->it_busno));
  500. do {
  501. val = readq(target);
  502. i++;
  503. } while ((val & 0xff) != 0xff && i < 100);
  504. if (i == 100)
  505. printk(KERN_WARNING "Calgary: PCI bus not quiesced, "
  506. "continuing anyway\n");
  507. /* invalidate TCE cache */
  508. target = calgary_reg(bbar, tar_offset(tbl->it_busno));
  509. writeq(tbl->tar_val, target);
  510. /* enable arbitration */
  511. target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_AER_OFFSET);
  512. writel(aer, target);
  513. (void)readl(target); /* flush */
  514. }
  515. static void calioc2_tce_cache_blast(struct iommu_table *tbl)
  516. {
  517. void __iomem *bbar = tbl->bbar;
  518. void __iomem *target;
  519. u64 val64;
  520. u32 val;
  521. int i = 0;
  522. int count = 1;
  523. unsigned char bus = tbl->it_busno;
  524. begin:
  525. printk(KERN_DEBUG "Calgary: CalIOC2 bus 0x%x entering tce cache blast "
  526. "sequence - count %d\n", bus, count);
  527. /* 1. using the Page Migration Control reg set SoftStop */
  528. target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
  529. val = be32_to_cpu(readl(target));
  530. printk(KERN_DEBUG "1a. read 0x%x [LE] from %p\n", val, target);
  531. val |= PMR_SOFTSTOP;
  532. printk(KERN_DEBUG "1b. writing 0x%x [LE] to %p\n", val, target);
  533. writel(cpu_to_be32(val), target);
  534. /* 2. poll split queues until all DMA activity is done */
  535. printk(KERN_DEBUG "2a. starting to poll split queues\n");
  536. target = calgary_reg(bbar, split_queue_offset(bus));
  537. do {
  538. val64 = readq(target);
  539. i++;
  540. } while ((val64 & 0xff) != 0xff && i < 100);
  541. if (i == 100)
  542. printk(KERN_WARNING "CalIOC2: PCI bus not quiesced, "
  543. "continuing anyway\n");
  544. /* 3. poll Page Migration DEBUG for SoftStopFault */
  545. target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_DEBUG);
  546. val = be32_to_cpu(readl(target));
  547. printk(KERN_DEBUG "3. read 0x%x [LE] from %p\n", val, target);
  548. /* 4. if SoftStopFault - goto (1) */
  549. if (val & PMR_SOFTSTOPFAULT) {
  550. if (++count < 100)
  551. goto begin;
  552. else {
  553. printk(KERN_WARNING "CalIOC2: too many SoftStopFaults, "
  554. "aborting TCE cache flush sequence!\n");
  555. return; /* pray for the best */
  556. }
  557. }
  558. /* 5. Slam into HardStop by reading PHB_PAGE_MIG_CTRL */
  559. target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
  560. printk(KERN_DEBUG "5a. slamming into HardStop by reading %p\n", target);
  561. val = be32_to_cpu(readl(target));
  562. printk(KERN_DEBUG "5b. read 0x%x [LE] from %p\n", val, target);
  563. target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_DEBUG);
  564. val = be32_to_cpu(readl(target));
  565. printk(KERN_DEBUG "5c. read 0x%x [LE] from %p (debug)\n", val, target);
  566. /* 6. invalidate TCE cache */
  567. printk(KERN_DEBUG "6. invalidating TCE cache\n");
  568. target = calgary_reg(bbar, tar_offset(bus));
  569. writeq(tbl->tar_val, target);
  570. /* 7. Re-read PMCR */
  571. printk(KERN_DEBUG "7a. Re-reading PMCR\n");
  572. target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
  573. val = be32_to_cpu(readl(target));
  574. printk(KERN_DEBUG "7b. read 0x%x [LE] from %p\n", val, target);
  575. /* 8. Remove HardStop */
  576. printk(KERN_DEBUG "8a. removing HardStop from PMCR\n");
  577. target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
  578. val = 0;
  579. printk(KERN_DEBUG "8b. writing 0x%x [LE] to %p\n", val, target);
  580. writel(cpu_to_be32(val), target);
  581. val = be32_to_cpu(readl(target));
  582. printk(KERN_DEBUG "8c. read 0x%x [LE] from %p\n", val, target);
  583. }
  584. static void __init calgary_reserve_mem_region(struct pci_dev *dev, u64 start,
  585. u64 limit)
  586. {
  587. unsigned int numpages;
  588. limit = limit | 0xfffff;
  589. limit++;
  590. numpages = ((limit - start) >> PAGE_SHIFT);
  591. iommu_range_reserve(pci_iommu(dev->bus), start, numpages);
  592. }
  593. static void __init calgary_reserve_peripheral_mem_1(struct pci_dev *dev)
  594. {
  595. void __iomem *target;
  596. u64 low, high, sizelow;
  597. u64 start, limit;
  598. struct iommu_table *tbl = pci_iommu(dev->bus);
  599. unsigned char busnum = dev->bus->number;
  600. void __iomem *bbar = tbl->bbar;
  601. /* peripheral MEM_1 region */
  602. target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_1_LOW);
  603. low = be32_to_cpu(readl(target));
  604. target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_1_HIGH);
  605. high = be32_to_cpu(readl(target));
  606. target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_1_SIZE);
  607. sizelow = be32_to_cpu(readl(target));
  608. start = (high << 32) | low;
  609. limit = sizelow;
  610. calgary_reserve_mem_region(dev, start, limit);
  611. }
  612. static void __init calgary_reserve_peripheral_mem_2(struct pci_dev *dev)
  613. {
  614. void __iomem *target;
  615. u32 val32;
  616. u64 low, high, sizelow, sizehigh;
  617. u64 start, limit;
  618. struct iommu_table *tbl = pci_iommu(dev->bus);
  619. unsigned char busnum = dev->bus->number;
  620. void __iomem *bbar = tbl->bbar;
  621. /* is it enabled? */
  622. target = calgary_reg(bbar, phb_offset(busnum) | PHB_CONFIG_RW_OFFSET);
  623. val32 = be32_to_cpu(readl(target));
  624. if (!(val32 & PHB_MEM2_ENABLE))
  625. return;
  626. target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_LOW);
  627. low = be32_to_cpu(readl(target));
  628. target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_HIGH);
  629. high = be32_to_cpu(readl(target));
  630. target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_SIZE_LOW);
  631. sizelow = be32_to_cpu(readl(target));
  632. target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_SIZE_HIGH);
  633. sizehigh = be32_to_cpu(readl(target));
  634. start = (high << 32) | low;
  635. limit = (sizehigh << 32) | sizelow;
  636. calgary_reserve_mem_region(dev, start, limit);
  637. }
  638. /*
  639. * some regions of the IO address space do not get translated, so we
  640. * must not give devices IO addresses in those regions. The regions
  641. * are the 640KB-1MB region and the two PCI peripheral memory holes.
  642. * Reserve all of them in the IOMMU bitmap to avoid giving them out
  643. * later.
  644. */
  645. static void __init calgary_reserve_regions(struct pci_dev *dev)
  646. {
  647. unsigned int npages;
  648. u64 start;
  649. struct iommu_table *tbl = pci_iommu(dev->bus);
  650. /* reserve EMERGENCY_PAGES from bad_dma_address and up */
  651. iommu_range_reserve(tbl, bad_dma_address, EMERGENCY_PAGES);
  652. /* avoid the BIOS/VGA first 640KB-1MB region */
  653. /* for CalIOC2 - avoid the entire first MB */
  654. if (is_calgary(dev->device)) {
  655. start = (640 * 1024);
  656. npages = ((1024 - 640) * 1024) >> PAGE_SHIFT;
  657. } else { /* calioc2 */
  658. start = 0;
  659. npages = (1 * 1024 * 1024) >> PAGE_SHIFT;
  660. }
  661. iommu_range_reserve(tbl, start, npages);
  662. /* reserve the two PCI peripheral memory regions in IO space */
  663. calgary_reserve_peripheral_mem_1(dev);
  664. calgary_reserve_peripheral_mem_2(dev);
  665. }
  666. static int __init calgary_setup_tar(struct pci_dev *dev, void __iomem *bbar)
  667. {
  668. u64 val64;
  669. u64 table_phys;
  670. void __iomem *target;
  671. int ret;
  672. struct iommu_table *tbl;
  673. /* build TCE tables for each PHB */
  674. ret = build_tce_table(dev, bbar);
  675. if (ret)
  676. return ret;
  677. tbl = pci_iommu(dev->bus);
  678. tbl->it_base = (unsigned long)bus_info[dev->bus->number].tce_space;
  679. tce_free(tbl, 0, tbl->it_size);
  680. if (is_calgary(dev->device))
  681. tbl->chip_ops = &calgary_chip_ops;
  682. else if (is_calioc2(dev->device))
  683. tbl->chip_ops = &calioc2_chip_ops;
  684. else
  685. BUG();
  686. calgary_reserve_regions(dev);
  687. /* set TARs for each PHB */
  688. target = calgary_reg(bbar, tar_offset(dev->bus->number));
  689. val64 = be64_to_cpu(readq(target));
  690. /* zero out all TAR bits under sw control */
  691. val64 &= ~TAR_SW_BITS;
  692. table_phys = (u64)__pa(tbl->it_base);
  693. val64 |= table_phys;
  694. BUG_ON(specified_table_size > TCE_TABLE_SIZE_8M);
  695. val64 |= (u64) specified_table_size;
  696. tbl->tar_val = cpu_to_be64(val64);
  697. writeq(tbl->tar_val, target);
  698. readq(target); /* flush */
  699. return 0;
  700. }
  701. static void __init calgary_free_bus(struct pci_dev *dev)
  702. {
  703. u64 val64;
  704. struct iommu_table *tbl = pci_iommu(dev->bus);
  705. void __iomem *target;
  706. unsigned int bitmapsz;
  707. target = calgary_reg(tbl->bbar, tar_offset(dev->bus->number));
  708. val64 = be64_to_cpu(readq(target));
  709. val64 &= ~TAR_SW_BITS;
  710. writeq(cpu_to_be64(val64), target);
  711. readq(target); /* flush */
  712. bitmapsz = tbl->it_size / BITS_PER_BYTE;
  713. free_pages((unsigned long)tbl->it_map, get_order(bitmapsz));
  714. tbl->it_map = NULL;
  715. kfree(tbl);
  716. set_pci_iommu(dev->bus, NULL);
  717. /* Can't free bootmem allocated memory after system is up :-( */
  718. bus_info[dev->bus->number].tce_space = NULL;
  719. }
  720. static void calgary_dump_error_regs(struct iommu_table *tbl)
  721. {
  722. void __iomem *bbar = tbl->bbar;
  723. void __iomem *target;
  724. u32 csr, plssr;
  725. target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_CSR_OFFSET);
  726. csr = be32_to_cpu(readl(target));
  727. target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_PLSSR_OFFSET);
  728. plssr = be32_to_cpu(readl(target));
  729. /* If no error, the agent ID in the CSR is not valid */
  730. printk(KERN_EMERG "Calgary: DMA error on Calgary PHB 0x%x, "
  731. "0x%08x@CSR 0x%08x@PLSSR\n", tbl->it_busno, csr, plssr);
  732. }
  733. static void calioc2_dump_error_regs(struct iommu_table *tbl)
  734. {
  735. void __iomem *bbar = tbl->bbar;
  736. u32 csr, csmr, plssr, mck, rcstat;
  737. void __iomem *target;
  738. unsigned long phboff = phb_offset(tbl->it_busno);
  739. unsigned long erroff;
  740. u32 errregs[7];
  741. int i;
  742. /* dump CSR */
  743. target = calgary_reg(bbar, phboff | PHB_CSR_OFFSET);
  744. csr = be32_to_cpu(readl(target));
  745. /* dump PLSSR */
  746. target = calgary_reg(bbar, phboff | PHB_PLSSR_OFFSET);
  747. plssr = be32_to_cpu(readl(target));
  748. /* dump CSMR */
  749. target = calgary_reg(bbar, phboff | 0x290);
  750. csmr = be32_to_cpu(readl(target));
  751. /* dump mck */
  752. target = calgary_reg(bbar, phboff | 0x800);
  753. mck = be32_to_cpu(readl(target));
  754. printk(KERN_EMERG "Calgary: DMA error on CalIOC2 PHB 0x%x\n",
  755. tbl->it_busno);
  756. printk(KERN_EMERG "Calgary: 0x%08x@CSR 0x%08x@PLSSR 0x%08x@CSMR 0x%08x@MCK\n",
  757. csr, plssr, csmr, mck);
  758. /* dump rest of error regs */
  759. printk(KERN_EMERG "Calgary: ");
  760. for (i = 0; i < ARRAY_SIZE(errregs); i++) {
  761. /* err regs are at 0x810 - 0x870 */
  762. erroff = (0x810 + (i * 0x10));
  763. target = calgary_reg(bbar, phboff | erroff);
  764. errregs[i] = be32_to_cpu(readl(target));
  765. printk("0x%08x@0x%lx ", errregs[i], erroff);
  766. }
  767. printk("\n");
  768. /* root complex status */
  769. target = calgary_reg(bbar, phboff | PHB_ROOT_COMPLEX_STATUS);
  770. rcstat = be32_to_cpu(readl(target));
  771. printk(KERN_EMERG "Calgary: 0x%08x@0x%x\n", rcstat,
  772. PHB_ROOT_COMPLEX_STATUS);
  773. }
  774. static void calgary_watchdog(unsigned long data)
  775. {
  776. struct pci_dev *dev = (struct pci_dev *)data;
  777. struct iommu_table *tbl = pci_iommu(dev->bus);
  778. void __iomem *bbar = tbl->bbar;
  779. u32 val32;
  780. void __iomem *target;
  781. target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_CSR_OFFSET);
  782. val32 = be32_to_cpu(readl(target));
  783. /* If no error, the agent ID in the CSR is not valid */
  784. if (val32 & CSR_AGENT_MASK) {
  785. tbl->chip_ops->dump_error_regs(tbl);
  786. /* reset error */
  787. writel(0, target);
  788. /* Disable bus that caused the error */
  789. target = calgary_reg(bbar, phb_offset(tbl->it_busno) |
  790. PHB_CONFIG_RW_OFFSET);
  791. val32 = be32_to_cpu(readl(target));
  792. val32 |= PHB_SLOT_DISABLE;
  793. writel(cpu_to_be32(val32), target);
  794. readl(target); /* flush */
  795. } else {
  796. /* Reset the timer */
  797. mod_timer(&tbl->watchdog_timer, jiffies + 2 * HZ);
  798. }
  799. }
  800. static void __init calgary_set_split_completion_timeout(void __iomem *bbar,
  801. unsigned char busnum, unsigned long timeout)
  802. {
  803. u64 val64;
  804. void __iomem *target;
  805. unsigned int phb_shift = ~0; /* silence gcc */
  806. u64 mask;
  807. switch (busno_to_phbid(busnum)) {
  808. case 0: phb_shift = (63 - 19);
  809. break;
  810. case 1: phb_shift = (63 - 23);
  811. break;
  812. case 2: phb_shift = (63 - 27);
  813. break;
  814. case 3: phb_shift = (63 - 35);
  815. break;
  816. default:
  817. BUG_ON(busno_to_phbid(busnum));
  818. }
  819. target = calgary_reg(bbar, CALGARY_CONFIG_REG);
  820. val64 = be64_to_cpu(readq(target));
  821. /* zero out this PHB's timer bits */
  822. mask = ~(0xFUL << phb_shift);
  823. val64 &= mask;
  824. val64 |= (timeout << phb_shift);
  825. writeq(cpu_to_be64(val64), target);
  826. readq(target); /* flush */
  827. }
  828. static void __init calioc2_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev)
  829. {
  830. unsigned char busnum = dev->bus->number;
  831. void __iomem *bbar = tbl->bbar;
  832. void __iomem *target;
  833. u32 val;
  834. /*
  835. * CalIOC2 designers recommend setting bit 8 in 0xnDB0 to 1
  836. */
  837. target = calgary_reg(bbar, phb_offset(busnum) | PHB_SAVIOR_L2);
  838. val = cpu_to_be32(readl(target));
  839. val |= 0x00800000;
  840. writel(cpu_to_be32(val), target);
  841. }
  842. static void __init calgary_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev)
  843. {
  844. unsigned char busnum = dev->bus->number;
  845. /*
  846. * Give split completion a longer timeout on bus 1 for aic94xx
  847. * http://bugzilla.kernel.org/show_bug.cgi?id=7180
  848. */
  849. if (is_calgary(dev->device) && (busnum == 1))
  850. calgary_set_split_completion_timeout(tbl->bbar, busnum,
  851. CCR_2SEC_TIMEOUT);
  852. }
  853. static void __init calgary_enable_translation(struct pci_dev *dev)
  854. {
  855. u32 val32;
  856. unsigned char busnum;
  857. void __iomem *target;
  858. void __iomem *bbar;
  859. struct iommu_table *tbl;
  860. busnum = dev->bus->number;
  861. tbl = pci_iommu(dev->bus);
  862. bbar = tbl->bbar;
  863. /* enable TCE in PHB Config Register */
  864. target = calgary_reg(bbar, phb_offset(busnum) | PHB_CONFIG_RW_OFFSET);
  865. val32 = be32_to_cpu(readl(target));
  866. val32 |= PHB_TCE_ENABLE | PHB_DAC_DISABLE | PHB_MCSR_ENABLE;
  867. printk(KERN_INFO "Calgary: enabling translation on %s PHB %#x\n",
  868. (dev->device == PCI_DEVICE_ID_IBM_CALGARY) ?
  869. "Calgary" : "CalIOC2", busnum);
  870. printk(KERN_INFO "Calgary: errant DMAs will now be prevented on this "
  871. "bus.\n");
  872. writel(cpu_to_be32(val32), target);
  873. readl(target); /* flush */
  874. init_timer(&tbl->watchdog_timer);
  875. tbl->watchdog_timer.function = &calgary_watchdog;
  876. tbl->watchdog_timer.data = (unsigned long)dev;
  877. mod_timer(&tbl->watchdog_timer, jiffies);
  878. }
  879. static void __init calgary_disable_translation(struct pci_dev *dev)
  880. {
  881. u32 val32;
  882. unsigned char busnum;
  883. void __iomem *target;
  884. void __iomem *bbar;
  885. struct iommu_table *tbl;
  886. busnum = dev->bus->number;
  887. tbl = pci_iommu(dev->bus);
  888. bbar = tbl->bbar;
  889. /* disable TCE in PHB Config Register */
  890. target = calgary_reg(bbar, phb_offset(busnum) | PHB_CONFIG_RW_OFFSET);
  891. val32 = be32_to_cpu(readl(target));
  892. val32 &= ~(PHB_TCE_ENABLE | PHB_DAC_DISABLE | PHB_MCSR_ENABLE);
  893. printk(KERN_INFO "Calgary: disabling translation on PHB %#x!\n", busnum);
  894. writel(cpu_to_be32(val32), target);
  895. readl(target); /* flush */
  896. del_timer_sync(&tbl->watchdog_timer);
  897. }
  898. static void __init calgary_init_one_nontraslated(struct pci_dev *dev)
  899. {
  900. pci_dev_get(dev);
  901. set_pci_iommu(dev->bus, NULL);
  902. /* is the device behind a bridge? */
  903. if (dev->bus->parent)
  904. dev->bus->parent->self = dev;
  905. else
  906. dev->bus->self = dev;
  907. }
  908. static int __init calgary_init_one(struct pci_dev *dev)
  909. {
  910. void __iomem *bbar;
  911. struct iommu_table *tbl;
  912. int ret;
  913. BUG_ON(dev->bus->number >= MAX_PHB_BUS_NUM);
  914. bbar = busno_to_bbar(dev->bus->number);
  915. ret = calgary_setup_tar(dev, bbar);
  916. if (ret)
  917. goto done;
  918. pci_dev_get(dev);
  919. if (dev->bus->parent) {
  920. if (dev->bus->parent->self)
  921. printk(KERN_WARNING "Calgary: IEEEE, dev %p has "
  922. "bus->parent->self!\n", dev);
  923. dev->bus->parent->self = dev;
  924. } else
  925. dev->bus->self = dev;
  926. tbl = pci_iommu(dev->bus);
  927. tbl->chip_ops->handle_quirks(tbl, dev);
  928. calgary_enable_translation(dev);
  929. return 0;
  930. done:
  931. return ret;
  932. }
  933. static int __init calgary_locate_bbars(void)
  934. {
  935. int ret;
  936. int rioidx, phb, bus;
  937. void __iomem *bbar;
  938. void __iomem *target;
  939. unsigned long offset;
  940. u8 start_bus, end_bus;
  941. u32 val;
  942. ret = -ENODATA;
  943. for (rioidx = 0; rioidx < rio_table_hdr->num_rio_dev; rioidx++) {
  944. struct rio_detail *rio = rio_devs[rioidx];
  945. if ((rio->type != COMPAT_CALGARY) && (rio->type != ALT_CALGARY))
  946. continue;
  947. /* map entire 1MB of Calgary config space */
  948. bbar = ioremap_nocache(rio->BBAR, 1024 * 1024);
  949. if (!bbar)
  950. goto error;
  951. for (phb = 0; phb < PHBS_PER_CALGARY; phb++) {
  952. offset = phb_debug_offsets[phb] | PHB_DEBUG_STUFF_OFFSET;
  953. target = calgary_reg(bbar, offset);
  954. val = be32_to_cpu(readl(target));
  955. start_bus = (u8)((val & 0x00FF0000) >> 16);
  956. end_bus = (u8)((val & 0x0000FF00) >> 8);
  957. if (end_bus) {
  958. for (bus = start_bus; bus <= end_bus; bus++) {
  959. bus_info[bus].bbar = bbar;
  960. bus_info[bus].phbid = phb;
  961. }
  962. } else {
  963. bus_info[start_bus].bbar = bbar;
  964. bus_info[start_bus].phbid = phb;
  965. }
  966. }
  967. }
  968. return 0;
  969. error:
  970. /* scan bus_info and iounmap any bbars we previously ioremap'd */
  971. for (bus = 0; bus < ARRAY_SIZE(bus_info); bus++)
  972. if (bus_info[bus].bbar)
  973. iounmap(bus_info[bus].bbar);
  974. return ret;
  975. }
  976. static int __init calgary_init(void)
  977. {
  978. int ret;
  979. struct pci_dev *dev = NULL;
  980. struct calgary_bus_info *info;
  981. ret = calgary_locate_bbars();
  982. if (ret)
  983. return ret;
  984. do {
  985. dev = pci_get_device(PCI_VENDOR_ID_IBM, PCI_ANY_ID, dev);
  986. if (!dev)
  987. break;
  988. if (!is_cal_pci_dev(dev->device))
  989. continue;
  990. info = &bus_info[dev->bus->number];
  991. if (info->translation_disabled) {
  992. calgary_init_one_nontraslated(dev);
  993. continue;
  994. }
  995. if (!info->tce_space && !translate_empty_slots)
  996. continue;
  997. ret = calgary_init_one(dev);
  998. if (ret)
  999. goto error;
  1000. } while (1);
  1001. return ret;
  1002. error:
  1003. do {
  1004. dev = pci_get_device_reverse(PCI_VENDOR_ID_IBM,
  1005. PCI_ANY_ID, dev);
  1006. if (!dev)
  1007. break;
  1008. if (!is_cal_pci_dev(dev->device))
  1009. continue;
  1010. info = &bus_info[dev->bus->number];
  1011. if (info->translation_disabled) {
  1012. pci_dev_put(dev);
  1013. continue;
  1014. }
  1015. if (!info->tce_space && !translate_empty_slots)
  1016. continue;
  1017. calgary_disable_translation(dev);
  1018. calgary_free_bus(dev);
  1019. pci_dev_put(dev); /* Undo calgary_init_one()'s pci_dev_get() */
  1020. } while (1);
  1021. return ret;
  1022. }
  1023. static inline int __init determine_tce_table_size(u64 ram)
  1024. {
  1025. int ret;
  1026. if (specified_table_size != TCE_TABLE_SIZE_UNSPECIFIED)
  1027. return specified_table_size;
  1028. /*
  1029. * Table sizes are from 0 to 7 (TCE_TABLE_SIZE_64K to
  1030. * TCE_TABLE_SIZE_8M). Table size 0 has 8K entries and each
  1031. * larger table size has twice as many entries, so shift the
  1032. * max ram address by 13 to divide by 8K and then look at the
  1033. * order of the result to choose between 0-7.
  1034. */
  1035. ret = get_order(ram >> 13);
  1036. if (ret > TCE_TABLE_SIZE_8M)
  1037. ret = TCE_TABLE_SIZE_8M;
  1038. return ret;
  1039. }
  1040. static int __init build_detail_arrays(void)
  1041. {
  1042. unsigned long ptr;
  1043. int i, scal_detail_size, rio_detail_size;
  1044. if (rio_table_hdr->num_scal_dev > MAX_NUMNODES){
  1045. printk(KERN_WARNING
  1046. "Calgary: MAX_NUMNODES too low! Defined as %d, "
  1047. "but system has %d nodes.\n",
  1048. MAX_NUMNODES, rio_table_hdr->num_scal_dev);
  1049. return -ENODEV;
  1050. }
  1051. switch (rio_table_hdr->version){
  1052. case 2:
  1053. scal_detail_size = 11;
  1054. rio_detail_size = 13;
  1055. break;
  1056. case 3:
  1057. scal_detail_size = 12;
  1058. rio_detail_size = 15;
  1059. break;
  1060. default:
  1061. printk(KERN_WARNING
  1062. "Calgary: Invalid Rio Grande Table Version: %d\n",
  1063. rio_table_hdr->version);
  1064. return -EPROTO;
  1065. }
  1066. ptr = ((unsigned long)rio_table_hdr) + 3;
  1067. for (i = 0; i < rio_table_hdr->num_scal_dev;
  1068. i++, ptr += scal_detail_size)
  1069. scal_devs[i] = (struct scal_detail *)ptr;
  1070. for (i = 0; i < rio_table_hdr->num_rio_dev;
  1071. i++, ptr += rio_detail_size)
  1072. rio_devs[i] = (struct rio_detail *)ptr;
  1073. return 0;
  1074. }
  1075. static int __init calgary_bus_has_devices(int bus, unsigned short pci_dev)
  1076. {
  1077. int dev;
  1078. u32 val;
  1079. if (pci_dev == PCI_DEVICE_ID_IBM_CALIOC2) {
  1080. /*
  1081. * FIXME: properly scan for devices accross the
  1082. * PCI-to-PCI bridge on every CalIOC2 port.
  1083. */
  1084. return 1;
  1085. }
  1086. for (dev = 1; dev < 8; dev++) {
  1087. val = read_pci_config(bus, dev, 0, 0);
  1088. if (val != 0xffffffff)
  1089. break;
  1090. }
  1091. return (val != 0xffffffff);
  1092. }
  1093. void __init detect_calgary(void)
  1094. {
  1095. int bus;
  1096. void *tbl;
  1097. int calgary_found = 0;
  1098. unsigned long ptr;
  1099. unsigned int offset, prev_offset;
  1100. int ret;
  1101. /*
  1102. * if the user specified iommu=off or iommu=soft or we found
  1103. * another HW IOMMU already, bail out.
  1104. */
  1105. if (swiotlb || no_iommu || iommu_detected)
  1106. return;
  1107. if (!use_calgary)
  1108. return;
  1109. if (!early_pci_allowed())
  1110. return;
  1111. printk(KERN_DEBUG "Calgary: detecting Calgary via BIOS EBDA area\n");
  1112. ptr = (unsigned long)phys_to_virt(get_bios_ebda());
  1113. rio_table_hdr = NULL;
  1114. prev_offset = 0;
  1115. offset = 0x180;
  1116. /*
  1117. * The next offset is stored in the 1st word.
  1118. * Only parse up until the offset increases:
  1119. */
  1120. while (offset > prev_offset) {
  1121. /* The block id is stored in the 2nd word */
  1122. if (*((unsigned short *)(ptr + offset + 2)) == 0x4752){
  1123. /* set the pointer past the offset & block id */
  1124. rio_table_hdr = (struct rio_table_hdr *)(ptr + offset + 4);
  1125. break;
  1126. }
  1127. prev_offset = offset;
  1128. offset = *((unsigned short *)(ptr + offset));
  1129. }
  1130. if (!rio_table_hdr) {
  1131. printk(KERN_DEBUG "Calgary: Unable to locate Rio Grande table "
  1132. "in EBDA - bailing!\n");
  1133. return;
  1134. }
  1135. ret = build_detail_arrays();
  1136. if (ret) {
  1137. printk(KERN_DEBUG "Calgary: build_detail_arrays ret %d\n", ret);
  1138. return;
  1139. }
  1140. specified_table_size = determine_tce_table_size(end_pfn * PAGE_SIZE);
  1141. for (bus = 0; bus < MAX_PHB_BUS_NUM; bus++) {
  1142. struct calgary_bus_info *info = &bus_info[bus];
  1143. unsigned short pci_device;
  1144. u32 val;
  1145. val = read_pci_config(bus, 0, 0, 0);
  1146. pci_device = (val & 0xFFFF0000) >> 16;
  1147. if (!is_cal_pci_dev(pci_device))
  1148. continue;
  1149. if (info->translation_disabled)
  1150. continue;
  1151. if (calgary_bus_has_devices(bus, pci_device) ||
  1152. translate_empty_slots) {
  1153. tbl = alloc_tce_table();
  1154. if (!tbl)
  1155. goto cleanup;
  1156. info->tce_space = tbl;
  1157. calgary_found = 1;
  1158. }
  1159. }
  1160. printk(KERN_DEBUG "Calgary: finished detection, Calgary %s\n",
  1161. calgary_found ? "found" : "not found");
  1162. if (calgary_found) {
  1163. iommu_detected = 1;
  1164. calgary_detected = 1;
  1165. printk(KERN_INFO "PCI-DMA: Calgary IOMMU detected.\n");
  1166. printk(KERN_INFO "PCI-DMA: Calgary TCE table spec is %d, "
  1167. "CONFIG_IOMMU_DEBUG is %s.\n", specified_table_size,
  1168. debugging ? "enabled" : "disabled");
  1169. }
  1170. return;
  1171. cleanup:
  1172. for (--bus; bus >= 0; --bus) {
  1173. struct calgary_bus_info *info = &bus_info[bus];
  1174. if (info->tce_space)
  1175. free_tce_table(info->tce_space);
  1176. }
  1177. }
  1178. int __init calgary_iommu_init(void)
  1179. {
  1180. int ret;
  1181. if (no_iommu || swiotlb)
  1182. return -ENODEV;
  1183. if (!calgary_detected)
  1184. return -ENODEV;
  1185. /* ok, we're trying to use Calgary - let's roll */
  1186. printk(KERN_INFO "PCI-DMA: Using Calgary IOMMU\n");
  1187. ret = calgary_init();
  1188. if (ret) {
  1189. printk(KERN_ERR "PCI-DMA: Calgary init failed %d, "
  1190. "falling back to no_iommu\n", ret);
  1191. if (end_pfn > MAX_DMA32_PFN)
  1192. printk(KERN_ERR "WARNING more than 4GB of memory, "
  1193. "32bit PCI may malfunction.\n");
  1194. return ret;
  1195. }
  1196. force_iommu = 1;
  1197. bad_dma_address = 0x0;
  1198. dma_ops = &calgary_dma_ops;
  1199. return 0;
  1200. }
  1201. static int __init calgary_parse_options(char *p)
  1202. {
  1203. unsigned int bridge;
  1204. size_t len;
  1205. char* endp;
  1206. while (*p) {
  1207. if (!strncmp(p, "64k", 3))
  1208. specified_table_size = TCE_TABLE_SIZE_64K;
  1209. else if (!strncmp(p, "128k", 4))
  1210. specified_table_size = TCE_TABLE_SIZE_128K;
  1211. else if (!strncmp(p, "256k", 4))
  1212. specified_table_size = TCE_TABLE_SIZE_256K;
  1213. else if (!strncmp(p, "512k", 4))
  1214. specified_table_size = TCE_TABLE_SIZE_512K;
  1215. else if (!strncmp(p, "1M", 2))
  1216. specified_table_size = TCE_TABLE_SIZE_1M;
  1217. else if (!strncmp(p, "2M", 2))
  1218. specified_table_size = TCE_TABLE_SIZE_2M;
  1219. else if (!strncmp(p, "4M", 2))
  1220. specified_table_size = TCE_TABLE_SIZE_4M;
  1221. else if (!strncmp(p, "8M", 2))
  1222. specified_table_size = TCE_TABLE_SIZE_8M;
  1223. len = strlen("translate_empty_slots");
  1224. if (!strncmp(p, "translate_empty_slots", len))
  1225. translate_empty_slots = 1;
  1226. len = strlen("disable");
  1227. if (!strncmp(p, "disable", len)) {
  1228. p += len;
  1229. if (*p == '=')
  1230. ++p;
  1231. if (*p == '\0')
  1232. break;
  1233. bridge = simple_strtol(p, &endp, 0);
  1234. if (p == endp)
  1235. break;
  1236. if (bridge < MAX_PHB_BUS_NUM) {
  1237. printk(KERN_INFO "Calgary: disabling "
  1238. "translation for PHB %#x\n", bridge);
  1239. bus_info[bridge].translation_disabled = 1;
  1240. }
  1241. }
  1242. p = strpbrk(p, ",");
  1243. if (!p)
  1244. break;
  1245. p++; /* skip ',' */
  1246. }
  1247. return 1;
  1248. }
  1249. __setup("calgary=", calgary_parse_options);
  1250. static void __init calgary_fixup_one_tce_space(struct pci_dev *dev)
  1251. {
  1252. struct iommu_table *tbl;
  1253. unsigned int npages;
  1254. int i;
  1255. tbl = pci_iommu(dev->bus);
  1256. for (i = 0; i < 4; i++) {
  1257. struct resource *r = &dev->resource[PCI_BRIDGE_RESOURCES + i];
  1258. /* Don't give out TCEs that map MEM resources */
  1259. if (!(r->flags & IORESOURCE_MEM))
  1260. continue;
  1261. /* 0-based? we reserve the whole 1st MB anyway */
  1262. if (!r->start)
  1263. continue;
  1264. /* cover the whole region */
  1265. npages = (r->end - r->start) >> PAGE_SHIFT;
  1266. npages++;
  1267. iommu_range_reserve(tbl, r->start, npages);
  1268. }
  1269. }
  1270. static int __init calgary_fixup_tce_spaces(void)
  1271. {
  1272. struct pci_dev *dev = NULL;
  1273. struct calgary_bus_info *info;
  1274. if (no_iommu || swiotlb || !calgary_detected)
  1275. return -ENODEV;
  1276. printk(KERN_DEBUG "Calgary: fixing up tce spaces\n");
  1277. do {
  1278. dev = pci_get_device(PCI_VENDOR_ID_IBM, PCI_ANY_ID, dev);
  1279. if (!dev)
  1280. break;
  1281. if (!is_cal_pci_dev(dev->device))
  1282. continue;
  1283. info = &bus_info[dev->bus->number];
  1284. if (info->translation_disabled)
  1285. continue;
  1286. if (!info->tce_space)
  1287. continue;
  1288. calgary_fixup_one_tce_space(dev);
  1289. } while (1);
  1290. return 0;
  1291. }
  1292. /*
  1293. * We need to be call after pcibios_assign_resources (fs_initcall level)
  1294. * and before device_initcall.
  1295. */
  1296. rootfs_initcall(calgary_fixup_tce_spaces);