omap-mcbsp.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874
  1. /*
  2. * omap-mcbsp.c -- OMAP ALSA SoC DAI driver using McBSP port
  3. *
  4. * Copyright (C) 2008 Nokia Corporation
  5. *
  6. * Contact: Jarkko Nikula <jhnikula@gmail.com>
  7. * Peter Ujfalusi <peter.ujfalusi@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * version 2 as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  21. * 02110-1301 USA
  22. *
  23. */
  24. #include <linux/init.h>
  25. #include <linux/module.h>
  26. #include <linux/device.h>
  27. #include <sound/core.h>
  28. #include <sound/pcm.h>
  29. #include <sound/pcm_params.h>
  30. #include <sound/initval.h>
  31. #include <sound/soc.h>
  32. #include <plat/dma.h>
  33. #include <plat/mcbsp.h>
  34. #include "omap-mcbsp.h"
  35. #include "omap-pcm.h"
  36. #define OMAP_MCBSP_RATES (SNDRV_PCM_RATE_8000_96000)
  37. #define OMAP_MCBSP_SOC_SINGLE_S16_EXT(xname, xmin, xmax, \
  38. xhandler_get, xhandler_put) \
  39. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  40. .info = omap_mcbsp_st_info_volsw, \
  41. .get = xhandler_get, .put = xhandler_put, \
  42. .private_value = (unsigned long) &(struct soc_mixer_control) \
  43. {.min = xmin, .max = xmax} }
  44. struct omap_mcbsp_data {
  45. unsigned int bus_id;
  46. struct omap_mcbsp_reg_cfg regs;
  47. unsigned int fmt;
  48. /*
  49. * Flags indicating is the bus already activated and configured by
  50. * another substream
  51. */
  52. int active;
  53. int configured;
  54. unsigned int in_freq;
  55. int clk_div;
  56. int wlen;
  57. };
  58. static struct omap_mcbsp_data mcbsp_data[NUM_LINKS];
  59. /*
  60. * Stream DMA parameters. DMA request line and port address are set runtime
  61. * since they are different between OMAP1 and later OMAPs
  62. */
  63. static struct omap_pcm_dma_data omap_mcbsp_dai_dma_params[NUM_LINKS][2];
  64. #if defined(CONFIG_ARCH_OMAP15XX) || defined(CONFIG_ARCH_OMAP16XX)
  65. static const int omap1_dma_reqs[][2] = {
  66. { OMAP_DMA_MCBSP1_TX, OMAP_DMA_MCBSP1_RX },
  67. { OMAP_DMA_MCBSP2_TX, OMAP_DMA_MCBSP2_RX },
  68. { OMAP_DMA_MCBSP3_TX, OMAP_DMA_MCBSP3_RX },
  69. };
  70. static const unsigned long omap1_mcbsp_port[][2] = {
  71. { OMAP1510_MCBSP1_BASE + OMAP_MCBSP_REG_DXR1,
  72. OMAP1510_MCBSP1_BASE + OMAP_MCBSP_REG_DRR1 },
  73. { OMAP1510_MCBSP2_BASE + OMAP_MCBSP_REG_DXR1,
  74. OMAP1510_MCBSP2_BASE + OMAP_MCBSP_REG_DRR1 },
  75. { OMAP1510_MCBSP3_BASE + OMAP_MCBSP_REG_DXR1,
  76. OMAP1510_MCBSP3_BASE + OMAP_MCBSP_REG_DRR1 },
  77. };
  78. #else
  79. static const int omap1_dma_reqs[][2] = {};
  80. static const unsigned long omap1_mcbsp_port[][2] = {};
  81. #endif
  82. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  83. static const int omap24xx_dma_reqs[][2] = {
  84. { OMAP24XX_DMA_MCBSP1_TX, OMAP24XX_DMA_MCBSP1_RX },
  85. { OMAP24XX_DMA_MCBSP2_TX, OMAP24XX_DMA_MCBSP2_RX },
  86. #if defined(CONFIG_ARCH_OMAP2430) || defined(CONFIG_ARCH_OMAP3)
  87. { OMAP24XX_DMA_MCBSP3_TX, OMAP24XX_DMA_MCBSP3_RX },
  88. { OMAP24XX_DMA_MCBSP4_TX, OMAP24XX_DMA_MCBSP4_RX },
  89. { OMAP24XX_DMA_MCBSP5_TX, OMAP24XX_DMA_MCBSP5_RX },
  90. #endif
  91. };
  92. #else
  93. static const int omap24xx_dma_reqs[][2] = {};
  94. #endif
  95. #if defined(CONFIG_ARCH_OMAP2420)
  96. static const unsigned long omap2420_mcbsp_port[][2] = {
  97. { OMAP24XX_MCBSP1_BASE + OMAP_MCBSP_REG_DXR1,
  98. OMAP24XX_MCBSP1_BASE + OMAP_MCBSP_REG_DRR1 },
  99. { OMAP24XX_MCBSP2_BASE + OMAP_MCBSP_REG_DXR1,
  100. OMAP24XX_MCBSP2_BASE + OMAP_MCBSP_REG_DRR1 },
  101. };
  102. #else
  103. static const unsigned long omap2420_mcbsp_port[][2] = {};
  104. #endif
  105. #if defined(CONFIG_ARCH_OMAP2430)
  106. static const unsigned long omap2430_mcbsp_port[][2] = {
  107. { OMAP24XX_MCBSP1_BASE + OMAP_MCBSP_REG_DXR,
  108. OMAP24XX_MCBSP1_BASE + OMAP_MCBSP_REG_DRR },
  109. { OMAP24XX_MCBSP2_BASE + OMAP_MCBSP_REG_DXR,
  110. OMAP24XX_MCBSP2_BASE + OMAP_MCBSP_REG_DRR },
  111. { OMAP2430_MCBSP3_BASE + OMAP_MCBSP_REG_DXR,
  112. OMAP2430_MCBSP3_BASE + OMAP_MCBSP_REG_DRR },
  113. { OMAP2430_MCBSP4_BASE + OMAP_MCBSP_REG_DXR,
  114. OMAP2430_MCBSP4_BASE + OMAP_MCBSP_REG_DRR },
  115. { OMAP2430_MCBSP5_BASE + OMAP_MCBSP_REG_DXR,
  116. OMAP2430_MCBSP5_BASE + OMAP_MCBSP_REG_DRR },
  117. };
  118. #else
  119. static const unsigned long omap2430_mcbsp_port[][2] = {};
  120. #endif
  121. #if defined(CONFIG_ARCH_OMAP3)
  122. static const unsigned long omap34xx_mcbsp_port[][2] = {
  123. { OMAP34XX_MCBSP1_BASE + OMAP_MCBSP_REG_DXR,
  124. OMAP34XX_MCBSP1_BASE + OMAP_MCBSP_REG_DRR },
  125. { OMAP34XX_MCBSP2_BASE + OMAP_MCBSP_REG_DXR,
  126. OMAP34XX_MCBSP2_BASE + OMAP_MCBSP_REG_DRR },
  127. { OMAP34XX_MCBSP3_BASE + OMAP_MCBSP_REG_DXR,
  128. OMAP34XX_MCBSP3_BASE + OMAP_MCBSP_REG_DRR },
  129. { OMAP34XX_MCBSP4_BASE + OMAP_MCBSP_REG_DXR,
  130. OMAP34XX_MCBSP4_BASE + OMAP_MCBSP_REG_DRR },
  131. { OMAP34XX_MCBSP5_BASE + OMAP_MCBSP_REG_DXR,
  132. OMAP34XX_MCBSP5_BASE + OMAP_MCBSP_REG_DRR },
  133. };
  134. #else
  135. static const unsigned long omap34xx_mcbsp_port[][2] = {};
  136. #endif
  137. static void omap_mcbsp_set_threshold(struct snd_pcm_substream *substream)
  138. {
  139. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  140. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  141. struct omap_mcbsp_data *mcbsp_data = snd_soc_dai_get_drvdata(cpu_dai);
  142. struct omap_pcm_dma_data *dma_data;
  143. int dma_op_mode = omap_mcbsp_get_dma_op_mode(mcbsp_data->bus_id);
  144. int words;
  145. dma_data = snd_soc_dai_get_dma_data(rtd->cpu_dai, substream);
  146. /* TODO: Currently, MODE_ELEMENT == MODE_FRAME */
  147. if (dma_op_mode == MCBSP_DMA_MODE_THRESHOLD)
  148. /*
  149. * Configure McBSP threshold based on either:
  150. * packet_size, when the sDMA is in packet mode, or
  151. * based on the period size.
  152. */
  153. if (dma_data->packet_size)
  154. words = dma_data->packet_size;
  155. else
  156. words = snd_pcm_lib_period_bytes(substream) /
  157. (mcbsp_data->wlen / 8);
  158. else
  159. words = 1;
  160. /* Configure McBSP internal buffer usage */
  161. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  162. omap_mcbsp_set_tx_threshold(mcbsp_data->bus_id, words);
  163. else
  164. omap_mcbsp_set_rx_threshold(mcbsp_data->bus_id, words);
  165. }
  166. static int omap_mcbsp_hwrule_min_buffersize(struct snd_pcm_hw_params *params,
  167. struct snd_pcm_hw_rule *rule)
  168. {
  169. struct snd_interval *buffer_size = hw_param_interval(params,
  170. SNDRV_PCM_HW_PARAM_BUFFER_SIZE);
  171. struct snd_interval *channels = hw_param_interval(params,
  172. SNDRV_PCM_HW_PARAM_CHANNELS);
  173. struct omap_mcbsp_data *mcbsp_data = rule->private;
  174. struct snd_interval frames;
  175. int size;
  176. snd_interval_any(&frames);
  177. size = omap_mcbsp_get_fifo_size(mcbsp_data->bus_id);
  178. frames.min = size / channels->min;
  179. frames.integer = 1;
  180. return snd_interval_refine(buffer_size, &frames);
  181. }
  182. static int omap_mcbsp_dai_startup(struct snd_pcm_substream *substream,
  183. struct snd_soc_dai *cpu_dai)
  184. {
  185. struct omap_mcbsp_data *mcbsp_data = snd_soc_dai_get_drvdata(cpu_dai);
  186. int bus_id = mcbsp_data->bus_id;
  187. int err = 0;
  188. if (!cpu_dai->active)
  189. err = omap_mcbsp_request(bus_id);
  190. /*
  191. * OMAP3 McBSP FIFO is word structured.
  192. * McBSP2 has 1024 + 256 = 1280 word long buffer,
  193. * McBSP1,3,4,5 has 128 word long buffer
  194. * This means that the size of the FIFO depends on the sample format.
  195. * For example on McBSP3:
  196. * 16bit samples: size is 128 * 2 = 256 bytes
  197. * 32bit samples: size is 128 * 4 = 512 bytes
  198. * It is simpler to place constraint for buffer and period based on
  199. * channels.
  200. * McBSP3 as example again (16 or 32 bit samples):
  201. * 1 channel (mono): size is 128 frames (128 words)
  202. * 2 channels (stereo): size is 128 / 2 = 64 frames (2 * 64 words)
  203. * 4 channels: size is 128 / 4 = 32 frames (4 * 32 words)
  204. */
  205. if (cpu_is_omap343x()) {
  206. /*
  207. * Rule for the buffer size. We should not allow
  208. * smaller buffer than the FIFO size to avoid underruns
  209. */
  210. snd_pcm_hw_rule_add(substream->runtime, 0,
  211. SNDRV_PCM_HW_PARAM_CHANNELS,
  212. omap_mcbsp_hwrule_min_buffersize,
  213. mcbsp_data,
  214. SNDRV_PCM_HW_PARAM_BUFFER_SIZE, -1);
  215. /* Make sure, that the period size is always even */
  216. snd_pcm_hw_constraint_step(substream->runtime, 0,
  217. SNDRV_PCM_HW_PARAM_PERIOD_SIZE, 2);
  218. }
  219. return err;
  220. }
  221. static void omap_mcbsp_dai_shutdown(struct snd_pcm_substream *substream,
  222. struct snd_soc_dai *cpu_dai)
  223. {
  224. struct omap_mcbsp_data *mcbsp_data = snd_soc_dai_get_drvdata(cpu_dai);
  225. if (!cpu_dai->active) {
  226. omap_mcbsp_free(mcbsp_data->bus_id);
  227. mcbsp_data->configured = 0;
  228. }
  229. }
  230. static int omap_mcbsp_dai_trigger(struct snd_pcm_substream *substream, int cmd,
  231. struct snd_soc_dai *cpu_dai)
  232. {
  233. struct omap_mcbsp_data *mcbsp_data = snd_soc_dai_get_drvdata(cpu_dai);
  234. int err = 0, play = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  235. switch (cmd) {
  236. case SNDRV_PCM_TRIGGER_START:
  237. case SNDRV_PCM_TRIGGER_RESUME:
  238. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  239. mcbsp_data->active++;
  240. omap_mcbsp_start(mcbsp_data->bus_id, play, !play);
  241. break;
  242. case SNDRV_PCM_TRIGGER_STOP:
  243. case SNDRV_PCM_TRIGGER_SUSPEND:
  244. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  245. omap_mcbsp_stop(mcbsp_data->bus_id, play, !play);
  246. mcbsp_data->active--;
  247. break;
  248. default:
  249. err = -EINVAL;
  250. }
  251. return err;
  252. }
  253. static snd_pcm_sframes_t omap_mcbsp_dai_delay(
  254. struct snd_pcm_substream *substream,
  255. struct snd_soc_dai *dai)
  256. {
  257. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  258. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  259. struct omap_mcbsp_data *mcbsp_data = snd_soc_dai_get_drvdata(cpu_dai);
  260. u16 fifo_use;
  261. snd_pcm_sframes_t delay;
  262. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  263. fifo_use = omap_mcbsp_get_tx_delay(mcbsp_data->bus_id);
  264. else
  265. fifo_use = omap_mcbsp_get_rx_delay(mcbsp_data->bus_id);
  266. /*
  267. * Divide the used locations with the channel count to get the
  268. * FIFO usage in samples (don't care about partial samples in the
  269. * buffer).
  270. */
  271. delay = fifo_use / substream->runtime->channels;
  272. return delay;
  273. }
  274. static int omap_mcbsp_dai_hw_params(struct snd_pcm_substream *substream,
  275. struct snd_pcm_hw_params *params,
  276. struct snd_soc_dai *cpu_dai)
  277. {
  278. struct omap_mcbsp_data *mcbsp_data = snd_soc_dai_get_drvdata(cpu_dai);
  279. struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
  280. struct omap_pcm_dma_data *dma_data;
  281. int dma, bus_id = mcbsp_data->bus_id;
  282. int wlen, channels, wpf, sync_mode = OMAP_DMA_SYNC_ELEMENT;
  283. int pkt_size = 0;
  284. unsigned long port;
  285. unsigned int format, div, framesize, master;
  286. dma_data = &omap_mcbsp_dai_dma_params[cpu_dai->id][substream->stream];
  287. if (cpu_class_is_omap1()) {
  288. dma = omap1_dma_reqs[bus_id][substream->stream];
  289. port = omap1_mcbsp_port[bus_id][substream->stream];
  290. } else if (cpu_is_omap2420()) {
  291. dma = omap24xx_dma_reqs[bus_id][substream->stream];
  292. port = omap2420_mcbsp_port[bus_id][substream->stream];
  293. } else if (cpu_is_omap2430()) {
  294. dma = omap24xx_dma_reqs[bus_id][substream->stream];
  295. port = omap2430_mcbsp_port[bus_id][substream->stream];
  296. } else if (cpu_is_omap343x()) {
  297. dma = omap24xx_dma_reqs[bus_id][substream->stream];
  298. port = omap34xx_mcbsp_port[bus_id][substream->stream];
  299. } else {
  300. return -ENODEV;
  301. }
  302. switch (params_format(params)) {
  303. case SNDRV_PCM_FORMAT_S16_LE:
  304. dma_data->data_type = OMAP_DMA_DATA_TYPE_S16;
  305. wlen = 16;
  306. break;
  307. case SNDRV_PCM_FORMAT_S32_LE:
  308. dma_data->data_type = OMAP_DMA_DATA_TYPE_S32;
  309. wlen = 32;
  310. break;
  311. default:
  312. return -EINVAL;
  313. }
  314. if (cpu_is_omap343x()) {
  315. dma_data->set_threshold = omap_mcbsp_set_threshold;
  316. /* TODO: Currently, MODE_ELEMENT == MODE_FRAME */
  317. if (omap_mcbsp_get_dma_op_mode(bus_id) ==
  318. MCBSP_DMA_MODE_THRESHOLD) {
  319. int period_words, max_thrsh;
  320. period_words = params_period_bytes(params) / (wlen / 8);
  321. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  322. max_thrsh = omap_mcbsp_get_max_tx_threshold(
  323. mcbsp_data->bus_id);
  324. else
  325. max_thrsh = omap_mcbsp_get_max_rx_threshold(
  326. mcbsp_data->bus_id);
  327. /*
  328. * If the period contains less or equal number of words,
  329. * we are using the original threshold mode setup:
  330. * McBSP threshold = sDMA frame size = period_size
  331. * Otherwise we switch to sDMA packet mode:
  332. * McBSP threshold = sDMA packet size
  333. * sDMA frame size = period size
  334. */
  335. if (period_words > max_thrsh) {
  336. int divider = 0;
  337. /*
  338. * Look for the biggest threshold value, which
  339. * divides the period size evenly.
  340. */
  341. divider = period_words / max_thrsh;
  342. if (period_words % max_thrsh)
  343. divider++;
  344. while (period_words % divider &&
  345. divider < period_words)
  346. divider++;
  347. if (divider == period_words)
  348. return -EINVAL;
  349. pkt_size = period_words / divider;
  350. sync_mode = OMAP_DMA_SYNC_PACKET;
  351. } else {
  352. sync_mode = OMAP_DMA_SYNC_FRAME;
  353. }
  354. }
  355. }
  356. dma_data->name = substream->stream ? "Audio Capture" : "Audio Playback";
  357. dma_data->dma_req = dma;
  358. dma_data->port_addr = port;
  359. dma_data->sync_mode = sync_mode;
  360. dma_data->packet_size = pkt_size;
  361. snd_soc_dai_set_dma_data(cpu_dai, substream, dma_data);
  362. if (mcbsp_data->configured) {
  363. /* McBSP already configured by another stream */
  364. return 0;
  365. }
  366. format = mcbsp_data->fmt & SND_SOC_DAIFMT_FORMAT_MASK;
  367. wpf = channels = params_channels(params);
  368. if (channels == 2 && (format == SND_SOC_DAIFMT_I2S ||
  369. format == SND_SOC_DAIFMT_LEFT_J)) {
  370. /* Use dual-phase frames */
  371. regs->rcr2 |= RPHASE;
  372. regs->xcr2 |= XPHASE;
  373. /* Set 1 word per (McBSP) frame for phase1 and phase2 */
  374. wpf--;
  375. regs->rcr2 |= RFRLEN2(wpf - 1);
  376. regs->xcr2 |= XFRLEN2(wpf - 1);
  377. }
  378. regs->rcr1 |= RFRLEN1(wpf - 1);
  379. regs->xcr1 |= XFRLEN1(wpf - 1);
  380. switch (params_format(params)) {
  381. case SNDRV_PCM_FORMAT_S16_LE:
  382. /* Set word lengths */
  383. regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_16);
  384. regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_16);
  385. regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_16);
  386. regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_16);
  387. break;
  388. case SNDRV_PCM_FORMAT_S32_LE:
  389. /* Set word lengths */
  390. regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_32);
  391. regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_32);
  392. regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_32);
  393. regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_32);
  394. break;
  395. default:
  396. /* Unsupported PCM format */
  397. return -EINVAL;
  398. }
  399. /* In McBSP master modes, FRAME (i.e. sample rate) is generated
  400. * by _counting_ BCLKs. Calculate frame size in BCLKs */
  401. master = mcbsp_data->fmt & SND_SOC_DAIFMT_MASTER_MASK;
  402. if (master == SND_SOC_DAIFMT_CBS_CFS) {
  403. div = mcbsp_data->clk_div ? mcbsp_data->clk_div : 1;
  404. framesize = (mcbsp_data->in_freq / div) / params_rate(params);
  405. if (framesize < wlen * channels) {
  406. printk(KERN_ERR "%s: not enough bandwidth for desired rate and "
  407. "channels\n", __func__);
  408. return -EINVAL;
  409. }
  410. } else
  411. framesize = wlen * channels;
  412. /* Set FS period and length in terms of bit clock periods */
  413. switch (format) {
  414. case SND_SOC_DAIFMT_I2S:
  415. case SND_SOC_DAIFMT_LEFT_J:
  416. regs->srgr2 |= FPER(framesize - 1);
  417. regs->srgr1 |= FWID((framesize >> 1) - 1);
  418. break;
  419. case SND_SOC_DAIFMT_DSP_A:
  420. case SND_SOC_DAIFMT_DSP_B:
  421. regs->srgr2 |= FPER(framesize - 1);
  422. regs->srgr1 |= FWID(0);
  423. break;
  424. }
  425. omap_mcbsp_config(bus_id, &mcbsp_data->regs);
  426. mcbsp_data->wlen = wlen;
  427. mcbsp_data->configured = 1;
  428. return 0;
  429. }
  430. /*
  431. * This must be called before _set_clkdiv and _set_sysclk since McBSP register
  432. * cache is initialized here
  433. */
  434. static int omap_mcbsp_dai_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  435. unsigned int fmt)
  436. {
  437. struct omap_mcbsp_data *mcbsp_data = snd_soc_dai_get_drvdata(cpu_dai);
  438. struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
  439. unsigned int temp_fmt = fmt;
  440. if (mcbsp_data->configured)
  441. return 0;
  442. mcbsp_data->fmt = fmt;
  443. memset(regs, 0, sizeof(*regs));
  444. /* Generic McBSP register settings */
  445. regs->spcr2 |= XINTM(3) | FREE;
  446. regs->spcr1 |= RINTM(3);
  447. /* RFIG and XFIG are not defined in 34xx */
  448. if (!cpu_is_omap34xx()) {
  449. regs->rcr2 |= RFIG;
  450. regs->xcr2 |= XFIG;
  451. }
  452. if (cpu_is_omap2430() || cpu_is_omap34xx()) {
  453. regs->xccr = DXENDLY(1) | XDMAEN | XDISABLE;
  454. regs->rccr = RFULL_CYCLE | RDMAEN | RDISABLE;
  455. }
  456. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  457. case SND_SOC_DAIFMT_I2S:
  458. /* 1-bit data delay */
  459. regs->rcr2 |= RDATDLY(1);
  460. regs->xcr2 |= XDATDLY(1);
  461. break;
  462. case SND_SOC_DAIFMT_LEFT_J:
  463. /* 0-bit data delay */
  464. regs->rcr2 |= RDATDLY(0);
  465. regs->xcr2 |= XDATDLY(0);
  466. regs->spcr1 |= RJUST(2);
  467. /* Invert FS polarity configuration */
  468. temp_fmt ^= SND_SOC_DAIFMT_NB_IF;
  469. break;
  470. case SND_SOC_DAIFMT_DSP_A:
  471. /* 1-bit data delay */
  472. regs->rcr2 |= RDATDLY(1);
  473. regs->xcr2 |= XDATDLY(1);
  474. /* Invert FS polarity configuration */
  475. temp_fmt ^= SND_SOC_DAIFMT_NB_IF;
  476. break;
  477. case SND_SOC_DAIFMT_DSP_B:
  478. /* 0-bit data delay */
  479. regs->rcr2 |= RDATDLY(0);
  480. regs->xcr2 |= XDATDLY(0);
  481. /* Invert FS polarity configuration */
  482. temp_fmt ^= SND_SOC_DAIFMT_NB_IF;
  483. break;
  484. default:
  485. /* Unsupported data format */
  486. return -EINVAL;
  487. }
  488. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  489. case SND_SOC_DAIFMT_CBS_CFS:
  490. /* McBSP master. Set FS and bit clocks as outputs */
  491. regs->pcr0 |= FSXM | FSRM |
  492. CLKXM | CLKRM;
  493. /* Sample rate generator drives the FS */
  494. regs->srgr2 |= FSGM;
  495. break;
  496. case SND_SOC_DAIFMT_CBM_CFM:
  497. /* McBSP slave */
  498. break;
  499. default:
  500. /* Unsupported master/slave configuration */
  501. return -EINVAL;
  502. }
  503. /* Set bit clock (CLKX/CLKR) and FS polarities */
  504. switch (temp_fmt & SND_SOC_DAIFMT_INV_MASK) {
  505. case SND_SOC_DAIFMT_NB_NF:
  506. /*
  507. * Normal BCLK + FS.
  508. * FS active low. TX data driven on falling edge of bit clock
  509. * and RX data sampled on rising edge of bit clock.
  510. */
  511. regs->pcr0 |= FSXP | FSRP |
  512. CLKXP | CLKRP;
  513. break;
  514. case SND_SOC_DAIFMT_NB_IF:
  515. regs->pcr0 |= CLKXP | CLKRP;
  516. break;
  517. case SND_SOC_DAIFMT_IB_NF:
  518. regs->pcr0 |= FSXP | FSRP;
  519. break;
  520. case SND_SOC_DAIFMT_IB_IF:
  521. break;
  522. default:
  523. return -EINVAL;
  524. }
  525. return 0;
  526. }
  527. static int omap_mcbsp_dai_set_clkdiv(struct snd_soc_dai *cpu_dai,
  528. int div_id, int div)
  529. {
  530. struct omap_mcbsp_data *mcbsp_data = snd_soc_dai_get_drvdata(cpu_dai);
  531. struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
  532. if (div_id != OMAP_MCBSP_CLKGDV)
  533. return -ENODEV;
  534. mcbsp_data->clk_div = div;
  535. regs->srgr1 |= CLKGDV(div - 1);
  536. return 0;
  537. }
  538. static int omap_mcbsp_dai_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
  539. int clk_id, unsigned int freq,
  540. int dir)
  541. {
  542. struct omap_mcbsp_data *mcbsp_data = snd_soc_dai_get_drvdata(cpu_dai);
  543. struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
  544. int err = 0;
  545. /* The McBSP signal muxing functions are only available on McBSP1 */
  546. if (clk_id == OMAP_MCBSP_CLKR_SRC_CLKR ||
  547. clk_id == OMAP_MCBSP_CLKR_SRC_CLKX ||
  548. clk_id == OMAP_MCBSP_FSR_SRC_FSR ||
  549. clk_id == OMAP_MCBSP_FSR_SRC_FSX)
  550. if (cpu_class_is_omap1() || mcbsp_data->bus_id != 0)
  551. return -EINVAL;
  552. mcbsp_data->in_freq = freq;
  553. switch (clk_id) {
  554. case OMAP_MCBSP_SYSCLK_CLK:
  555. regs->srgr2 |= CLKSM;
  556. break;
  557. case OMAP_MCBSP_SYSCLK_CLKS_FCLK:
  558. if (cpu_class_is_omap1()) {
  559. err = -EINVAL;
  560. break;
  561. }
  562. err = omap2_mcbsp_set_clks_src(mcbsp_data->bus_id,
  563. MCBSP_CLKS_PRCM_SRC);
  564. break;
  565. case OMAP_MCBSP_SYSCLK_CLKS_EXT:
  566. if (cpu_class_is_omap1()) {
  567. err = 0;
  568. break;
  569. }
  570. err = omap2_mcbsp_set_clks_src(mcbsp_data->bus_id,
  571. MCBSP_CLKS_PAD_SRC);
  572. break;
  573. case OMAP_MCBSP_SYSCLK_CLKX_EXT:
  574. regs->srgr2 |= CLKSM;
  575. case OMAP_MCBSP_SYSCLK_CLKR_EXT:
  576. regs->pcr0 |= SCLKME;
  577. break;
  578. case OMAP_MCBSP_CLKR_SRC_CLKR:
  579. if (cpu_class_is_omap1())
  580. break;
  581. omap2_mcbsp1_mux_clkr_src(CLKR_SRC_CLKR);
  582. break;
  583. case OMAP_MCBSP_CLKR_SRC_CLKX:
  584. if (cpu_class_is_omap1())
  585. break;
  586. omap2_mcbsp1_mux_clkr_src(CLKR_SRC_CLKX);
  587. break;
  588. case OMAP_MCBSP_FSR_SRC_FSR:
  589. if (cpu_class_is_omap1())
  590. break;
  591. omap2_mcbsp1_mux_fsr_src(FSR_SRC_FSR);
  592. break;
  593. case OMAP_MCBSP_FSR_SRC_FSX:
  594. if (cpu_class_is_omap1())
  595. break;
  596. omap2_mcbsp1_mux_fsr_src(FSR_SRC_FSX);
  597. break;
  598. default:
  599. err = -ENODEV;
  600. }
  601. return err;
  602. }
  603. static struct snd_soc_dai_ops mcbsp_dai_ops = {
  604. .startup = omap_mcbsp_dai_startup,
  605. .shutdown = omap_mcbsp_dai_shutdown,
  606. .trigger = omap_mcbsp_dai_trigger,
  607. .delay = omap_mcbsp_dai_delay,
  608. .hw_params = omap_mcbsp_dai_hw_params,
  609. .set_fmt = omap_mcbsp_dai_set_dai_fmt,
  610. .set_clkdiv = omap_mcbsp_dai_set_clkdiv,
  611. .set_sysclk = omap_mcbsp_dai_set_dai_sysclk,
  612. };
  613. static int mcbsp_dai_probe(struct snd_soc_dai *dai)
  614. {
  615. mcbsp_data[dai->id].bus_id = dai->id;
  616. snd_soc_dai_set_drvdata(dai, &mcbsp_data[dai->id].bus_id);
  617. return 0;
  618. }
  619. static struct snd_soc_dai_driver omap_mcbsp_dai =
  620. {
  621. .probe = mcbsp_dai_probe,
  622. .playback = {
  623. .channels_min = 1,
  624. .channels_max = 16,
  625. .rates = OMAP_MCBSP_RATES,
  626. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
  627. },
  628. .capture = {
  629. .channels_min = 1,
  630. .channels_max = 16,
  631. .rates = OMAP_MCBSP_RATES,
  632. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
  633. },
  634. .ops = &mcbsp_dai_ops,
  635. };
  636. static int omap_mcbsp_st_info_volsw(struct snd_kcontrol *kcontrol,
  637. struct snd_ctl_elem_info *uinfo)
  638. {
  639. struct soc_mixer_control *mc =
  640. (struct soc_mixer_control *)kcontrol->private_value;
  641. int max = mc->max;
  642. int min = mc->min;
  643. uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
  644. uinfo->count = 1;
  645. uinfo->value.integer.min = min;
  646. uinfo->value.integer.max = max;
  647. return 0;
  648. }
  649. #define OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(id, channel) \
  650. static int \
  651. omap_mcbsp##id##_set_st_ch##channel##_volume(struct snd_kcontrol *kc, \
  652. struct snd_ctl_elem_value *uc) \
  653. { \
  654. struct soc_mixer_control *mc = \
  655. (struct soc_mixer_control *)kc->private_value; \
  656. int max = mc->max; \
  657. int min = mc->min; \
  658. int val = uc->value.integer.value[0]; \
  659. \
  660. if (val < min || val > max) \
  661. return -EINVAL; \
  662. \
  663. /* OMAP McBSP implementation uses index values 0..4 */ \
  664. return omap_st_set_chgain((id)-1, channel, val); \
  665. }
  666. #define OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(id, channel) \
  667. static int \
  668. omap_mcbsp##id##_get_st_ch##channel##_volume(struct snd_kcontrol *kc, \
  669. struct snd_ctl_elem_value *uc) \
  670. { \
  671. s16 chgain; \
  672. \
  673. if (omap_st_get_chgain((id)-1, channel, &chgain)) \
  674. return -EAGAIN; \
  675. \
  676. uc->value.integer.value[0] = chgain; \
  677. return 0; \
  678. }
  679. OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(2, 0)
  680. OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(2, 1)
  681. OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(3, 0)
  682. OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(3, 1)
  683. OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(2, 0)
  684. OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(2, 1)
  685. OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(3, 0)
  686. OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(3, 1)
  687. static int omap_mcbsp_st_put_mode(struct snd_kcontrol *kcontrol,
  688. struct snd_ctl_elem_value *ucontrol)
  689. {
  690. struct soc_mixer_control *mc =
  691. (struct soc_mixer_control *)kcontrol->private_value;
  692. u8 value = ucontrol->value.integer.value[0];
  693. if (value == omap_st_is_enabled(mc->reg))
  694. return 0;
  695. if (value)
  696. omap_st_enable(mc->reg);
  697. else
  698. omap_st_disable(mc->reg);
  699. return 1;
  700. }
  701. static int omap_mcbsp_st_get_mode(struct snd_kcontrol *kcontrol,
  702. struct snd_ctl_elem_value *ucontrol)
  703. {
  704. struct soc_mixer_control *mc =
  705. (struct soc_mixer_control *)kcontrol->private_value;
  706. ucontrol->value.integer.value[0] = omap_st_is_enabled(mc->reg);
  707. return 0;
  708. }
  709. static const struct snd_kcontrol_new omap_mcbsp2_st_controls[] = {
  710. SOC_SINGLE_EXT("McBSP2 Sidetone Switch", 1, 0, 1, 0,
  711. omap_mcbsp_st_get_mode, omap_mcbsp_st_put_mode),
  712. OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP2 Sidetone Channel 0 Volume",
  713. -32768, 32767,
  714. omap_mcbsp2_get_st_ch0_volume,
  715. omap_mcbsp2_set_st_ch0_volume),
  716. OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP2 Sidetone Channel 1 Volume",
  717. -32768, 32767,
  718. omap_mcbsp2_get_st_ch1_volume,
  719. omap_mcbsp2_set_st_ch1_volume),
  720. };
  721. static const struct snd_kcontrol_new omap_mcbsp3_st_controls[] = {
  722. SOC_SINGLE_EXT("McBSP3 Sidetone Switch", 2, 0, 1, 0,
  723. omap_mcbsp_st_get_mode, omap_mcbsp_st_put_mode),
  724. OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP3 Sidetone Channel 0 Volume",
  725. -32768, 32767,
  726. omap_mcbsp3_get_st_ch0_volume,
  727. omap_mcbsp3_set_st_ch0_volume),
  728. OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP3 Sidetone Channel 1 Volume",
  729. -32768, 32767,
  730. omap_mcbsp3_get_st_ch1_volume,
  731. omap_mcbsp3_set_st_ch1_volume),
  732. };
  733. int omap_mcbsp_st_add_controls(struct snd_soc_codec *codec, int mcbsp_id)
  734. {
  735. if (!cpu_is_omap34xx())
  736. return -ENODEV;
  737. switch (mcbsp_id) {
  738. case 1: /* McBSP 2 */
  739. return snd_soc_add_controls(codec, omap_mcbsp2_st_controls,
  740. ARRAY_SIZE(omap_mcbsp2_st_controls));
  741. case 2: /* McBSP 3 */
  742. return snd_soc_add_controls(codec, omap_mcbsp3_st_controls,
  743. ARRAY_SIZE(omap_mcbsp3_st_controls));
  744. default:
  745. break;
  746. }
  747. return -EINVAL;
  748. }
  749. EXPORT_SYMBOL_GPL(omap_mcbsp_st_add_controls);
  750. static __devinit int asoc_mcbsp_probe(struct platform_device *pdev)
  751. {
  752. return snd_soc_register_dai(&pdev->dev, &omap_mcbsp_dai);
  753. }
  754. static int __devexit asoc_mcbsp_remove(struct platform_device *pdev)
  755. {
  756. snd_soc_unregister_dai(&pdev->dev);
  757. return 0;
  758. }
  759. static struct platform_driver asoc_mcbsp_driver = {
  760. .driver = {
  761. .name = "omap-mcbsp-dai",
  762. .owner = THIS_MODULE,
  763. },
  764. .probe = asoc_mcbsp_probe,
  765. .remove = __devexit_p(asoc_mcbsp_remove),
  766. };
  767. static int __init snd_omap_mcbsp_init(void)
  768. {
  769. return platform_driver_register(&asoc_mcbsp_driver);
  770. }
  771. module_init(snd_omap_mcbsp_init);
  772. static void __exit snd_omap_mcbsp_exit(void)
  773. {
  774. platform_driver_unregister(&asoc_mcbsp_driver);
  775. }
  776. module_exit(snd_omap_mcbsp_exit);
  777. MODULE_AUTHOR("Jarkko Nikula <jhnikula@gmail.com>");
  778. MODULE_DESCRIPTION("OMAP I2S SoC Interface");
  779. MODULE_LICENSE("GPL");