jz4740-i2s.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538
  1. /*
  2. * Copyright (C) 2010, Lars-Peter Clausen <lars@metafoo.de>
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the
  6. * Free Software Foundation; either version 2 of the License, or (at your
  7. * option) any later version.
  8. *
  9. * You should have received a copy of the GNU General Public License along
  10. * with this program; if not, write to the Free Software Foundation, Inc.,
  11. * 675 Mass Ave, Cambridge, MA 02139, USA.
  12. *
  13. */
  14. #include <linux/init.h>
  15. #include <linux/io.h>
  16. #include <linux/kernel.h>
  17. #include <linux/module.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/slab.h>
  20. #include <linux/clk.h>
  21. #include <linux/delay.h>
  22. #include <linux/dma-mapping.h>
  23. #include <sound/core.h>
  24. #include <sound/pcm.h>
  25. #include <sound/pcm_params.h>
  26. #include <sound/soc.h>
  27. #include <sound/soc-dapm.h>
  28. #include <sound/initval.h>
  29. #include "jz4740-i2s.h"
  30. #include "jz4740-pcm.h"
  31. #define JZ_REG_AIC_CONF 0x00
  32. #define JZ_REG_AIC_CTRL 0x04
  33. #define JZ_REG_AIC_I2S_FMT 0x10
  34. #define JZ_REG_AIC_FIFO_STATUS 0x14
  35. #define JZ_REG_AIC_I2S_STATUS 0x1c
  36. #define JZ_REG_AIC_CLK_DIV 0x30
  37. #define JZ_REG_AIC_FIFO 0x34
  38. #define JZ_AIC_CONF_FIFO_RX_THRESHOLD_MASK (0xf << 12)
  39. #define JZ_AIC_CONF_FIFO_TX_THRESHOLD_MASK (0xf << 8)
  40. #define JZ_AIC_CONF_OVERFLOW_PLAY_LAST BIT(6)
  41. #define JZ_AIC_CONF_INTERNAL_CODEC BIT(5)
  42. #define JZ_AIC_CONF_I2S BIT(4)
  43. #define JZ_AIC_CONF_RESET BIT(3)
  44. #define JZ_AIC_CONF_BIT_CLK_MASTER BIT(2)
  45. #define JZ_AIC_CONF_SYNC_CLK_MASTER BIT(1)
  46. #define JZ_AIC_CONF_ENABLE BIT(0)
  47. #define JZ_AIC_CONF_FIFO_RX_THRESHOLD_OFFSET 12
  48. #define JZ_AIC_CONF_FIFO_TX_THRESHOLD_OFFSET 8
  49. #define JZ_AIC_CTRL_OUTPUT_SAMPLE_SIZE_MASK (0x7 << 19)
  50. #define JZ_AIC_CTRL_INPUT_SAMPLE_SIZE_MASK (0x7 << 16)
  51. #define JZ_AIC_CTRL_ENABLE_RX_DMA BIT(15)
  52. #define JZ_AIC_CTRL_ENABLE_TX_DMA BIT(14)
  53. #define JZ_AIC_CTRL_MONO_TO_STEREO BIT(11)
  54. #define JZ_AIC_CTRL_SWITCH_ENDIANNESS BIT(10)
  55. #define JZ_AIC_CTRL_SIGNED_TO_UNSIGNED BIT(9)
  56. #define JZ_AIC_CTRL_FLUSH BIT(8)
  57. #define JZ_AIC_CTRL_ENABLE_ROR_INT BIT(6)
  58. #define JZ_AIC_CTRL_ENABLE_TUR_INT BIT(5)
  59. #define JZ_AIC_CTRL_ENABLE_RFS_INT BIT(4)
  60. #define JZ_AIC_CTRL_ENABLE_TFS_INT BIT(3)
  61. #define JZ_AIC_CTRL_ENABLE_LOOPBACK BIT(2)
  62. #define JZ_AIC_CTRL_ENABLE_PLAYBACK BIT(1)
  63. #define JZ_AIC_CTRL_ENABLE_CAPTURE BIT(0)
  64. #define JZ_AIC_CTRL_OUTPUT_SAMPLE_SIZE_OFFSET 19
  65. #define JZ_AIC_CTRL_INPUT_SAMPLE_SIZE_OFFSET 16
  66. #define JZ_AIC_I2S_FMT_DISABLE_BIT_CLK BIT(12)
  67. #define JZ_AIC_I2S_FMT_ENABLE_SYS_CLK BIT(4)
  68. #define JZ_AIC_I2S_FMT_MSB BIT(0)
  69. #define JZ_AIC_I2S_STATUS_BUSY BIT(2)
  70. #define JZ_AIC_CLK_DIV_MASK 0xf
  71. struct jz4740_i2s {
  72. struct resource *mem;
  73. void __iomem *base;
  74. dma_addr_t phys_base;
  75. struct clk *clk_aic;
  76. struct clk *clk_i2s;
  77. struct jz4740_pcm_config pcm_config_playback;
  78. struct jz4740_pcm_config pcm_config_capture;
  79. };
  80. static inline uint32_t jz4740_i2s_read(const struct jz4740_i2s *i2s,
  81. unsigned int reg)
  82. {
  83. return readl(i2s->base + reg);
  84. }
  85. static inline void jz4740_i2s_write(const struct jz4740_i2s *i2s,
  86. unsigned int reg, uint32_t value)
  87. {
  88. writel(value, i2s->base + reg);
  89. }
  90. static int jz4740_i2s_startup(struct snd_pcm_substream *substream,
  91. struct snd_soc_dai *dai)
  92. {
  93. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  94. uint32_t conf, ctrl;
  95. if (dai->active)
  96. return 0;
  97. ctrl = jz4740_i2s_read(i2s, JZ_REG_AIC_CTRL);
  98. ctrl |= JZ_AIC_CTRL_FLUSH;
  99. jz4740_i2s_write(i2s, JZ_REG_AIC_CTRL, ctrl);
  100. clk_enable(i2s->clk_i2s);
  101. conf = jz4740_i2s_read(i2s, JZ_REG_AIC_CONF);
  102. conf |= JZ_AIC_CONF_ENABLE;
  103. jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
  104. return 0;
  105. }
  106. static void jz4740_i2s_shutdown(struct snd_pcm_substream *substream,
  107. struct snd_soc_dai *dai)
  108. {
  109. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  110. uint32_t conf;
  111. if (!dai->active)
  112. return;
  113. conf = jz4740_i2s_read(i2s, JZ_REG_AIC_CONF);
  114. conf &= ~JZ_AIC_CONF_ENABLE;
  115. jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
  116. clk_disable(i2s->clk_i2s);
  117. }
  118. static int jz4740_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
  119. struct snd_soc_dai *dai)
  120. {
  121. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  122. uint32_t ctrl;
  123. uint32_t mask;
  124. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  125. mask = JZ_AIC_CTRL_ENABLE_PLAYBACK | JZ_AIC_CTRL_ENABLE_TX_DMA;
  126. else
  127. mask = JZ_AIC_CTRL_ENABLE_CAPTURE | JZ_AIC_CTRL_ENABLE_RX_DMA;
  128. ctrl = jz4740_i2s_read(i2s, JZ_REG_AIC_CTRL);
  129. switch (cmd) {
  130. case SNDRV_PCM_TRIGGER_START:
  131. case SNDRV_PCM_TRIGGER_RESUME:
  132. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  133. ctrl |= mask;
  134. break;
  135. case SNDRV_PCM_TRIGGER_STOP:
  136. case SNDRV_PCM_TRIGGER_SUSPEND:
  137. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  138. ctrl &= ~mask;
  139. break;
  140. default:
  141. return -EINVAL;
  142. }
  143. jz4740_i2s_write(i2s, JZ_REG_AIC_CTRL, ctrl);
  144. return 0;
  145. }
  146. static int jz4740_i2s_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  147. {
  148. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  149. uint32_t format = 0;
  150. uint32_t conf;
  151. conf = jz4740_i2s_read(i2s, JZ_REG_AIC_CONF);
  152. conf &= ~(JZ_AIC_CONF_BIT_CLK_MASTER | JZ_AIC_CONF_SYNC_CLK_MASTER);
  153. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  154. case SND_SOC_DAIFMT_CBS_CFS:
  155. conf |= JZ_AIC_CONF_BIT_CLK_MASTER | JZ_AIC_CONF_SYNC_CLK_MASTER;
  156. format |= JZ_AIC_I2S_FMT_ENABLE_SYS_CLK;
  157. break;
  158. case SND_SOC_DAIFMT_CBM_CFS:
  159. conf |= JZ_AIC_CONF_SYNC_CLK_MASTER;
  160. break;
  161. case SND_SOC_DAIFMT_CBS_CFM:
  162. conf |= JZ_AIC_CONF_BIT_CLK_MASTER;
  163. break;
  164. case SND_SOC_DAIFMT_CBM_CFM:
  165. break;
  166. default:
  167. return -EINVAL;
  168. }
  169. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  170. case SND_SOC_DAIFMT_MSB:
  171. format |= JZ_AIC_I2S_FMT_MSB;
  172. break;
  173. case SND_SOC_DAIFMT_I2S:
  174. break;
  175. default:
  176. return -EINVAL;
  177. }
  178. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  179. case SND_SOC_DAIFMT_NB_NF:
  180. break;
  181. default:
  182. return -EINVAL;
  183. }
  184. jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
  185. jz4740_i2s_write(i2s, JZ_REG_AIC_I2S_FMT, format);
  186. return 0;
  187. }
  188. static int jz4740_i2s_hw_params(struct snd_pcm_substream *substream,
  189. struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
  190. {
  191. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  192. enum jz4740_dma_width dma_width;
  193. struct jz4740_pcm_config *pcm_config;
  194. unsigned int sample_size;
  195. uint32_t ctrl;
  196. ctrl = jz4740_i2s_read(i2s, JZ_REG_AIC_CTRL);
  197. switch (params_format(params)) {
  198. case SNDRV_PCM_FORMAT_S8:
  199. sample_size = 0;
  200. dma_width = JZ4740_DMA_WIDTH_8BIT;
  201. break;
  202. case SNDRV_PCM_FORMAT_S16:
  203. sample_size = 1;
  204. dma_width = JZ4740_DMA_WIDTH_16BIT;
  205. break;
  206. default:
  207. return -EINVAL;
  208. }
  209. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  210. ctrl &= ~JZ_AIC_CTRL_OUTPUT_SAMPLE_SIZE_MASK;
  211. ctrl |= sample_size << JZ_AIC_CTRL_OUTPUT_SAMPLE_SIZE_OFFSET;
  212. if (params_channels(params) == 1)
  213. ctrl |= JZ_AIC_CTRL_MONO_TO_STEREO;
  214. else
  215. ctrl &= ~JZ_AIC_CTRL_MONO_TO_STEREO;
  216. pcm_config = &i2s->pcm_config_playback;
  217. pcm_config->dma_config.dst_width = dma_width;
  218. } else {
  219. ctrl &= ~JZ_AIC_CTRL_INPUT_SAMPLE_SIZE_MASK;
  220. ctrl |= sample_size << JZ_AIC_CTRL_INPUT_SAMPLE_SIZE_OFFSET;
  221. pcm_config = &i2s->pcm_config_capture;
  222. pcm_config->dma_config.src_width = dma_width;
  223. }
  224. jz4740_i2s_write(i2s, JZ_REG_AIC_CTRL, ctrl);
  225. snd_soc_dai_set_dma_data(dai, substream, pcm_config);
  226. return 0;
  227. }
  228. static int jz4740_i2s_set_sysclk(struct snd_soc_dai *dai, int clk_id,
  229. unsigned int freq, int dir)
  230. {
  231. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  232. struct clk *parent;
  233. int ret = 0;
  234. switch (clk_id) {
  235. case JZ4740_I2S_CLKSRC_EXT:
  236. parent = clk_get(NULL, "ext");
  237. clk_set_parent(i2s->clk_i2s, parent);
  238. break;
  239. case JZ4740_I2S_CLKSRC_PLL:
  240. parent = clk_get(NULL, "pll half");
  241. clk_set_parent(i2s->clk_i2s, parent);
  242. ret = clk_set_rate(i2s->clk_i2s, freq);
  243. break;
  244. default:
  245. return -EINVAL;
  246. }
  247. clk_put(parent);
  248. return ret;
  249. }
  250. static int jz4740_i2s_suspend(struct snd_soc_dai *dai)
  251. {
  252. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  253. uint32_t conf;
  254. if (dai->active) {
  255. conf = jz4740_i2s_read(i2s, JZ_REG_AIC_CONF);
  256. conf &= ~JZ_AIC_CONF_ENABLE;
  257. jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
  258. clk_disable(i2s->clk_i2s);
  259. }
  260. clk_disable(i2s->clk_aic);
  261. return 0;
  262. }
  263. static int jz4740_i2s_resume(struct snd_soc_dai *dai)
  264. {
  265. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  266. uint32_t conf;
  267. clk_enable(i2s->clk_aic);
  268. if (dai->active) {
  269. clk_enable(i2s->clk_i2s);
  270. conf = jz4740_i2s_read(i2s, JZ_REG_AIC_CONF);
  271. conf |= JZ_AIC_CONF_ENABLE;
  272. jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
  273. }
  274. return 0;
  275. }
  276. static void jz4740_i2c_init_pcm_config(struct jz4740_i2s *i2s)
  277. {
  278. struct jz4740_dma_config *dma_config;
  279. /* Playback */
  280. dma_config = &i2s->pcm_config_playback.dma_config;
  281. dma_config->src_width = JZ4740_DMA_WIDTH_32BIT,
  282. dma_config->transfer_size = JZ4740_DMA_TRANSFER_SIZE_16BYTE;
  283. dma_config->request_type = JZ4740_DMA_TYPE_AIC_TRANSMIT;
  284. dma_config->flags = JZ4740_DMA_SRC_AUTOINC;
  285. dma_config->mode = JZ4740_DMA_MODE_SINGLE;
  286. i2s->pcm_config_playback.fifo_addr = i2s->phys_base + JZ_REG_AIC_FIFO;
  287. /* Capture */
  288. dma_config = &i2s->pcm_config_capture.dma_config;
  289. dma_config->dst_width = JZ4740_DMA_WIDTH_32BIT,
  290. dma_config->transfer_size = JZ4740_DMA_TRANSFER_SIZE_16BYTE;
  291. dma_config->request_type = JZ4740_DMA_TYPE_AIC_RECEIVE;
  292. dma_config->flags = JZ4740_DMA_DST_AUTOINC;
  293. dma_config->mode = JZ4740_DMA_MODE_SINGLE;
  294. i2s->pcm_config_capture.fifo_addr = i2s->phys_base + JZ_REG_AIC_FIFO;
  295. }
  296. static int jz4740_i2s_dai_probe(struct snd_soc_dai *dai)
  297. {
  298. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  299. uint32_t conf;
  300. clk_enable(i2s->clk_aic);
  301. jz4740_i2c_init_pcm_config(i2s);
  302. conf = (7 << JZ_AIC_CONF_FIFO_RX_THRESHOLD_OFFSET) |
  303. (8 << JZ_AIC_CONF_FIFO_TX_THRESHOLD_OFFSET) |
  304. JZ_AIC_CONF_OVERFLOW_PLAY_LAST |
  305. JZ_AIC_CONF_I2S |
  306. JZ_AIC_CONF_INTERNAL_CODEC;
  307. jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, JZ_AIC_CONF_RESET);
  308. jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
  309. return 0;
  310. }
  311. static int jz4740_i2s_dai_remove(struct snd_soc_dai *dai)
  312. {
  313. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  314. clk_disable(i2s->clk_aic);
  315. return 0;
  316. }
  317. static struct snd_soc_dai_ops jz4740_i2s_dai_ops = {
  318. .startup = jz4740_i2s_startup,
  319. .shutdown = jz4740_i2s_shutdown,
  320. .trigger = jz4740_i2s_trigger,
  321. .hw_params = jz4740_i2s_hw_params,
  322. .set_fmt = jz4740_i2s_set_fmt,
  323. .set_sysclk = jz4740_i2s_set_sysclk,
  324. };
  325. #define JZ4740_I2S_FMTS (SNDRV_PCM_FMTBIT_S8 | \
  326. SNDRV_PCM_FMTBIT_S16_LE)
  327. static struct snd_soc_dai_driver jz4740_i2s_dai = {
  328. .probe = jz4740_i2s_dai_probe,
  329. .remove = jz4740_i2s_dai_remove,
  330. .playback = {
  331. .channels_min = 1,
  332. .channels_max = 2,
  333. .rates = SNDRV_PCM_RATE_8000_48000,
  334. .formats = JZ4740_I2S_FMTS,
  335. },
  336. .capture = {
  337. .channels_min = 2,
  338. .channels_max = 2,
  339. .rates = SNDRV_PCM_RATE_8000_48000,
  340. .formats = JZ4740_I2S_FMTS,
  341. },
  342. .symmetric_rates = 1,
  343. .ops = &jz4740_i2s_dai_ops,
  344. .suspend = jz4740_i2s_suspend,
  345. .resume = jz4740_i2s_resume,
  346. };
  347. static int __devinit jz4740_i2s_dev_probe(struct platform_device *pdev)
  348. {
  349. struct jz4740_i2s *i2s;
  350. int ret;
  351. i2s = kzalloc(sizeof(*i2s), GFP_KERNEL);
  352. if (!i2s)
  353. return -ENOMEM;
  354. i2s->mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  355. if (!i2s->mem) {
  356. ret = -ENOENT;
  357. goto err_free;
  358. }
  359. i2s->mem = request_mem_region(i2s->mem->start, resource_size(i2s->mem),
  360. pdev->name);
  361. if (!i2s->mem) {
  362. ret = -EBUSY;
  363. goto err_free;
  364. }
  365. i2s->base = ioremap_nocache(i2s->mem->start, resource_size(i2s->mem));
  366. if (!i2s->base) {
  367. ret = -EBUSY;
  368. goto err_release_mem_region;
  369. }
  370. i2s->phys_base = i2s->mem->start;
  371. i2s->clk_aic = clk_get(&pdev->dev, "aic");
  372. if (IS_ERR(i2s->clk_aic)) {
  373. ret = PTR_ERR(i2s->clk_aic);
  374. goto err_iounmap;
  375. }
  376. i2s->clk_i2s = clk_get(&pdev->dev, "i2s");
  377. if (IS_ERR(i2s->clk_i2s)) {
  378. ret = PTR_ERR(i2s->clk_i2s);
  379. goto err_clk_put_aic;
  380. }
  381. platform_set_drvdata(pdev, i2s);
  382. ret = snd_soc_register_dai(&pdev->dev, &jz4740_i2s_dai);
  383. if (ret) {
  384. dev_err(&pdev->dev, "Failed to register DAI\n");
  385. goto err_clk_put_i2s;
  386. }
  387. return 0;
  388. err_clk_put_i2s:
  389. clk_put(i2s->clk_i2s);
  390. err_clk_put_aic:
  391. clk_put(i2s->clk_aic);
  392. err_iounmap:
  393. iounmap(i2s->base);
  394. err_release_mem_region:
  395. release_mem_region(i2s->mem->start, resource_size(i2s->mem));
  396. err_free:
  397. kfree(i2s);
  398. return ret;
  399. }
  400. static int __devexit jz4740_i2s_dev_remove(struct platform_device *pdev)
  401. {
  402. struct jz4740_i2s *i2s = platform_get_drvdata(pdev);
  403. snd_soc_unregister_dai(&pdev->dev);
  404. clk_put(i2s->clk_i2s);
  405. clk_put(i2s->clk_aic);
  406. iounmap(i2s->base);
  407. release_mem_region(i2s->mem->start, resource_size(i2s->mem));
  408. platform_set_drvdata(pdev, NULL);
  409. kfree(i2s);
  410. return 0;
  411. }
  412. static struct platform_driver jz4740_i2s_driver = {
  413. .probe = jz4740_i2s_dev_probe,
  414. .remove = __devexit_p(jz4740_i2s_dev_remove),
  415. .driver = {
  416. .name = "jz4740-i2s",
  417. .owner = THIS_MODULE,
  418. },
  419. };
  420. static int __init jz4740_i2s_init(void)
  421. {
  422. return platform_driver_register(&jz4740_i2s_driver);
  423. }
  424. module_init(jz4740_i2s_init);
  425. static void __exit jz4740_i2s_exit(void)
  426. {
  427. platform_driver_unregister(&jz4740_i2s_driver);
  428. }
  429. module_exit(jz4740_i2s_exit);
  430. MODULE_AUTHOR("Lars-Peter Clausen, <lars@metafoo.de>");
  431. MODULE_DESCRIPTION("Ingenic JZ4740 SoC I2S driver");
  432. MODULE_LICENSE("GPL");
  433. MODULE_ALIAS("platform:jz4740-i2s");