wm8990.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465
  1. /*
  2. * wm8990.c -- WM8990 ALSA Soc Audio driver
  3. *
  4. * Copyright 2008 Wolfson Microelectronics PLC.
  5. * Author: Liam Girdwood <lrg@slimlogic.co.uk>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/kernel.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/slab.h>
  21. #include <sound/core.h>
  22. #include <sound/pcm.h>
  23. #include <sound/pcm_params.h>
  24. #include <sound/soc.h>
  25. #include <sound/soc-dapm.h>
  26. #include <sound/initval.h>
  27. #include <sound/tlv.h>
  28. #include <asm/div64.h>
  29. #include "wm8990.h"
  30. /* codec private data */
  31. struct wm8990_priv {
  32. enum snd_soc_control_type control_type;
  33. unsigned int sysclk;
  34. unsigned int pcmclk;
  35. };
  36. /*
  37. * wm8990 register cache. Note that register 0 is not included in the
  38. * cache.
  39. */
  40. static const u16 wm8990_reg[] = {
  41. 0x8990, /* R0 - Reset */
  42. 0x0000, /* R1 - Power Management (1) */
  43. 0x6000, /* R2 - Power Management (2) */
  44. 0x0000, /* R3 - Power Management (3) */
  45. 0x4050, /* R4 - Audio Interface (1) */
  46. 0x4000, /* R5 - Audio Interface (2) */
  47. 0x01C8, /* R6 - Clocking (1) */
  48. 0x0000, /* R7 - Clocking (2) */
  49. 0x0040, /* R8 - Audio Interface (3) */
  50. 0x0040, /* R9 - Audio Interface (4) */
  51. 0x0004, /* R10 - DAC CTRL */
  52. 0x00C0, /* R11 - Left DAC Digital Volume */
  53. 0x00C0, /* R12 - Right DAC Digital Volume */
  54. 0x0000, /* R13 - Digital Side Tone */
  55. 0x0100, /* R14 - ADC CTRL */
  56. 0x00C0, /* R15 - Left ADC Digital Volume */
  57. 0x00C0, /* R16 - Right ADC Digital Volume */
  58. 0x0000, /* R17 */
  59. 0x0000, /* R18 - GPIO CTRL 1 */
  60. 0x1000, /* R19 - GPIO1 & GPIO2 */
  61. 0x1010, /* R20 - GPIO3 & GPIO4 */
  62. 0x1010, /* R21 - GPIO5 & GPIO6 */
  63. 0x8000, /* R22 - GPIOCTRL 2 */
  64. 0x0800, /* R23 - GPIO_POL */
  65. 0x008B, /* R24 - Left Line Input 1&2 Volume */
  66. 0x008B, /* R25 - Left Line Input 3&4 Volume */
  67. 0x008B, /* R26 - Right Line Input 1&2 Volume */
  68. 0x008B, /* R27 - Right Line Input 3&4 Volume */
  69. 0x0000, /* R28 - Left Output Volume */
  70. 0x0000, /* R29 - Right Output Volume */
  71. 0x0066, /* R30 - Line Outputs Volume */
  72. 0x0022, /* R31 - Out3/4 Volume */
  73. 0x0079, /* R32 - Left OPGA Volume */
  74. 0x0079, /* R33 - Right OPGA Volume */
  75. 0x0003, /* R34 - Speaker Volume */
  76. 0x0003, /* R35 - ClassD1 */
  77. 0x0000, /* R36 */
  78. 0x0100, /* R37 - ClassD3 */
  79. 0x0079, /* R38 - ClassD4 */
  80. 0x0000, /* R39 - Input Mixer1 */
  81. 0x0000, /* R40 - Input Mixer2 */
  82. 0x0000, /* R41 - Input Mixer3 */
  83. 0x0000, /* R42 - Input Mixer4 */
  84. 0x0000, /* R43 - Input Mixer5 */
  85. 0x0000, /* R44 - Input Mixer6 */
  86. 0x0000, /* R45 - Output Mixer1 */
  87. 0x0000, /* R46 - Output Mixer2 */
  88. 0x0000, /* R47 - Output Mixer3 */
  89. 0x0000, /* R48 - Output Mixer4 */
  90. 0x0000, /* R49 - Output Mixer5 */
  91. 0x0000, /* R50 - Output Mixer6 */
  92. 0x0180, /* R51 - Out3/4 Mixer */
  93. 0x0000, /* R52 - Line Mixer1 */
  94. 0x0000, /* R53 - Line Mixer2 */
  95. 0x0000, /* R54 - Speaker Mixer */
  96. 0x0000, /* R55 - Additional Control */
  97. 0x0000, /* R56 - AntiPOP1 */
  98. 0x0000, /* R57 - AntiPOP2 */
  99. 0x0000, /* R58 - MICBIAS */
  100. 0x0000, /* R59 */
  101. 0x0008, /* R60 - PLL1 */
  102. 0x0031, /* R61 - PLL2 */
  103. 0x0026, /* R62 - PLL3 */
  104. 0x0000, /* R63 - Driver internal */
  105. };
  106. #define wm8990_reset(c) snd_soc_write(c, WM8990_RESET, 0)
  107. static const DECLARE_TLV_DB_SCALE(rec_mix_tlv, -1500, 600, 0);
  108. static const DECLARE_TLV_DB_SCALE(in_pga_tlv, -1650, 3000, 0);
  109. static const DECLARE_TLV_DB_SCALE(out_mix_tlv, 0, -2100, 0);
  110. static const DECLARE_TLV_DB_SCALE(out_pga_tlv, -7300, 600, 0);
  111. static const DECLARE_TLV_DB_SCALE(out_omix_tlv, -600, 0, 0);
  112. static const DECLARE_TLV_DB_SCALE(out_dac_tlv, -7163, 0, 0);
  113. static const DECLARE_TLV_DB_SCALE(in_adc_tlv, -7163, 1763, 0);
  114. static const DECLARE_TLV_DB_SCALE(out_sidetone_tlv, -3600, 0, 0);
  115. static int wm899x_outpga_put_volsw_vu(struct snd_kcontrol *kcontrol,
  116. struct snd_ctl_elem_value *ucontrol)
  117. {
  118. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  119. struct soc_mixer_control *mc =
  120. (struct soc_mixer_control *)kcontrol->private_value;
  121. int reg = mc->reg;
  122. int ret;
  123. u16 val;
  124. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  125. if (ret < 0)
  126. return ret;
  127. /* now hit the volume update bits (always bit 8) */
  128. val = snd_soc_read(codec, reg);
  129. return snd_soc_write(codec, reg, val | 0x0100);
  130. }
  131. #define SOC_WM899X_OUTPGA_SINGLE_R_TLV(xname, reg, shift, max, invert,\
  132. tlv_array) {\
  133. .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  134. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  135. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  136. .tlv.p = (tlv_array), \
  137. .info = snd_soc_info_volsw, \
  138. .get = snd_soc_get_volsw, .put = wm899x_outpga_put_volsw_vu, \
  139. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  140. static const char *wm8990_digital_sidetone[] =
  141. {"None", "Left ADC", "Right ADC", "Reserved"};
  142. static const struct soc_enum wm8990_left_digital_sidetone_enum =
  143. SOC_ENUM_SINGLE(WM8990_DIGITAL_SIDE_TONE,
  144. WM8990_ADC_TO_DACL_SHIFT,
  145. WM8990_ADC_TO_DACL_MASK,
  146. wm8990_digital_sidetone);
  147. static const struct soc_enum wm8990_right_digital_sidetone_enum =
  148. SOC_ENUM_SINGLE(WM8990_DIGITAL_SIDE_TONE,
  149. WM8990_ADC_TO_DACR_SHIFT,
  150. WM8990_ADC_TO_DACR_MASK,
  151. wm8990_digital_sidetone);
  152. static const char *wm8990_adcmode[] =
  153. {"Hi-fi mode", "Voice mode 1", "Voice mode 2", "Voice mode 3"};
  154. static const struct soc_enum wm8990_right_adcmode_enum =
  155. SOC_ENUM_SINGLE(WM8990_ADC_CTRL,
  156. WM8990_ADC_HPF_CUT_SHIFT,
  157. WM8990_ADC_HPF_CUT_MASK,
  158. wm8990_adcmode);
  159. static const struct snd_kcontrol_new wm8990_snd_controls[] = {
  160. /* INMIXL */
  161. SOC_SINGLE("LIN12 PGA Boost", WM8990_INPUT_MIXER3, WM8990_L12MNBST_BIT, 1, 0),
  162. SOC_SINGLE("LIN34 PGA Boost", WM8990_INPUT_MIXER3, WM8990_L34MNBST_BIT, 1, 0),
  163. /* INMIXR */
  164. SOC_SINGLE("RIN12 PGA Boost", WM8990_INPUT_MIXER3, WM8990_R12MNBST_BIT, 1, 0),
  165. SOC_SINGLE("RIN34 PGA Boost", WM8990_INPUT_MIXER3, WM8990_R34MNBST_BIT, 1, 0),
  166. /* LOMIX */
  167. SOC_SINGLE_TLV("LOMIX LIN3 Bypass Volume", WM8990_OUTPUT_MIXER3,
  168. WM8990_LLI3LOVOL_SHIFT, WM8990_LLI3LOVOL_MASK, 1, out_mix_tlv),
  169. SOC_SINGLE_TLV("LOMIX RIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER3,
  170. WM8990_LR12LOVOL_SHIFT, WM8990_LR12LOVOL_MASK, 1, out_mix_tlv),
  171. SOC_SINGLE_TLV("LOMIX LIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER3,
  172. WM8990_LL12LOVOL_SHIFT, WM8990_LL12LOVOL_MASK, 1, out_mix_tlv),
  173. SOC_SINGLE_TLV("LOMIX RIN3 Bypass Volume", WM8990_OUTPUT_MIXER5,
  174. WM8990_LRI3LOVOL_SHIFT, WM8990_LRI3LOVOL_MASK, 1, out_mix_tlv),
  175. SOC_SINGLE_TLV("LOMIX AINRMUX Bypass Volume", WM8990_OUTPUT_MIXER5,
  176. WM8990_LRBLOVOL_SHIFT, WM8990_LRBLOVOL_MASK, 1, out_mix_tlv),
  177. SOC_SINGLE_TLV("LOMIX AINLMUX Bypass Volume", WM8990_OUTPUT_MIXER5,
  178. WM8990_LRBLOVOL_SHIFT, WM8990_LRBLOVOL_MASK, 1, out_mix_tlv),
  179. /* ROMIX */
  180. SOC_SINGLE_TLV("ROMIX RIN3 Bypass Volume", WM8990_OUTPUT_MIXER4,
  181. WM8990_RRI3ROVOL_SHIFT, WM8990_RRI3ROVOL_MASK, 1, out_mix_tlv),
  182. SOC_SINGLE_TLV("ROMIX LIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER4,
  183. WM8990_RL12ROVOL_SHIFT, WM8990_RL12ROVOL_MASK, 1, out_mix_tlv),
  184. SOC_SINGLE_TLV("ROMIX RIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER4,
  185. WM8990_RR12ROVOL_SHIFT, WM8990_RR12ROVOL_MASK, 1, out_mix_tlv),
  186. SOC_SINGLE_TLV("ROMIX LIN3 Bypass Volume", WM8990_OUTPUT_MIXER6,
  187. WM8990_RLI3ROVOL_SHIFT, WM8990_RLI3ROVOL_MASK, 1, out_mix_tlv),
  188. SOC_SINGLE_TLV("ROMIX AINLMUX Bypass Volume", WM8990_OUTPUT_MIXER6,
  189. WM8990_RLBROVOL_SHIFT, WM8990_RLBROVOL_MASK, 1, out_mix_tlv),
  190. SOC_SINGLE_TLV("ROMIX AINRMUX Bypass Volume", WM8990_OUTPUT_MIXER6,
  191. WM8990_RRBROVOL_SHIFT, WM8990_RRBROVOL_MASK, 1, out_mix_tlv),
  192. /* LOUT */
  193. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOUT Volume", WM8990_LEFT_OUTPUT_VOLUME,
  194. WM8990_LOUTVOL_SHIFT, WM8990_LOUTVOL_MASK, 0, out_pga_tlv),
  195. SOC_SINGLE("LOUT ZC", WM8990_LEFT_OUTPUT_VOLUME, WM8990_LOZC_BIT, 1, 0),
  196. /* ROUT */
  197. SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROUT Volume", WM8990_RIGHT_OUTPUT_VOLUME,
  198. WM8990_ROUTVOL_SHIFT, WM8990_ROUTVOL_MASK, 0, out_pga_tlv),
  199. SOC_SINGLE("ROUT ZC", WM8990_RIGHT_OUTPUT_VOLUME, WM8990_ROZC_BIT, 1, 0),
  200. /* LOPGA */
  201. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOPGA Volume", WM8990_LEFT_OPGA_VOLUME,
  202. WM8990_LOPGAVOL_SHIFT, WM8990_LOPGAVOL_MASK, 0, out_pga_tlv),
  203. SOC_SINGLE("LOPGA ZC Switch", WM8990_LEFT_OPGA_VOLUME,
  204. WM8990_LOPGAZC_BIT, 1, 0),
  205. /* ROPGA */
  206. SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROPGA Volume", WM8990_RIGHT_OPGA_VOLUME,
  207. WM8990_ROPGAVOL_SHIFT, WM8990_ROPGAVOL_MASK, 0, out_pga_tlv),
  208. SOC_SINGLE("ROPGA ZC Switch", WM8990_RIGHT_OPGA_VOLUME,
  209. WM8990_ROPGAZC_BIT, 1, 0),
  210. SOC_SINGLE("LON Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  211. WM8990_LONMUTE_BIT, 1, 0),
  212. SOC_SINGLE("LOP Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  213. WM8990_LOPMUTE_BIT, 1, 0),
  214. SOC_SINGLE("LOP Attenuation Switch", WM8990_LINE_OUTPUTS_VOLUME,
  215. WM8990_LOATTN_BIT, 1, 0),
  216. SOC_SINGLE("RON Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  217. WM8990_RONMUTE_BIT, 1, 0),
  218. SOC_SINGLE("ROP Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  219. WM8990_ROPMUTE_BIT, 1, 0),
  220. SOC_SINGLE("ROP Attenuation Switch", WM8990_LINE_OUTPUTS_VOLUME,
  221. WM8990_ROATTN_BIT, 1, 0),
  222. SOC_SINGLE("OUT3 Mute Switch", WM8990_OUT3_4_VOLUME,
  223. WM8990_OUT3MUTE_BIT, 1, 0),
  224. SOC_SINGLE("OUT3 Attenuation Switch", WM8990_OUT3_4_VOLUME,
  225. WM8990_OUT3ATTN_BIT, 1, 0),
  226. SOC_SINGLE("OUT4 Mute Switch", WM8990_OUT3_4_VOLUME,
  227. WM8990_OUT4MUTE_BIT, 1, 0),
  228. SOC_SINGLE("OUT4 Attenuation Switch", WM8990_OUT3_4_VOLUME,
  229. WM8990_OUT4ATTN_BIT, 1, 0),
  230. SOC_SINGLE("Speaker Mode Switch", WM8990_CLASSD1,
  231. WM8990_CDMODE_BIT, 1, 0),
  232. SOC_SINGLE("Speaker Output Attenuation Volume", WM8990_SPEAKER_VOLUME,
  233. WM8990_SPKATTN_SHIFT, WM8990_SPKATTN_MASK, 0),
  234. SOC_SINGLE("Speaker DC Boost Volume", WM8990_CLASSD3,
  235. WM8990_DCGAIN_SHIFT, WM8990_DCGAIN_MASK, 0),
  236. SOC_SINGLE("Speaker AC Boost Volume", WM8990_CLASSD3,
  237. WM8990_ACGAIN_SHIFT, WM8990_ACGAIN_MASK, 0),
  238. SOC_SINGLE_TLV("Speaker Volume", WM8990_CLASSD4,
  239. WM8990_SPKVOL_SHIFT, WM8990_SPKVOL_MASK, 0, out_pga_tlv),
  240. SOC_SINGLE("Speaker ZC Switch", WM8990_CLASSD4,
  241. WM8990_SPKZC_SHIFT, WM8990_SPKZC_MASK, 0),
  242. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left DAC Digital Volume",
  243. WM8990_LEFT_DAC_DIGITAL_VOLUME,
  244. WM8990_DACL_VOL_SHIFT,
  245. WM8990_DACL_VOL_MASK,
  246. 0,
  247. out_dac_tlv),
  248. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right DAC Digital Volume",
  249. WM8990_RIGHT_DAC_DIGITAL_VOLUME,
  250. WM8990_DACR_VOL_SHIFT,
  251. WM8990_DACR_VOL_MASK,
  252. 0,
  253. out_dac_tlv),
  254. SOC_ENUM("Left Digital Sidetone", wm8990_left_digital_sidetone_enum),
  255. SOC_ENUM("Right Digital Sidetone", wm8990_right_digital_sidetone_enum),
  256. SOC_SINGLE_TLV("Left Digital Sidetone Volume", WM8990_DIGITAL_SIDE_TONE,
  257. WM8990_ADCL_DAC_SVOL_SHIFT, WM8990_ADCL_DAC_SVOL_MASK, 0,
  258. out_sidetone_tlv),
  259. SOC_SINGLE_TLV("Right Digital Sidetone Volume", WM8990_DIGITAL_SIDE_TONE,
  260. WM8990_ADCR_DAC_SVOL_SHIFT, WM8990_ADCR_DAC_SVOL_MASK, 0,
  261. out_sidetone_tlv),
  262. SOC_SINGLE("ADC Digital High Pass Filter Switch", WM8990_ADC_CTRL,
  263. WM8990_ADC_HPF_ENA_BIT, 1, 0),
  264. SOC_ENUM("ADC HPF Mode", wm8990_right_adcmode_enum),
  265. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left ADC Digital Volume",
  266. WM8990_LEFT_ADC_DIGITAL_VOLUME,
  267. WM8990_ADCL_VOL_SHIFT,
  268. WM8990_ADCL_VOL_MASK,
  269. 0,
  270. in_adc_tlv),
  271. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right ADC Digital Volume",
  272. WM8990_RIGHT_ADC_DIGITAL_VOLUME,
  273. WM8990_ADCR_VOL_SHIFT,
  274. WM8990_ADCR_VOL_MASK,
  275. 0,
  276. in_adc_tlv),
  277. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN12 Volume",
  278. WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  279. WM8990_LIN12VOL_SHIFT,
  280. WM8990_LIN12VOL_MASK,
  281. 0,
  282. in_pga_tlv),
  283. SOC_SINGLE("LIN12 ZC Switch", WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  284. WM8990_LI12ZC_BIT, 1, 0),
  285. SOC_SINGLE("LIN12 Mute Switch", WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  286. WM8990_LI12MUTE_BIT, 1, 0),
  287. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN34 Volume",
  288. WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  289. WM8990_LIN34VOL_SHIFT,
  290. WM8990_LIN34VOL_MASK,
  291. 0,
  292. in_pga_tlv),
  293. SOC_SINGLE("LIN34 ZC Switch", WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  294. WM8990_LI34ZC_BIT, 1, 0),
  295. SOC_SINGLE("LIN34 Mute Switch", WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  296. WM8990_LI34MUTE_BIT, 1, 0),
  297. SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN12 Volume",
  298. WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  299. WM8990_RIN12VOL_SHIFT,
  300. WM8990_RIN12VOL_MASK,
  301. 0,
  302. in_pga_tlv),
  303. SOC_SINGLE("RIN12 ZC Switch", WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  304. WM8990_RI12ZC_BIT, 1, 0),
  305. SOC_SINGLE("RIN12 Mute Switch", WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  306. WM8990_RI12MUTE_BIT, 1, 0),
  307. SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN34 Volume",
  308. WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  309. WM8990_RIN34VOL_SHIFT,
  310. WM8990_RIN34VOL_MASK,
  311. 0,
  312. in_pga_tlv),
  313. SOC_SINGLE("RIN34 ZC Switch", WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  314. WM8990_RI34ZC_BIT, 1, 0),
  315. SOC_SINGLE("RIN34 Mute Switch", WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  316. WM8990_RI34MUTE_BIT, 1, 0),
  317. };
  318. /*
  319. * _DAPM_ Controls
  320. */
  321. static int inmixer_event(struct snd_soc_dapm_widget *w,
  322. struct snd_kcontrol *kcontrol, int event)
  323. {
  324. u16 reg, fakepower;
  325. reg = snd_soc_read(w->codec, WM8990_POWER_MANAGEMENT_2);
  326. fakepower = snd_soc_read(w->codec, WM8990_INTDRIVBITS);
  327. if (fakepower & ((1 << WM8990_INMIXL_PWR_BIT) |
  328. (1 << WM8990_AINLMUX_PWR_BIT))) {
  329. reg |= WM8990_AINL_ENA;
  330. } else {
  331. reg &= ~WM8990_AINL_ENA;
  332. }
  333. if (fakepower & ((1 << WM8990_INMIXR_PWR_BIT) |
  334. (1 << WM8990_AINRMUX_PWR_BIT))) {
  335. reg |= WM8990_AINR_ENA;
  336. } else {
  337. reg &= ~WM8990_AINL_ENA;
  338. }
  339. snd_soc_write(w->codec, WM8990_POWER_MANAGEMENT_2, reg);
  340. return 0;
  341. }
  342. static int outmixer_event(struct snd_soc_dapm_widget *w,
  343. struct snd_kcontrol *kcontrol, int event)
  344. {
  345. u32 reg_shift = kcontrol->private_value & 0xfff;
  346. int ret = 0;
  347. u16 reg;
  348. switch (reg_shift) {
  349. case WM8990_SPEAKER_MIXER | (WM8990_LDSPK_BIT << 8) :
  350. reg = snd_soc_read(w->codec, WM8990_OUTPUT_MIXER1);
  351. if (reg & WM8990_LDLO) {
  352. printk(KERN_WARNING
  353. "Cannot set as Output Mixer 1 LDLO Set\n");
  354. ret = -1;
  355. }
  356. break;
  357. case WM8990_SPEAKER_MIXER | (WM8990_RDSPK_BIT << 8):
  358. reg = snd_soc_read(w->codec, WM8990_OUTPUT_MIXER2);
  359. if (reg & WM8990_RDRO) {
  360. printk(KERN_WARNING
  361. "Cannot set as Output Mixer 2 RDRO Set\n");
  362. ret = -1;
  363. }
  364. break;
  365. case WM8990_OUTPUT_MIXER1 | (WM8990_LDLO_BIT << 8):
  366. reg = snd_soc_read(w->codec, WM8990_SPEAKER_MIXER);
  367. if (reg & WM8990_LDSPK) {
  368. printk(KERN_WARNING
  369. "Cannot set as Speaker Mixer LDSPK Set\n");
  370. ret = -1;
  371. }
  372. break;
  373. case WM8990_OUTPUT_MIXER2 | (WM8990_RDRO_BIT << 8):
  374. reg = snd_soc_read(w->codec, WM8990_SPEAKER_MIXER);
  375. if (reg & WM8990_RDSPK) {
  376. printk(KERN_WARNING
  377. "Cannot set as Speaker Mixer RDSPK Set\n");
  378. ret = -1;
  379. }
  380. break;
  381. }
  382. return ret;
  383. }
  384. /* INMIX dB values */
  385. static const unsigned int in_mix_tlv[] = {
  386. TLV_DB_RANGE_HEAD(1),
  387. 0, 7, TLV_DB_SCALE_ITEM(-1200, 600, 0),
  388. };
  389. /* Left In PGA Connections */
  390. static const struct snd_kcontrol_new wm8990_dapm_lin12_pga_controls[] = {
  391. SOC_DAPM_SINGLE("LIN1 Switch", WM8990_INPUT_MIXER2, WM8990_LMN1_BIT, 1, 0),
  392. SOC_DAPM_SINGLE("LIN2 Switch", WM8990_INPUT_MIXER2, WM8990_LMP2_BIT, 1, 0),
  393. };
  394. static const struct snd_kcontrol_new wm8990_dapm_lin34_pga_controls[] = {
  395. SOC_DAPM_SINGLE("LIN3 Switch", WM8990_INPUT_MIXER2, WM8990_LMN3_BIT, 1, 0),
  396. SOC_DAPM_SINGLE("LIN4 Switch", WM8990_INPUT_MIXER2, WM8990_LMP4_BIT, 1, 0),
  397. };
  398. /* Right In PGA Connections */
  399. static const struct snd_kcontrol_new wm8990_dapm_rin12_pga_controls[] = {
  400. SOC_DAPM_SINGLE("RIN1 Switch", WM8990_INPUT_MIXER2, WM8990_RMN1_BIT, 1, 0),
  401. SOC_DAPM_SINGLE("RIN2 Switch", WM8990_INPUT_MIXER2, WM8990_RMP2_BIT, 1, 0),
  402. };
  403. static const struct snd_kcontrol_new wm8990_dapm_rin34_pga_controls[] = {
  404. SOC_DAPM_SINGLE("RIN3 Switch", WM8990_INPUT_MIXER2, WM8990_RMN3_BIT, 1, 0),
  405. SOC_DAPM_SINGLE("RIN4 Switch", WM8990_INPUT_MIXER2, WM8990_RMP4_BIT, 1, 0),
  406. };
  407. /* INMIXL */
  408. static const struct snd_kcontrol_new wm8990_dapm_inmixl_controls[] = {
  409. SOC_DAPM_SINGLE_TLV("Record Left Volume", WM8990_INPUT_MIXER3,
  410. WM8990_LDBVOL_SHIFT, WM8990_LDBVOL_MASK, 0, in_mix_tlv),
  411. SOC_DAPM_SINGLE_TLV("LIN2 Volume", WM8990_INPUT_MIXER5, WM8990_LI2BVOL_SHIFT,
  412. 7, 0, in_mix_tlv),
  413. SOC_DAPM_SINGLE("LINPGA12 Switch", WM8990_INPUT_MIXER3, WM8990_L12MNB_BIT,
  414. 1, 0),
  415. SOC_DAPM_SINGLE("LINPGA34 Switch", WM8990_INPUT_MIXER3, WM8990_L34MNB_BIT,
  416. 1, 0),
  417. };
  418. /* INMIXR */
  419. static const struct snd_kcontrol_new wm8990_dapm_inmixr_controls[] = {
  420. SOC_DAPM_SINGLE_TLV("Record Right Volume", WM8990_INPUT_MIXER4,
  421. WM8990_RDBVOL_SHIFT, WM8990_RDBVOL_MASK, 0, in_mix_tlv),
  422. SOC_DAPM_SINGLE_TLV("RIN2 Volume", WM8990_INPUT_MIXER6, WM8990_RI2BVOL_SHIFT,
  423. 7, 0, in_mix_tlv),
  424. SOC_DAPM_SINGLE("RINPGA12 Switch", WM8990_INPUT_MIXER3, WM8990_L12MNB_BIT,
  425. 1, 0),
  426. SOC_DAPM_SINGLE("RINPGA34 Switch", WM8990_INPUT_MIXER3, WM8990_L34MNB_BIT,
  427. 1, 0),
  428. };
  429. /* AINLMUX */
  430. static const char *wm8990_ainlmux[] =
  431. {"INMIXL Mix", "RXVOICE Mix", "DIFFINL Mix"};
  432. static const struct soc_enum wm8990_ainlmux_enum =
  433. SOC_ENUM_SINGLE(WM8990_INPUT_MIXER1, WM8990_AINLMODE_SHIFT,
  434. ARRAY_SIZE(wm8990_ainlmux), wm8990_ainlmux);
  435. static const struct snd_kcontrol_new wm8990_dapm_ainlmux_controls =
  436. SOC_DAPM_ENUM("Route", wm8990_ainlmux_enum);
  437. /* DIFFINL */
  438. /* AINRMUX */
  439. static const char *wm8990_ainrmux[] =
  440. {"INMIXR Mix", "RXVOICE Mix", "DIFFINR Mix"};
  441. static const struct soc_enum wm8990_ainrmux_enum =
  442. SOC_ENUM_SINGLE(WM8990_INPUT_MIXER1, WM8990_AINRMODE_SHIFT,
  443. ARRAY_SIZE(wm8990_ainrmux), wm8990_ainrmux);
  444. static const struct snd_kcontrol_new wm8990_dapm_ainrmux_controls =
  445. SOC_DAPM_ENUM("Route", wm8990_ainrmux_enum);
  446. /* RXVOICE */
  447. static const struct snd_kcontrol_new wm8990_dapm_rxvoice_controls[] = {
  448. SOC_DAPM_SINGLE_TLV("LIN4/RXN", WM8990_INPUT_MIXER5, WM8990_LR4BVOL_SHIFT,
  449. WM8990_LR4BVOL_MASK, 0, in_mix_tlv),
  450. SOC_DAPM_SINGLE_TLV("RIN4/RXP", WM8990_INPUT_MIXER6, WM8990_RL4BVOL_SHIFT,
  451. WM8990_RL4BVOL_MASK, 0, in_mix_tlv),
  452. };
  453. /* LOMIX */
  454. static const struct snd_kcontrol_new wm8990_dapm_lomix_controls[] = {
  455. SOC_DAPM_SINGLE("LOMIX Right ADC Bypass Switch", WM8990_OUTPUT_MIXER1,
  456. WM8990_LRBLO_BIT, 1, 0),
  457. SOC_DAPM_SINGLE("LOMIX Left ADC Bypass Switch", WM8990_OUTPUT_MIXER1,
  458. WM8990_LLBLO_BIT, 1, 0),
  459. SOC_DAPM_SINGLE("LOMIX RIN3 Bypass Switch", WM8990_OUTPUT_MIXER1,
  460. WM8990_LRI3LO_BIT, 1, 0),
  461. SOC_DAPM_SINGLE("LOMIX LIN3 Bypass Switch", WM8990_OUTPUT_MIXER1,
  462. WM8990_LLI3LO_BIT, 1, 0),
  463. SOC_DAPM_SINGLE("LOMIX RIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER1,
  464. WM8990_LR12LO_BIT, 1, 0),
  465. SOC_DAPM_SINGLE("LOMIX LIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER1,
  466. WM8990_LL12LO_BIT, 1, 0),
  467. SOC_DAPM_SINGLE("LOMIX Left DAC Switch", WM8990_OUTPUT_MIXER1,
  468. WM8990_LDLO_BIT, 1, 0),
  469. };
  470. /* ROMIX */
  471. static const struct snd_kcontrol_new wm8990_dapm_romix_controls[] = {
  472. SOC_DAPM_SINGLE("ROMIX Left ADC Bypass Switch", WM8990_OUTPUT_MIXER2,
  473. WM8990_RLBRO_BIT, 1, 0),
  474. SOC_DAPM_SINGLE("ROMIX Right ADC Bypass Switch", WM8990_OUTPUT_MIXER2,
  475. WM8990_RRBRO_BIT, 1, 0),
  476. SOC_DAPM_SINGLE("ROMIX LIN3 Bypass Switch", WM8990_OUTPUT_MIXER2,
  477. WM8990_RLI3RO_BIT, 1, 0),
  478. SOC_DAPM_SINGLE("ROMIX RIN3 Bypass Switch", WM8990_OUTPUT_MIXER2,
  479. WM8990_RRI3RO_BIT, 1, 0),
  480. SOC_DAPM_SINGLE("ROMIX LIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER2,
  481. WM8990_RL12RO_BIT, 1, 0),
  482. SOC_DAPM_SINGLE("ROMIX RIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER2,
  483. WM8990_RR12RO_BIT, 1, 0),
  484. SOC_DAPM_SINGLE("ROMIX Right DAC Switch", WM8990_OUTPUT_MIXER2,
  485. WM8990_RDRO_BIT, 1, 0),
  486. };
  487. /* LONMIX */
  488. static const struct snd_kcontrol_new wm8990_dapm_lonmix_controls[] = {
  489. SOC_DAPM_SINGLE("LONMIX Left Mixer PGA Switch", WM8990_LINE_MIXER1,
  490. WM8990_LLOPGALON_BIT, 1, 0),
  491. SOC_DAPM_SINGLE("LONMIX Right Mixer PGA Switch", WM8990_LINE_MIXER1,
  492. WM8990_LROPGALON_BIT, 1, 0),
  493. SOC_DAPM_SINGLE("LONMIX Inverted LOP Switch", WM8990_LINE_MIXER1,
  494. WM8990_LOPLON_BIT, 1, 0),
  495. };
  496. /* LOPMIX */
  497. static const struct snd_kcontrol_new wm8990_dapm_lopmix_controls[] = {
  498. SOC_DAPM_SINGLE("LOPMIX Right Mic Bypass Switch", WM8990_LINE_MIXER1,
  499. WM8990_LR12LOP_BIT, 1, 0),
  500. SOC_DAPM_SINGLE("LOPMIX Left Mic Bypass Switch", WM8990_LINE_MIXER1,
  501. WM8990_LL12LOP_BIT, 1, 0),
  502. SOC_DAPM_SINGLE("LOPMIX Left Mixer PGA Switch", WM8990_LINE_MIXER1,
  503. WM8990_LLOPGALOP_BIT, 1, 0),
  504. };
  505. /* RONMIX */
  506. static const struct snd_kcontrol_new wm8990_dapm_ronmix_controls[] = {
  507. SOC_DAPM_SINGLE("RONMIX Right Mixer PGA Switch", WM8990_LINE_MIXER2,
  508. WM8990_RROPGARON_BIT, 1, 0),
  509. SOC_DAPM_SINGLE("RONMIX Left Mixer PGA Switch", WM8990_LINE_MIXER2,
  510. WM8990_RLOPGARON_BIT, 1, 0),
  511. SOC_DAPM_SINGLE("RONMIX Inverted ROP Switch", WM8990_LINE_MIXER2,
  512. WM8990_ROPRON_BIT, 1, 0),
  513. };
  514. /* ROPMIX */
  515. static const struct snd_kcontrol_new wm8990_dapm_ropmix_controls[] = {
  516. SOC_DAPM_SINGLE("ROPMIX Left Mic Bypass Switch", WM8990_LINE_MIXER2,
  517. WM8990_RL12ROP_BIT, 1, 0),
  518. SOC_DAPM_SINGLE("ROPMIX Right Mic Bypass Switch", WM8990_LINE_MIXER2,
  519. WM8990_RR12ROP_BIT, 1, 0),
  520. SOC_DAPM_SINGLE("ROPMIX Right Mixer PGA Switch", WM8990_LINE_MIXER2,
  521. WM8990_RROPGAROP_BIT, 1, 0),
  522. };
  523. /* OUT3MIX */
  524. static const struct snd_kcontrol_new wm8990_dapm_out3mix_controls[] = {
  525. SOC_DAPM_SINGLE("OUT3MIX LIN4/RXP Bypass Switch", WM8990_OUT3_4_MIXER,
  526. WM8990_LI4O3_BIT, 1, 0),
  527. SOC_DAPM_SINGLE("OUT3MIX Left Out PGA Switch", WM8990_OUT3_4_MIXER,
  528. WM8990_LPGAO3_BIT, 1, 0),
  529. };
  530. /* OUT4MIX */
  531. static const struct snd_kcontrol_new wm8990_dapm_out4mix_controls[] = {
  532. SOC_DAPM_SINGLE("OUT4MIX Right Out PGA Switch", WM8990_OUT3_4_MIXER,
  533. WM8990_RPGAO4_BIT, 1, 0),
  534. SOC_DAPM_SINGLE("OUT4MIX RIN4/RXP Bypass Switch", WM8990_OUT3_4_MIXER,
  535. WM8990_RI4O4_BIT, 1, 0),
  536. };
  537. /* SPKMIX */
  538. static const struct snd_kcontrol_new wm8990_dapm_spkmix_controls[] = {
  539. SOC_DAPM_SINGLE("SPKMIX LIN2 Bypass Switch", WM8990_SPEAKER_MIXER,
  540. WM8990_LI2SPK_BIT, 1, 0),
  541. SOC_DAPM_SINGLE("SPKMIX LADC Bypass Switch", WM8990_SPEAKER_MIXER,
  542. WM8990_LB2SPK_BIT, 1, 0),
  543. SOC_DAPM_SINGLE("SPKMIX Left Mixer PGA Switch", WM8990_SPEAKER_MIXER,
  544. WM8990_LOPGASPK_BIT, 1, 0),
  545. SOC_DAPM_SINGLE("SPKMIX Left DAC Switch", WM8990_SPEAKER_MIXER,
  546. WM8990_LDSPK_BIT, 1, 0),
  547. SOC_DAPM_SINGLE("SPKMIX Right DAC Switch", WM8990_SPEAKER_MIXER,
  548. WM8990_RDSPK_BIT, 1, 0),
  549. SOC_DAPM_SINGLE("SPKMIX Right Mixer PGA Switch", WM8990_SPEAKER_MIXER,
  550. WM8990_ROPGASPK_BIT, 1, 0),
  551. SOC_DAPM_SINGLE("SPKMIX RADC Bypass Switch", WM8990_SPEAKER_MIXER,
  552. WM8990_RL12ROP_BIT, 1, 0),
  553. SOC_DAPM_SINGLE("SPKMIX RIN2 Bypass Switch", WM8990_SPEAKER_MIXER,
  554. WM8990_RI2SPK_BIT, 1, 0),
  555. };
  556. static const struct snd_soc_dapm_widget wm8990_dapm_widgets[] = {
  557. /* Input Side */
  558. /* Input Lines */
  559. SND_SOC_DAPM_INPUT("LIN1"),
  560. SND_SOC_DAPM_INPUT("LIN2"),
  561. SND_SOC_DAPM_INPUT("LIN3"),
  562. SND_SOC_DAPM_INPUT("LIN4/RXN"),
  563. SND_SOC_DAPM_INPUT("RIN3"),
  564. SND_SOC_DAPM_INPUT("RIN4/RXP"),
  565. SND_SOC_DAPM_INPUT("RIN1"),
  566. SND_SOC_DAPM_INPUT("RIN2"),
  567. SND_SOC_DAPM_INPUT("Internal ADC Source"),
  568. /* DACs */
  569. SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8990_POWER_MANAGEMENT_2,
  570. WM8990_ADCL_ENA_BIT, 0),
  571. SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8990_POWER_MANAGEMENT_2,
  572. WM8990_ADCR_ENA_BIT, 0),
  573. /* Input PGAs */
  574. SND_SOC_DAPM_MIXER("LIN12 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_LIN12_ENA_BIT,
  575. 0, &wm8990_dapm_lin12_pga_controls[0],
  576. ARRAY_SIZE(wm8990_dapm_lin12_pga_controls)),
  577. SND_SOC_DAPM_MIXER("LIN34 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_LIN34_ENA_BIT,
  578. 0, &wm8990_dapm_lin34_pga_controls[0],
  579. ARRAY_SIZE(wm8990_dapm_lin34_pga_controls)),
  580. SND_SOC_DAPM_MIXER("RIN12 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_RIN12_ENA_BIT,
  581. 0, &wm8990_dapm_rin12_pga_controls[0],
  582. ARRAY_SIZE(wm8990_dapm_rin12_pga_controls)),
  583. SND_SOC_DAPM_MIXER("RIN34 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_RIN34_ENA_BIT,
  584. 0, &wm8990_dapm_rin34_pga_controls[0],
  585. ARRAY_SIZE(wm8990_dapm_rin34_pga_controls)),
  586. /* INMIXL */
  587. SND_SOC_DAPM_MIXER_E("INMIXL", WM8990_INTDRIVBITS, WM8990_INMIXL_PWR_BIT, 0,
  588. &wm8990_dapm_inmixl_controls[0],
  589. ARRAY_SIZE(wm8990_dapm_inmixl_controls),
  590. inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  591. /* AINLMUX */
  592. SND_SOC_DAPM_MUX_E("AINLMUX", WM8990_INTDRIVBITS, WM8990_AINLMUX_PWR_BIT, 0,
  593. &wm8990_dapm_ainlmux_controls, inmixer_event,
  594. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  595. /* INMIXR */
  596. SND_SOC_DAPM_MIXER_E("INMIXR", WM8990_INTDRIVBITS, WM8990_INMIXR_PWR_BIT, 0,
  597. &wm8990_dapm_inmixr_controls[0],
  598. ARRAY_SIZE(wm8990_dapm_inmixr_controls),
  599. inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  600. /* AINRMUX */
  601. SND_SOC_DAPM_MUX_E("AINRMUX", WM8990_INTDRIVBITS, WM8990_AINRMUX_PWR_BIT, 0,
  602. &wm8990_dapm_ainrmux_controls, inmixer_event,
  603. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  604. /* Output Side */
  605. /* DACs */
  606. SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8990_POWER_MANAGEMENT_3,
  607. WM8990_DACL_ENA_BIT, 0),
  608. SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8990_POWER_MANAGEMENT_3,
  609. WM8990_DACR_ENA_BIT, 0),
  610. /* LOMIX */
  611. SND_SOC_DAPM_MIXER_E("LOMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LOMIX_ENA_BIT,
  612. 0, &wm8990_dapm_lomix_controls[0],
  613. ARRAY_SIZE(wm8990_dapm_lomix_controls),
  614. outmixer_event, SND_SOC_DAPM_PRE_REG),
  615. /* LONMIX */
  616. SND_SOC_DAPM_MIXER("LONMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LON_ENA_BIT, 0,
  617. &wm8990_dapm_lonmix_controls[0],
  618. ARRAY_SIZE(wm8990_dapm_lonmix_controls)),
  619. /* LOPMIX */
  620. SND_SOC_DAPM_MIXER("LOPMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LOP_ENA_BIT, 0,
  621. &wm8990_dapm_lopmix_controls[0],
  622. ARRAY_SIZE(wm8990_dapm_lopmix_controls)),
  623. /* OUT3MIX */
  624. SND_SOC_DAPM_MIXER("OUT3MIX", WM8990_POWER_MANAGEMENT_1, WM8990_OUT3_ENA_BIT, 0,
  625. &wm8990_dapm_out3mix_controls[0],
  626. ARRAY_SIZE(wm8990_dapm_out3mix_controls)),
  627. /* SPKMIX */
  628. SND_SOC_DAPM_MIXER_E("SPKMIX", WM8990_POWER_MANAGEMENT_1, WM8990_SPK_ENA_BIT, 0,
  629. &wm8990_dapm_spkmix_controls[0],
  630. ARRAY_SIZE(wm8990_dapm_spkmix_controls), outmixer_event,
  631. SND_SOC_DAPM_PRE_REG),
  632. /* OUT4MIX */
  633. SND_SOC_DAPM_MIXER("OUT4MIX", WM8990_POWER_MANAGEMENT_1, WM8990_OUT4_ENA_BIT, 0,
  634. &wm8990_dapm_out4mix_controls[0],
  635. ARRAY_SIZE(wm8990_dapm_out4mix_controls)),
  636. /* ROPMIX */
  637. SND_SOC_DAPM_MIXER("ROPMIX", WM8990_POWER_MANAGEMENT_3, WM8990_ROP_ENA_BIT, 0,
  638. &wm8990_dapm_ropmix_controls[0],
  639. ARRAY_SIZE(wm8990_dapm_ropmix_controls)),
  640. /* RONMIX */
  641. SND_SOC_DAPM_MIXER("RONMIX", WM8990_POWER_MANAGEMENT_3, WM8990_RON_ENA_BIT, 0,
  642. &wm8990_dapm_ronmix_controls[0],
  643. ARRAY_SIZE(wm8990_dapm_ronmix_controls)),
  644. /* ROMIX */
  645. SND_SOC_DAPM_MIXER_E("ROMIX", WM8990_POWER_MANAGEMENT_3, WM8990_ROMIX_ENA_BIT,
  646. 0, &wm8990_dapm_romix_controls[0],
  647. ARRAY_SIZE(wm8990_dapm_romix_controls),
  648. outmixer_event, SND_SOC_DAPM_PRE_REG),
  649. /* LOUT PGA */
  650. SND_SOC_DAPM_PGA("LOUT PGA", WM8990_POWER_MANAGEMENT_1, WM8990_LOUT_ENA_BIT, 0,
  651. NULL, 0),
  652. /* ROUT PGA */
  653. SND_SOC_DAPM_PGA("ROUT PGA", WM8990_POWER_MANAGEMENT_1, WM8990_ROUT_ENA_BIT, 0,
  654. NULL, 0),
  655. /* LOPGA */
  656. SND_SOC_DAPM_PGA("LOPGA", WM8990_POWER_MANAGEMENT_3, WM8990_LOPGA_ENA_BIT, 0,
  657. NULL, 0),
  658. /* ROPGA */
  659. SND_SOC_DAPM_PGA("ROPGA", WM8990_POWER_MANAGEMENT_3, WM8990_ROPGA_ENA_BIT, 0,
  660. NULL, 0),
  661. /* MICBIAS */
  662. SND_SOC_DAPM_MICBIAS("MICBIAS", WM8990_POWER_MANAGEMENT_1,
  663. WM8990_MICBIAS_ENA_BIT, 0),
  664. SND_SOC_DAPM_OUTPUT("LON"),
  665. SND_SOC_DAPM_OUTPUT("LOP"),
  666. SND_SOC_DAPM_OUTPUT("OUT3"),
  667. SND_SOC_DAPM_OUTPUT("LOUT"),
  668. SND_SOC_DAPM_OUTPUT("SPKN"),
  669. SND_SOC_DAPM_OUTPUT("SPKP"),
  670. SND_SOC_DAPM_OUTPUT("ROUT"),
  671. SND_SOC_DAPM_OUTPUT("OUT4"),
  672. SND_SOC_DAPM_OUTPUT("ROP"),
  673. SND_SOC_DAPM_OUTPUT("RON"),
  674. SND_SOC_DAPM_OUTPUT("Internal DAC Sink"),
  675. };
  676. static const struct snd_soc_dapm_route audio_map[] = {
  677. /* Make DACs turn on when playing even if not mixed into any outputs */
  678. {"Internal DAC Sink", NULL, "Left DAC"},
  679. {"Internal DAC Sink", NULL, "Right DAC"},
  680. /* Make ADCs turn on when recording even if not mixed from any inputs */
  681. {"Left ADC", NULL, "Internal ADC Source"},
  682. {"Right ADC", NULL, "Internal ADC Source"},
  683. /* Input Side */
  684. /* LIN12 PGA */
  685. {"LIN12 PGA", "LIN1 Switch", "LIN1"},
  686. {"LIN12 PGA", "LIN2 Switch", "LIN2"},
  687. /* LIN34 PGA */
  688. {"LIN34 PGA", "LIN3 Switch", "LIN3"},
  689. {"LIN34 PGA", "LIN4 Switch", "LIN4/RXN"},
  690. /* INMIXL */
  691. {"INMIXL", "Record Left Volume", "LOMIX"},
  692. {"INMIXL", "LIN2 Volume", "LIN2"},
  693. {"INMIXL", "LINPGA12 Switch", "LIN12 PGA"},
  694. {"INMIXL", "LINPGA34 Switch", "LIN34 PGA"},
  695. /* AINLMUX */
  696. {"AINLMUX", "INMIXL Mix", "INMIXL"},
  697. {"AINLMUX", "DIFFINL Mix", "LIN12 PGA"},
  698. {"AINLMUX", "DIFFINL Mix", "LIN34 PGA"},
  699. {"AINLMUX", "RXVOICE Mix", "LIN4/RXN"},
  700. {"AINLMUX", "RXVOICE Mix", "RIN4/RXP"},
  701. /* ADC */
  702. {"Left ADC", NULL, "AINLMUX"},
  703. /* RIN12 PGA */
  704. {"RIN12 PGA", "RIN1 Switch", "RIN1"},
  705. {"RIN12 PGA", "RIN2 Switch", "RIN2"},
  706. /* RIN34 PGA */
  707. {"RIN34 PGA", "RIN3 Switch", "RIN3"},
  708. {"RIN34 PGA", "RIN4 Switch", "RIN4/RXP"},
  709. /* INMIXL */
  710. {"INMIXR", "Record Right Volume", "ROMIX"},
  711. {"INMIXR", "RIN2 Volume", "RIN2"},
  712. {"INMIXR", "RINPGA12 Switch", "RIN12 PGA"},
  713. {"INMIXR", "RINPGA34 Switch", "RIN34 PGA"},
  714. /* AINRMUX */
  715. {"AINRMUX", "INMIXR Mix", "INMIXR"},
  716. {"AINRMUX", "DIFFINR Mix", "RIN12 PGA"},
  717. {"AINRMUX", "DIFFINR Mix", "RIN34 PGA"},
  718. {"AINRMUX", "RXVOICE Mix", "LIN4/RXN"},
  719. {"AINRMUX", "RXVOICE Mix", "RIN4/RXP"},
  720. /* ADC */
  721. {"Right ADC", NULL, "AINRMUX"},
  722. /* LOMIX */
  723. {"LOMIX", "LOMIX RIN3 Bypass Switch", "RIN3"},
  724. {"LOMIX", "LOMIX LIN3 Bypass Switch", "LIN3"},
  725. {"LOMIX", "LOMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  726. {"LOMIX", "LOMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  727. {"LOMIX", "LOMIX Right ADC Bypass Switch", "AINRMUX"},
  728. {"LOMIX", "LOMIX Left ADC Bypass Switch", "AINLMUX"},
  729. {"LOMIX", "LOMIX Left DAC Switch", "Left DAC"},
  730. /* ROMIX */
  731. {"ROMIX", "ROMIX RIN3 Bypass Switch", "RIN3"},
  732. {"ROMIX", "ROMIX LIN3 Bypass Switch", "LIN3"},
  733. {"ROMIX", "ROMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  734. {"ROMIX", "ROMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  735. {"ROMIX", "ROMIX Right ADC Bypass Switch", "AINRMUX"},
  736. {"ROMIX", "ROMIX Left ADC Bypass Switch", "AINLMUX"},
  737. {"ROMIX", "ROMIX Right DAC Switch", "Right DAC"},
  738. /* SPKMIX */
  739. {"SPKMIX", "SPKMIX LIN2 Bypass Switch", "LIN2"},
  740. {"SPKMIX", "SPKMIX RIN2 Bypass Switch", "RIN2"},
  741. {"SPKMIX", "SPKMIX LADC Bypass Switch", "AINLMUX"},
  742. {"SPKMIX", "SPKMIX RADC Bypass Switch", "AINRMUX"},
  743. {"SPKMIX", "SPKMIX Left Mixer PGA Switch", "LOPGA"},
  744. {"SPKMIX", "SPKMIX Right Mixer PGA Switch", "ROPGA"},
  745. {"SPKMIX", "SPKMIX Right DAC Switch", "Right DAC"},
  746. {"SPKMIX", "SPKMIX Left DAC Switch", "Left DAC"},
  747. /* LONMIX */
  748. {"LONMIX", "LONMIX Left Mixer PGA Switch", "LOPGA"},
  749. {"LONMIX", "LONMIX Right Mixer PGA Switch", "ROPGA"},
  750. {"LONMIX", "LONMIX Inverted LOP Switch", "LOPMIX"},
  751. /* LOPMIX */
  752. {"LOPMIX", "LOPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  753. {"LOPMIX", "LOPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  754. {"LOPMIX", "LOPMIX Left Mixer PGA Switch", "LOPGA"},
  755. /* OUT3MIX */
  756. {"OUT3MIX", "OUT3MIX LIN4/RXP Bypass Switch", "LIN4/RXN"},
  757. {"OUT3MIX", "OUT3MIX Left Out PGA Switch", "LOPGA"},
  758. /* OUT4MIX */
  759. {"OUT4MIX", "OUT4MIX Right Out PGA Switch", "ROPGA"},
  760. {"OUT4MIX", "OUT4MIX RIN4/RXP Bypass Switch", "RIN4/RXP"},
  761. /* RONMIX */
  762. {"RONMIX", "RONMIX Right Mixer PGA Switch", "ROPGA"},
  763. {"RONMIX", "RONMIX Left Mixer PGA Switch", "LOPGA"},
  764. {"RONMIX", "RONMIX Inverted ROP Switch", "ROPMIX"},
  765. /* ROPMIX */
  766. {"ROPMIX", "ROPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  767. {"ROPMIX", "ROPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  768. {"ROPMIX", "ROPMIX Right Mixer PGA Switch", "ROPGA"},
  769. /* Out Mixer PGAs */
  770. {"LOPGA", NULL, "LOMIX"},
  771. {"ROPGA", NULL, "ROMIX"},
  772. {"LOUT PGA", NULL, "LOMIX"},
  773. {"ROUT PGA", NULL, "ROMIX"},
  774. /* Output Pins */
  775. {"LON", NULL, "LONMIX"},
  776. {"LOP", NULL, "LOPMIX"},
  777. {"OUT3", NULL, "OUT3MIX"},
  778. {"LOUT", NULL, "LOUT PGA"},
  779. {"SPKN", NULL, "SPKMIX"},
  780. {"ROUT", NULL, "ROUT PGA"},
  781. {"OUT4", NULL, "OUT4MIX"},
  782. {"ROP", NULL, "ROPMIX"},
  783. {"RON", NULL, "RONMIX"},
  784. };
  785. static int wm8990_add_widgets(struct snd_soc_codec *codec)
  786. {
  787. snd_soc_dapm_new_controls(codec, wm8990_dapm_widgets,
  788. ARRAY_SIZE(wm8990_dapm_widgets));
  789. /* set up the WM8990 audio map */
  790. snd_soc_dapm_add_routes(codec, audio_map, ARRAY_SIZE(audio_map));
  791. return 0;
  792. }
  793. /* PLL divisors */
  794. struct _pll_div {
  795. u32 div2;
  796. u32 n;
  797. u32 k;
  798. };
  799. /* The size in bits of the pll divide multiplied by 10
  800. * to allow rounding later */
  801. #define FIXED_PLL_SIZE ((1 << 16) * 10)
  802. static void pll_factors(struct _pll_div *pll_div, unsigned int target,
  803. unsigned int source)
  804. {
  805. u64 Kpart;
  806. unsigned int K, Ndiv, Nmod;
  807. Ndiv = target / source;
  808. if (Ndiv < 6) {
  809. source >>= 1;
  810. pll_div->div2 = 1;
  811. Ndiv = target / source;
  812. } else
  813. pll_div->div2 = 0;
  814. if ((Ndiv < 6) || (Ndiv > 12))
  815. printk(KERN_WARNING
  816. "WM8990 N value outwith recommended range! N = %u\n", Ndiv);
  817. pll_div->n = Ndiv;
  818. Nmod = target % source;
  819. Kpart = FIXED_PLL_SIZE * (long long)Nmod;
  820. do_div(Kpart, source);
  821. K = Kpart & 0xFFFFFFFF;
  822. /* Check if we need to round */
  823. if ((K % 10) >= 5)
  824. K += 5;
  825. /* Move down to proper range now rounding is done */
  826. K /= 10;
  827. pll_div->k = K;
  828. }
  829. static int wm8990_set_dai_pll(struct snd_soc_dai *codec_dai, int pll_id,
  830. int source, unsigned int freq_in, unsigned int freq_out)
  831. {
  832. u16 reg;
  833. struct snd_soc_codec *codec = codec_dai->codec;
  834. struct _pll_div pll_div;
  835. if (freq_in && freq_out) {
  836. pll_factors(&pll_div, freq_out * 4, freq_in);
  837. /* Turn on PLL */
  838. reg = snd_soc_read(codec, WM8990_POWER_MANAGEMENT_2);
  839. reg |= WM8990_PLL_ENA;
  840. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_2, reg);
  841. /* sysclk comes from PLL */
  842. reg = snd_soc_read(codec, WM8990_CLOCKING_2);
  843. snd_soc_write(codec, WM8990_CLOCKING_2, reg | WM8990_SYSCLK_SRC);
  844. /* set up N , fractional mode and pre-divisor if necessary */
  845. snd_soc_write(codec, WM8990_PLL1, pll_div.n | WM8990_SDM |
  846. (pll_div.div2?WM8990_PRESCALE:0));
  847. snd_soc_write(codec, WM8990_PLL2, (u8)(pll_div.k>>8));
  848. snd_soc_write(codec, WM8990_PLL3, (u8)(pll_div.k & 0xFF));
  849. } else {
  850. /* Turn on PLL */
  851. reg = snd_soc_read(codec, WM8990_POWER_MANAGEMENT_2);
  852. reg &= ~WM8990_PLL_ENA;
  853. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_2, reg);
  854. }
  855. return 0;
  856. }
  857. /*
  858. * Clock after PLL and dividers
  859. */
  860. static int wm8990_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  861. int clk_id, unsigned int freq, int dir)
  862. {
  863. struct snd_soc_codec *codec = codec_dai->codec;
  864. struct wm8990_priv *wm8990 = snd_soc_codec_get_drvdata(codec);
  865. wm8990->sysclk = freq;
  866. return 0;
  867. }
  868. /*
  869. * Set's ADC and Voice DAC format.
  870. */
  871. static int wm8990_set_dai_fmt(struct snd_soc_dai *codec_dai,
  872. unsigned int fmt)
  873. {
  874. struct snd_soc_codec *codec = codec_dai->codec;
  875. u16 audio1, audio3;
  876. audio1 = snd_soc_read(codec, WM8990_AUDIO_INTERFACE_1);
  877. audio3 = snd_soc_read(codec, WM8990_AUDIO_INTERFACE_3);
  878. /* set master/slave audio interface */
  879. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  880. case SND_SOC_DAIFMT_CBS_CFS:
  881. audio3 &= ~WM8990_AIF_MSTR1;
  882. break;
  883. case SND_SOC_DAIFMT_CBM_CFM:
  884. audio3 |= WM8990_AIF_MSTR1;
  885. break;
  886. default:
  887. return -EINVAL;
  888. }
  889. audio1 &= ~WM8990_AIF_FMT_MASK;
  890. /* interface format */
  891. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  892. case SND_SOC_DAIFMT_I2S:
  893. audio1 |= WM8990_AIF_TMF_I2S;
  894. audio1 &= ~WM8990_AIF_LRCLK_INV;
  895. break;
  896. case SND_SOC_DAIFMT_RIGHT_J:
  897. audio1 |= WM8990_AIF_TMF_RIGHTJ;
  898. audio1 &= ~WM8990_AIF_LRCLK_INV;
  899. break;
  900. case SND_SOC_DAIFMT_LEFT_J:
  901. audio1 |= WM8990_AIF_TMF_LEFTJ;
  902. audio1 &= ~WM8990_AIF_LRCLK_INV;
  903. break;
  904. case SND_SOC_DAIFMT_DSP_A:
  905. audio1 |= WM8990_AIF_TMF_DSP;
  906. audio1 &= ~WM8990_AIF_LRCLK_INV;
  907. break;
  908. case SND_SOC_DAIFMT_DSP_B:
  909. audio1 |= WM8990_AIF_TMF_DSP | WM8990_AIF_LRCLK_INV;
  910. break;
  911. default:
  912. return -EINVAL;
  913. }
  914. snd_soc_write(codec, WM8990_AUDIO_INTERFACE_1, audio1);
  915. snd_soc_write(codec, WM8990_AUDIO_INTERFACE_3, audio3);
  916. return 0;
  917. }
  918. static int wm8990_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
  919. int div_id, int div)
  920. {
  921. struct snd_soc_codec *codec = codec_dai->codec;
  922. u16 reg;
  923. switch (div_id) {
  924. case WM8990_MCLK_DIV:
  925. reg = snd_soc_read(codec, WM8990_CLOCKING_2) &
  926. ~WM8990_MCLK_DIV_MASK;
  927. snd_soc_write(codec, WM8990_CLOCKING_2, reg | div);
  928. break;
  929. case WM8990_DACCLK_DIV:
  930. reg = snd_soc_read(codec, WM8990_CLOCKING_2) &
  931. ~WM8990_DAC_CLKDIV_MASK;
  932. snd_soc_write(codec, WM8990_CLOCKING_2, reg | div);
  933. break;
  934. case WM8990_ADCCLK_DIV:
  935. reg = snd_soc_read(codec, WM8990_CLOCKING_2) &
  936. ~WM8990_ADC_CLKDIV_MASK;
  937. snd_soc_write(codec, WM8990_CLOCKING_2, reg | div);
  938. break;
  939. case WM8990_BCLK_DIV:
  940. reg = snd_soc_read(codec, WM8990_CLOCKING_1) &
  941. ~WM8990_BCLK_DIV_MASK;
  942. snd_soc_write(codec, WM8990_CLOCKING_1, reg | div);
  943. break;
  944. default:
  945. return -EINVAL;
  946. }
  947. return 0;
  948. }
  949. /*
  950. * Set PCM DAI bit size and sample rate.
  951. */
  952. static int wm8990_hw_params(struct snd_pcm_substream *substream,
  953. struct snd_pcm_hw_params *params,
  954. struct snd_soc_dai *dai)
  955. {
  956. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  957. struct snd_soc_codec *codec = rtd->codec;
  958. u16 audio1 = snd_soc_read(codec, WM8990_AUDIO_INTERFACE_1);
  959. audio1 &= ~WM8990_AIF_WL_MASK;
  960. /* bit size */
  961. switch (params_format(params)) {
  962. case SNDRV_PCM_FORMAT_S16_LE:
  963. break;
  964. case SNDRV_PCM_FORMAT_S20_3LE:
  965. audio1 |= WM8990_AIF_WL_20BITS;
  966. break;
  967. case SNDRV_PCM_FORMAT_S24_LE:
  968. audio1 |= WM8990_AIF_WL_24BITS;
  969. break;
  970. case SNDRV_PCM_FORMAT_S32_LE:
  971. audio1 |= WM8990_AIF_WL_32BITS;
  972. break;
  973. }
  974. snd_soc_write(codec, WM8990_AUDIO_INTERFACE_1, audio1);
  975. return 0;
  976. }
  977. static int wm8990_mute(struct snd_soc_dai *dai, int mute)
  978. {
  979. struct snd_soc_codec *codec = dai->codec;
  980. u16 val;
  981. val = snd_soc_read(codec, WM8990_DAC_CTRL) & ~WM8990_DAC_MUTE;
  982. if (mute)
  983. snd_soc_write(codec, WM8990_DAC_CTRL, val | WM8990_DAC_MUTE);
  984. else
  985. snd_soc_write(codec, WM8990_DAC_CTRL, val);
  986. return 0;
  987. }
  988. static int wm8990_set_bias_level(struct snd_soc_codec *codec,
  989. enum snd_soc_bias_level level)
  990. {
  991. u16 val;
  992. switch (level) {
  993. case SND_SOC_BIAS_ON:
  994. break;
  995. case SND_SOC_BIAS_PREPARE:
  996. /* VMID=2*50k */
  997. val = snd_soc_read(codec, WM8990_POWER_MANAGEMENT_1) &
  998. ~WM8990_VMID_MODE_MASK;
  999. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, val | 0x2);
  1000. break;
  1001. case SND_SOC_BIAS_STANDBY:
  1002. if (codec->bias_level == SND_SOC_BIAS_OFF) {
  1003. /* Enable all output discharge bits */
  1004. snd_soc_write(codec, WM8990_ANTIPOP1, WM8990_DIS_LLINE |
  1005. WM8990_DIS_RLINE | WM8990_DIS_OUT3 |
  1006. WM8990_DIS_OUT4 | WM8990_DIS_LOUT |
  1007. WM8990_DIS_ROUT);
  1008. /* Enable POBCTRL, SOFT_ST, VMIDTOG and BUFDCOPEN */
  1009. snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1010. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  1011. WM8990_VMIDTOG);
  1012. /* Delay to allow output caps to discharge */
  1013. msleep(msecs_to_jiffies(300));
  1014. /* Disable VMIDTOG */
  1015. snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1016. WM8990_BUFDCOPEN | WM8990_POBCTRL);
  1017. /* disable all output discharge bits */
  1018. snd_soc_write(codec, WM8990_ANTIPOP1, 0);
  1019. /* Enable outputs */
  1020. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1b00);
  1021. msleep(msecs_to_jiffies(50));
  1022. /* Enable VMID at 2x50k */
  1023. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f02);
  1024. msleep(msecs_to_jiffies(100));
  1025. /* Enable VREF */
  1026. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f03);
  1027. msleep(msecs_to_jiffies(600));
  1028. /* Enable BUFIOEN */
  1029. snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1030. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  1031. WM8990_BUFIOEN);
  1032. /* Disable outputs */
  1033. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x3);
  1034. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1035. snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_BUFIOEN);
  1036. /* Enable workaround for ADC clocking issue. */
  1037. snd_soc_write(codec, WM8990_EXT_ACCESS_ENA, 0x2);
  1038. snd_soc_write(codec, WM8990_EXT_CTL1, 0xa003);
  1039. snd_soc_write(codec, WM8990_EXT_ACCESS_ENA, 0);
  1040. }
  1041. /* VMID=2*250k */
  1042. val = snd_soc_read(codec, WM8990_POWER_MANAGEMENT_1) &
  1043. ~WM8990_VMID_MODE_MASK;
  1044. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, val | 0x4);
  1045. break;
  1046. case SND_SOC_BIAS_OFF:
  1047. /* Enable POBCTRL and SOFT_ST */
  1048. snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1049. WM8990_POBCTRL | WM8990_BUFIOEN);
  1050. /* Enable POBCTRL, SOFT_ST and BUFDCOPEN */
  1051. snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1052. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  1053. WM8990_BUFIOEN);
  1054. /* mute DAC */
  1055. val = snd_soc_read(codec, WM8990_DAC_CTRL);
  1056. snd_soc_write(codec, WM8990_DAC_CTRL, val | WM8990_DAC_MUTE);
  1057. /* Enable any disabled outputs */
  1058. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f03);
  1059. /* Disable VMID */
  1060. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f01);
  1061. msleep(msecs_to_jiffies(300));
  1062. /* Enable all output discharge bits */
  1063. snd_soc_write(codec, WM8990_ANTIPOP1, WM8990_DIS_LLINE |
  1064. WM8990_DIS_RLINE | WM8990_DIS_OUT3 |
  1065. WM8990_DIS_OUT4 | WM8990_DIS_LOUT |
  1066. WM8990_DIS_ROUT);
  1067. /* Disable VREF */
  1068. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x0);
  1069. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1070. snd_soc_write(codec, WM8990_ANTIPOP2, 0x0);
  1071. break;
  1072. }
  1073. codec->bias_level = level;
  1074. return 0;
  1075. }
  1076. #define WM8990_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |\
  1077. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 | SNDRV_PCM_RATE_44100 | \
  1078. SNDRV_PCM_RATE_48000)
  1079. #define WM8990_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1080. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1081. /*
  1082. * The WM8990 supports 2 different and mutually exclusive DAI
  1083. * configurations.
  1084. *
  1085. * 1. ADC/DAC on Primary Interface
  1086. * 2. ADC on Primary Interface/DAC on secondary
  1087. */
  1088. static struct snd_soc_dai_ops wm8990_dai_ops = {
  1089. .hw_params = wm8990_hw_params,
  1090. .digital_mute = wm8990_mute,
  1091. .set_fmt = wm8990_set_dai_fmt,
  1092. .set_clkdiv = wm8990_set_dai_clkdiv,
  1093. .set_pll = wm8990_set_dai_pll,
  1094. .set_sysclk = wm8990_set_dai_sysclk,
  1095. };
  1096. static struct snd_soc_dai_driver wm8990_dai = {
  1097. /* ADC/DAC on primary */
  1098. .name = "wm8990-hifi",
  1099. .playback = {
  1100. .stream_name = "Playback",
  1101. .channels_min = 1,
  1102. .channels_max = 2,
  1103. .rates = WM8990_RATES,
  1104. .formats = WM8990_FORMATS,},
  1105. .capture = {
  1106. .stream_name = "Capture",
  1107. .channels_min = 1,
  1108. .channels_max = 2,
  1109. .rates = WM8990_RATES,
  1110. .formats = WM8990_FORMATS,},
  1111. .ops = &wm8990_dai_ops,
  1112. };
  1113. static int wm8990_suspend(struct snd_soc_codec *codec, pm_message_t state)
  1114. {
  1115. wm8990_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1116. return 0;
  1117. }
  1118. static int wm8990_resume(struct snd_soc_codec *codec)
  1119. {
  1120. int i;
  1121. u8 data[2];
  1122. u16 *cache = codec->reg_cache;
  1123. /* Sync reg_cache with the hardware */
  1124. for (i = 0; i < ARRAY_SIZE(wm8990_reg); i++) {
  1125. if (i + 1 == WM8990_RESET)
  1126. continue;
  1127. data[0] = ((i + 1) << 1) | ((cache[i] >> 8) & 0x0001);
  1128. data[1] = cache[i] & 0x00ff;
  1129. codec->hw_write(codec->control_data, data, 2);
  1130. }
  1131. wm8990_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1132. return 0;
  1133. }
  1134. /*
  1135. * initialise the WM8990 driver
  1136. * register the mixer and dsp interfaces with the kernel
  1137. */
  1138. static int wm8990_probe(struct snd_soc_codec *codec)
  1139. {
  1140. int ret;
  1141. u16 reg;
  1142. ret = snd_soc_codec_set_cache_io(codec, 8, 16, SND_SOC_I2C);
  1143. if (ret < 0) {
  1144. printk(KERN_ERR "wm8990: failed to set cache I/O: %d\n", ret);
  1145. return ret;
  1146. }
  1147. wm8990_reset(codec);
  1148. /* charge output caps */
  1149. wm8990_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1150. reg = snd_soc_read(codec, WM8990_AUDIO_INTERFACE_4);
  1151. snd_soc_write(codec, WM8990_AUDIO_INTERFACE_4, reg | WM8990_ALRCGPIO1);
  1152. reg = snd_soc_read(codec, WM8990_GPIO1_GPIO2) &
  1153. ~WM8990_GPIO1_SEL_MASK;
  1154. snd_soc_write(codec, WM8990_GPIO1_GPIO2, reg | 1);
  1155. reg = snd_soc_read(codec, WM8990_POWER_MANAGEMENT_2);
  1156. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_2, reg | WM8990_OPCLK_ENA);
  1157. snd_soc_write(codec, WM8990_LEFT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1158. snd_soc_write(codec, WM8990_RIGHT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1159. snd_soc_add_controls(codec, wm8990_snd_controls,
  1160. ARRAY_SIZE(wm8990_snd_controls));
  1161. wm8990_add_widgets(codec);
  1162. return 0;
  1163. }
  1164. /* power down chip */
  1165. static int wm8990_remove(struct snd_soc_codec *codec)
  1166. {
  1167. wm8990_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1168. return 0;
  1169. }
  1170. static struct snd_soc_codec_driver soc_codec_dev_wm8990 = {
  1171. .probe = wm8990_probe,
  1172. .remove = wm8990_remove,
  1173. .suspend = wm8990_suspend,
  1174. .resume = wm8990_resume,
  1175. .set_bias_level = wm8990_set_bias_level,
  1176. .reg_cache_size = ARRAY_SIZE(wm8990_reg),
  1177. .reg_word_size = sizeof(u16),
  1178. .reg_cache_default = wm8990_reg,
  1179. };
  1180. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1181. static __devinit int wm8990_i2c_probe(struct i2c_client *i2c,
  1182. const struct i2c_device_id *id)
  1183. {
  1184. struct wm8990_priv *wm8990;
  1185. int ret;
  1186. wm8990 = kzalloc(sizeof(struct wm8990_priv), GFP_KERNEL);
  1187. if (wm8990 == NULL)
  1188. return -ENOMEM;
  1189. i2c_set_clientdata(i2c, wm8990);
  1190. ret = snd_soc_register_codec(&i2c->dev,
  1191. &soc_codec_dev_wm8990, &wm8990_dai, 1);
  1192. if (ret < 0)
  1193. kfree(wm8990);
  1194. return ret;
  1195. }
  1196. static __devexit int wm8990_i2c_remove(struct i2c_client *client)
  1197. {
  1198. snd_soc_unregister_codec(&client->dev);
  1199. kfree(i2c_get_clientdata(client));
  1200. return 0;
  1201. }
  1202. static const struct i2c_device_id wm8990_i2c_id[] = {
  1203. { "wm8990", 0 },
  1204. { }
  1205. };
  1206. MODULE_DEVICE_TABLE(i2c, wm8990_i2c_id);
  1207. static struct i2c_driver wm8990_i2c_driver = {
  1208. .driver = {
  1209. .name = "wm8990-codec",
  1210. .owner = THIS_MODULE,
  1211. },
  1212. .probe = wm8990_i2c_probe,
  1213. .remove = __devexit_p(wm8990_i2c_remove),
  1214. .id_table = wm8990_i2c_id,
  1215. };
  1216. #endif
  1217. static int __init wm8990_modinit(void)
  1218. {
  1219. int ret = 0;
  1220. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1221. ret = i2c_add_driver(&wm8990_i2c_driver);
  1222. if (ret != 0) {
  1223. printk(KERN_ERR "Failed to register wm8990 I2C driver: %d\n",
  1224. ret);
  1225. }
  1226. #endif
  1227. return ret;
  1228. }
  1229. module_init(wm8990_modinit);
  1230. static void __exit wm8990_exit(void)
  1231. {
  1232. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1233. i2c_del_driver(&wm8990_i2c_driver);
  1234. #endif
  1235. }
  1236. module_exit(wm8990_exit);
  1237. MODULE_DESCRIPTION("ASoC WM8990 driver");
  1238. MODULE_AUTHOR("Liam Girdwood");
  1239. MODULE_LICENSE("GPL");