wm8350.c 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709
  1. /*
  2. * wm8350.c -- WM8350 ALSA SoC audio driver
  3. *
  4. * Copyright (C) 2007, 2008 Wolfson Microelectronics PLC.
  5. *
  6. * Author: Liam Girdwood <lrg@slimlogic.co.uk>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/slab.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/mfd/wm8350/audio.h>
  20. #include <linux/mfd/wm8350/core.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <sound/core.h>
  23. #include <sound/pcm.h>
  24. #include <sound/pcm_params.h>
  25. #include <sound/soc.h>
  26. #include <sound/soc-dapm.h>
  27. #include <sound/initval.h>
  28. #include <sound/tlv.h>
  29. #include "wm8350.h"
  30. #define WM8350_OUTn_0dB 0x39
  31. #define WM8350_RAMP_NONE 0
  32. #define WM8350_RAMP_UP 1
  33. #define WM8350_RAMP_DOWN 2
  34. /* We only include the analogue supplies here; the digital supplies
  35. * need to be available well before this driver can be probed.
  36. */
  37. static const char *supply_names[] = {
  38. "AVDD",
  39. "HPVDD",
  40. };
  41. struct wm8350_output {
  42. u16 active;
  43. u16 left_vol;
  44. u16 right_vol;
  45. u16 ramp;
  46. u16 mute;
  47. };
  48. struct wm8350_jack_data {
  49. struct snd_soc_jack *jack;
  50. int report;
  51. int short_report;
  52. };
  53. struct wm8350_data {
  54. struct snd_soc_codec codec;
  55. struct wm8350_output out1;
  56. struct wm8350_output out2;
  57. struct wm8350_jack_data hpl;
  58. struct wm8350_jack_data hpr;
  59. struct wm8350_jack_data mic;
  60. struct regulator_bulk_data supplies[ARRAY_SIZE(supply_names)];
  61. int fll_freq_out;
  62. int fll_freq_in;
  63. };
  64. static unsigned int wm8350_codec_cache_read(struct snd_soc_codec *codec,
  65. unsigned int reg)
  66. {
  67. struct wm8350 *wm8350 = codec->control_data;
  68. return wm8350->reg_cache[reg];
  69. }
  70. static unsigned int wm8350_codec_read(struct snd_soc_codec *codec,
  71. unsigned int reg)
  72. {
  73. struct wm8350 *wm8350 = codec->control_data;
  74. return wm8350_reg_read(wm8350, reg);
  75. }
  76. static int wm8350_codec_write(struct snd_soc_codec *codec, unsigned int reg,
  77. unsigned int value)
  78. {
  79. struct wm8350 *wm8350 = codec->control_data;
  80. return wm8350_reg_write(wm8350, reg, value);
  81. }
  82. /*
  83. * Ramp OUT1 PGA volume to minimise pops at stream startup and shutdown.
  84. */
  85. static inline int wm8350_out1_ramp_step(struct snd_soc_codec *codec)
  86. {
  87. struct wm8350_data *wm8350_data = snd_soc_codec_get_drvdata(codec);
  88. struct wm8350_output *out1 = &wm8350_data->out1;
  89. struct wm8350 *wm8350 = codec->control_data;
  90. int left_complete = 0, right_complete = 0;
  91. u16 reg, val;
  92. /* left channel */
  93. reg = wm8350_reg_read(wm8350, WM8350_LOUT1_VOLUME);
  94. val = (reg & WM8350_OUT1L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  95. if (out1->ramp == WM8350_RAMP_UP) {
  96. /* ramp step up */
  97. if (val < out1->left_vol) {
  98. val++;
  99. reg &= ~WM8350_OUT1L_VOL_MASK;
  100. wm8350_reg_write(wm8350, WM8350_LOUT1_VOLUME,
  101. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  102. } else
  103. left_complete = 1;
  104. } else if (out1->ramp == WM8350_RAMP_DOWN) {
  105. /* ramp step down */
  106. if (val > 0) {
  107. val--;
  108. reg &= ~WM8350_OUT1L_VOL_MASK;
  109. wm8350_reg_write(wm8350, WM8350_LOUT1_VOLUME,
  110. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  111. } else
  112. left_complete = 1;
  113. } else
  114. return 1;
  115. /* right channel */
  116. reg = wm8350_reg_read(wm8350, WM8350_ROUT1_VOLUME);
  117. val = (reg & WM8350_OUT1R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  118. if (out1->ramp == WM8350_RAMP_UP) {
  119. /* ramp step up */
  120. if (val < out1->right_vol) {
  121. val++;
  122. reg &= ~WM8350_OUT1R_VOL_MASK;
  123. wm8350_reg_write(wm8350, WM8350_ROUT1_VOLUME,
  124. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  125. } else
  126. right_complete = 1;
  127. } else if (out1->ramp == WM8350_RAMP_DOWN) {
  128. /* ramp step down */
  129. if (val > 0) {
  130. val--;
  131. reg &= ~WM8350_OUT1R_VOL_MASK;
  132. wm8350_reg_write(wm8350, WM8350_ROUT1_VOLUME,
  133. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  134. } else
  135. right_complete = 1;
  136. }
  137. /* only hit the update bit if either volume has changed this step */
  138. if (!left_complete || !right_complete)
  139. wm8350_set_bits(wm8350, WM8350_LOUT1_VOLUME, WM8350_OUT1_VU);
  140. return left_complete & right_complete;
  141. }
  142. /*
  143. * Ramp OUT2 PGA volume to minimise pops at stream startup and shutdown.
  144. */
  145. static inline int wm8350_out2_ramp_step(struct snd_soc_codec *codec)
  146. {
  147. struct wm8350_data *wm8350_data = snd_soc_codec_get_drvdata(codec);
  148. struct wm8350_output *out2 = &wm8350_data->out2;
  149. struct wm8350 *wm8350 = codec->control_data;
  150. int left_complete = 0, right_complete = 0;
  151. u16 reg, val;
  152. /* left channel */
  153. reg = wm8350_reg_read(wm8350, WM8350_LOUT2_VOLUME);
  154. val = (reg & WM8350_OUT2L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  155. if (out2->ramp == WM8350_RAMP_UP) {
  156. /* ramp step up */
  157. if (val < out2->left_vol) {
  158. val++;
  159. reg &= ~WM8350_OUT2L_VOL_MASK;
  160. wm8350_reg_write(wm8350, WM8350_LOUT2_VOLUME,
  161. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  162. } else
  163. left_complete = 1;
  164. } else if (out2->ramp == WM8350_RAMP_DOWN) {
  165. /* ramp step down */
  166. if (val > 0) {
  167. val--;
  168. reg &= ~WM8350_OUT2L_VOL_MASK;
  169. wm8350_reg_write(wm8350, WM8350_LOUT2_VOLUME,
  170. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  171. } else
  172. left_complete = 1;
  173. } else
  174. return 1;
  175. /* right channel */
  176. reg = wm8350_reg_read(wm8350, WM8350_ROUT2_VOLUME);
  177. val = (reg & WM8350_OUT2R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  178. if (out2->ramp == WM8350_RAMP_UP) {
  179. /* ramp step up */
  180. if (val < out2->right_vol) {
  181. val++;
  182. reg &= ~WM8350_OUT2R_VOL_MASK;
  183. wm8350_reg_write(wm8350, WM8350_ROUT2_VOLUME,
  184. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  185. } else
  186. right_complete = 1;
  187. } else if (out2->ramp == WM8350_RAMP_DOWN) {
  188. /* ramp step down */
  189. if (val > 0) {
  190. val--;
  191. reg &= ~WM8350_OUT2R_VOL_MASK;
  192. wm8350_reg_write(wm8350, WM8350_ROUT2_VOLUME,
  193. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  194. } else
  195. right_complete = 1;
  196. }
  197. /* only hit the update bit if either volume has changed this step */
  198. if (!left_complete || !right_complete)
  199. wm8350_set_bits(wm8350, WM8350_LOUT2_VOLUME, WM8350_OUT2_VU);
  200. return left_complete & right_complete;
  201. }
  202. /*
  203. * This work ramps both output PGAs at stream start/stop time to
  204. * minimise pop associated with DAPM power switching.
  205. * It's best to enable Zero Cross when ramping occurs to minimise any
  206. * zipper noises.
  207. */
  208. static void wm8350_pga_work(struct work_struct *work)
  209. {
  210. struct snd_soc_codec *codec =
  211. container_of(work, struct snd_soc_codec, delayed_work.work);
  212. struct wm8350_data *wm8350_data = snd_soc_codec_get_drvdata(codec);
  213. struct wm8350_output *out1 = &wm8350_data->out1,
  214. *out2 = &wm8350_data->out2;
  215. int i, out1_complete, out2_complete;
  216. /* do we need to ramp at all ? */
  217. if (out1->ramp == WM8350_RAMP_NONE && out2->ramp == WM8350_RAMP_NONE)
  218. return;
  219. /* PGA volumes have 6 bits of resolution to ramp */
  220. for (i = 0; i <= 63; i++) {
  221. out1_complete = 1, out2_complete = 1;
  222. if (out1->ramp != WM8350_RAMP_NONE)
  223. out1_complete = wm8350_out1_ramp_step(codec);
  224. if (out2->ramp != WM8350_RAMP_NONE)
  225. out2_complete = wm8350_out2_ramp_step(codec);
  226. /* ramp finished ? */
  227. if (out1_complete && out2_complete)
  228. break;
  229. /* we need to delay longer on the up ramp */
  230. if (out1->ramp == WM8350_RAMP_UP ||
  231. out2->ramp == WM8350_RAMP_UP) {
  232. /* delay is longer over 0dB as increases are larger */
  233. if (i >= WM8350_OUTn_0dB)
  234. schedule_timeout_interruptible(msecs_to_jiffies
  235. (2));
  236. else
  237. schedule_timeout_interruptible(msecs_to_jiffies
  238. (1));
  239. } else
  240. udelay(50); /* doesn't matter if we delay longer */
  241. }
  242. out1->ramp = WM8350_RAMP_NONE;
  243. out2->ramp = WM8350_RAMP_NONE;
  244. }
  245. /*
  246. * WM8350 Controls
  247. */
  248. static int pga_event(struct snd_soc_dapm_widget *w,
  249. struct snd_kcontrol *kcontrol, int event)
  250. {
  251. struct snd_soc_codec *codec = w->codec;
  252. struct wm8350_data *wm8350_data = snd_soc_codec_get_drvdata(codec);
  253. struct wm8350_output *out;
  254. switch (w->shift) {
  255. case 0:
  256. case 1:
  257. out = &wm8350_data->out1;
  258. break;
  259. case 2:
  260. case 3:
  261. out = &wm8350_data->out2;
  262. break;
  263. default:
  264. BUG();
  265. return -1;
  266. }
  267. switch (event) {
  268. case SND_SOC_DAPM_POST_PMU:
  269. out->ramp = WM8350_RAMP_UP;
  270. out->active = 1;
  271. if (!delayed_work_pending(&codec->delayed_work))
  272. schedule_delayed_work(&codec->delayed_work,
  273. msecs_to_jiffies(1));
  274. break;
  275. case SND_SOC_DAPM_PRE_PMD:
  276. out->ramp = WM8350_RAMP_DOWN;
  277. out->active = 0;
  278. if (!delayed_work_pending(&codec->delayed_work))
  279. schedule_delayed_work(&codec->delayed_work,
  280. msecs_to_jiffies(1));
  281. break;
  282. }
  283. return 0;
  284. }
  285. static int wm8350_put_volsw_2r_vu(struct snd_kcontrol *kcontrol,
  286. struct snd_ctl_elem_value *ucontrol)
  287. {
  288. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  289. struct wm8350_data *wm8350_priv = snd_soc_codec_get_drvdata(codec);
  290. struct wm8350_output *out = NULL;
  291. struct soc_mixer_control *mc =
  292. (struct soc_mixer_control *)kcontrol->private_value;
  293. int ret;
  294. unsigned int reg = mc->reg;
  295. u16 val;
  296. /* For OUT1 and OUT2 we shadow the values and only actually write
  297. * them out when active in order to ensure the amplifier comes on
  298. * as quietly as possible. */
  299. switch (reg) {
  300. case WM8350_LOUT1_VOLUME:
  301. out = &wm8350_priv->out1;
  302. break;
  303. case WM8350_LOUT2_VOLUME:
  304. out = &wm8350_priv->out2;
  305. break;
  306. default:
  307. break;
  308. }
  309. if (out) {
  310. out->left_vol = ucontrol->value.integer.value[0];
  311. out->right_vol = ucontrol->value.integer.value[1];
  312. if (!out->active)
  313. return 1;
  314. }
  315. ret = snd_soc_put_volsw_2r(kcontrol, ucontrol);
  316. if (ret < 0)
  317. return ret;
  318. /* now hit the volume update bits (always bit 8) */
  319. val = wm8350_codec_read(codec, reg);
  320. wm8350_codec_write(codec, reg, val | WM8350_OUT1_VU);
  321. return 1;
  322. }
  323. static int wm8350_get_volsw_2r(struct snd_kcontrol *kcontrol,
  324. struct snd_ctl_elem_value *ucontrol)
  325. {
  326. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  327. struct wm8350_data *wm8350_priv = snd_soc_codec_get_drvdata(codec);
  328. struct wm8350_output *out1 = &wm8350_priv->out1;
  329. struct wm8350_output *out2 = &wm8350_priv->out2;
  330. struct soc_mixer_control *mc =
  331. (struct soc_mixer_control *)kcontrol->private_value;
  332. unsigned int reg = mc->reg;
  333. /* If these are cached registers use the cache */
  334. switch (reg) {
  335. case WM8350_LOUT1_VOLUME:
  336. ucontrol->value.integer.value[0] = out1->left_vol;
  337. ucontrol->value.integer.value[1] = out1->right_vol;
  338. return 0;
  339. case WM8350_LOUT2_VOLUME:
  340. ucontrol->value.integer.value[0] = out2->left_vol;
  341. ucontrol->value.integer.value[1] = out2->right_vol;
  342. return 0;
  343. default:
  344. break;
  345. }
  346. return snd_soc_get_volsw_2r(kcontrol, ucontrol);
  347. }
  348. /* double control with volume update */
  349. #define SOC_WM8350_DOUBLE_R_TLV(xname, reg_left, reg_right, xshift, xmax, \
  350. xinvert, tlv_array) \
  351. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  352. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ | \
  353. SNDRV_CTL_ELEM_ACCESS_READWRITE | \
  354. SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
  355. .tlv.p = (tlv_array), \
  356. .info = snd_soc_info_volsw_2r, \
  357. .get = wm8350_get_volsw_2r, .put = wm8350_put_volsw_2r_vu, \
  358. .private_value = (unsigned long)&(struct soc_mixer_control) \
  359. {.reg = reg_left, .rreg = reg_right, .shift = xshift, \
  360. .rshift = xshift, .max = xmax, .invert = xinvert}, }
  361. static const char *wm8350_deemp[] = { "None", "32kHz", "44.1kHz", "48kHz" };
  362. static const char *wm8350_pol[] = { "Normal", "Inv R", "Inv L", "Inv L & R" };
  363. static const char *wm8350_dacmutem[] = { "Normal", "Soft" };
  364. static const char *wm8350_dacmutes[] = { "Fast", "Slow" };
  365. static const char *wm8350_adcfilter[] = { "None", "High Pass" };
  366. static const char *wm8350_adchp[] = { "44.1kHz", "8kHz", "16kHz", "32kHz" };
  367. static const char *wm8350_lr[] = { "Left", "Right" };
  368. static const struct soc_enum wm8350_enum[] = {
  369. SOC_ENUM_SINGLE(WM8350_DAC_CONTROL, 4, 4, wm8350_deemp),
  370. SOC_ENUM_SINGLE(WM8350_DAC_CONTROL, 0, 4, wm8350_pol),
  371. SOC_ENUM_SINGLE(WM8350_DAC_MUTE_VOLUME, 14, 2, wm8350_dacmutem),
  372. SOC_ENUM_SINGLE(WM8350_DAC_MUTE_VOLUME, 13, 2, wm8350_dacmutes),
  373. SOC_ENUM_SINGLE(WM8350_ADC_CONTROL, 15, 2, wm8350_adcfilter),
  374. SOC_ENUM_SINGLE(WM8350_ADC_CONTROL, 8, 4, wm8350_adchp),
  375. SOC_ENUM_SINGLE(WM8350_ADC_CONTROL, 0, 4, wm8350_pol),
  376. SOC_ENUM_SINGLE(WM8350_INPUT_MIXER_VOLUME, 15, 2, wm8350_lr),
  377. };
  378. static DECLARE_TLV_DB_SCALE(pre_amp_tlv, -1200, 3525, 0);
  379. static DECLARE_TLV_DB_SCALE(out_pga_tlv, -5700, 600, 0);
  380. static DECLARE_TLV_DB_SCALE(dac_pcm_tlv, -7163, 36, 1);
  381. static DECLARE_TLV_DB_SCALE(adc_pcm_tlv, -12700, 50, 1);
  382. static DECLARE_TLV_DB_SCALE(out_mix_tlv, -1500, 300, 1);
  383. static const unsigned int capture_sd_tlv[] = {
  384. TLV_DB_RANGE_HEAD(2),
  385. 0, 12, TLV_DB_SCALE_ITEM(-3600, 300, 1),
  386. 13, 15, TLV_DB_SCALE_ITEM(0, 0, 0),
  387. };
  388. static const struct snd_kcontrol_new wm8350_snd_controls[] = {
  389. SOC_ENUM("Playback Deemphasis", wm8350_enum[0]),
  390. SOC_ENUM("Playback DAC Inversion", wm8350_enum[1]),
  391. SOC_WM8350_DOUBLE_R_TLV("Playback PCM Volume",
  392. WM8350_DAC_DIGITAL_VOLUME_L,
  393. WM8350_DAC_DIGITAL_VOLUME_R,
  394. 0, 255, 0, dac_pcm_tlv),
  395. SOC_ENUM("Playback PCM Mute Function", wm8350_enum[2]),
  396. SOC_ENUM("Playback PCM Mute Speed", wm8350_enum[3]),
  397. SOC_ENUM("Capture PCM Filter", wm8350_enum[4]),
  398. SOC_ENUM("Capture PCM HP Filter", wm8350_enum[5]),
  399. SOC_ENUM("Capture ADC Inversion", wm8350_enum[6]),
  400. SOC_WM8350_DOUBLE_R_TLV("Capture PCM Volume",
  401. WM8350_ADC_DIGITAL_VOLUME_L,
  402. WM8350_ADC_DIGITAL_VOLUME_R,
  403. 0, 255, 0, adc_pcm_tlv),
  404. SOC_DOUBLE_TLV("Capture Sidetone Volume",
  405. WM8350_ADC_DIVIDER,
  406. 8, 4, 15, 1, capture_sd_tlv),
  407. SOC_WM8350_DOUBLE_R_TLV("Capture Volume",
  408. WM8350_LEFT_INPUT_VOLUME,
  409. WM8350_RIGHT_INPUT_VOLUME,
  410. 2, 63, 0, pre_amp_tlv),
  411. SOC_DOUBLE_R("Capture ZC Switch",
  412. WM8350_LEFT_INPUT_VOLUME,
  413. WM8350_RIGHT_INPUT_VOLUME, 13, 1, 0),
  414. SOC_SINGLE_TLV("Left Input Left Sidetone Volume",
  415. WM8350_OUTPUT_LEFT_MIXER_VOLUME, 1, 7, 0, out_mix_tlv),
  416. SOC_SINGLE_TLV("Left Input Right Sidetone Volume",
  417. WM8350_OUTPUT_LEFT_MIXER_VOLUME,
  418. 5, 7, 0, out_mix_tlv),
  419. SOC_SINGLE_TLV("Left Input Bypass Volume",
  420. WM8350_OUTPUT_LEFT_MIXER_VOLUME,
  421. 9, 7, 0, out_mix_tlv),
  422. SOC_SINGLE_TLV("Right Input Left Sidetone Volume",
  423. WM8350_OUTPUT_RIGHT_MIXER_VOLUME,
  424. 1, 7, 0, out_mix_tlv),
  425. SOC_SINGLE_TLV("Right Input Right Sidetone Volume",
  426. WM8350_OUTPUT_RIGHT_MIXER_VOLUME,
  427. 5, 7, 0, out_mix_tlv),
  428. SOC_SINGLE_TLV("Right Input Bypass Volume",
  429. WM8350_OUTPUT_RIGHT_MIXER_VOLUME,
  430. 13, 7, 0, out_mix_tlv),
  431. SOC_SINGLE("Left Input Mixer +20dB Switch",
  432. WM8350_INPUT_MIXER_VOLUME_L, 0, 1, 0),
  433. SOC_SINGLE("Right Input Mixer +20dB Switch",
  434. WM8350_INPUT_MIXER_VOLUME_R, 0, 1, 0),
  435. SOC_SINGLE_TLV("Out4 Capture Volume",
  436. WM8350_INPUT_MIXER_VOLUME,
  437. 1, 7, 0, out_mix_tlv),
  438. SOC_WM8350_DOUBLE_R_TLV("Out1 Playback Volume",
  439. WM8350_LOUT1_VOLUME,
  440. WM8350_ROUT1_VOLUME,
  441. 2, 63, 0, out_pga_tlv),
  442. SOC_DOUBLE_R("Out1 Playback ZC Switch",
  443. WM8350_LOUT1_VOLUME,
  444. WM8350_ROUT1_VOLUME, 13, 1, 0),
  445. SOC_WM8350_DOUBLE_R_TLV("Out2 Playback Volume",
  446. WM8350_LOUT2_VOLUME,
  447. WM8350_ROUT2_VOLUME,
  448. 2, 63, 0, out_pga_tlv),
  449. SOC_DOUBLE_R("Out2 Playback ZC Switch", WM8350_LOUT2_VOLUME,
  450. WM8350_ROUT2_VOLUME, 13, 1, 0),
  451. SOC_SINGLE("Out2 Right Invert Switch", WM8350_ROUT2_VOLUME, 10, 1, 0),
  452. SOC_SINGLE_TLV("Out2 Beep Volume", WM8350_BEEP_VOLUME,
  453. 5, 7, 0, out_mix_tlv),
  454. SOC_DOUBLE_R("Out1 Playback Switch",
  455. WM8350_LOUT1_VOLUME,
  456. WM8350_ROUT1_VOLUME,
  457. 14, 1, 1),
  458. SOC_DOUBLE_R("Out2 Playback Switch",
  459. WM8350_LOUT2_VOLUME,
  460. WM8350_ROUT2_VOLUME,
  461. 14, 1, 1),
  462. };
  463. /*
  464. * DAPM Controls
  465. */
  466. /* Left Playback Mixer */
  467. static const struct snd_kcontrol_new wm8350_left_play_mixer_controls[] = {
  468. SOC_DAPM_SINGLE("Playback Switch",
  469. WM8350_LEFT_MIXER_CONTROL, 11, 1, 0),
  470. SOC_DAPM_SINGLE("Left Bypass Switch",
  471. WM8350_LEFT_MIXER_CONTROL, 2, 1, 0),
  472. SOC_DAPM_SINGLE("Right Playback Switch",
  473. WM8350_LEFT_MIXER_CONTROL, 12, 1, 0),
  474. SOC_DAPM_SINGLE("Left Sidetone Switch",
  475. WM8350_LEFT_MIXER_CONTROL, 0, 1, 0),
  476. SOC_DAPM_SINGLE("Right Sidetone Switch",
  477. WM8350_LEFT_MIXER_CONTROL, 1, 1, 0),
  478. };
  479. /* Right Playback Mixer */
  480. static const struct snd_kcontrol_new wm8350_right_play_mixer_controls[] = {
  481. SOC_DAPM_SINGLE("Playback Switch",
  482. WM8350_RIGHT_MIXER_CONTROL, 12, 1, 0),
  483. SOC_DAPM_SINGLE("Right Bypass Switch",
  484. WM8350_RIGHT_MIXER_CONTROL, 3, 1, 0),
  485. SOC_DAPM_SINGLE("Left Playback Switch",
  486. WM8350_RIGHT_MIXER_CONTROL, 11, 1, 0),
  487. SOC_DAPM_SINGLE("Left Sidetone Switch",
  488. WM8350_RIGHT_MIXER_CONTROL, 0, 1, 0),
  489. SOC_DAPM_SINGLE("Right Sidetone Switch",
  490. WM8350_RIGHT_MIXER_CONTROL, 1, 1, 0),
  491. };
  492. /* Out4 Mixer */
  493. static const struct snd_kcontrol_new wm8350_out4_mixer_controls[] = {
  494. SOC_DAPM_SINGLE("Right Playback Switch",
  495. WM8350_OUT4_MIXER_CONTROL, 12, 1, 0),
  496. SOC_DAPM_SINGLE("Left Playback Switch",
  497. WM8350_OUT4_MIXER_CONTROL, 11, 1, 0),
  498. SOC_DAPM_SINGLE("Right Capture Switch",
  499. WM8350_OUT4_MIXER_CONTROL, 9, 1, 0),
  500. SOC_DAPM_SINGLE("Out3 Playback Switch",
  501. WM8350_OUT4_MIXER_CONTROL, 2, 1, 0),
  502. SOC_DAPM_SINGLE("Right Mixer Switch",
  503. WM8350_OUT4_MIXER_CONTROL, 1, 1, 0),
  504. SOC_DAPM_SINGLE("Left Mixer Switch",
  505. WM8350_OUT4_MIXER_CONTROL, 0, 1, 0),
  506. };
  507. /* Out3 Mixer */
  508. static const struct snd_kcontrol_new wm8350_out3_mixer_controls[] = {
  509. SOC_DAPM_SINGLE("Left Playback Switch",
  510. WM8350_OUT3_MIXER_CONTROL, 11, 1, 0),
  511. SOC_DAPM_SINGLE("Left Capture Switch",
  512. WM8350_OUT3_MIXER_CONTROL, 8, 1, 0),
  513. SOC_DAPM_SINGLE("Out4 Playback Switch",
  514. WM8350_OUT3_MIXER_CONTROL, 3, 1, 0),
  515. SOC_DAPM_SINGLE("Left Mixer Switch",
  516. WM8350_OUT3_MIXER_CONTROL, 0, 1, 0),
  517. };
  518. /* Left Input Mixer */
  519. static const struct snd_kcontrol_new wm8350_left_capt_mixer_controls[] = {
  520. SOC_DAPM_SINGLE_TLV("L2 Capture Volume",
  521. WM8350_INPUT_MIXER_VOLUME_L, 1, 7, 0, out_mix_tlv),
  522. SOC_DAPM_SINGLE_TLV("L3 Capture Volume",
  523. WM8350_INPUT_MIXER_VOLUME_L, 9, 7, 0, out_mix_tlv),
  524. SOC_DAPM_SINGLE("PGA Capture Switch",
  525. WM8350_LEFT_INPUT_VOLUME, 14, 1, 1),
  526. };
  527. /* Right Input Mixer */
  528. static const struct snd_kcontrol_new wm8350_right_capt_mixer_controls[] = {
  529. SOC_DAPM_SINGLE_TLV("L2 Capture Volume",
  530. WM8350_INPUT_MIXER_VOLUME_R, 5, 7, 0, out_mix_tlv),
  531. SOC_DAPM_SINGLE_TLV("L3 Capture Volume",
  532. WM8350_INPUT_MIXER_VOLUME_R, 13, 7, 0, out_mix_tlv),
  533. SOC_DAPM_SINGLE("PGA Capture Switch",
  534. WM8350_RIGHT_INPUT_VOLUME, 14, 1, 1),
  535. };
  536. /* Left Mic Mixer */
  537. static const struct snd_kcontrol_new wm8350_left_mic_mixer_controls[] = {
  538. SOC_DAPM_SINGLE("INN Capture Switch", WM8350_INPUT_CONTROL, 1, 1, 0),
  539. SOC_DAPM_SINGLE("INP Capture Switch", WM8350_INPUT_CONTROL, 0, 1, 0),
  540. SOC_DAPM_SINGLE("IN2 Capture Switch", WM8350_INPUT_CONTROL, 2, 1, 0),
  541. };
  542. /* Right Mic Mixer */
  543. static const struct snd_kcontrol_new wm8350_right_mic_mixer_controls[] = {
  544. SOC_DAPM_SINGLE("INN Capture Switch", WM8350_INPUT_CONTROL, 9, 1, 0),
  545. SOC_DAPM_SINGLE("INP Capture Switch", WM8350_INPUT_CONTROL, 8, 1, 0),
  546. SOC_DAPM_SINGLE("IN2 Capture Switch", WM8350_INPUT_CONTROL, 10, 1, 0),
  547. };
  548. /* Beep Switch */
  549. static const struct snd_kcontrol_new wm8350_beep_switch_controls =
  550. SOC_DAPM_SINGLE("Switch", WM8350_BEEP_VOLUME, 15, 1, 1);
  551. /* Out4 Capture Mux */
  552. static const struct snd_kcontrol_new wm8350_out4_capture_controls =
  553. SOC_DAPM_ENUM("Route", wm8350_enum[7]);
  554. static const struct snd_soc_dapm_widget wm8350_dapm_widgets[] = {
  555. SND_SOC_DAPM_PGA("IN3R PGA", WM8350_POWER_MGMT_2, 11, 0, NULL, 0),
  556. SND_SOC_DAPM_PGA("IN3L PGA", WM8350_POWER_MGMT_2, 10, 0, NULL, 0),
  557. SND_SOC_DAPM_PGA_E("Right Out2 PGA", WM8350_POWER_MGMT_3, 3, 0, NULL,
  558. 0, pga_event,
  559. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  560. SND_SOC_DAPM_PGA_E("Left Out2 PGA", WM8350_POWER_MGMT_3, 2, 0, NULL, 0,
  561. pga_event,
  562. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  563. SND_SOC_DAPM_PGA_E("Right Out1 PGA", WM8350_POWER_MGMT_3, 1, 0, NULL,
  564. 0, pga_event,
  565. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  566. SND_SOC_DAPM_PGA_E("Left Out1 PGA", WM8350_POWER_MGMT_3, 0, 0, NULL, 0,
  567. pga_event,
  568. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  569. SND_SOC_DAPM_MIXER("Right Capture Mixer", WM8350_POWER_MGMT_2,
  570. 7, 0, &wm8350_right_capt_mixer_controls[0],
  571. ARRAY_SIZE(wm8350_right_capt_mixer_controls)),
  572. SND_SOC_DAPM_MIXER("Left Capture Mixer", WM8350_POWER_MGMT_2,
  573. 6, 0, &wm8350_left_capt_mixer_controls[0],
  574. ARRAY_SIZE(wm8350_left_capt_mixer_controls)),
  575. SND_SOC_DAPM_MIXER("Out4 Mixer", WM8350_POWER_MGMT_2, 5, 0,
  576. &wm8350_out4_mixer_controls[0],
  577. ARRAY_SIZE(wm8350_out4_mixer_controls)),
  578. SND_SOC_DAPM_MIXER("Out3 Mixer", WM8350_POWER_MGMT_2, 4, 0,
  579. &wm8350_out3_mixer_controls[0],
  580. ARRAY_SIZE(wm8350_out3_mixer_controls)),
  581. SND_SOC_DAPM_MIXER("Right Playback Mixer", WM8350_POWER_MGMT_2, 1, 0,
  582. &wm8350_right_play_mixer_controls[0],
  583. ARRAY_SIZE(wm8350_right_play_mixer_controls)),
  584. SND_SOC_DAPM_MIXER("Left Playback Mixer", WM8350_POWER_MGMT_2, 0, 0,
  585. &wm8350_left_play_mixer_controls[0],
  586. ARRAY_SIZE(wm8350_left_play_mixer_controls)),
  587. SND_SOC_DAPM_MIXER("Left Mic Mixer", WM8350_POWER_MGMT_2, 8, 0,
  588. &wm8350_left_mic_mixer_controls[0],
  589. ARRAY_SIZE(wm8350_left_mic_mixer_controls)),
  590. SND_SOC_DAPM_MIXER("Right Mic Mixer", WM8350_POWER_MGMT_2, 9, 0,
  591. &wm8350_right_mic_mixer_controls[0],
  592. ARRAY_SIZE(wm8350_right_mic_mixer_controls)),
  593. /* virtual mixer for Beep and Out2R */
  594. SND_SOC_DAPM_MIXER("Out2 Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  595. SND_SOC_DAPM_SWITCH("Beep", WM8350_POWER_MGMT_3, 7, 0,
  596. &wm8350_beep_switch_controls),
  597. SND_SOC_DAPM_ADC("Right ADC", "Right Capture",
  598. WM8350_POWER_MGMT_4, 3, 0),
  599. SND_SOC_DAPM_ADC("Left ADC", "Left Capture",
  600. WM8350_POWER_MGMT_4, 2, 0),
  601. SND_SOC_DAPM_DAC("Right DAC", "Right Playback",
  602. WM8350_POWER_MGMT_4, 5, 0),
  603. SND_SOC_DAPM_DAC("Left DAC", "Left Playback",
  604. WM8350_POWER_MGMT_4, 4, 0),
  605. SND_SOC_DAPM_MICBIAS("Mic Bias", WM8350_POWER_MGMT_1, 4, 0),
  606. SND_SOC_DAPM_MUX("Out4 Capture Channel", SND_SOC_NOPM, 0, 0,
  607. &wm8350_out4_capture_controls),
  608. SND_SOC_DAPM_OUTPUT("OUT1R"),
  609. SND_SOC_DAPM_OUTPUT("OUT1L"),
  610. SND_SOC_DAPM_OUTPUT("OUT2R"),
  611. SND_SOC_DAPM_OUTPUT("OUT2L"),
  612. SND_SOC_DAPM_OUTPUT("OUT3"),
  613. SND_SOC_DAPM_OUTPUT("OUT4"),
  614. SND_SOC_DAPM_INPUT("IN1RN"),
  615. SND_SOC_DAPM_INPUT("IN1RP"),
  616. SND_SOC_DAPM_INPUT("IN2R"),
  617. SND_SOC_DAPM_INPUT("IN1LP"),
  618. SND_SOC_DAPM_INPUT("IN1LN"),
  619. SND_SOC_DAPM_INPUT("IN2L"),
  620. SND_SOC_DAPM_INPUT("IN3R"),
  621. SND_SOC_DAPM_INPUT("IN3L"),
  622. };
  623. static const struct snd_soc_dapm_route audio_map[] = {
  624. /* left playback mixer */
  625. {"Left Playback Mixer", "Playback Switch", "Left DAC"},
  626. {"Left Playback Mixer", "Left Bypass Switch", "IN3L PGA"},
  627. {"Left Playback Mixer", "Right Playback Switch", "Right DAC"},
  628. {"Left Playback Mixer", "Left Sidetone Switch", "Left Mic Mixer"},
  629. {"Left Playback Mixer", "Right Sidetone Switch", "Right Mic Mixer"},
  630. /* right playback mixer */
  631. {"Right Playback Mixer", "Playback Switch", "Right DAC"},
  632. {"Right Playback Mixer", "Right Bypass Switch", "IN3R PGA"},
  633. {"Right Playback Mixer", "Left Playback Switch", "Left DAC"},
  634. {"Right Playback Mixer", "Left Sidetone Switch", "Left Mic Mixer"},
  635. {"Right Playback Mixer", "Right Sidetone Switch", "Right Mic Mixer"},
  636. /* out4 playback mixer */
  637. {"Out4 Mixer", "Right Playback Switch", "Right DAC"},
  638. {"Out4 Mixer", "Left Playback Switch", "Left DAC"},
  639. {"Out4 Mixer", "Right Capture Switch", "Right Capture Mixer"},
  640. {"Out4 Mixer", "Out3 Playback Switch", "Out3 Mixer"},
  641. {"Out4 Mixer", "Right Mixer Switch", "Right Playback Mixer"},
  642. {"Out4 Mixer", "Left Mixer Switch", "Left Playback Mixer"},
  643. {"OUT4", NULL, "Out4 Mixer"},
  644. /* out3 playback mixer */
  645. {"Out3 Mixer", "Left Playback Switch", "Left DAC"},
  646. {"Out3 Mixer", "Left Capture Switch", "Left Capture Mixer"},
  647. {"Out3 Mixer", "Left Mixer Switch", "Left Playback Mixer"},
  648. {"Out3 Mixer", "Out4 Playback Switch", "Out4 Mixer"},
  649. {"OUT3", NULL, "Out3 Mixer"},
  650. /* out2 */
  651. {"Right Out2 PGA", NULL, "Right Playback Mixer"},
  652. {"Left Out2 PGA", NULL, "Left Playback Mixer"},
  653. {"OUT2L", NULL, "Left Out2 PGA"},
  654. {"OUT2R", NULL, "Right Out2 PGA"},
  655. /* out1 */
  656. {"Right Out1 PGA", NULL, "Right Playback Mixer"},
  657. {"Left Out1 PGA", NULL, "Left Playback Mixer"},
  658. {"OUT1L", NULL, "Left Out1 PGA"},
  659. {"OUT1R", NULL, "Right Out1 PGA"},
  660. /* ADCs */
  661. {"Left ADC", NULL, "Left Capture Mixer"},
  662. {"Right ADC", NULL, "Right Capture Mixer"},
  663. /* Left capture mixer */
  664. {"Left Capture Mixer", "L2 Capture Volume", "IN2L"},
  665. {"Left Capture Mixer", "L3 Capture Volume", "IN3L PGA"},
  666. {"Left Capture Mixer", "PGA Capture Switch", "Left Mic Mixer"},
  667. {"Left Capture Mixer", NULL, "Out4 Capture Channel"},
  668. /* Right capture mixer */
  669. {"Right Capture Mixer", "L2 Capture Volume", "IN2R"},
  670. {"Right Capture Mixer", "L3 Capture Volume", "IN3R PGA"},
  671. {"Right Capture Mixer", "PGA Capture Switch", "Right Mic Mixer"},
  672. {"Right Capture Mixer", NULL, "Out4 Capture Channel"},
  673. /* L3 Inputs */
  674. {"IN3L PGA", NULL, "IN3L"},
  675. {"IN3R PGA", NULL, "IN3R"},
  676. /* Left Mic mixer */
  677. {"Left Mic Mixer", "INN Capture Switch", "IN1LN"},
  678. {"Left Mic Mixer", "INP Capture Switch", "IN1LP"},
  679. {"Left Mic Mixer", "IN2 Capture Switch", "IN2L"},
  680. /* Right Mic mixer */
  681. {"Right Mic Mixer", "INN Capture Switch", "IN1RN"},
  682. {"Right Mic Mixer", "INP Capture Switch", "IN1RP"},
  683. {"Right Mic Mixer", "IN2 Capture Switch", "IN2R"},
  684. /* out 4 capture */
  685. {"Out4 Capture Channel", NULL, "Out4 Mixer"},
  686. /* Beep */
  687. {"Beep", NULL, "IN3R PGA"},
  688. };
  689. static int wm8350_add_widgets(struct snd_soc_codec *codec)
  690. {
  691. int ret;
  692. ret = snd_soc_dapm_new_controls(codec,
  693. wm8350_dapm_widgets,
  694. ARRAY_SIZE(wm8350_dapm_widgets));
  695. if (ret != 0) {
  696. dev_err(codec->dev, "dapm control register failed\n");
  697. return ret;
  698. }
  699. /* set up audio paths */
  700. ret = snd_soc_dapm_add_routes(codec, audio_map, ARRAY_SIZE(audio_map));
  701. if (ret != 0) {
  702. dev_err(codec->dev, "DAPM route register failed\n");
  703. return ret;
  704. }
  705. return 0;
  706. }
  707. static int wm8350_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  708. int clk_id, unsigned int freq, int dir)
  709. {
  710. struct snd_soc_codec *codec = codec_dai->codec;
  711. struct wm8350 *wm8350 = codec->control_data;
  712. u16 fll_4;
  713. switch (clk_id) {
  714. case WM8350_MCLK_SEL_MCLK:
  715. wm8350_clear_bits(wm8350, WM8350_CLOCK_CONTROL_1,
  716. WM8350_MCLK_SEL);
  717. break;
  718. case WM8350_MCLK_SEL_PLL_MCLK:
  719. case WM8350_MCLK_SEL_PLL_DAC:
  720. case WM8350_MCLK_SEL_PLL_ADC:
  721. case WM8350_MCLK_SEL_PLL_32K:
  722. wm8350_set_bits(wm8350, WM8350_CLOCK_CONTROL_1,
  723. WM8350_MCLK_SEL);
  724. fll_4 = wm8350_codec_read(codec, WM8350_FLL_CONTROL_4) &
  725. ~WM8350_FLL_CLK_SRC_MASK;
  726. wm8350_codec_write(codec, WM8350_FLL_CONTROL_4, fll_4 | clk_id);
  727. break;
  728. }
  729. /* MCLK direction */
  730. if (dir == SND_SOC_CLOCK_OUT)
  731. wm8350_set_bits(wm8350, WM8350_CLOCK_CONTROL_2,
  732. WM8350_MCLK_DIR);
  733. else
  734. wm8350_clear_bits(wm8350, WM8350_CLOCK_CONTROL_2,
  735. WM8350_MCLK_DIR);
  736. return 0;
  737. }
  738. static int wm8350_set_clkdiv(struct snd_soc_dai *codec_dai, int div_id, int div)
  739. {
  740. struct snd_soc_codec *codec = codec_dai->codec;
  741. u16 val;
  742. switch (div_id) {
  743. case WM8350_ADC_CLKDIV:
  744. val = wm8350_codec_read(codec, WM8350_ADC_DIVIDER) &
  745. ~WM8350_ADC_CLKDIV_MASK;
  746. wm8350_codec_write(codec, WM8350_ADC_DIVIDER, val | div);
  747. break;
  748. case WM8350_DAC_CLKDIV:
  749. val = wm8350_codec_read(codec, WM8350_DAC_CLOCK_CONTROL) &
  750. ~WM8350_DAC_CLKDIV_MASK;
  751. wm8350_codec_write(codec, WM8350_DAC_CLOCK_CONTROL, val | div);
  752. break;
  753. case WM8350_BCLK_CLKDIV:
  754. val = wm8350_codec_read(codec, WM8350_CLOCK_CONTROL_1) &
  755. ~WM8350_BCLK_DIV_MASK;
  756. wm8350_codec_write(codec, WM8350_CLOCK_CONTROL_1, val | div);
  757. break;
  758. case WM8350_OPCLK_CLKDIV:
  759. val = wm8350_codec_read(codec, WM8350_CLOCK_CONTROL_1) &
  760. ~WM8350_OPCLK_DIV_MASK;
  761. wm8350_codec_write(codec, WM8350_CLOCK_CONTROL_1, val | div);
  762. break;
  763. case WM8350_SYS_CLKDIV:
  764. val = wm8350_codec_read(codec, WM8350_CLOCK_CONTROL_1) &
  765. ~WM8350_MCLK_DIV_MASK;
  766. wm8350_codec_write(codec, WM8350_CLOCK_CONTROL_1, val | div);
  767. break;
  768. case WM8350_DACLR_CLKDIV:
  769. val = wm8350_codec_read(codec, WM8350_DAC_LR_RATE) &
  770. ~WM8350_DACLRC_RATE_MASK;
  771. wm8350_codec_write(codec, WM8350_DAC_LR_RATE, val | div);
  772. break;
  773. case WM8350_ADCLR_CLKDIV:
  774. val = wm8350_codec_read(codec, WM8350_ADC_LR_RATE) &
  775. ~WM8350_ADCLRC_RATE_MASK;
  776. wm8350_codec_write(codec, WM8350_ADC_LR_RATE, val | div);
  777. break;
  778. default:
  779. return -EINVAL;
  780. }
  781. return 0;
  782. }
  783. static int wm8350_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
  784. {
  785. struct snd_soc_codec *codec = codec_dai->codec;
  786. u16 iface = wm8350_codec_read(codec, WM8350_AI_FORMATING) &
  787. ~(WM8350_AIF_BCLK_INV | WM8350_AIF_LRCLK_INV | WM8350_AIF_FMT_MASK);
  788. u16 master = wm8350_codec_read(codec, WM8350_AI_DAC_CONTROL) &
  789. ~WM8350_BCLK_MSTR;
  790. u16 dac_lrc = wm8350_codec_read(codec, WM8350_DAC_LR_RATE) &
  791. ~WM8350_DACLRC_ENA;
  792. u16 adc_lrc = wm8350_codec_read(codec, WM8350_ADC_LR_RATE) &
  793. ~WM8350_ADCLRC_ENA;
  794. /* set master/slave audio interface */
  795. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  796. case SND_SOC_DAIFMT_CBM_CFM:
  797. master |= WM8350_BCLK_MSTR;
  798. dac_lrc |= WM8350_DACLRC_ENA;
  799. adc_lrc |= WM8350_ADCLRC_ENA;
  800. break;
  801. case SND_SOC_DAIFMT_CBS_CFS:
  802. break;
  803. default:
  804. return -EINVAL;
  805. }
  806. /* interface format */
  807. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  808. case SND_SOC_DAIFMT_I2S:
  809. iface |= 0x2 << 8;
  810. break;
  811. case SND_SOC_DAIFMT_RIGHT_J:
  812. break;
  813. case SND_SOC_DAIFMT_LEFT_J:
  814. iface |= 0x1 << 8;
  815. break;
  816. case SND_SOC_DAIFMT_DSP_A:
  817. iface |= 0x3 << 8;
  818. break;
  819. case SND_SOC_DAIFMT_DSP_B:
  820. iface |= 0x3 << 8 | WM8350_AIF_LRCLK_INV;
  821. break;
  822. default:
  823. return -EINVAL;
  824. }
  825. /* clock inversion */
  826. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  827. case SND_SOC_DAIFMT_NB_NF:
  828. break;
  829. case SND_SOC_DAIFMT_IB_IF:
  830. iface |= WM8350_AIF_LRCLK_INV | WM8350_AIF_BCLK_INV;
  831. break;
  832. case SND_SOC_DAIFMT_IB_NF:
  833. iface |= WM8350_AIF_BCLK_INV;
  834. break;
  835. case SND_SOC_DAIFMT_NB_IF:
  836. iface |= WM8350_AIF_LRCLK_INV;
  837. break;
  838. default:
  839. return -EINVAL;
  840. }
  841. wm8350_codec_write(codec, WM8350_AI_FORMATING, iface);
  842. wm8350_codec_write(codec, WM8350_AI_DAC_CONTROL, master);
  843. wm8350_codec_write(codec, WM8350_DAC_LR_RATE, dac_lrc);
  844. wm8350_codec_write(codec, WM8350_ADC_LR_RATE, adc_lrc);
  845. return 0;
  846. }
  847. static int wm8350_pcm_trigger(struct snd_pcm_substream *substream,
  848. int cmd, struct snd_soc_dai *codec_dai)
  849. {
  850. struct snd_soc_codec *codec = codec_dai->codec;
  851. int master = wm8350_codec_cache_read(codec, WM8350_AI_DAC_CONTROL) &
  852. WM8350_BCLK_MSTR;
  853. int enabled = 0;
  854. /* Check that the DACs or ADCs are enabled since they are
  855. * required for LRC in master mode. The DACs or ADCs need a
  856. * valid audio path i.e. pin -> ADC or DAC -> pin before
  857. * the LRC will be enabled in master mode. */
  858. if (!master || cmd != SNDRV_PCM_TRIGGER_START)
  859. return 0;
  860. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  861. enabled = wm8350_codec_cache_read(codec, WM8350_POWER_MGMT_4) &
  862. (WM8350_ADCR_ENA | WM8350_ADCL_ENA);
  863. } else {
  864. enabled = wm8350_codec_cache_read(codec, WM8350_POWER_MGMT_4) &
  865. (WM8350_DACR_ENA | WM8350_DACL_ENA);
  866. }
  867. if (!enabled) {
  868. dev_err(codec->dev,
  869. "%s: invalid audio path - no clocks available\n",
  870. __func__);
  871. return -EINVAL;
  872. }
  873. return 0;
  874. }
  875. static int wm8350_pcm_hw_params(struct snd_pcm_substream *substream,
  876. struct snd_pcm_hw_params *params,
  877. struct snd_soc_dai *codec_dai)
  878. {
  879. struct snd_soc_codec *codec = codec_dai->codec;
  880. struct wm8350 *wm8350 = codec->control_data;
  881. u16 iface = wm8350_codec_read(codec, WM8350_AI_FORMATING) &
  882. ~WM8350_AIF_WL_MASK;
  883. /* bit size */
  884. switch (params_format(params)) {
  885. case SNDRV_PCM_FORMAT_S16_LE:
  886. break;
  887. case SNDRV_PCM_FORMAT_S20_3LE:
  888. iface |= 0x1 << 10;
  889. break;
  890. case SNDRV_PCM_FORMAT_S24_LE:
  891. iface |= 0x2 << 10;
  892. break;
  893. case SNDRV_PCM_FORMAT_S32_LE:
  894. iface |= 0x3 << 10;
  895. break;
  896. }
  897. wm8350_codec_write(codec, WM8350_AI_FORMATING, iface);
  898. /* The sloping stopband filter is recommended for use with
  899. * lower sample rates to improve performance.
  900. */
  901. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  902. if (params_rate(params) < 24000)
  903. wm8350_set_bits(wm8350, WM8350_DAC_MUTE_VOLUME,
  904. WM8350_DAC_SB_FILT);
  905. else
  906. wm8350_clear_bits(wm8350, WM8350_DAC_MUTE_VOLUME,
  907. WM8350_DAC_SB_FILT);
  908. }
  909. return 0;
  910. }
  911. static int wm8350_mute(struct snd_soc_dai *dai, int mute)
  912. {
  913. struct snd_soc_codec *codec = dai->codec;
  914. struct wm8350 *wm8350 = codec->control_data;
  915. if (mute)
  916. wm8350_set_bits(wm8350, WM8350_DAC_MUTE, WM8350_DAC_MUTE_ENA);
  917. else
  918. wm8350_clear_bits(wm8350, WM8350_DAC_MUTE, WM8350_DAC_MUTE_ENA);
  919. return 0;
  920. }
  921. /* FLL divisors */
  922. struct _fll_div {
  923. int div; /* FLL_OUTDIV */
  924. int n;
  925. int k;
  926. int ratio; /* FLL_FRATIO */
  927. };
  928. /* The size in bits of the fll divide multiplied by 10
  929. * to allow rounding later */
  930. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  931. static inline int fll_factors(struct _fll_div *fll_div, unsigned int input,
  932. unsigned int output)
  933. {
  934. u64 Kpart;
  935. unsigned int t1, t2, K, Nmod;
  936. if (output >= 2815250 && output <= 3125000)
  937. fll_div->div = 0x4;
  938. else if (output >= 5625000 && output <= 6250000)
  939. fll_div->div = 0x3;
  940. else if (output >= 11250000 && output <= 12500000)
  941. fll_div->div = 0x2;
  942. else if (output >= 22500000 && output <= 25000000)
  943. fll_div->div = 0x1;
  944. else {
  945. printk(KERN_ERR "wm8350: fll freq %d out of range\n", output);
  946. return -EINVAL;
  947. }
  948. if (input > 48000)
  949. fll_div->ratio = 1;
  950. else
  951. fll_div->ratio = 8;
  952. t1 = output * (1 << (fll_div->div + 1));
  953. t2 = input * fll_div->ratio;
  954. fll_div->n = t1 / t2;
  955. Nmod = t1 % t2;
  956. if (Nmod) {
  957. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  958. do_div(Kpart, t2);
  959. K = Kpart & 0xFFFFFFFF;
  960. /* Check if we need to round */
  961. if ((K % 10) >= 5)
  962. K += 5;
  963. /* Move down to proper range now rounding is done */
  964. K /= 10;
  965. fll_div->k = K;
  966. } else
  967. fll_div->k = 0;
  968. return 0;
  969. }
  970. static int wm8350_set_fll(struct snd_soc_dai *codec_dai,
  971. int pll_id, int source, unsigned int freq_in,
  972. unsigned int freq_out)
  973. {
  974. struct snd_soc_codec *codec = codec_dai->codec;
  975. struct wm8350 *wm8350 = codec->control_data;
  976. struct wm8350_data *priv = snd_soc_codec_get_drvdata(codec);
  977. struct _fll_div fll_div;
  978. int ret = 0;
  979. u16 fll_1, fll_4;
  980. if (freq_in == priv->fll_freq_in && freq_out == priv->fll_freq_out)
  981. return 0;
  982. /* power down FLL - we need to do this for reconfiguration */
  983. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_4,
  984. WM8350_FLL_ENA | WM8350_FLL_OSC_ENA);
  985. if (freq_out == 0 || freq_in == 0)
  986. return ret;
  987. ret = fll_factors(&fll_div, freq_in, freq_out);
  988. if (ret < 0)
  989. return ret;
  990. dev_dbg(wm8350->dev,
  991. "FLL in %u FLL out %u N 0x%x K 0x%x div %d ratio %d",
  992. freq_in, freq_out, fll_div.n, fll_div.k, fll_div.div,
  993. fll_div.ratio);
  994. /* set up N.K & dividers */
  995. fll_1 = wm8350_codec_read(codec, WM8350_FLL_CONTROL_1) &
  996. ~(WM8350_FLL_OUTDIV_MASK | WM8350_FLL_RSP_RATE_MASK | 0xc000);
  997. wm8350_codec_write(codec, WM8350_FLL_CONTROL_1,
  998. fll_1 | (fll_div.div << 8) | 0x50);
  999. wm8350_codec_write(codec, WM8350_FLL_CONTROL_2,
  1000. (fll_div.ratio << 11) | (fll_div.
  1001. n & WM8350_FLL_N_MASK));
  1002. wm8350_codec_write(codec, WM8350_FLL_CONTROL_3, fll_div.k);
  1003. fll_4 = wm8350_codec_read(codec, WM8350_FLL_CONTROL_4) &
  1004. ~(WM8350_FLL_FRAC | WM8350_FLL_SLOW_LOCK_REF);
  1005. wm8350_codec_write(codec, WM8350_FLL_CONTROL_4,
  1006. fll_4 | (fll_div.k ? WM8350_FLL_FRAC : 0) |
  1007. (fll_div.ratio == 8 ? WM8350_FLL_SLOW_LOCK_REF : 0));
  1008. /* power FLL on */
  1009. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_FLL_OSC_ENA);
  1010. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_FLL_ENA);
  1011. priv->fll_freq_out = freq_out;
  1012. priv->fll_freq_in = freq_in;
  1013. return 0;
  1014. }
  1015. static int wm8350_set_bias_level(struct snd_soc_codec *codec,
  1016. enum snd_soc_bias_level level)
  1017. {
  1018. struct wm8350 *wm8350 = codec->control_data;
  1019. struct wm8350_data *priv = snd_soc_codec_get_drvdata(codec);
  1020. struct wm8350_audio_platform_data *platform =
  1021. wm8350->codec.platform_data;
  1022. u16 pm1;
  1023. int ret;
  1024. switch (level) {
  1025. case SND_SOC_BIAS_ON:
  1026. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1027. ~(WM8350_VMID_MASK | WM8350_CODEC_ISEL_MASK);
  1028. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1029. pm1 | WM8350_VMID_50K |
  1030. platform->codec_current_on << 14);
  1031. break;
  1032. case SND_SOC_BIAS_PREPARE:
  1033. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1);
  1034. pm1 &= ~WM8350_VMID_MASK;
  1035. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1036. pm1 | WM8350_VMID_50K);
  1037. break;
  1038. case SND_SOC_BIAS_STANDBY:
  1039. if (codec->bias_level == SND_SOC_BIAS_OFF) {
  1040. ret = regulator_bulk_enable(ARRAY_SIZE(priv->supplies),
  1041. priv->supplies);
  1042. if (ret != 0)
  1043. return ret;
  1044. /* Enable the system clock */
  1045. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4,
  1046. WM8350_SYSCLK_ENA);
  1047. /* mute DAC & outputs */
  1048. wm8350_set_bits(wm8350, WM8350_DAC_MUTE,
  1049. WM8350_DAC_MUTE_ENA);
  1050. /* discharge cap memory */
  1051. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  1052. platform->dis_out1 |
  1053. (platform->dis_out2 << 2) |
  1054. (platform->dis_out3 << 4) |
  1055. (platform->dis_out4 << 6));
  1056. /* wait for discharge */
  1057. schedule_timeout_interruptible(msecs_to_jiffies
  1058. (platform->
  1059. cap_discharge_msecs));
  1060. /* enable antipop */
  1061. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  1062. (platform->vmid_s_curve << 8));
  1063. /* ramp up vmid */
  1064. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1065. (platform->
  1066. codec_current_charge << 14) |
  1067. WM8350_VMID_5K | WM8350_VMIDEN |
  1068. WM8350_VBUFEN);
  1069. /* wait for vmid */
  1070. schedule_timeout_interruptible(msecs_to_jiffies
  1071. (platform->
  1072. vmid_charge_msecs));
  1073. /* turn on vmid 300k */
  1074. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1075. ~(WM8350_VMID_MASK | WM8350_CODEC_ISEL_MASK);
  1076. pm1 |= WM8350_VMID_300K |
  1077. (platform->codec_current_standby << 14);
  1078. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1079. pm1);
  1080. /* enable analogue bias */
  1081. pm1 |= WM8350_BIASEN;
  1082. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1, pm1);
  1083. /* disable antipop */
  1084. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL, 0);
  1085. } else {
  1086. /* turn on vmid 300k and reduce current */
  1087. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1088. ~(WM8350_VMID_MASK | WM8350_CODEC_ISEL_MASK);
  1089. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1090. pm1 | WM8350_VMID_300K |
  1091. (platform->
  1092. codec_current_standby << 14));
  1093. }
  1094. break;
  1095. case SND_SOC_BIAS_OFF:
  1096. /* mute DAC & enable outputs */
  1097. wm8350_set_bits(wm8350, WM8350_DAC_MUTE, WM8350_DAC_MUTE_ENA);
  1098. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_3,
  1099. WM8350_OUT1L_ENA | WM8350_OUT1R_ENA |
  1100. WM8350_OUT2L_ENA | WM8350_OUT2R_ENA);
  1101. /* enable anti pop S curve */
  1102. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  1103. (platform->vmid_s_curve << 8));
  1104. /* turn off vmid */
  1105. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1106. ~WM8350_VMIDEN;
  1107. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1, pm1);
  1108. /* wait */
  1109. schedule_timeout_interruptible(msecs_to_jiffies
  1110. (platform->
  1111. vmid_discharge_msecs));
  1112. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  1113. (platform->vmid_s_curve << 8) |
  1114. platform->dis_out1 |
  1115. (platform->dis_out2 << 2) |
  1116. (platform->dis_out3 << 4) |
  1117. (platform->dis_out4 << 6));
  1118. /* turn off VBuf and drain */
  1119. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1120. ~(WM8350_VBUFEN | WM8350_VMID_MASK);
  1121. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1122. pm1 | WM8350_OUTPUT_DRAIN_EN);
  1123. /* wait */
  1124. schedule_timeout_interruptible(msecs_to_jiffies
  1125. (platform->drain_msecs));
  1126. pm1 &= ~WM8350_BIASEN;
  1127. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1, pm1);
  1128. /* disable anti-pop */
  1129. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL, 0);
  1130. wm8350_clear_bits(wm8350, WM8350_LOUT1_VOLUME,
  1131. WM8350_OUT1L_ENA);
  1132. wm8350_clear_bits(wm8350, WM8350_ROUT1_VOLUME,
  1133. WM8350_OUT1R_ENA);
  1134. wm8350_clear_bits(wm8350, WM8350_LOUT2_VOLUME,
  1135. WM8350_OUT2L_ENA);
  1136. wm8350_clear_bits(wm8350, WM8350_ROUT2_VOLUME,
  1137. WM8350_OUT2R_ENA);
  1138. /* disable clock gen */
  1139. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_4,
  1140. WM8350_SYSCLK_ENA);
  1141. regulator_bulk_disable(ARRAY_SIZE(priv->supplies),
  1142. priv->supplies);
  1143. break;
  1144. }
  1145. codec->bias_level = level;
  1146. return 0;
  1147. }
  1148. static int wm8350_suspend(struct snd_soc_codec *codec, pm_message_t state)
  1149. {
  1150. wm8350_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1151. return 0;
  1152. }
  1153. static int wm8350_resume(struct snd_soc_codec *codec)
  1154. {
  1155. wm8350_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1156. return 0;
  1157. }
  1158. static irqreturn_t wm8350_hp_jack_handler(int irq, void *data)
  1159. {
  1160. struct wm8350_data *priv = data;
  1161. struct wm8350 *wm8350 = priv->codec.control_data;
  1162. u16 reg;
  1163. int report;
  1164. int mask;
  1165. struct wm8350_jack_data *jack = NULL;
  1166. switch (irq - wm8350->irq_base) {
  1167. case WM8350_IRQ_CODEC_JCK_DET_L:
  1168. jack = &priv->hpl;
  1169. mask = WM8350_JACK_L_LVL;
  1170. break;
  1171. case WM8350_IRQ_CODEC_JCK_DET_R:
  1172. jack = &priv->hpr;
  1173. mask = WM8350_JACK_R_LVL;
  1174. break;
  1175. default:
  1176. BUG();
  1177. }
  1178. if (!jack->jack) {
  1179. dev_warn(wm8350->dev, "Jack interrupt called with no jack\n");
  1180. return IRQ_NONE;
  1181. }
  1182. /* Debounce */
  1183. msleep(200);
  1184. reg = wm8350_reg_read(wm8350, WM8350_JACK_PIN_STATUS);
  1185. if (reg & mask)
  1186. report = jack->report;
  1187. else
  1188. report = 0;
  1189. snd_soc_jack_report(jack->jack, report, jack->report);
  1190. return IRQ_HANDLED;
  1191. }
  1192. /**
  1193. * wm8350_hp_jack_detect - Enable headphone jack detection.
  1194. *
  1195. * @codec: WM8350 codec
  1196. * @which: left or right jack detect signal
  1197. * @jack: jack to report detection events on
  1198. * @report: value to report
  1199. *
  1200. * Enables the headphone jack detection of the WM8350. If no report
  1201. * is specified then detection is disabled.
  1202. */
  1203. int wm8350_hp_jack_detect(struct snd_soc_codec *codec, enum wm8350_jack which,
  1204. struct snd_soc_jack *jack, int report)
  1205. {
  1206. struct wm8350_data *priv = snd_soc_codec_get_drvdata(codec);
  1207. struct wm8350 *wm8350 = codec->control_data;
  1208. int irq;
  1209. int ena;
  1210. switch (which) {
  1211. case WM8350_JDL:
  1212. priv->hpl.jack = jack;
  1213. priv->hpl.report = report;
  1214. irq = WM8350_IRQ_CODEC_JCK_DET_L;
  1215. ena = WM8350_JDL_ENA;
  1216. break;
  1217. case WM8350_JDR:
  1218. priv->hpr.jack = jack;
  1219. priv->hpr.report = report;
  1220. irq = WM8350_IRQ_CODEC_JCK_DET_R;
  1221. ena = WM8350_JDR_ENA;
  1222. break;
  1223. default:
  1224. return -EINVAL;
  1225. }
  1226. if (report) {
  1227. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_TOCLK_ENA);
  1228. wm8350_set_bits(wm8350, WM8350_JACK_DETECT, ena);
  1229. } else {
  1230. wm8350_clear_bits(wm8350, WM8350_JACK_DETECT, ena);
  1231. }
  1232. /* Sync status */
  1233. wm8350_hp_jack_handler(irq + wm8350->irq_base, priv);
  1234. return 0;
  1235. }
  1236. EXPORT_SYMBOL_GPL(wm8350_hp_jack_detect);
  1237. static irqreturn_t wm8350_mic_handler(int irq, void *data)
  1238. {
  1239. struct wm8350_data *priv = data;
  1240. struct wm8350 *wm8350 = priv->codec.control_data;
  1241. u16 reg;
  1242. int report = 0;
  1243. reg = wm8350_reg_read(wm8350, WM8350_JACK_PIN_STATUS);
  1244. if (reg & WM8350_JACK_MICSCD_LVL)
  1245. report |= priv->mic.short_report;
  1246. if (reg & WM8350_JACK_MICSD_LVL)
  1247. report |= priv->mic.report;
  1248. snd_soc_jack_report(priv->mic.jack, report,
  1249. priv->mic.report | priv->mic.short_report);
  1250. return IRQ_HANDLED;
  1251. }
  1252. /**
  1253. * wm8350_mic_jack_detect - Enable microphone jack detection.
  1254. *
  1255. * @codec: WM8350 codec
  1256. * @jack: jack to report detection events on
  1257. * @detect_report: value to report when presence detected
  1258. * @short_report: value to report when microphone short detected
  1259. *
  1260. * Enables the microphone jack detection of the WM8350. If both reports
  1261. * are specified as zero then detection is disabled.
  1262. */
  1263. int wm8350_mic_jack_detect(struct snd_soc_codec *codec,
  1264. struct snd_soc_jack *jack,
  1265. int detect_report, int short_report)
  1266. {
  1267. struct wm8350_data *priv = snd_soc_codec_get_drvdata(codec);
  1268. struct wm8350 *wm8350 = codec->control_data;
  1269. priv->mic.jack = jack;
  1270. priv->mic.report = detect_report;
  1271. priv->mic.short_report = short_report;
  1272. if (detect_report || short_report) {
  1273. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_TOCLK_ENA);
  1274. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_1,
  1275. WM8350_MIC_DET_ENA);
  1276. } else {
  1277. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_1,
  1278. WM8350_MIC_DET_ENA);
  1279. }
  1280. return 0;
  1281. }
  1282. EXPORT_SYMBOL_GPL(wm8350_mic_jack_detect);
  1283. #define WM8350_RATES (SNDRV_PCM_RATE_8000_96000)
  1284. #define WM8350_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  1285. SNDRV_PCM_FMTBIT_S20_3LE |\
  1286. SNDRV_PCM_FMTBIT_S24_LE)
  1287. static struct snd_soc_dai_ops wm8350_dai_ops = {
  1288. .hw_params = wm8350_pcm_hw_params,
  1289. .digital_mute = wm8350_mute,
  1290. .trigger = wm8350_pcm_trigger,
  1291. .set_fmt = wm8350_set_dai_fmt,
  1292. .set_sysclk = wm8350_set_dai_sysclk,
  1293. .set_pll = wm8350_set_fll,
  1294. .set_clkdiv = wm8350_set_clkdiv,
  1295. };
  1296. static struct snd_soc_dai_driver wm8350_dai = {
  1297. .name = "wm8350-hifi",
  1298. .playback = {
  1299. .stream_name = "Playback",
  1300. .channels_min = 1,
  1301. .channels_max = 2,
  1302. .rates = WM8350_RATES,
  1303. .formats = WM8350_FORMATS,
  1304. },
  1305. .capture = {
  1306. .stream_name = "Capture",
  1307. .channels_min = 1,
  1308. .channels_max = 2,
  1309. .rates = WM8350_RATES,
  1310. .formats = WM8350_FORMATS,
  1311. },
  1312. .ops = &wm8350_dai_ops,
  1313. };
  1314. static int wm8350_codec_probe(struct snd_soc_codec *codec)
  1315. {
  1316. struct wm8350 *wm8350 = dev_get_platdata(codec->dev);
  1317. struct wm8350_data *priv;
  1318. struct wm8350_output *out1;
  1319. struct wm8350_output *out2;
  1320. int ret, i;
  1321. if (wm8350->codec.platform_data == NULL) {
  1322. dev_err(codec->dev, "No audio platform data supplied\n");
  1323. return -EINVAL;
  1324. }
  1325. priv = kzalloc(sizeof(struct wm8350_data), GFP_KERNEL);
  1326. if (priv == NULL)
  1327. return -ENOMEM;
  1328. snd_soc_codec_set_drvdata(codec, priv);
  1329. for (i = 0; i < ARRAY_SIZE(supply_names); i++)
  1330. priv->supplies[i].supply = supply_names[i];
  1331. ret = regulator_bulk_get(wm8350->dev, ARRAY_SIZE(priv->supplies),
  1332. priv->supplies);
  1333. if (ret != 0)
  1334. goto err_priv;
  1335. wm8350->codec.codec = codec;
  1336. codec->control_data = wm8350;
  1337. /* Put the codec into reset if it wasn't already */
  1338. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_5, WM8350_CODEC_ENA);
  1339. INIT_DELAYED_WORK(&codec->delayed_work, wm8350_pga_work);
  1340. /* Enable the codec */
  1341. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_5, WM8350_CODEC_ENA);
  1342. /* Enable robust clocking mode in ADC */
  1343. wm8350_codec_write(codec, WM8350_SECURITY, 0xa7);
  1344. wm8350_codec_write(codec, 0xde, 0x13);
  1345. wm8350_codec_write(codec, WM8350_SECURITY, 0);
  1346. /* read OUT1 & OUT2 volumes */
  1347. out1 = &priv->out1;
  1348. out2 = &priv->out2;
  1349. out1->left_vol = (wm8350_reg_read(wm8350, WM8350_LOUT1_VOLUME) &
  1350. WM8350_OUT1L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  1351. out1->right_vol = (wm8350_reg_read(wm8350, WM8350_ROUT1_VOLUME) &
  1352. WM8350_OUT1R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  1353. out2->left_vol = (wm8350_reg_read(wm8350, WM8350_LOUT2_VOLUME) &
  1354. WM8350_OUT2L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  1355. out2->right_vol = (wm8350_reg_read(wm8350, WM8350_ROUT2_VOLUME) &
  1356. WM8350_OUT2R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  1357. wm8350_reg_write(wm8350, WM8350_LOUT1_VOLUME, 0);
  1358. wm8350_reg_write(wm8350, WM8350_ROUT1_VOLUME, 0);
  1359. wm8350_reg_write(wm8350, WM8350_LOUT2_VOLUME, 0);
  1360. wm8350_reg_write(wm8350, WM8350_ROUT2_VOLUME, 0);
  1361. /* Latch VU bits & mute */
  1362. wm8350_set_bits(wm8350, WM8350_LOUT1_VOLUME,
  1363. WM8350_OUT1_VU | WM8350_OUT1L_MUTE);
  1364. wm8350_set_bits(wm8350, WM8350_LOUT2_VOLUME,
  1365. WM8350_OUT2_VU | WM8350_OUT2L_MUTE);
  1366. wm8350_set_bits(wm8350, WM8350_ROUT1_VOLUME,
  1367. WM8350_OUT1_VU | WM8350_OUT1R_MUTE);
  1368. wm8350_set_bits(wm8350, WM8350_ROUT2_VOLUME,
  1369. WM8350_OUT2_VU | WM8350_OUT2R_MUTE);
  1370. /* Make sure AIF tristating is disabled by default */
  1371. wm8350_clear_bits(wm8350, WM8350_AI_FORMATING, WM8350_AIF_TRI);
  1372. /* Make sure we've got a sane companding setup too */
  1373. wm8350_clear_bits(wm8350, WM8350_ADC_DAC_COMP,
  1374. WM8350_DAC_COMP | WM8350_LOOPBACK);
  1375. /* Make sure jack detect is disabled to start off with */
  1376. wm8350_clear_bits(wm8350, WM8350_JACK_DETECT,
  1377. WM8350_JDL_ENA | WM8350_JDR_ENA);
  1378. wm8350_register_irq(wm8350, WM8350_IRQ_CODEC_JCK_DET_L,
  1379. wm8350_hp_jack_handler, 0, "Left jack detect",
  1380. priv);
  1381. wm8350_register_irq(wm8350, WM8350_IRQ_CODEC_JCK_DET_R,
  1382. wm8350_hp_jack_handler, 0, "Right jack detect",
  1383. priv);
  1384. wm8350_register_irq(wm8350, WM8350_IRQ_CODEC_MICSCD,
  1385. wm8350_mic_handler, 0, "Microphone short", priv);
  1386. wm8350_register_irq(wm8350, WM8350_IRQ_CODEC_MICD,
  1387. wm8350_mic_handler, 0, "Microphone detect", priv);
  1388. snd_soc_add_controls(codec, wm8350_snd_controls,
  1389. ARRAY_SIZE(wm8350_snd_controls));
  1390. wm8350_add_widgets(codec);
  1391. wm8350_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1392. return 0;
  1393. err_priv:
  1394. kfree(priv);
  1395. return ret;
  1396. }
  1397. static int wm8350_codec_remove(struct snd_soc_codec *codec)
  1398. {
  1399. struct wm8350_data *priv = snd_soc_codec_get_drvdata(codec);
  1400. struct wm8350 *wm8350 = dev_get_platdata(codec->dev);
  1401. int ret;
  1402. wm8350_clear_bits(wm8350, WM8350_JACK_DETECT,
  1403. WM8350_JDL_ENA | WM8350_JDR_ENA);
  1404. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_TOCLK_ENA);
  1405. wm8350_free_irq(wm8350, WM8350_IRQ_CODEC_MICD, priv);
  1406. wm8350_free_irq(wm8350, WM8350_IRQ_CODEC_MICSCD, priv);
  1407. wm8350_free_irq(wm8350, WM8350_IRQ_CODEC_JCK_DET_L, priv);
  1408. wm8350_free_irq(wm8350, WM8350_IRQ_CODEC_JCK_DET_R, priv);
  1409. priv->hpl.jack = NULL;
  1410. priv->hpr.jack = NULL;
  1411. priv->mic.jack = NULL;
  1412. /* cancel any work waiting to be queued. */
  1413. ret = cancel_delayed_work(&codec->delayed_work);
  1414. /* if there was any work waiting then we run it now and
  1415. * wait for its completion */
  1416. if (ret) {
  1417. schedule_delayed_work(&codec->delayed_work, 0);
  1418. flush_scheduled_work();
  1419. }
  1420. wm8350_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1421. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_5, WM8350_CODEC_ENA);
  1422. regulator_bulk_free(ARRAY_SIZE(priv->supplies), priv->supplies);
  1423. kfree(priv);
  1424. return 0;
  1425. }
  1426. static struct snd_soc_codec_driver soc_codec_dev_wm8350 = {
  1427. .probe = wm8350_codec_probe,
  1428. .remove = wm8350_codec_remove,
  1429. .suspend = wm8350_suspend,
  1430. .resume = wm8350_resume,
  1431. .read = wm8350_codec_read,
  1432. .write = wm8350_codec_write,
  1433. .set_bias_level = wm8350_set_bias_level,
  1434. };
  1435. static int __devinit wm8350_probe(struct platform_device *pdev)
  1436. {
  1437. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8350,
  1438. &wm8350_dai, 1);
  1439. }
  1440. static int __devexit wm8350_remove(struct platform_device *pdev)
  1441. {
  1442. snd_soc_unregister_codec(&pdev->dev);
  1443. return 0;
  1444. }
  1445. static struct platform_driver wm8350_codec_driver = {
  1446. .driver = {
  1447. .name = "wm8350-codec",
  1448. .owner = THIS_MODULE,
  1449. },
  1450. .probe = wm8350_probe,
  1451. .remove = __devexit_p(wm8350_remove),
  1452. };
  1453. static __init int wm8350_init(void)
  1454. {
  1455. return platform_driver_register(&wm8350_codec_driver);
  1456. }
  1457. module_init(wm8350_init);
  1458. static __exit void wm8350_exit(void)
  1459. {
  1460. platform_driver_unregister(&wm8350_codec_driver);
  1461. }
  1462. module_exit(wm8350_exit);
  1463. MODULE_DESCRIPTION("ASoC WM8350 driver");
  1464. MODULE_AUTHOR("Liam Girdwood");
  1465. MODULE_LICENSE("GPL");
  1466. MODULE_ALIAS("platform:wm8350-codec");