tlv320aic3x.c 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567
  1. /*
  2. * ALSA SoC TLV320AIC3X codec driver
  3. *
  4. * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
  5. * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
  6. *
  7. * Based on sound/soc/codecs/wm8753.c by Liam Girdwood
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * Notes:
  14. * The AIC3X is a driver for a low power stereo audio
  15. * codecs aic31, aic32, aic33, aic3007.
  16. *
  17. * It supports full aic33 codec functionality.
  18. * The compatibility with aic32, aic31 and aic3007 is as follows:
  19. * aic32/aic3007 | aic31
  20. * ---------------------------------------
  21. * MONO_LOUT -> N/A | MONO_LOUT -> N/A
  22. * | IN1L -> LINE1L
  23. * | IN1R -> LINE1R
  24. * | IN2L -> LINE2L
  25. * | IN2R -> LINE2R
  26. * | MIC3L/R -> N/A
  27. * truncated internal functionality in
  28. * accordance with documentation
  29. * ---------------------------------------
  30. *
  31. * Hence the machine layer should disable unsupported inputs/outputs by
  32. * snd_soc_dapm_disable_pin(codec, "MONO_LOUT"), etc.
  33. */
  34. #include <linux/module.h>
  35. #include <linux/moduleparam.h>
  36. #include <linux/init.h>
  37. #include <linux/delay.h>
  38. #include <linux/pm.h>
  39. #include <linux/i2c.h>
  40. #include <linux/gpio.h>
  41. #include <linux/regulator/consumer.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/slab.h>
  44. #include <sound/core.h>
  45. #include <sound/pcm.h>
  46. #include <sound/pcm_params.h>
  47. #include <sound/soc.h>
  48. #include <sound/soc-dapm.h>
  49. #include <sound/initval.h>
  50. #include <sound/tlv.h>
  51. #include <sound/tlv320aic3x.h>
  52. #include "tlv320aic3x.h"
  53. #define AIC3X_NUM_SUPPLIES 4
  54. static const char *aic3x_supply_names[AIC3X_NUM_SUPPLIES] = {
  55. "IOVDD", /* I/O Voltage */
  56. "DVDD", /* Digital Core Voltage */
  57. "AVDD", /* Analog DAC Voltage */
  58. "DRVDD", /* ADC Analog and Output Driver Voltage */
  59. };
  60. struct aic3x_priv;
  61. struct aic3x_disable_nb {
  62. struct notifier_block nb;
  63. struct aic3x_priv *aic3x;
  64. };
  65. /* codec private data */
  66. struct aic3x_priv {
  67. struct snd_soc_codec *codec;
  68. struct regulator_bulk_data supplies[AIC3X_NUM_SUPPLIES];
  69. struct aic3x_disable_nb disable_nb[AIC3X_NUM_SUPPLIES];
  70. enum snd_soc_control_type control_type;
  71. struct aic3x_setup_data *setup;
  72. void *control_data;
  73. unsigned int sysclk;
  74. int master;
  75. int gpio_reset;
  76. int power;
  77. #define AIC3X_MODEL_3X 0
  78. #define AIC3X_MODEL_33 1
  79. #define AIC3X_MODEL_3007 2
  80. u16 model;
  81. };
  82. /*
  83. * AIC3X register cache
  84. * We can't read the AIC3X register space when we are
  85. * using 2 wire for device control, so we cache them instead.
  86. * There is no point in caching the reset register
  87. */
  88. static const u8 aic3x_reg[AIC3X_CACHEREGNUM] = {
  89. 0x00, 0x00, 0x00, 0x10, /* 0 */
  90. 0x04, 0x00, 0x00, 0x00, /* 4 */
  91. 0x00, 0x00, 0x00, 0x01, /* 8 */
  92. 0x00, 0x00, 0x00, 0x80, /* 12 */
  93. 0x80, 0xff, 0xff, 0x78, /* 16 */
  94. 0x78, 0x78, 0x78, 0x78, /* 20 */
  95. 0x78, 0x00, 0x00, 0xfe, /* 24 */
  96. 0x00, 0x00, 0xfe, 0x00, /* 28 */
  97. 0x18, 0x18, 0x00, 0x00, /* 32 */
  98. 0x00, 0x00, 0x00, 0x00, /* 36 */
  99. 0x00, 0x00, 0x00, 0x80, /* 40 */
  100. 0x80, 0x00, 0x00, 0x00, /* 44 */
  101. 0x00, 0x00, 0x00, 0x04, /* 48 */
  102. 0x00, 0x00, 0x00, 0x00, /* 52 */
  103. 0x00, 0x00, 0x04, 0x00, /* 56 */
  104. 0x00, 0x00, 0x00, 0x00, /* 60 */
  105. 0x00, 0x04, 0x00, 0x00, /* 64 */
  106. 0x00, 0x00, 0x00, 0x00, /* 68 */
  107. 0x04, 0x00, 0x00, 0x00, /* 72 */
  108. 0x00, 0x00, 0x00, 0x00, /* 76 */
  109. 0x00, 0x00, 0x00, 0x00, /* 80 */
  110. 0x00, 0x00, 0x00, 0x00, /* 84 */
  111. 0x00, 0x00, 0x00, 0x00, /* 88 */
  112. 0x00, 0x00, 0x00, 0x00, /* 92 */
  113. 0x00, 0x00, 0x00, 0x00, /* 96 */
  114. 0x00, 0x00, 0x02, /* 100 */
  115. };
  116. /*
  117. * read from the aic3x register space. Only use for this function is if
  118. * wanting to read volatile bits from those registers that has both read-only
  119. * and read/write bits. All other cases should use snd_soc_read.
  120. */
  121. static int aic3x_read(struct snd_soc_codec *codec, unsigned int reg,
  122. u8 *value)
  123. {
  124. u8 *cache = codec->reg_cache;
  125. if (codec->cache_only)
  126. return -EINVAL;
  127. if (reg >= AIC3X_CACHEREGNUM)
  128. return -1;
  129. *value = codec->hw_read(codec, reg);
  130. cache[reg] = *value;
  131. return 0;
  132. }
  133. #define SOC_DAPM_SINGLE_AIC3X(xname, reg, shift, mask, invert) \
  134. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  135. .info = snd_soc_info_volsw, \
  136. .get = snd_soc_dapm_get_volsw, .put = snd_soc_dapm_put_volsw_aic3x, \
  137. .private_value = SOC_SINGLE_VALUE(reg, shift, mask, invert) }
  138. /*
  139. * All input lines are connected when !0xf and disconnected with 0xf bit field,
  140. * so we have to use specific dapm_put call for input mixer
  141. */
  142. static int snd_soc_dapm_put_volsw_aic3x(struct snd_kcontrol *kcontrol,
  143. struct snd_ctl_elem_value *ucontrol)
  144. {
  145. struct snd_soc_dapm_widget *widget = snd_kcontrol_chip(kcontrol);
  146. struct soc_mixer_control *mc =
  147. (struct soc_mixer_control *)kcontrol->private_value;
  148. unsigned int reg = mc->reg;
  149. unsigned int shift = mc->shift;
  150. int max = mc->max;
  151. unsigned int mask = (1 << fls(max)) - 1;
  152. unsigned int invert = mc->invert;
  153. unsigned short val, val_mask;
  154. int ret;
  155. struct snd_soc_dapm_path *path;
  156. int found = 0;
  157. val = (ucontrol->value.integer.value[0] & mask);
  158. mask = 0xf;
  159. if (val)
  160. val = mask;
  161. if (invert)
  162. val = mask - val;
  163. val_mask = mask << shift;
  164. val = val << shift;
  165. mutex_lock(&widget->codec->mutex);
  166. if (snd_soc_test_bits(widget->codec, reg, val_mask, val)) {
  167. /* find dapm widget path assoc with kcontrol */
  168. list_for_each_entry(path, &widget->codec->dapm_paths, list) {
  169. if (path->kcontrol != kcontrol)
  170. continue;
  171. /* found, now check type */
  172. found = 1;
  173. if (val)
  174. /* new connection */
  175. path->connect = invert ? 0 : 1;
  176. else
  177. /* old connection must be powered down */
  178. path->connect = invert ? 1 : 0;
  179. break;
  180. }
  181. if (found)
  182. snd_soc_dapm_sync(widget->codec);
  183. }
  184. ret = snd_soc_update_bits(widget->codec, reg, val_mask, val);
  185. mutex_unlock(&widget->codec->mutex);
  186. return ret;
  187. }
  188. static const char *aic3x_left_dac_mux[] = { "DAC_L1", "DAC_L3", "DAC_L2" };
  189. static const char *aic3x_right_dac_mux[] = { "DAC_R1", "DAC_R3", "DAC_R2" };
  190. static const char *aic3x_left_hpcom_mux[] =
  191. { "differential of HPLOUT", "constant VCM", "single-ended" };
  192. static const char *aic3x_right_hpcom_mux[] =
  193. { "differential of HPROUT", "constant VCM", "single-ended",
  194. "differential of HPLCOM", "external feedback" };
  195. static const char *aic3x_linein_mode_mux[] = { "single-ended", "differential" };
  196. static const char *aic3x_adc_hpf[] =
  197. { "Disabled", "0.0045xFs", "0.0125xFs", "0.025xFs" };
  198. #define LDAC_ENUM 0
  199. #define RDAC_ENUM 1
  200. #define LHPCOM_ENUM 2
  201. #define RHPCOM_ENUM 3
  202. #define LINE1L_ENUM 4
  203. #define LINE1R_ENUM 5
  204. #define LINE2L_ENUM 6
  205. #define LINE2R_ENUM 7
  206. #define ADC_HPF_ENUM 8
  207. static const struct soc_enum aic3x_enum[] = {
  208. SOC_ENUM_SINGLE(DAC_LINE_MUX, 6, 3, aic3x_left_dac_mux),
  209. SOC_ENUM_SINGLE(DAC_LINE_MUX, 4, 3, aic3x_right_dac_mux),
  210. SOC_ENUM_SINGLE(HPLCOM_CFG, 4, 3, aic3x_left_hpcom_mux),
  211. SOC_ENUM_SINGLE(HPRCOM_CFG, 3, 5, aic3x_right_hpcom_mux),
  212. SOC_ENUM_SINGLE(LINE1L_2_LADC_CTRL, 7, 2, aic3x_linein_mode_mux),
  213. SOC_ENUM_SINGLE(LINE1R_2_RADC_CTRL, 7, 2, aic3x_linein_mode_mux),
  214. SOC_ENUM_SINGLE(LINE2L_2_LADC_CTRL, 7, 2, aic3x_linein_mode_mux),
  215. SOC_ENUM_SINGLE(LINE2R_2_RADC_CTRL, 7, 2, aic3x_linein_mode_mux),
  216. SOC_ENUM_DOUBLE(AIC3X_CODEC_DFILT_CTRL, 6, 4, 4, aic3x_adc_hpf),
  217. };
  218. /*
  219. * DAC digital volumes. From -63.5 to 0 dB in 0.5 dB steps
  220. */
  221. static DECLARE_TLV_DB_SCALE(dac_tlv, -6350, 50, 0);
  222. /* ADC PGA gain volumes. From 0 to 59.5 dB in 0.5 dB steps */
  223. static DECLARE_TLV_DB_SCALE(adc_tlv, 0, 50, 0);
  224. /*
  225. * Output stage volumes. From -78.3 to 0 dB. Muted below -78.3 dB.
  226. * Step size is approximately 0.5 dB over most of the scale but increasing
  227. * near the very low levels.
  228. * Define dB scale so that it is mostly correct for range about -55 to 0 dB
  229. * but having increasing dB difference below that (and where it doesn't count
  230. * so much). This setting shows -50 dB (actual is -50.3 dB) for register
  231. * value 100 and -58.5 dB (actual is -78.3 dB) for register value 117.
  232. */
  233. static DECLARE_TLV_DB_SCALE(output_stage_tlv, -5900, 50, 1);
  234. static const struct snd_kcontrol_new aic3x_snd_controls[] = {
  235. /* Output */
  236. SOC_DOUBLE_R_TLV("PCM Playback Volume",
  237. LDAC_VOL, RDAC_VOL, 0, 0x7f, 1, dac_tlv),
  238. /*
  239. * Output controls that map to output mixer switches. Note these are
  240. * only for swapped L-to-R and R-to-L routes. See below stereo controls
  241. * for direct L-to-L and R-to-R routes.
  242. */
  243. SOC_SINGLE_TLV("Left Line Mixer Line2R Bypass Volume",
  244. LINE2R_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
  245. SOC_SINGLE_TLV("Left Line Mixer PGAR Bypass Volume",
  246. PGAR_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
  247. SOC_SINGLE_TLV("Left Line Mixer DACR1 Playback Volume",
  248. DACR1_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
  249. SOC_SINGLE_TLV("Right Line Mixer Line2L Bypass Volume",
  250. LINE2L_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
  251. SOC_SINGLE_TLV("Right Line Mixer PGAL Bypass Volume",
  252. PGAL_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
  253. SOC_SINGLE_TLV("Right Line Mixer DACL1 Playback Volume",
  254. DACL1_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
  255. SOC_SINGLE_TLV("Left HP Mixer Line2R Bypass Volume",
  256. LINE2R_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
  257. SOC_SINGLE_TLV("Left HP Mixer PGAR Bypass Volume",
  258. PGAR_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
  259. SOC_SINGLE_TLV("Left HP Mixer DACR1 Playback Volume",
  260. DACR1_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
  261. SOC_SINGLE_TLV("Right HP Mixer Line2L Bypass Volume",
  262. LINE2L_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
  263. SOC_SINGLE_TLV("Right HP Mixer PGAL Bypass Volume",
  264. PGAL_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
  265. SOC_SINGLE_TLV("Right HP Mixer DACL1 Playback Volume",
  266. DACL1_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
  267. SOC_SINGLE_TLV("Left HPCOM Mixer Line2R Bypass Volume",
  268. LINE2R_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
  269. SOC_SINGLE_TLV("Left HPCOM Mixer PGAR Bypass Volume",
  270. PGAR_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
  271. SOC_SINGLE_TLV("Left HPCOM Mixer DACR1 Playback Volume",
  272. DACR1_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
  273. SOC_SINGLE_TLV("Right HPCOM Mixer Line2L Bypass Volume",
  274. LINE2L_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
  275. SOC_SINGLE_TLV("Right HPCOM Mixer PGAL Bypass Volume",
  276. PGAL_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
  277. SOC_SINGLE_TLV("Right HPCOM Mixer DACL1 Playback Volume",
  278. DACL1_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
  279. /* Stereo output controls for direct L-to-L and R-to-R routes */
  280. SOC_DOUBLE_R_TLV("Line Line2 Bypass Volume",
  281. LINE2L_2_LLOPM_VOL, LINE2R_2_RLOPM_VOL,
  282. 0, 118, 1, output_stage_tlv),
  283. SOC_DOUBLE_R_TLV("Line PGA Bypass Volume",
  284. PGAL_2_LLOPM_VOL, PGAR_2_RLOPM_VOL,
  285. 0, 118, 1, output_stage_tlv),
  286. SOC_DOUBLE_R_TLV("Line DAC Playback Volume",
  287. DACL1_2_LLOPM_VOL, DACR1_2_RLOPM_VOL,
  288. 0, 118, 1, output_stage_tlv),
  289. SOC_DOUBLE_R_TLV("Mono Line2 Bypass Volume",
  290. LINE2L_2_MONOLOPM_VOL, LINE2R_2_MONOLOPM_VOL,
  291. 0, 118, 1, output_stage_tlv),
  292. SOC_DOUBLE_R_TLV("Mono PGA Bypass Volume",
  293. PGAL_2_MONOLOPM_VOL, PGAR_2_MONOLOPM_VOL,
  294. 0, 118, 1, output_stage_tlv),
  295. SOC_DOUBLE_R_TLV("Mono DAC Playback Volume",
  296. DACL1_2_MONOLOPM_VOL, DACR1_2_MONOLOPM_VOL,
  297. 0, 118, 1, output_stage_tlv),
  298. SOC_DOUBLE_R_TLV("HP Line2 Bypass Volume",
  299. LINE2L_2_HPLOUT_VOL, LINE2R_2_HPROUT_VOL,
  300. 0, 118, 1, output_stage_tlv),
  301. SOC_DOUBLE_R_TLV("HP PGA Bypass Volume",
  302. PGAL_2_HPLOUT_VOL, PGAR_2_HPROUT_VOL,
  303. 0, 118, 1, output_stage_tlv),
  304. SOC_DOUBLE_R_TLV("HP DAC Playback Volume",
  305. DACL1_2_HPLOUT_VOL, DACR1_2_HPROUT_VOL,
  306. 0, 118, 1, output_stage_tlv),
  307. SOC_DOUBLE_R_TLV("HPCOM Line2 Bypass Volume",
  308. LINE2L_2_HPLCOM_VOL, LINE2R_2_HPRCOM_VOL,
  309. 0, 118, 1, output_stage_tlv),
  310. SOC_DOUBLE_R_TLV("HPCOM PGA Bypass Volume",
  311. PGAL_2_HPLCOM_VOL, PGAR_2_HPRCOM_VOL,
  312. 0, 118, 1, output_stage_tlv),
  313. SOC_DOUBLE_R_TLV("HPCOM DAC Playback Volume",
  314. DACL1_2_HPLCOM_VOL, DACR1_2_HPRCOM_VOL,
  315. 0, 118, 1, output_stage_tlv),
  316. /* Output pin mute controls */
  317. SOC_DOUBLE_R("Line Playback Switch", LLOPM_CTRL, RLOPM_CTRL, 3,
  318. 0x01, 0),
  319. SOC_SINGLE("Mono Playback Switch", MONOLOPM_CTRL, 3, 0x01, 0),
  320. SOC_DOUBLE_R("HP Playback Switch", HPLOUT_CTRL, HPROUT_CTRL, 3,
  321. 0x01, 0),
  322. SOC_DOUBLE_R("HPCOM Playback Switch", HPLCOM_CTRL, HPRCOM_CTRL, 3,
  323. 0x01, 0),
  324. /*
  325. * Note: enable Automatic input Gain Controller with care. It can
  326. * adjust PGA to max value when ADC is on and will never go back.
  327. */
  328. SOC_DOUBLE_R("AGC Switch", LAGC_CTRL_A, RAGC_CTRL_A, 7, 0x01, 0),
  329. /* Input */
  330. SOC_DOUBLE_R_TLV("PGA Capture Volume", LADC_VOL, RADC_VOL,
  331. 0, 119, 0, adc_tlv),
  332. SOC_DOUBLE_R("PGA Capture Switch", LADC_VOL, RADC_VOL, 7, 0x01, 1),
  333. SOC_ENUM("ADC HPF Cut-off", aic3x_enum[ADC_HPF_ENUM]),
  334. };
  335. /*
  336. * Class-D amplifier gain. From 0 to 18 dB in 6 dB steps
  337. */
  338. static DECLARE_TLV_DB_SCALE(classd_amp_tlv, 0, 600, 0);
  339. static const struct snd_kcontrol_new aic3x_classd_amp_gain_ctrl =
  340. SOC_DOUBLE_TLV("Class-D Amplifier Gain", CLASSD_CTRL, 6, 4, 3, 0, classd_amp_tlv);
  341. /* Left DAC Mux */
  342. static const struct snd_kcontrol_new aic3x_left_dac_mux_controls =
  343. SOC_DAPM_ENUM("Route", aic3x_enum[LDAC_ENUM]);
  344. /* Right DAC Mux */
  345. static const struct snd_kcontrol_new aic3x_right_dac_mux_controls =
  346. SOC_DAPM_ENUM("Route", aic3x_enum[RDAC_ENUM]);
  347. /* Left HPCOM Mux */
  348. static const struct snd_kcontrol_new aic3x_left_hpcom_mux_controls =
  349. SOC_DAPM_ENUM("Route", aic3x_enum[LHPCOM_ENUM]);
  350. /* Right HPCOM Mux */
  351. static const struct snd_kcontrol_new aic3x_right_hpcom_mux_controls =
  352. SOC_DAPM_ENUM("Route", aic3x_enum[RHPCOM_ENUM]);
  353. /* Left Line Mixer */
  354. static const struct snd_kcontrol_new aic3x_left_line_mixer_controls[] = {
  355. SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_LLOPM_VOL, 7, 1, 0),
  356. SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_LLOPM_VOL, 7, 1, 0),
  357. SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_LLOPM_VOL, 7, 1, 0),
  358. SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_LLOPM_VOL, 7, 1, 0),
  359. SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_LLOPM_VOL, 7, 1, 0),
  360. SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_LLOPM_VOL, 7, 1, 0),
  361. };
  362. /* Right Line Mixer */
  363. static const struct snd_kcontrol_new aic3x_right_line_mixer_controls[] = {
  364. SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_RLOPM_VOL, 7, 1, 0),
  365. SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_RLOPM_VOL, 7, 1, 0),
  366. SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_RLOPM_VOL, 7, 1, 0),
  367. SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_RLOPM_VOL, 7, 1, 0),
  368. SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_RLOPM_VOL, 7, 1, 0),
  369. SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_RLOPM_VOL, 7, 1, 0),
  370. };
  371. /* Mono Mixer */
  372. static const struct snd_kcontrol_new aic3x_mono_mixer_controls[] = {
  373. SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_MONOLOPM_VOL, 7, 1, 0),
  374. SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_MONOLOPM_VOL, 7, 1, 0),
  375. SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_MONOLOPM_VOL, 7, 1, 0),
  376. SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_MONOLOPM_VOL, 7, 1, 0),
  377. SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_MONOLOPM_VOL, 7, 1, 0),
  378. SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_MONOLOPM_VOL, 7, 1, 0),
  379. };
  380. /* Left HP Mixer */
  381. static const struct snd_kcontrol_new aic3x_left_hp_mixer_controls[] = {
  382. SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPLOUT_VOL, 7, 1, 0),
  383. SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPLOUT_VOL, 7, 1, 0),
  384. SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPLOUT_VOL, 7, 1, 0),
  385. SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPLOUT_VOL, 7, 1, 0),
  386. SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPLOUT_VOL, 7, 1, 0),
  387. SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPLOUT_VOL, 7, 1, 0),
  388. };
  389. /* Right HP Mixer */
  390. static const struct snd_kcontrol_new aic3x_right_hp_mixer_controls[] = {
  391. SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPROUT_VOL, 7, 1, 0),
  392. SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPROUT_VOL, 7, 1, 0),
  393. SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPROUT_VOL, 7, 1, 0),
  394. SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPROUT_VOL, 7, 1, 0),
  395. SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPROUT_VOL, 7, 1, 0),
  396. SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPROUT_VOL, 7, 1, 0),
  397. };
  398. /* Left HPCOM Mixer */
  399. static const struct snd_kcontrol_new aic3x_left_hpcom_mixer_controls[] = {
  400. SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPLCOM_VOL, 7, 1, 0),
  401. SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPLCOM_VOL, 7, 1, 0),
  402. SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPLCOM_VOL, 7, 1, 0),
  403. SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPLCOM_VOL, 7, 1, 0),
  404. SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPLCOM_VOL, 7, 1, 0),
  405. SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPLCOM_VOL, 7, 1, 0),
  406. };
  407. /* Right HPCOM Mixer */
  408. static const struct snd_kcontrol_new aic3x_right_hpcom_mixer_controls[] = {
  409. SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPRCOM_VOL, 7, 1, 0),
  410. SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPRCOM_VOL, 7, 1, 0),
  411. SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPRCOM_VOL, 7, 1, 0),
  412. SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPRCOM_VOL, 7, 1, 0),
  413. SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPRCOM_VOL, 7, 1, 0),
  414. SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPRCOM_VOL, 7, 1, 0),
  415. };
  416. /* Left PGA Mixer */
  417. static const struct snd_kcontrol_new aic3x_left_pga_mixer_controls[] = {
  418. SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_LADC_CTRL, 3, 1, 1),
  419. SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_LADC_CTRL, 3, 1, 1),
  420. SOC_DAPM_SINGLE_AIC3X("Line2L Switch", LINE2L_2_LADC_CTRL, 3, 1, 1),
  421. SOC_DAPM_SINGLE_AIC3X("Mic3L Switch", MIC3LR_2_LADC_CTRL, 4, 1, 1),
  422. SOC_DAPM_SINGLE_AIC3X("Mic3R Switch", MIC3LR_2_LADC_CTRL, 0, 1, 1),
  423. };
  424. /* Right PGA Mixer */
  425. static const struct snd_kcontrol_new aic3x_right_pga_mixer_controls[] = {
  426. SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_RADC_CTRL, 3, 1, 1),
  427. SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_RADC_CTRL, 3, 1, 1),
  428. SOC_DAPM_SINGLE_AIC3X("Line2R Switch", LINE2R_2_RADC_CTRL, 3, 1, 1),
  429. SOC_DAPM_SINGLE_AIC3X("Mic3L Switch", MIC3LR_2_RADC_CTRL, 4, 1, 1),
  430. SOC_DAPM_SINGLE_AIC3X("Mic3R Switch", MIC3LR_2_RADC_CTRL, 0, 1, 1),
  431. };
  432. /* Left Line1 Mux */
  433. static const struct snd_kcontrol_new aic3x_left_line1_mux_controls =
  434. SOC_DAPM_ENUM("Route", aic3x_enum[LINE1L_ENUM]);
  435. /* Right Line1 Mux */
  436. static const struct snd_kcontrol_new aic3x_right_line1_mux_controls =
  437. SOC_DAPM_ENUM("Route", aic3x_enum[LINE1R_ENUM]);
  438. /* Left Line2 Mux */
  439. static const struct snd_kcontrol_new aic3x_left_line2_mux_controls =
  440. SOC_DAPM_ENUM("Route", aic3x_enum[LINE2L_ENUM]);
  441. /* Right Line2 Mux */
  442. static const struct snd_kcontrol_new aic3x_right_line2_mux_controls =
  443. SOC_DAPM_ENUM("Route", aic3x_enum[LINE2R_ENUM]);
  444. static const struct snd_soc_dapm_widget aic3x_dapm_widgets[] = {
  445. /* Left DAC to Left Outputs */
  446. SND_SOC_DAPM_DAC("Left DAC", "Left Playback", DAC_PWR, 7, 0),
  447. SND_SOC_DAPM_MUX("Left DAC Mux", SND_SOC_NOPM, 0, 0,
  448. &aic3x_left_dac_mux_controls),
  449. SND_SOC_DAPM_MUX("Left HPCOM Mux", SND_SOC_NOPM, 0, 0,
  450. &aic3x_left_hpcom_mux_controls),
  451. SND_SOC_DAPM_PGA("Left Line Out", LLOPM_CTRL, 0, 0, NULL, 0),
  452. SND_SOC_DAPM_PGA("Left HP Out", HPLOUT_CTRL, 0, 0, NULL, 0),
  453. SND_SOC_DAPM_PGA("Left HP Com", HPLCOM_CTRL, 0, 0, NULL, 0),
  454. /* Right DAC to Right Outputs */
  455. SND_SOC_DAPM_DAC("Right DAC", "Right Playback", DAC_PWR, 6, 0),
  456. SND_SOC_DAPM_MUX("Right DAC Mux", SND_SOC_NOPM, 0, 0,
  457. &aic3x_right_dac_mux_controls),
  458. SND_SOC_DAPM_MUX("Right HPCOM Mux", SND_SOC_NOPM, 0, 0,
  459. &aic3x_right_hpcom_mux_controls),
  460. SND_SOC_DAPM_PGA("Right Line Out", RLOPM_CTRL, 0, 0, NULL, 0),
  461. SND_SOC_DAPM_PGA("Right HP Out", HPROUT_CTRL, 0, 0, NULL, 0),
  462. SND_SOC_DAPM_PGA("Right HP Com", HPRCOM_CTRL, 0, 0, NULL, 0),
  463. /* Mono Output */
  464. SND_SOC_DAPM_PGA("Mono Out", MONOLOPM_CTRL, 0, 0, NULL, 0),
  465. /* Inputs to Left ADC */
  466. SND_SOC_DAPM_ADC("Left ADC", "Left Capture", LINE1L_2_LADC_CTRL, 2, 0),
  467. SND_SOC_DAPM_MIXER("Left PGA Mixer", SND_SOC_NOPM, 0, 0,
  468. &aic3x_left_pga_mixer_controls[0],
  469. ARRAY_SIZE(aic3x_left_pga_mixer_controls)),
  470. SND_SOC_DAPM_MUX("Left Line1L Mux", SND_SOC_NOPM, 0, 0,
  471. &aic3x_left_line1_mux_controls),
  472. SND_SOC_DAPM_MUX("Left Line1R Mux", SND_SOC_NOPM, 0, 0,
  473. &aic3x_left_line1_mux_controls),
  474. SND_SOC_DAPM_MUX("Left Line2L Mux", SND_SOC_NOPM, 0, 0,
  475. &aic3x_left_line2_mux_controls),
  476. /* Inputs to Right ADC */
  477. SND_SOC_DAPM_ADC("Right ADC", "Right Capture",
  478. LINE1R_2_RADC_CTRL, 2, 0),
  479. SND_SOC_DAPM_MIXER("Right PGA Mixer", SND_SOC_NOPM, 0, 0,
  480. &aic3x_right_pga_mixer_controls[0],
  481. ARRAY_SIZE(aic3x_right_pga_mixer_controls)),
  482. SND_SOC_DAPM_MUX("Right Line1L Mux", SND_SOC_NOPM, 0, 0,
  483. &aic3x_right_line1_mux_controls),
  484. SND_SOC_DAPM_MUX("Right Line1R Mux", SND_SOC_NOPM, 0, 0,
  485. &aic3x_right_line1_mux_controls),
  486. SND_SOC_DAPM_MUX("Right Line2R Mux", SND_SOC_NOPM, 0, 0,
  487. &aic3x_right_line2_mux_controls),
  488. /*
  489. * Not a real mic bias widget but similar function. This is for dynamic
  490. * control of GPIO1 digital mic modulator clock output function when
  491. * using digital mic.
  492. */
  493. SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "GPIO1 dmic modclk",
  494. AIC3X_GPIO1_REG, 4, 0xf,
  495. AIC3X_GPIO1_FUNC_DIGITAL_MIC_MODCLK,
  496. AIC3X_GPIO1_FUNC_DISABLED),
  497. /*
  498. * Also similar function like mic bias. Selects digital mic with
  499. * configurable oversampling rate instead of ADC converter.
  500. */
  501. SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 128",
  502. AIC3X_ASD_INTF_CTRLA, 0, 3, 1, 0),
  503. SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 64",
  504. AIC3X_ASD_INTF_CTRLA, 0, 3, 2, 0),
  505. SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 32",
  506. AIC3X_ASD_INTF_CTRLA, 0, 3, 3, 0),
  507. /* Mic Bias */
  508. SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "Mic Bias 2V",
  509. MICBIAS_CTRL, 6, 3, 1, 0),
  510. SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "Mic Bias 2.5V",
  511. MICBIAS_CTRL, 6, 3, 2, 0),
  512. SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "Mic Bias AVDD",
  513. MICBIAS_CTRL, 6, 3, 3, 0),
  514. /* Output mixers */
  515. SND_SOC_DAPM_MIXER("Left Line Mixer", SND_SOC_NOPM, 0, 0,
  516. &aic3x_left_line_mixer_controls[0],
  517. ARRAY_SIZE(aic3x_left_line_mixer_controls)),
  518. SND_SOC_DAPM_MIXER("Right Line Mixer", SND_SOC_NOPM, 0, 0,
  519. &aic3x_right_line_mixer_controls[0],
  520. ARRAY_SIZE(aic3x_right_line_mixer_controls)),
  521. SND_SOC_DAPM_MIXER("Mono Mixer", SND_SOC_NOPM, 0, 0,
  522. &aic3x_mono_mixer_controls[0],
  523. ARRAY_SIZE(aic3x_mono_mixer_controls)),
  524. SND_SOC_DAPM_MIXER("Left HP Mixer", SND_SOC_NOPM, 0, 0,
  525. &aic3x_left_hp_mixer_controls[0],
  526. ARRAY_SIZE(aic3x_left_hp_mixer_controls)),
  527. SND_SOC_DAPM_MIXER("Right HP Mixer", SND_SOC_NOPM, 0, 0,
  528. &aic3x_right_hp_mixer_controls[0],
  529. ARRAY_SIZE(aic3x_right_hp_mixer_controls)),
  530. SND_SOC_DAPM_MIXER("Left HPCOM Mixer", SND_SOC_NOPM, 0, 0,
  531. &aic3x_left_hpcom_mixer_controls[0],
  532. ARRAY_SIZE(aic3x_left_hpcom_mixer_controls)),
  533. SND_SOC_DAPM_MIXER("Right HPCOM Mixer", SND_SOC_NOPM, 0, 0,
  534. &aic3x_right_hpcom_mixer_controls[0],
  535. ARRAY_SIZE(aic3x_right_hpcom_mixer_controls)),
  536. SND_SOC_DAPM_OUTPUT("LLOUT"),
  537. SND_SOC_DAPM_OUTPUT("RLOUT"),
  538. SND_SOC_DAPM_OUTPUT("MONO_LOUT"),
  539. SND_SOC_DAPM_OUTPUT("HPLOUT"),
  540. SND_SOC_DAPM_OUTPUT("HPROUT"),
  541. SND_SOC_DAPM_OUTPUT("HPLCOM"),
  542. SND_SOC_DAPM_OUTPUT("HPRCOM"),
  543. SND_SOC_DAPM_INPUT("MIC3L"),
  544. SND_SOC_DAPM_INPUT("MIC3R"),
  545. SND_SOC_DAPM_INPUT("LINE1L"),
  546. SND_SOC_DAPM_INPUT("LINE1R"),
  547. SND_SOC_DAPM_INPUT("LINE2L"),
  548. SND_SOC_DAPM_INPUT("LINE2R"),
  549. /*
  550. * Virtual output pin to detection block inside codec. This can be
  551. * used to keep codec bias on if gpio or detection features are needed.
  552. * Force pin on or construct a path with an input jack and mic bias
  553. * widgets.
  554. */
  555. SND_SOC_DAPM_OUTPUT("Detection"),
  556. };
  557. static const struct snd_soc_dapm_widget aic3007_dapm_widgets[] = {
  558. /* Class-D outputs */
  559. SND_SOC_DAPM_PGA("Left Class-D Out", CLASSD_CTRL, 3, 0, NULL, 0),
  560. SND_SOC_DAPM_PGA("Right Class-D Out", CLASSD_CTRL, 2, 0, NULL, 0),
  561. SND_SOC_DAPM_OUTPUT("SPOP"),
  562. SND_SOC_DAPM_OUTPUT("SPOM"),
  563. };
  564. static const struct snd_soc_dapm_route intercon[] = {
  565. /* Left Input */
  566. {"Left Line1L Mux", "single-ended", "LINE1L"},
  567. {"Left Line1L Mux", "differential", "LINE1L"},
  568. {"Left Line2L Mux", "single-ended", "LINE2L"},
  569. {"Left Line2L Mux", "differential", "LINE2L"},
  570. {"Left PGA Mixer", "Line1L Switch", "Left Line1L Mux"},
  571. {"Left PGA Mixer", "Line1R Switch", "Left Line1R Mux"},
  572. {"Left PGA Mixer", "Line2L Switch", "Left Line2L Mux"},
  573. {"Left PGA Mixer", "Mic3L Switch", "MIC3L"},
  574. {"Left PGA Mixer", "Mic3R Switch", "MIC3R"},
  575. {"Left ADC", NULL, "Left PGA Mixer"},
  576. {"Left ADC", NULL, "GPIO1 dmic modclk"},
  577. /* Right Input */
  578. {"Right Line1R Mux", "single-ended", "LINE1R"},
  579. {"Right Line1R Mux", "differential", "LINE1R"},
  580. {"Right Line2R Mux", "single-ended", "LINE2R"},
  581. {"Right Line2R Mux", "differential", "LINE2R"},
  582. {"Right PGA Mixer", "Line1L Switch", "Right Line1L Mux"},
  583. {"Right PGA Mixer", "Line1R Switch", "Right Line1R Mux"},
  584. {"Right PGA Mixer", "Line2R Switch", "Right Line2R Mux"},
  585. {"Right PGA Mixer", "Mic3L Switch", "MIC3L"},
  586. {"Right PGA Mixer", "Mic3R Switch", "MIC3R"},
  587. {"Right ADC", NULL, "Right PGA Mixer"},
  588. {"Right ADC", NULL, "GPIO1 dmic modclk"},
  589. /*
  590. * Logical path between digital mic enable and GPIO1 modulator clock
  591. * output function
  592. */
  593. {"GPIO1 dmic modclk", NULL, "DMic Rate 128"},
  594. {"GPIO1 dmic modclk", NULL, "DMic Rate 64"},
  595. {"GPIO1 dmic modclk", NULL, "DMic Rate 32"},
  596. /* Left DAC Output */
  597. {"Left DAC Mux", "DAC_L1", "Left DAC"},
  598. {"Left DAC Mux", "DAC_L2", "Left DAC"},
  599. {"Left DAC Mux", "DAC_L3", "Left DAC"},
  600. /* Right DAC Output */
  601. {"Right DAC Mux", "DAC_R1", "Right DAC"},
  602. {"Right DAC Mux", "DAC_R2", "Right DAC"},
  603. {"Right DAC Mux", "DAC_R3", "Right DAC"},
  604. /* Left Line Output */
  605. {"Left Line Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
  606. {"Left Line Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
  607. {"Left Line Mixer", "DACL1 Switch", "Left DAC Mux"},
  608. {"Left Line Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
  609. {"Left Line Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
  610. {"Left Line Mixer", "DACR1 Switch", "Right DAC Mux"},
  611. {"Left Line Out", NULL, "Left Line Mixer"},
  612. {"Left Line Out", NULL, "Left DAC Mux"},
  613. {"LLOUT", NULL, "Left Line Out"},
  614. /* Right Line Output */
  615. {"Right Line Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
  616. {"Right Line Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
  617. {"Right Line Mixer", "DACL1 Switch", "Left DAC Mux"},
  618. {"Right Line Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
  619. {"Right Line Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
  620. {"Right Line Mixer", "DACR1 Switch", "Right DAC Mux"},
  621. {"Right Line Out", NULL, "Right Line Mixer"},
  622. {"Right Line Out", NULL, "Right DAC Mux"},
  623. {"RLOUT", NULL, "Right Line Out"},
  624. /* Mono Output */
  625. {"Mono Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
  626. {"Mono Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
  627. {"Mono Mixer", "DACL1 Switch", "Left DAC Mux"},
  628. {"Mono Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
  629. {"Mono Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
  630. {"Mono Mixer", "DACR1 Switch", "Right DAC Mux"},
  631. {"Mono Out", NULL, "Mono Mixer"},
  632. {"MONO_LOUT", NULL, "Mono Out"},
  633. /* Left HP Output */
  634. {"Left HP Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
  635. {"Left HP Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
  636. {"Left HP Mixer", "DACL1 Switch", "Left DAC Mux"},
  637. {"Left HP Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
  638. {"Left HP Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
  639. {"Left HP Mixer", "DACR1 Switch", "Right DAC Mux"},
  640. {"Left HP Out", NULL, "Left HP Mixer"},
  641. {"Left HP Out", NULL, "Left DAC Mux"},
  642. {"HPLOUT", NULL, "Left HP Out"},
  643. /* Right HP Output */
  644. {"Right HP Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
  645. {"Right HP Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
  646. {"Right HP Mixer", "DACL1 Switch", "Left DAC Mux"},
  647. {"Right HP Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
  648. {"Right HP Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
  649. {"Right HP Mixer", "DACR1 Switch", "Right DAC Mux"},
  650. {"Right HP Out", NULL, "Right HP Mixer"},
  651. {"Right HP Out", NULL, "Right DAC Mux"},
  652. {"HPROUT", NULL, "Right HP Out"},
  653. /* Left HPCOM Output */
  654. {"Left HPCOM Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
  655. {"Left HPCOM Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
  656. {"Left HPCOM Mixer", "DACL1 Switch", "Left DAC Mux"},
  657. {"Left HPCOM Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
  658. {"Left HPCOM Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
  659. {"Left HPCOM Mixer", "DACR1 Switch", "Right DAC Mux"},
  660. {"Left HPCOM Mux", "differential of HPLOUT", "Left HP Mixer"},
  661. {"Left HPCOM Mux", "constant VCM", "Left HPCOM Mixer"},
  662. {"Left HPCOM Mux", "single-ended", "Left HPCOM Mixer"},
  663. {"Left HP Com", NULL, "Left HPCOM Mux"},
  664. {"HPLCOM", NULL, "Left HP Com"},
  665. /* Right HPCOM Output */
  666. {"Right HPCOM Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
  667. {"Right HPCOM Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
  668. {"Right HPCOM Mixer", "DACL1 Switch", "Left DAC Mux"},
  669. {"Right HPCOM Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
  670. {"Right HPCOM Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
  671. {"Right HPCOM Mixer", "DACR1 Switch", "Right DAC Mux"},
  672. {"Right HPCOM Mux", "differential of HPROUT", "Right HP Mixer"},
  673. {"Right HPCOM Mux", "constant VCM", "Right HPCOM Mixer"},
  674. {"Right HPCOM Mux", "single-ended", "Right HPCOM Mixer"},
  675. {"Right HPCOM Mux", "differential of HPLCOM", "Left HPCOM Mixer"},
  676. {"Right HPCOM Mux", "external feedback", "Right HPCOM Mixer"},
  677. {"Right HP Com", NULL, "Right HPCOM Mux"},
  678. {"HPRCOM", NULL, "Right HP Com"},
  679. };
  680. static const struct snd_soc_dapm_route intercon_3007[] = {
  681. /* Class-D outputs */
  682. {"Left Class-D Out", NULL, "Left Line Out"},
  683. {"Right Class-D Out", NULL, "Left Line Out"},
  684. {"SPOP", NULL, "Left Class-D Out"},
  685. {"SPOM", NULL, "Right Class-D Out"},
  686. };
  687. static int aic3x_add_widgets(struct snd_soc_codec *codec)
  688. {
  689. struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
  690. snd_soc_dapm_new_controls(codec, aic3x_dapm_widgets,
  691. ARRAY_SIZE(aic3x_dapm_widgets));
  692. /* set up audio path interconnects */
  693. snd_soc_dapm_add_routes(codec, intercon, ARRAY_SIZE(intercon));
  694. if (aic3x->model == AIC3X_MODEL_3007) {
  695. snd_soc_dapm_new_controls(codec, aic3007_dapm_widgets,
  696. ARRAY_SIZE(aic3007_dapm_widgets));
  697. snd_soc_dapm_add_routes(codec, intercon_3007, ARRAY_SIZE(intercon_3007));
  698. }
  699. return 0;
  700. }
  701. static int aic3x_hw_params(struct snd_pcm_substream *substream,
  702. struct snd_pcm_hw_params *params,
  703. struct snd_soc_dai *dai)
  704. {
  705. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  706. struct snd_soc_codec *codec =rtd->codec;
  707. struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
  708. int codec_clk = 0, bypass_pll = 0, fsref, last_clk = 0;
  709. u8 data, j, r, p, pll_q, pll_p = 1, pll_r = 1, pll_j = 1;
  710. u16 d, pll_d = 1;
  711. u8 reg;
  712. int clk;
  713. /* select data word length */
  714. data = snd_soc_read(codec, AIC3X_ASD_INTF_CTRLB) & (~(0x3 << 4));
  715. switch (params_format(params)) {
  716. case SNDRV_PCM_FORMAT_S16_LE:
  717. break;
  718. case SNDRV_PCM_FORMAT_S20_3LE:
  719. data |= (0x01 << 4);
  720. break;
  721. case SNDRV_PCM_FORMAT_S24_LE:
  722. data |= (0x02 << 4);
  723. break;
  724. case SNDRV_PCM_FORMAT_S32_LE:
  725. data |= (0x03 << 4);
  726. break;
  727. }
  728. snd_soc_write(codec, AIC3X_ASD_INTF_CTRLB, data);
  729. /* Fsref can be 44100 or 48000 */
  730. fsref = (params_rate(params) % 11025 == 0) ? 44100 : 48000;
  731. /* Try to find a value for Q which allows us to bypass the PLL and
  732. * generate CODEC_CLK directly. */
  733. for (pll_q = 2; pll_q < 18; pll_q++)
  734. if (aic3x->sysclk / (128 * pll_q) == fsref) {
  735. bypass_pll = 1;
  736. break;
  737. }
  738. if (bypass_pll) {
  739. pll_q &= 0xf;
  740. snd_soc_write(codec, AIC3X_PLL_PROGA_REG, pll_q << PLLQ_SHIFT);
  741. snd_soc_write(codec, AIC3X_GPIOB_REG, CODEC_CLKIN_CLKDIV);
  742. /* disable PLL if it is bypassed */
  743. reg = snd_soc_read(codec, AIC3X_PLL_PROGA_REG);
  744. snd_soc_write(codec, AIC3X_PLL_PROGA_REG, reg & ~PLL_ENABLE);
  745. } else {
  746. snd_soc_write(codec, AIC3X_GPIOB_REG, CODEC_CLKIN_PLLDIV);
  747. /* enable PLL when it is used */
  748. reg = snd_soc_read(codec, AIC3X_PLL_PROGA_REG);
  749. snd_soc_write(codec, AIC3X_PLL_PROGA_REG, reg | PLL_ENABLE);
  750. }
  751. /* Route Left DAC to left channel input and
  752. * right DAC to right channel input */
  753. data = (LDAC2LCH | RDAC2RCH);
  754. data |= (fsref == 44100) ? FSREF_44100 : FSREF_48000;
  755. if (params_rate(params) >= 64000)
  756. data |= DUAL_RATE_MODE;
  757. snd_soc_write(codec, AIC3X_CODEC_DATAPATH_REG, data);
  758. /* codec sample rate select */
  759. data = (fsref * 20) / params_rate(params);
  760. if (params_rate(params) < 64000)
  761. data /= 2;
  762. data /= 5;
  763. data -= 2;
  764. data |= (data << 4);
  765. snd_soc_write(codec, AIC3X_SAMPLE_RATE_SEL_REG, data);
  766. if (bypass_pll)
  767. return 0;
  768. /* Use PLL, compute apropriate setup for j, d, r and p, the closest
  769. * one wins the game. Try with d==0 first, next with d!=0.
  770. * Constraints for j are according to the datasheet.
  771. * The sysclk is divided by 1000 to prevent integer overflows.
  772. */
  773. codec_clk = (2048 * fsref) / (aic3x->sysclk / 1000);
  774. for (r = 1; r <= 16; r++)
  775. for (p = 1; p <= 8; p++) {
  776. for (j = 4; j <= 55; j++) {
  777. /* This is actually 1000*((j+(d/10000))*r)/p
  778. * The term had to be converted to get
  779. * rid of the division by 10000; d = 0 here
  780. */
  781. int tmp_clk = (1000 * j * r) / p;
  782. /* Check whether this values get closer than
  783. * the best ones we had before
  784. */
  785. if (abs(codec_clk - tmp_clk) <
  786. abs(codec_clk - last_clk)) {
  787. pll_j = j; pll_d = 0;
  788. pll_r = r; pll_p = p;
  789. last_clk = tmp_clk;
  790. }
  791. /* Early exit for exact matches */
  792. if (tmp_clk == codec_clk)
  793. goto found;
  794. }
  795. }
  796. /* try with d != 0 */
  797. for (p = 1; p <= 8; p++) {
  798. j = codec_clk * p / 1000;
  799. if (j < 4 || j > 11)
  800. continue;
  801. /* do not use codec_clk here since we'd loose precision */
  802. d = ((2048 * p * fsref) - j * aic3x->sysclk)
  803. * 100 / (aic3x->sysclk/100);
  804. clk = (10000 * j + d) / (10 * p);
  805. /* check whether this values get closer than the best
  806. * ones we had before */
  807. if (abs(codec_clk - clk) < abs(codec_clk - last_clk)) {
  808. pll_j = j; pll_d = d; pll_r = 1; pll_p = p;
  809. last_clk = clk;
  810. }
  811. /* Early exit for exact matches */
  812. if (clk == codec_clk)
  813. goto found;
  814. }
  815. if (last_clk == 0) {
  816. printk(KERN_ERR "%s(): unable to setup PLL\n", __func__);
  817. return -EINVAL;
  818. }
  819. found:
  820. data = snd_soc_read(codec, AIC3X_PLL_PROGA_REG);
  821. snd_soc_write(codec, AIC3X_PLL_PROGA_REG,
  822. data | (pll_p << PLLP_SHIFT));
  823. snd_soc_write(codec, AIC3X_OVRF_STATUS_AND_PLLR_REG,
  824. pll_r << PLLR_SHIFT);
  825. snd_soc_write(codec, AIC3X_PLL_PROGB_REG, pll_j << PLLJ_SHIFT);
  826. snd_soc_write(codec, AIC3X_PLL_PROGC_REG,
  827. (pll_d >> 6) << PLLD_MSB_SHIFT);
  828. snd_soc_write(codec, AIC3X_PLL_PROGD_REG,
  829. (pll_d & 0x3F) << PLLD_LSB_SHIFT);
  830. return 0;
  831. }
  832. static int aic3x_mute(struct snd_soc_dai *dai, int mute)
  833. {
  834. struct snd_soc_codec *codec = dai->codec;
  835. u8 ldac_reg = snd_soc_read(codec, LDAC_VOL) & ~MUTE_ON;
  836. u8 rdac_reg = snd_soc_read(codec, RDAC_VOL) & ~MUTE_ON;
  837. if (mute) {
  838. snd_soc_write(codec, LDAC_VOL, ldac_reg | MUTE_ON);
  839. snd_soc_write(codec, RDAC_VOL, rdac_reg | MUTE_ON);
  840. } else {
  841. snd_soc_write(codec, LDAC_VOL, ldac_reg);
  842. snd_soc_write(codec, RDAC_VOL, rdac_reg);
  843. }
  844. return 0;
  845. }
  846. static int aic3x_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  847. int clk_id, unsigned int freq, int dir)
  848. {
  849. struct snd_soc_codec *codec = codec_dai->codec;
  850. struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
  851. aic3x->sysclk = freq;
  852. return 0;
  853. }
  854. static int aic3x_set_dai_fmt(struct snd_soc_dai *codec_dai,
  855. unsigned int fmt)
  856. {
  857. struct snd_soc_codec *codec = codec_dai->codec;
  858. struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
  859. u8 iface_areg, iface_breg;
  860. int delay = 0;
  861. iface_areg = snd_soc_read(codec, AIC3X_ASD_INTF_CTRLA) & 0x3f;
  862. iface_breg = snd_soc_read(codec, AIC3X_ASD_INTF_CTRLB) & 0x3f;
  863. /* set master/slave audio interface */
  864. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  865. case SND_SOC_DAIFMT_CBM_CFM:
  866. aic3x->master = 1;
  867. iface_areg |= BIT_CLK_MASTER | WORD_CLK_MASTER;
  868. break;
  869. case SND_SOC_DAIFMT_CBS_CFS:
  870. aic3x->master = 0;
  871. break;
  872. default:
  873. return -EINVAL;
  874. }
  875. /*
  876. * match both interface format and signal polarities since they
  877. * are fixed
  878. */
  879. switch (fmt & (SND_SOC_DAIFMT_FORMAT_MASK |
  880. SND_SOC_DAIFMT_INV_MASK)) {
  881. case (SND_SOC_DAIFMT_I2S | SND_SOC_DAIFMT_NB_NF):
  882. break;
  883. case (SND_SOC_DAIFMT_DSP_A | SND_SOC_DAIFMT_IB_NF):
  884. delay = 1;
  885. case (SND_SOC_DAIFMT_DSP_B | SND_SOC_DAIFMT_IB_NF):
  886. iface_breg |= (0x01 << 6);
  887. break;
  888. case (SND_SOC_DAIFMT_RIGHT_J | SND_SOC_DAIFMT_NB_NF):
  889. iface_breg |= (0x02 << 6);
  890. break;
  891. case (SND_SOC_DAIFMT_LEFT_J | SND_SOC_DAIFMT_NB_NF):
  892. iface_breg |= (0x03 << 6);
  893. break;
  894. default:
  895. return -EINVAL;
  896. }
  897. /* set iface */
  898. snd_soc_write(codec, AIC3X_ASD_INTF_CTRLA, iface_areg);
  899. snd_soc_write(codec, AIC3X_ASD_INTF_CTRLB, iface_breg);
  900. snd_soc_write(codec, AIC3X_ASD_INTF_CTRLC, delay);
  901. return 0;
  902. }
  903. static int aic3x_init_3007(struct snd_soc_codec *codec)
  904. {
  905. u8 tmp1, tmp2, *cache = codec->reg_cache;
  906. /*
  907. * There is no need to cache writes to undocumented page 0xD but
  908. * respective page 0 register cache entries must be preserved
  909. */
  910. tmp1 = cache[0xD];
  911. tmp2 = cache[0x8];
  912. /* Class-D speaker driver init; datasheet p. 46 */
  913. snd_soc_write(codec, AIC3X_PAGE_SELECT, 0x0D);
  914. snd_soc_write(codec, 0xD, 0x0D);
  915. snd_soc_write(codec, 0x8, 0x5C);
  916. snd_soc_write(codec, 0x8, 0x5D);
  917. snd_soc_write(codec, 0x8, 0x5C);
  918. snd_soc_write(codec, AIC3X_PAGE_SELECT, 0x00);
  919. cache[0xD] = tmp1;
  920. cache[0x8] = tmp2;
  921. return 0;
  922. }
  923. static int aic3x_regulator_event(struct notifier_block *nb,
  924. unsigned long event, void *data)
  925. {
  926. struct aic3x_disable_nb *disable_nb =
  927. container_of(nb, struct aic3x_disable_nb, nb);
  928. struct aic3x_priv *aic3x = disable_nb->aic3x;
  929. if (event & REGULATOR_EVENT_DISABLE) {
  930. /*
  931. * Put codec to reset and require cache sync as at least one
  932. * of the supplies was disabled
  933. */
  934. if (aic3x->gpio_reset >= 0)
  935. gpio_set_value(aic3x->gpio_reset, 0);
  936. aic3x->codec->cache_sync = 1;
  937. }
  938. return 0;
  939. }
  940. static int aic3x_set_power(struct snd_soc_codec *codec, int power)
  941. {
  942. struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
  943. int i, ret;
  944. u8 *cache = codec->reg_cache;
  945. if (power) {
  946. ret = regulator_bulk_enable(ARRAY_SIZE(aic3x->supplies),
  947. aic3x->supplies);
  948. if (ret)
  949. goto out;
  950. aic3x->power = 1;
  951. /*
  952. * Reset release and cache sync is necessary only if some
  953. * supply was off or if there were cached writes
  954. */
  955. if (!codec->cache_sync)
  956. goto out;
  957. if (aic3x->gpio_reset >= 0) {
  958. udelay(1);
  959. gpio_set_value(aic3x->gpio_reset, 1);
  960. }
  961. /* Sync reg_cache with the hardware */
  962. codec->cache_only = 0;
  963. for (i = 0; i < ARRAY_SIZE(aic3x_reg); i++)
  964. snd_soc_write(codec, i, cache[i]);
  965. if (aic3x->model == AIC3X_MODEL_3007)
  966. aic3x_init_3007(codec);
  967. codec->cache_sync = 0;
  968. } else {
  969. aic3x->power = 0;
  970. /* HW writes are needless when bias is off */
  971. codec->cache_only = 1;
  972. ret = regulator_bulk_disable(ARRAY_SIZE(aic3x->supplies),
  973. aic3x->supplies);
  974. }
  975. out:
  976. return ret;
  977. }
  978. static int aic3x_set_bias_level(struct snd_soc_codec *codec,
  979. enum snd_soc_bias_level level)
  980. {
  981. struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
  982. u8 reg;
  983. switch (level) {
  984. case SND_SOC_BIAS_ON:
  985. break;
  986. case SND_SOC_BIAS_PREPARE:
  987. if (codec->bias_level == SND_SOC_BIAS_STANDBY &&
  988. aic3x->master) {
  989. /* enable pll */
  990. reg = snd_soc_read(codec, AIC3X_PLL_PROGA_REG);
  991. snd_soc_write(codec, AIC3X_PLL_PROGA_REG,
  992. reg | PLL_ENABLE);
  993. }
  994. break;
  995. case SND_SOC_BIAS_STANDBY:
  996. if (!aic3x->power)
  997. aic3x_set_power(codec, 1);
  998. if (codec->bias_level == SND_SOC_BIAS_PREPARE &&
  999. aic3x->master) {
  1000. /* disable pll */
  1001. reg = snd_soc_read(codec, AIC3X_PLL_PROGA_REG);
  1002. snd_soc_write(codec, AIC3X_PLL_PROGA_REG,
  1003. reg & ~PLL_ENABLE);
  1004. }
  1005. break;
  1006. case SND_SOC_BIAS_OFF:
  1007. if (aic3x->power)
  1008. aic3x_set_power(codec, 0);
  1009. break;
  1010. }
  1011. codec->bias_level = level;
  1012. return 0;
  1013. }
  1014. void aic3x_set_gpio(struct snd_soc_codec *codec, int gpio, int state)
  1015. {
  1016. u8 reg = gpio ? AIC3X_GPIO2_REG : AIC3X_GPIO1_REG;
  1017. u8 bit = gpio ? 3: 0;
  1018. u8 val = snd_soc_read(codec, reg) & ~(1 << bit);
  1019. snd_soc_write(codec, reg, val | (!!state << bit));
  1020. }
  1021. EXPORT_SYMBOL_GPL(aic3x_set_gpio);
  1022. int aic3x_get_gpio(struct snd_soc_codec *codec, int gpio)
  1023. {
  1024. u8 reg = gpio ? AIC3X_GPIO2_REG : AIC3X_GPIO1_REG;
  1025. u8 val = 0, bit = gpio ? 2 : 1;
  1026. aic3x_read(codec, reg, &val);
  1027. return (val >> bit) & 1;
  1028. }
  1029. EXPORT_SYMBOL_GPL(aic3x_get_gpio);
  1030. void aic3x_set_headset_detection(struct snd_soc_codec *codec, int detect,
  1031. int headset_debounce, int button_debounce)
  1032. {
  1033. u8 val;
  1034. val = ((detect & AIC3X_HEADSET_DETECT_MASK)
  1035. << AIC3X_HEADSET_DETECT_SHIFT) |
  1036. ((headset_debounce & AIC3X_HEADSET_DEBOUNCE_MASK)
  1037. << AIC3X_HEADSET_DEBOUNCE_SHIFT) |
  1038. ((button_debounce & AIC3X_BUTTON_DEBOUNCE_MASK)
  1039. << AIC3X_BUTTON_DEBOUNCE_SHIFT);
  1040. if (detect & AIC3X_HEADSET_DETECT_MASK)
  1041. val |= AIC3X_HEADSET_DETECT_ENABLED;
  1042. snd_soc_write(codec, AIC3X_HEADSET_DETECT_CTRL_A, val);
  1043. }
  1044. EXPORT_SYMBOL_GPL(aic3x_set_headset_detection);
  1045. int aic3x_headset_detected(struct snd_soc_codec *codec)
  1046. {
  1047. u8 val = 0;
  1048. aic3x_read(codec, AIC3X_HEADSET_DETECT_CTRL_B, &val);
  1049. return (val >> 4) & 1;
  1050. }
  1051. EXPORT_SYMBOL_GPL(aic3x_headset_detected);
  1052. int aic3x_button_pressed(struct snd_soc_codec *codec)
  1053. {
  1054. u8 val = 0;
  1055. aic3x_read(codec, AIC3X_HEADSET_DETECT_CTRL_B, &val);
  1056. return (val >> 5) & 1;
  1057. }
  1058. EXPORT_SYMBOL_GPL(aic3x_button_pressed);
  1059. #define AIC3X_RATES SNDRV_PCM_RATE_8000_96000
  1060. #define AIC3X_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
  1061. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  1062. static struct snd_soc_dai_ops aic3x_dai_ops = {
  1063. .hw_params = aic3x_hw_params,
  1064. .digital_mute = aic3x_mute,
  1065. .set_sysclk = aic3x_set_dai_sysclk,
  1066. .set_fmt = aic3x_set_dai_fmt,
  1067. };
  1068. static struct snd_soc_dai_driver aic3x_dai = {
  1069. .name = "tlv320aic3x-hifi",
  1070. .playback = {
  1071. .stream_name = "Playback",
  1072. .channels_min = 1,
  1073. .channels_max = 2,
  1074. .rates = AIC3X_RATES,
  1075. .formats = AIC3X_FORMATS,},
  1076. .capture = {
  1077. .stream_name = "Capture",
  1078. .channels_min = 1,
  1079. .channels_max = 2,
  1080. .rates = AIC3X_RATES,
  1081. .formats = AIC3X_FORMATS,},
  1082. .ops = &aic3x_dai_ops,
  1083. .symmetric_rates = 1,
  1084. };
  1085. static int aic3x_suspend(struct snd_soc_codec *codec, pm_message_t state)
  1086. {
  1087. aic3x_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1088. return 0;
  1089. }
  1090. static int aic3x_resume(struct snd_soc_codec *codec)
  1091. {
  1092. aic3x_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1093. return 0;
  1094. }
  1095. /*
  1096. * initialise the AIC3X driver
  1097. * register the mixer and dsp interfaces with the kernel
  1098. */
  1099. static int aic3x_init(struct snd_soc_codec *codec)
  1100. {
  1101. struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
  1102. int reg;
  1103. snd_soc_write(codec, AIC3X_PAGE_SELECT, PAGE0_SELECT);
  1104. snd_soc_write(codec, AIC3X_RESET, SOFT_RESET);
  1105. /* DAC default volume and mute */
  1106. snd_soc_write(codec, LDAC_VOL, DEFAULT_VOL | MUTE_ON);
  1107. snd_soc_write(codec, RDAC_VOL, DEFAULT_VOL | MUTE_ON);
  1108. /* DAC to HP default volume and route to Output mixer */
  1109. snd_soc_write(codec, DACL1_2_HPLOUT_VOL, DEFAULT_VOL | ROUTE_ON);
  1110. snd_soc_write(codec, DACR1_2_HPROUT_VOL, DEFAULT_VOL | ROUTE_ON);
  1111. snd_soc_write(codec, DACL1_2_HPLCOM_VOL, DEFAULT_VOL | ROUTE_ON);
  1112. snd_soc_write(codec, DACR1_2_HPRCOM_VOL, DEFAULT_VOL | ROUTE_ON);
  1113. /* DAC to Line Out default volume and route to Output mixer */
  1114. snd_soc_write(codec, DACL1_2_LLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
  1115. snd_soc_write(codec, DACR1_2_RLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
  1116. /* DAC to Mono Line Out default volume and route to Output mixer */
  1117. snd_soc_write(codec, DACL1_2_MONOLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
  1118. snd_soc_write(codec, DACR1_2_MONOLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
  1119. /* unmute all outputs */
  1120. reg = snd_soc_read(codec, LLOPM_CTRL);
  1121. snd_soc_write(codec, LLOPM_CTRL, reg | UNMUTE);
  1122. reg = snd_soc_read(codec, RLOPM_CTRL);
  1123. snd_soc_write(codec, RLOPM_CTRL, reg | UNMUTE);
  1124. reg = snd_soc_read(codec, MONOLOPM_CTRL);
  1125. snd_soc_write(codec, MONOLOPM_CTRL, reg | UNMUTE);
  1126. reg = snd_soc_read(codec, HPLOUT_CTRL);
  1127. snd_soc_write(codec, HPLOUT_CTRL, reg | UNMUTE);
  1128. reg = snd_soc_read(codec, HPROUT_CTRL);
  1129. snd_soc_write(codec, HPROUT_CTRL, reg | UNMUTE);
  1130. reg = snd_soc_read(codec, HPLCOM_CTRL);
  1131. snd_soc_write(codec, HPLCOM_CTRL, reg | UNMUTE);
  1132. reg = snd_soc_read(codec, HPRCOM_CTRL);
  1133. snd_soc_write(codec, HPRCOM_CTRL, reg | UNMUTE);
  1134. /* ADC default volume and unmute */
  1135. snd_soc_write(codec, LADC_VOL, DEFAULT_GAIN);
  1136. snd_soc_write(codec, RADC_VOL, DEFAULT_GAIN);
  1137. /* By default route Line1 to ADC PGA mixer */
  1138. snd_soc_write(codec, LINE1L_2_LADC_CTRL, 0x0);
  1139. snd_soc_write(codec, LINE1R_2_RADC_CTRL, 0x0);
  1140. /* PGA to HP Bypass default volume, disconnect from Output Mixer */
  1141. snd_soc_write(codec, PGAL_2_HPLOUT_VOL, DEFAULT_VOL);
  1142. snd_soc_write(codec, PGAR_2_HPROUT_VOL, DEFAULT_VOL);
  1143. snd_soc_write(codec, PGAL_2_HPLCOM_VOL, DEFAULT_VOL);
  1144. snd_soc_write(codec, PGAR_2_HPRCOM_VOL, DEFAULT_VOL);
  1145. /* PGA to Line Out default volume, disconnect from Output Mixer */
  1146. snd_soc_write(codec, PGAL_2_LLOPM_VOL, DEFAULT_VOL);
  1147. snd_soc_write(codec, PGAR_2_RLOPM_VOL, DEFAULT_VOL);
  1148. /* PGA to Mono Line Out default volume, disconnect from Output Mixer */
  1149. snd_soc_write(codec, PGAL_2_MONOLOPM_VOL, DEFAULT_VOL);
  1150. snd_soc_write(codec, PGAR_2_MONOLOPM_VOL, DEFAULT_VOL);
  1151. /* Line2 to HP Bypass default volume, disconnect from Output Mixer */
  1152. snd_soc_write(codec, LINE2L_2_HPLOUT_VOL, DEFAULT_VOL);
  1153. snd_soc_write(codec, LINE2R_2_HPROUT_VOL, DEFAULT_VOL);
  1154. snd_soc_write(codec, LINE2L_2_HPLCOM_VOL, DEFAULT_VOL);
  1155. snd_soc_write(codec, LINE2R_2_HPRCOM_VOL, DEFAULT_VOL);
  1156. /* Line2 Line Out default volume, disconnect from Output Mixer */
  1157. snd_soc_write(codec, LINE2L_2_LLOPM_VOL, DEFAULT_VOL);
  1158. snd_soc_write(codec, LINE2R_2_RLOPM_VOL, DEFAULT_VOL);
  1159. /* Line2 to Mono Out default volume, disconnect from Output Mixer */
  1160. snd_soc_write(codec, LINE2L_2_MONOLOPM_VOL, DEFAULT_VOL);
  1161. snd_soc_write(codec, LINE2R_2_MONOLOPM_VOL, DEFAULT_VOL);
  1162. if (aic3x->model == AIC3X_MODEL_3007) {
  1163. aic3x_init_3007(codec);
  1164. snd_soc_write(codec, CLASSD_CTRL, 0);
  1165. }
  1166. return 0;
  1167. }
  1168. static int aic3x_probe(struct snd_soc_codec *codec)
  1169. {
  1170. struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
  1171. int ret, i;
  1172. codec->control_data = aic3x->control_data;
  1173. aic3x->codec = codec;
  1174. codec->idle_bias_off = 1;
  1175. ret = snd_soc_codec_set_cache_io(codec, 8, 8, aic3x->control_type);
  1176. if (ret != 0) {
  1177. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  1178. return ret;
  1179. }
  1180. if (aic3x->gpio_reset >= 0) {
  1181. ret = gpio_request(aic3x->gpio_reset, "tlv320aic3x reset");
  1182. if (ret != 0)
  1183. goto err_gpio;
  1184. gpio_direction_output(aic3x->gpio_reset, 0);
  1185. }
  1186. for (i = 0; i < ARRAY_SIZE(aic3x->supplies); i++)
  1187. aic3x->supplies[i].supply = aic3x_supply_names[i];
  1188. ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(aic3x->supplies),
  1189. aic3x->supplies);
  1190. if (ret != 0) {
  1191. dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
  1192. goto err_get;
  1193. }
  1194. for (i = 0; i < ARRAY_SIZE(aic3x->supplies); i++) {
  1195. aic3x->disable_nb[i].nb.notifier_call = aic3x_regulator_event;
  1196. aic3x->disable_nb[i].aic3x = aic3x;
  1197. ret = regulator_register_notifier(aic3x->supplies[i].consumer,
  1198. &aic3x->disable_nb[i].nb);
  1199. if (ret) {
  1200. dev_err(codec->dev,
  1201. "Failed to request regulator notifier: %d\n",
  1202. ret);
  1203. goto err_notif;
  1204. }
  1205. }
  1206. codec->cache_only = 1;
  1207. aic3x_init(codec);
  1208. if (aic3x->setup) {
  1209. /* setup GPIO functions */
  1210. snd_soc_write(codec, AIC3X_GPIO1_REG,
  1211. (aic3x->setup->gpio_func[0] & 0xf) << 4);
  1212. snd_soc_write(codec, AIC3X_GPIO2_REG,
  1213. (aic3x->setup->gpio_func[1] & 0xf) << 4);
  1214. }
  1215. snd_soc_add_controls(codec, aic3x_snd_controls,
  1216. ARRAY_SIZE(aic3x_snd_controls));
  1217. if (aic3x->model == AIC3X_MODEL_3007)
  1218. snd_soc_add_controls(codec, &aic3x_classd_amp_gain_ctrl, 1);
  1219. aic3x_add_widgets(codec);
  1220. return 0;
  1221. err_notif:
  1222. while (i--)
  1223. regulator_unregister_notifier(aic3x->supplies[i].consumer,
  1224. &aic3x->disable_nb[i].nb);
  1225. regulator_bulk_free(ARRAY_SIZE(aic3x->supplies), aic3x->supplies);
  1226. err_get:
  1227. if (aic3x->gpio_reset >= 0)
  1228. gpio_free(aic3x->gpio_reset);
  1229. err_gpio:
  1230. kfree(aic3x);
  1231. return ret;
  1232. }
  1233. static int aic3x_remove(struct snd_soc_codec *codec)
  1234. {
  1235. struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
  1236. int i;
  1237. aic3x_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1238. if (aic3x->gpio_reset >= 0) {
  1239. gpio_set_value(aic3x->gpio_reset, 0);
  1240. gpio_free(aic3x->gpio_reset);
  1241. }
  1242. for (i = 0; i < ARRAY_SIZE(aic3x->supplies); i++)
  1243. regulator_unregister_notifier(aic3x->supplies[i].consumer,
  1244. &aic3x->disable_nb[i].nb);
  1245. regulator_bulk_free(ARRAY_SIZE(aic3x->supplies), aic3x->supplies);
  1246. return 0;
  1247. }
  1248. static struct snd_soc_codec_driver soc_codec_dev_aic3x = {
  1249. .set_bias_level = aic3x_set_bias_level,
  1250. .reg_cache_size = ARRAY_SIZE(aic3x_reg),
  1251. .reg_word_size = sizeof(u8),
  1252. .reg_cache_default = aic3x_reg,
  1253. .probe = aic3x_probe,
  1254. .remove = aic3x_remove,
  1255. .suspend = aic3x_suspend,
  1256. .resume = aic3x_resume,
  1257. };
  1258. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1259. /*
  1260. * AIC3X 2 wire address can be up to 4 devices with device addresses
  1261. * 0x18, 0x19, 0x1A, 0x1B
  1262. */
  1263. static const struct i2c_device_id aic3x_i2c_id[] = {
  1264. [AIC3X_MODEL_3X] = { "tlv320aic3x", 0 },
  1265. [AIC3X_MODEL_33] = { "tlv320aic33", 0 },
  1266. [AIC3X_MODEL_3007] = { "tlv320aic3007", 0 },
  1267. { }
  1268. };
  1269. MODULE_DEVICE_TABLE(i2c, aic3x_i2c_id);
  1270. /*
  1271. * If the i2c layer weren't so broken, we could pass this kind of data
  1272. * around
  1273. */
  1274. static int aic3x_i2c_probe(struct i2c_client *i2c,
  1275. const struct i2c_device_id *id)
  1276. {
  1277. struct aic3x_pdata *pdata = i2c->dev.platform_data;
  1278. struct aic3x_priv *aic3x;
  1279. int ret;
  1280. const struct i2c_device_id *tbl;
  1281. aic3x = kzalloc(sizeof(struct aic3x_priv), GFP_KERNEL);
  1282. if (aic3x == NULL) {
  1283. dev_err(&i2c->dev, "failed to create private data\n");
  1284. return -ENOMEM;
  1285. }
  1286. aic3x->control_data = i2c;
  1287. aic3x->control_type = SND_SOC_I2C;
  1288. i2c_set_clientdata(i2c, aic3x);
  1289. if (pdata) {
  1290. aic3x->gpio_reset = pdata->gpio_reset;
  1291. aic3x->setup = pdata->setup;
  1292. } else {
  1293. aic3x->gpio_reset = -1;
  1294. }
  1295. for (tbl = aic3x_i2c_id; tbl->name[0]; tbl++) {
  1296. if (!strcmp(tbl->name, id->name))
  1297. break;
  1298. }
  1299. aic3x->model = tbl - aic3x_i2c_id;
  1300. ret = snd_soc_register_codec(&i2c->dev,
  1301. &soc_codec_dev_aic3x, &aic3x_dai, 1);
  1302. if (ret < 0)
  1303. kfree(aic3x);
  1304. return ret;
  1305. }
  1306. static int aic3x_i2c_remove(struct i2c_client *client)
  1307. {
  1308. snd_soc_unregister_codec(&client->dev);
  1309. kfree(i2c_get_clientdata(client));
  1310. return 0;
  1311. }
  1312. /* machine i2c codec control layer */
  1313. static struct i2c_driver aic3x_i2c_driver = {
  1314. .driver = {
  1315. .name = "tlv320aic3x-codec",
  1316. .owner = THIS_MODULE,
  1317. },
  1318. .probe = aic3x_i2c_probe,
  1319. .remove = aic3x_i2c_remove,
  1320. .id_table = aic3x_i2c_id,
  1321. };
  1322. static inline void aic3x_i2c_init(void)
  1323. {
  1324. int ret;
  1325. ret = i2c_add_driver(&aic3x_i2c_driver);
  1326. if (ret)
  1327. printk(KERN_ERR "%s: error regsitering i2c driver, %d\n",
  1328. __func__, ret);
  1329. }
  1330. static inline void aic3x_i2c_exit(void)
  1331. {
  1332. i2c_del_driver(&aic3x_i2c_driver);
  1333. }
  1334. #endif
  1335. static int __init aic3x_modinit(void)
  1336. {
  1337. int ret = 0;
  1338. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1339. ret = i2c_add_driver(&aic3x_i2c_driver);
  1340. if (ret != 0) {
  1341. printk(KERN_ERR "Failed to register TLV320AIC3x I2C driver: %d\n",
  1342. ret);
  1343. }
  1344. #endif
  1345. return ret;
  1346. }
  1347. module_init(aic3x_modinit);
  1348. static void __exit aic3x_exit(void)
  1349. {
  1350. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1351. i2c_del_driver(&aic3x_i2c_driver);
  1352. #endif
  1353. }
  1354. module_exit(aic3x_exit);
  1355. MODULE_DESCRIPTION("ASoC TLV320AIC3X codec driver");
  1356. MODULE_AUTHOR("Vladimir Barinov");
  1357. MODULE_LICENSE("GPL");