ds1wm.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469
  1. /*
  2. * 1-wire busmaster driver for DS1WM and ASICs with embedded DS1WMs
  3. * such as HP iPAQs (including h5xxx, h2200, and devices with ASIC3
  4. * like hx4700).
  5. *
  6. * Copyright (c) 2004-2005, Szabolcs Gyurko <szabolcs.gyurko@tlt.hu>
  7. * Copyright (c) 2004-2007, Matt Reimer <mreimer@vpop.net>
  8. *
  9. * Use consistent with the GNU GPL is permitted,
  10. * provided that this copyright notice is
  11. * preserved in its entirety in all copies and derived works.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/irq.h>
  16. #include <linux/pm.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/err.h>
  19. #include <linux/delay.h>
  20. #include <linux/mfd/core.h>
  21. #include <linux/mfd/ds1wm.h>
  22. #include <linux/slab.h>
  23. #include <asm/io.h>
  24. #include "../w1.h"
  25. #include "../w1_int.h"
  26. #define DS1WM_CMD 0x00 /* R/W 4 bits command */
  27. #define DS1WM_DATA 0x01 /* R/W 8 bits, transmit/receive buffer */
  28. #define DS1WM_INT 0x02 /* R/W interrupt status */
  29. #define DS1WM_INT_EN 0x03 /* R/W interrupt enable */
  30. #define DS1WM_CLKDIV 0x04 /* R/W 5 bits of divisor and pre-scale */
  31. #define DS1WM_CMD_1W_RESET (1 << 0) /* force reset on 1-wire bus */
  32. #define DS1WM_CMD_SRA (1 << 1) /* enable Search ROM accelerator mode */
  33. #define DS1WM_CMD_DQ_OUTPUT (1 << 2) /* write only - forces bus low */
  34. #define DS1WM_CMD_DQ_INPUT (1 << 3) /* read only - reflects state of bus */
  35. #define DS1WM_CMD_RST (1 << 5) /* software reset */
  36. #define DS1WM_CMD_OD (1 << 7) /* overdrive */
  37. #define DS1WM_INT_PD (1 << 0) /* presence detect */
  38. #define DS1WM_INT_PDR (1 << 1) /* presence detect result */
  39. #define DS1WM_INT_TBE (1 << 2) /* tx buffer empty */
  40. #define DS1WM_INT_TSRE (1 << 3) /* tx shift register empty */
  41. #define DS1WM_INT_RBF (1 << 4) /* rx buffer full */
  42. #define DS1WM_INT_RSRF (1 << 5) /* rx shift register full */
  43. #define DS1WM_INTEN_EPD (1 << 0) /* enable presence detect int */
  44. #define DS1WM_INTEN_IAS (1 << 1) /* INTR active state */
  45. #define DS1WM_INTEN_ETBE (1 << 2) /* enable tx buffer empty int */
  46. #define DS1WM_INTEN_ETMT (1 << 3) /* enable tx shift register empty int */
  47. #define DS1WM_INTEN_ERBF (1 << 4) /* enable rx buffer full int */
  48. #define DS1WM_INTEN_ERSRF (1 << 5) /* enable rx shift register full int */
  49. #define DS1WM_INTEN_DQO (1 << 6) /* enable direct bus driving ops */
  50. #define DS1WM_TIMEOUT (HZ * 5)
  51. static struct {
  52. unsigned long freq;
  53. unsigned long divisor;
  54. } freq[] = {
  55. { 4000000, 0x8 },
  56. { 5000000, 0x2 },
  57. { 6000000, 0x5 },
  58. { 7000000, 0x3 },
  59. { 8000000, 0xc },
  60. { 10000000, 0x6 },
  61. { 12000000, 0x9 },
  62. { 14000000, 0x7 },
  63. { 16000000, 0x10 },
  64. { 20000000, 0xa },
  65. { 24000000, 0xd },
  66. { 28000000, 0xb },
  67. { 32000000, 0x14 },
  68. { 40000000, 0xe },
  69. { 48000000, 0x11 },
  70. { 56000000, 0xf },
  71. { 64000000, 0x18 },
  72. { 80000000, 0x12 },
  73. { 96000000, 0x15 },
  74. { 112000000, 0x13 },
  75. { 128000000, 0x1c },
  76. };
  77. struct ds1wm_data {
  78. void __iomem *map;
  79. int bus_shift; /* # of shifts to calc register offsets */
  80. struct platform_device *pdev;
  81. struct mfd_cell *cell;
  82. int irq;
  83. int active_high;
  84. int slave_present;
  85. void *reset_complete;
  86. void *read_complete;
  87. void *write_complete;
  88. u8 read_byte; /* last byte received */
  89. };
  90. static inline void ds1wm_write_register(struct ds1wm_data *ds1wm_data, u32 reg,
  91. u8 val)
  92. {
  93. __raw_writeb(val, ds1wm_data->map + (reg << ds1wm_data->bus_shift));
  94. }
  95. static inline u8 ds1wm_read_register(struct ds1wm_data *ds1wm_data, u32 reg)
  96. {
  97. return __raw_readb(ds1wm_data->map + (reg << ds1wm_data->bus_shift));
  98. }
  99. static irqreturn_t ds1wm_isr(int isr, void *data)
  100. {
  101. struct ds1wm_data *ds1wm_data = data;
  102. u8 intr = ds1wm_read_register(ds1wm_data, DS1WM_INT);
  103. ds1wm_data->slave_present = (intr & DS1WM_INT_PDR) ? 0 : 1;
  104. if ((intr & DS1WM_INT_PD) && ds1wm_data->reset_complete)
  105. complete(ds1wm_data->reset_complete);
  106. if ((intr & DS1WM_INT_TSRE) && ds1wm_data->write_complete)
  107. complete(ds1wm_data->write_complete);
  108. if (intr & DS1WM_INT_RBF) {
  109. ds1wm_data->read_byte = ds1wm_read_register(ds1wm_data,
  110. DS1WM_DATA);
  111. if (ds1wm_data->read_complete)
  112. complete(ds1wm_data->read_complete);
  113. }
  114. return IRQ_HANDLED;
  115. }
  116. static int ds1wm_reset(struct ds1wm_data *ds1wm_data)
  117. {
  118. unsigned long timeleft;
  119. DECLARE_COMPLETION_ONSTACK(reset_done);
  120. ds1wm_data->reset_complete = &reset_done;
  121. ds1wm_write_register(ds1wm_data, DS1WM_INT_EN, DS1WM_INTEN_EPD |
  122. (ds1wm_data->active_high ? DS1WM_INTEN_IAS : 0));
  123. ds1wm_write_register(ds1wm_data, DS1WM_CMD, DS1WM_CMD_1W_RESET);
  124. timeleft = wait_for_completion_timeout(&reset_done, DS1WM_TIMEOUT);
  125. ds1wm_data->reset_complete = NULL;
  126. if (!timeleft) {
  127. dev_err(&ds1wm_data->pdev->dev, "reset failed\n");
  128. return 1;
  129. }
  130. /* Wait for the end of the reset. According to the specs, the time
  131. * from when the interrupt is asserted to the end of the reset is:
  132. * tRSTH - tPDH - tPDL - tPDI
  133. * 625 us - 60 us - 240 us - 100 ns = 324.9 us
  134. *
  135. * We'll wait a bit longer just to be sure.
  136. * Was udelay(500), but if it is going to busywait the cpu that long,
  137. * might as well come back later.
  138. */
  139. msleep(1);
  140. ds1wm_write_register(ds1wm_data, DS1WM_INT_EN,
  141. DS1WM_INTEN_ERBF | DS1WM_INTEN_ETMT | DS1WM_INTEN_EPD |
  142. (ds1wm_data->active_high ? DS1WM_INTEN_IAS : 0));
  143. if (!ds1wm_data->slave_present) {
  144. dev_dbg(&ds1wm_data->pdev->dev, "reset: no devices found\n");
  145. return 1;
  146. }
  147. return 0;
  148. }
  149. static int ds1wm_write(struct ds1wm_data *ds1wm_data, u8 data)
  150. {
  151. DECLARE_COMPLETION_ONSTACK(write_done);
  152. ds1wm_data->write_complete = &write_done;
  153. ds1wm_write_register(ds1wm_data, DS1WM_DATA, data);
  154. wait_for_completion_timeout(&write_done, DS1WM_TIMEOUT);
  155. ds1wm_data->write_complete = NULL;
  156. return 0;
  157. }
  158. static int ds1wm_read(struct ds1wm_data *ds1wm_data, unsigned char write_data)
  159. {
  160. DECLARE_COMPLETION_ONSTACK(read_done);
  161. ds1wm_data->read_complete = &read_done;
  162. ds1wm_write(ds1wm_data, write_data);
  163. wait_for_completion_timeout(&read_done, DS1WM_TIMEOUT);
  164. ds1wm_data->read_complete = NULL;
  165. return ds1wm_data->read_byte;
  166. }
  167. static int ds1wm_find_divisor(int gclk)
  168. {
  169. int i;
  170. for (i = 0; i < ARRAY_SIZE(freq); i++)
  171. if (gclk <= freq[i].freq)
  172. return freq[i].divisor;
  173. return 0;
  174. }
  175. static void ds1wm_up(struct ds1wm_data *ds1wm_data)
  176. {
  177. int divisor;
  178. struct ds1wm_driver_data *plat = ds1wm_data->cell->driver_data;
  179. if (ds1wm_data->cell->enable)
  180. ds1wm_data->cell->enable(ds1wm_data->pdev);
  181. divisor = ds1wm_find_divisor(plat->clock_rate);
  182. if (divisor == 0) {
  183. dev_err(&ds1wm_data->pdev->dev,
  184. "no suitable divisor for %dHz clock\n",
  185. plat->clock_rate);
  186. return;
  187. }
  188. ds1wm_write_register(ds1wm_data, DS1WM_CLKDIV, divisor);
  189. /* Let the w1 clock stabilize. */
  190. msleep(1);
  191. ds1wm_reset(ds1wm_data);
  192. }
  193. static void ds1wm_down(struct ds1wm_data *ds1wm_data)
  194. {
  195. ds1wm_reset(ds1wm_data);
  196. /* Disable interrupts. */
  197. ds1wm_write_register(ds1wm_data, DS1WM_INT_EN,
  198. ds1wm_data->active_high ? DS1WM_INTEN_IAS : 0);
  199. if (ds1wm_data->cell->disable)
  200. ds1wm_data->cell->disable(ds1wm_data->pdev);
  201. }
  202. /* --------------------------------------------------------------------- */
  203. /* w1 methods */
  204. static u8 ds1wm_read_byte(void *data)
  205. {
  206. struct ds1wm_data *ds1wm_data = data;
  207. return ds1wm_read(ds1wm_data, 0xff);
  208. }
  209. static void ds1wm_write_byte(void *data, u8 byte)
  210. {
  211. struct ds1wm_data *ds1wm_data = data;
  212. ds1wm_write(ds1wm_data, byte);
  213. }
  214. static u8 ds1wm_reset_bus(void *data)
  215. {
  216. struct ds1wm_data *ds1wm_data = data;
  217. ds1wm_reset(ds1wm_data);
  218. return 0;
  219. }
  220. static void ds1wm_search(void *data, struct w1_master *master_dev,
  221. u8 search_type, w1_slave_found_callback slave_found)
  222. {
  223. struct ds1wm_data *ds1wm_data = data;
  224. int i;
  225. unsigned long long rom_id;
  226. /* XXX We need to iterate for multiple devices per the DS1WM docs.
  227. * See http://www.maxim-ic.com/appnotes.cfm/appnote_number/120. */
  228. if (ds1wm_reset(ds1wm_data))
  229. return;
  230. ds1wm_write(ds1wm_data, search_type);
  231. ds1wm_write_register(ds1wm_data, DS1WM_CMD, DS1WM_CMD_SRA);
  232. for (rom_id = 0, i = 0; i < 16; i++) {
  233. unsigned char resp, r, d;
  234. resp = ds1wm_read(ds1wm_data, 0x00);
  235. r = ((resp & 0x02) >> 1) |
  236. ((resp & 0x08) >> 2) |
  237. ((resp & 0x20) >> 3) |
  238. ((resp & 0x80) >> 4);
  239. d = ((resp & 0x01) >> 0) |
  240. ((resp & 0x04) >> 1) |
  241. ((resp & 0x10) >> 2) |
  242. ((resp & 0x40) >> 3);
  243. rom_id |= (unsigned long long) r << (i * 4);
  244. }
  245. dev_dbg(&ds1wm_data->pdev->dev, "found 0x%08llX\n", rom_id);
  246. ds1wm_write_register(ds1wm_data, DS1WM_CMD, ~DS1WM_CMD_SRA);
  247. ds1wm_reset(ds1wm_data);
  248. slave_found(master_dev, rom_id);
  249. }
  250. /* --------------------------------------------------------------------- */
  251. static struct w1_bus_master ds1wm_master = {
  252. .read_byte = ds1wm_read_byte,
  253. .write_byte = ds1wm_write_byte,
  254. .reset_bus = ds1wm_reset_bus,
  255. .search = ds1wm_search,
  256. };
  257. static int ds1wm_probe(struct platform_device *pdev)
  258. {
  259. struct ds1wm_data *ds1wm_data;
  260. struct ds1wm_driver_data *plat;
  261. struct resource *res;
  262. struct mfd_cell *cell;
  263. int ret;
  264. if (!pdev)
  265. return -ENODEV;
  266. cell = pdev->dev.platform_data;
  267. if (!cell)
  268. return -ENODEV;
  269. ds1wm_data = kzalloc(sizeof(*ds1wm_data), GFP_KERNEL);
  270. if (!ds1wm_data)
  271. return -ENOMEM;
  272. platform_set_drvdata(pdev, ds1wm_data);
  273. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  274. if (!res) {
  275. ret = -ENXIO;
  276. goto err0;
  277. }
  278. ds1wm_data->map = ioremap(res->start, resource_size(res));
  279. if (!ds1wm_data->map) {
  280. ret = -ENOMEM;
  281. goto err0;
  282. }
  283. plat = cell->driver_data;
  284. /* calculate bus shift from mem resource */
  285. ds1wm_data->bus_shift = resource_size(res) >> 3;
  286. ds1wm_data->pdev = pdev;
  287. ds1wm_data->cell = cell;
  288. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  289. if (!res) {
  290. ret = -ENXIO;
  291. goto err1;
  292. }
  293. ds1wm_data->irq = res->start;
  294. ds1wm_data->active_high = plat->active_high;
  295. if (res->flags & IORESOURCE_IRQ_HIGHEDGE)
  296. set_irq_type(ds1wm_data->irq, IRQ_TYPE_EDGE_RISING);
  297. if (res->flags & IORESOURCE_IRQ_LOWEDGE)
  298. set_irq_type(ds1wm_data->irq, IRQ_TYPE_EDGE_FALLING);
  299. ret = request_irq(ds1wm_data->irq, ds1wm_isr, IRQF_DISABLED,
  300. "ds1wm", ds1wm_data);
  301. if (ret)
  302. goto err1;
  303. ds1wm_up(ds1wm_data);
  304. ds1wm_master.data = (void *)ds1wm_data;
  305. ret = w1_add_master_device(&ds1wm_master);
  306. if (ret)
  307. goto err2;
  308. return 0;
  309. err2:
  310. ds1wm_down(ds1wm_data);
  311. free_irq(ds1wm_data->irq, ds1wm_data);
  312. err1:
  313. iounmap(ds1wm_data->map);
  314. err0:
  315. kfree(ds1wm_data);
  316. return ret;
  317. }
  318. #ifdef CONFIG_PM
  319. static int ds1wm_suspend(struct platform_device *pdev, pm_message_t state)
  320. {
  321. struct ds1wm_data *ds1wm_data = platform_get_drvdata(pdev);
  322. ds1wm_down(ds1wm_data);
  323. return 0;
  324. }
  325. static int ds1wm_resume(struct platform_device *pdev)
  326. {
  327. struct ds1wm_data *ds1wm_data = platform_get_drvdata(pdev);
  328. ds1wm_up(ds1wm_data);
  329. return 0;
  330. }
  331. #else
  332. #define ds1wm_suspend NULL
  333. #define ds1wm_resume NULL
  334. #endif
  335. static int ds1wm_remove(struct platform_device *pdev)
  336. {
  337. struct ds1wm_data *ds1wm_data = platform_get_drvdata(pdev);
  338. w1_remove_master_device(&ds1wm_master);
  339. ds1wm_down(ds1wm_data);
  340. free_irq(ds1wm_data->irq, ds1wm_data);
  341. iounmap(ds1wm_data->map);
  342. kfree(ds1wm_data);
  343. return 0;
  344. }
  345. static struct platform_driver ds1wm_driver = {
  346. .driver = {
  347. .name = "ds1wm",
  348. },
  349. .probe = ds1wm_probe,
  350. .remove = ds1wm_remove,
  351. .suspend = ds1wm_suspend,
  352. .resume = ds1wm_resume
  353. };
  354. static int __init ds1wm_init(void)
  355. {
  356. printk("DS1WM w1 busmaster driver - (c) 2004 Szabolcs Gyurko\n");
  357. return platform_driver_register(&ds1wm_driver);
  358. }
  359. static void __exit ds1wm_exit(void)
  360. {
  361. platform_driver_unregister(&ds1wm_driver);
  362. }
  363. module_init(ds1wm_init);
  364. module_exit(ds1wm_exit);
  365. MODULE_LICENSE("GPL");
  366. MODULE_AUTHOR("Szabolcs Gyurko <szabolcs.gyurko@tlt.hu>, "
  367. "Matt Reimer <mreimer@vpop.net>");
  368. MODULE_DESCRIPTION("DS1WM w1 busmaster driver");