dpi.c 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321
  1. /*
  2. * linux/drivers/video/omap2/dss/dpi.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DPI"
  23. #include <linux/kernel.h>
  24. #include <linux/clk.h>
  25. #include <linux/delay.h>
  26. #include <linux/err.h>
  27. #include <linux/errno.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/regulator/consumer.h>
  30. #include <plat/display.h>
  31. #include <plat/cpu.h>
  32. #include "dss.h"
  33. static struct {
  34. struct regulator *vdds_dsi_reg;
  35. } dpi;
  36. #ifdef CONFIG_OMAP2_DSS_USE_DSI_PLL
  37. static int dpi_set_dsi_clk(bool is_tft, unsigned long pck_req,
  38. unsigned long *fck, int *lck_div, int *pck_div)
  39. {
  40. struct dsi_clock_info dsi_cinfo;
  41. struct dispc_clock_info dispc_cinfo;
  42. int r;
  43. r = dsi_pll_calc_clock_div_pck(is_tft, pck_req, &dsi_cinfo,
  44. &dispc_cinfo);
  45. if (r)
  46. return r;
  47. r = dsi_pll_set_clock_div(&dsi_cinfo);
  48. if (r)
  49. return r;
  50. dss_select_dispc_clk_source(DSS_SRC_DSI1_PLL_FCLK);
  51. r = dispc_set_clock_div(&dispc_cinfo);
  52. if (r)
  53. return r;
  54. *fck = dsi_cinfo.dsi1_pll_fclk;
  55. *lck_div = dispc_cinfo.lck_div;
  56. *pck_div = dispc_cinfo.pck_div;
  57. return 0;
  58. }
  59. #else
  60. static int dpi_set_dispc_clk(bool is_tft, unsigned long pck_req,
  61. unsigned long *fck, int *lck_div, int *pck_div)
  62. {
  63. struct dss_clock_info dss_cinfo;
  64. struct dispc_clock_info dispc_cinfo;
  65. int r;
  66. r = dss_calc_clock_div(is_tft, pck_req, &dss_cinfo, &dispc_cinfo);
  67. if (r)
  68. return r;
  69. r = dss_set_clock_div(&dss_cinfo);
  70. if (r)
  71. return r;
  72. r = dispc_set_clock_div(&dispc_cinfo);
  73. if (r)
  74. return r;
  75. *fck = dss_cinfo.fck;
  76. *lck_div = dispc_cinfo.lck_div;
  77. *pck_div = dispc_cinfo.pck_div;
  78. return 0;
  79. }
  80. #endif
  81. static int dpi_set_mode(struct omap_dss_device *dssdev)
  82. {
  83. struct omap_video_timings *t = &dssdev->panel.timings;
  84. int lck_div, pck_div;
  85. unsigned long fck;
  86. unsigned long pck;
  87. bool is_tft;
  88. int r = 0;
  89. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK1);
  90. dispc_set_pol_freq(dssdev->panel.config, dssdev->panel.acbi,
  91. dssdev->panel.acb);
  92. is_tft = (dssdev->panel.config & OMAP_DSS_LCD_TFT) != 0;
  93. #ifdef CONFIG_OMAP2_DSS_USE_DSI_PLL
  94. r = dpi_set_dsi_clk(is_tft, t->pixel_clock * 1000,
  95. &fck, &lck_div, &pck_div);
  96. #else
  97. r = dpi_set_dispc_clk(is_tft, t->pixel_clock * 1000,
  98. &fck, &lck_div, &pck_div);
  99. #endif
  100. if (r)
  101. goto err0;
  102. pck = fck / lck_div / pck_div / 1000;
  103. if (pck != t->pixel_clock) {
  104. DSSWARN("Could not find exact pixel clock. "
  105. "Requested %d kHz, got %lu kHz\n",
  106. t->pixel_clock, pck);
  107. t->pixel_clock = pck;
  108. }
  109. dispc_set_lcd_timings(t);
  110. err0:
  111. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK1);
  112. return r;
  113. }
  114. static int dpi_basic_init(struct omap_dss_device *dssdev)
  115. {
  116. bool is_tft;
  117. is_tft = (dssdev->panel.config & OMAP_DSS_LCD_TFT) != 0;
  118. dispc_set_parallel_interface_mode(OMAP_DSS_PARALLELMODE_BYPASS);
  119. dispc_set_lcd_display_type(is_tft ? OMAP_DSS_LCD_DISPLAY_TFT :
  120. OMAP_DSS_LCD_DISPLAY_STN);
  121. dispc_set_tft_data_lines(dssdev->phy.dpi.data_lines);
  122. return 0;
  123. }
  124. int omapdss_dpi_display_enable(struct omap_dss_device *dssdev)
  125. {
  126. int r;
  127. r = omap_dss_start_device(dssdev);
  128. if (r) {
  129. DSSERR("failed to start device\n");
  130. goto err0;
  131. }
  132. if (cpu_is_omap34xx()) {
  133. r = regulator_enable(dpi.vdds_dsi_reg);
  134. if (r)
  135. goto err1;
  136. }
  137. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK1);
  138. r = dpi_basic_init(dssdev);
  139. if (r)
  140. goto err2;
  141. #ifdef CONFIG_OMAP2_DSS_USE_DSI_PLL
  142. dss_clk_enable(DSS_CLK_FCK2);
  143. r = dsi_pll_init(dssdev, 0, 1);
  144. if (r)
  145. goto err3;
  146. #endif
  147. r = dpi_set_mode(dssdev);
  148. if (r)
  149. goto err4;
  150. mdelay(2);
  151. dssdev->manager->enable(dssdev->manager);
  152. return 0;
  153. err4:
  154. #ifdef CONFIG_OMAP2_DSS_USE_DSI_PLL
  155. dsi_pll_uninit();
  156. err3:
  157. dss_clk_disable(DSS_CLK_FCK2);
  158. #endif
  159. err2:
  160. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK1);
  161. if (cpu_is_omap34xx())
  162. regulator_disable(dpi.vdds_dsi_reg);
  163. err1:
  164. omap_dss_stop_device(dssdev);
  165. err0:
  166. return r;
  167. }
  168. EXPORT_SYMBOL(omapdss_dpi_display_enable);
  169. void omapdss_dpi_display_disable(struct omap_dss_device *dssdev)
  170. {
  171. dssdev->manager->disable(dssdev->manager);
  172. #ifdef CONFIG_OMAP2_DSS_USE_DSI_PLL
  173. dss_select_dispc_clk_source(DSS_SRC_DSS1_ALWON_FCLK);
  174. dsi_pll_uninit();
  175. dss_clk_disable(DSS_CLK_FCK2);
  176. #endif
  177. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK1);
  178. if (cpu_is_omap34xx())
  179. regulator_disable(dpi.vdds_dsi_reg);
  180. omap_dss_stop_device(dssdev);
  181. }
  182. EXPORT_SYMBOL(omapdss_dpi_display_disable);
  183. void dpi_set_timings(struct omap_dss_device *dssdev,
  184. struct omap_video_timings *timings)
  185. {
  186. DSSDBG("dpi_set_timings\n");
  187. dssdev->panel.timings = *timings;
  188. if (dssdev->state == OMAP_DSS_DISPLAY_ACTIVE) {
  189. dpi_set_mode(dssdev);
  190. dispc_go(OMAP_DSS_CHANNEL_LCD);
  191. }
  192. }
  193. EXPORT_SYMBOL(dpi_set_timings);
  194. int dpi_check_timings(struct omap_dss_device *dssdev,
  195. struct omap_video_timings *timings)
  196. {
  197. bool is_tft;
  198. int r;
  199. int lck_div, pck_div;
  200. unsigned long fck;
  201. unsigned long pck;
  202. if (!dispc_lcd_timings_ok(timings))
  203. return -EINVAL;
  204. if (timings->pixel_clock == 0)
  205. return -EINVAL;
  206. is_tft = (dssdev->panel.config & OMAP_DSS_LCD_TFT) != 0;
  207. #ifdef CONFIG_OMAP2_DSS_USE_DSI_PLL
  208. {
  209. struct dsi_clock_info dsi_cinfo;
  210. struct dispc_clock_info dispc_cinfo;
  211. r = dsi_pll_calc_clock_div_pck(is_tft,
  212. timings->pixel_clock * 1000,
  213. &dsi_cinfo, &dispc_cinfo);
  214. if (r)
  215. return r;
  216. fck = dsi_cinfo.dsi1_pll_fclk;
  217. lck_div = dispc_cinfo.lck_div;
  218. pck_div = dispc_cinfo.pck_div;
  219. }
  220. #else
  221. {
  222. struct dss_clock_info dss_cinfo;
  223. struct dispc_clock_info dispc_cinfo;
  224. r = dss_calc_clock_div(is_tft, timings->pixel_clock * 1000,
  225. &dss_cinfo, &dispc_cinfo);
  226. if (r)
  227. return r;
  228. fck = dss_cinfo.fck;
  229. lck_div = dispc_cinfo.lck_div;
  230. pck_div = dispc_cinfo.pck_div;
  231. }
  232. #endif
  233. pck = fck / lck_div / pck_div / 1000;
  234. timings->pixel_clock = pck;
  235. return 0;
  236. }
  237. EXPORT_SYMBOL(dpi_check_timings);
  238. int dpi_init_display(struct omap_dss_device *dssdev)
  239. {
  240. DSSDBG("init_display\n");
  241. return 0;
  242. }
  243. int dpi_init(struct platform_device *pdev)
  244. {
  245. if (cpu_is_omap34xx()) {
  246. dpi.vdds_dsi_reg = dss_get_vdds_dsi();
  247. if (IS_ERR(dpi.vdds_dsi_reg)) {
  248. DSSERR("can't get VDDS_DSI regulator\n");
  249. return PTR_ERR(dpi.vdds_dsi_reg);
  250. }
  251. }
  252. return 0;
  253. }
  254. void dpi_exit(void)
  255. {
  256. }