core.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998
  1. /*
  2. * linux/drivers/video/omap2/dss/core.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "CORE"
  23. #include <linux/kernel.h>
  24. #include <linux/module.h>
  25. #include <linux/clk.h>
  26. #include <linux/err.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/seq_file.h>
  29. #include <linux/debugfs.h>
  30. #include <linux/io.h>
  31. #include <linux/device.h>
  32. #include <linux/regulator/consumer.h>
  33. #include <plat/display.h>
  34. #include <plat/clock.h>
  35. #include "dss.h"
  36. #include "dss_features.h"
  37. static struct {
  38. struct platform_device *pdev;
  39. int ctx_id;
  40. struct clk *dss_ick;
  41. struct clk *dss1_fck;
  42. struct clk *dss2_fck;
  43. struct clk *dss_54m_fck;
  44. struct clk *dss_96m_fck;
  45. unsigned num_clks_enabled;
  46. struct regulator *vdds_dsi_reg;
  47. struct regulator *vdds_sdi_reg;
  48. struct regulator *vdda_dac_reg;
  49. } core;
  50. static void dss_clk_enable_all_no_ctx(void);
  51. static void dss_clk_disable_all_no_ctx(void);
  52. static void dss_clk_enable_no_ctx(enum dss_clock clks);
  53. static void dss_clk_disable_no_ctx(enum dss_clock clks);
  54. static char *def_disp_name;
  55. module_param_named(def_disp, def_disp_name, charp, 0);
  56. MODULE_PARM_DESC(def_disp_name, "default display name");
  57. #ifdef DEBUG
  58. unsigned int dss_debug;
  59. module_param_named(debug, dss_debug, bool, 0644);
  60. #endif
  61. /* CONTEXT */
  62. static int dss_get_ctx_id(void)
  63. {
  64. struct omap_dss_board_info *pdata = core.pdev->dev.platform_data;
  65. int r;
  66. if (!pdata->get_last_off_on_transaction_id)
  67. return 0;
  68. r = pdata->get_last_off_on_transaction_id(&core.pdev->dev);
  69. if (r < 0) {
  70. dev_err(&core.pdev->dev, "getting transaction ID failed, "
  71. "will force context restore\n");
  72. r = -1;
  73. }
  74. return r;
  75. }
  76. int dss_need_ctx_restore(void)
  77. {
  78. int id = dss_get_ctx_id();
  79. if (id < 0 || id != core.ctx_id) {
  80. DSSDBG("ctx id %d -> id %d\n",
  81. core.ctx_id, id);
  82. core.ctx_id = id;
  83. return 1;
  84. } else {
  85. return 0;
  86. }
  87. }
  88. static void save_all_ctx(void)
  89. {
  90. DSSDBG("save context\n");
  91. dss_clk_enable_no_ctx(DSS_CLK_ICK | DSS_CLK_FCK1);
  92. dss_save_context();
  93. dispc_save_context();
  94. #ifdef CONFIG_OMAP2_DSS_DSI
  95. dsi_save_context();
  96. #endif
  97. dss_clk_disable_no_ctx(DSS_CLK_ICK | DSS_CLK_FCK1);
  98. }
  99. static void restore_all_ctx(void)
  100. {
  101. DSSDBG("restore context\n");
  102. dss_clk_enable_all_no_ctx();
  103. dss_restore_context();
  104. dispc_restore_context();
  105. #ifdef CONFIG_OMAP2_DSS_DSI
  106. dsi_restore_context();
  107. #endif
  108. dss_clk_disable_all_no_ctx();
  109. }
  110. #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
  111. /* CLOCKS */
  112. static void core_dump_clocks(struct seq_file *s)
  113. {
  114. int i;
  115. struct clk *clocks[5] = {
  116. core.dss_ick,
  117. core.dss1_fck,
  118. core.dss2_fck,
  119. core.dss_54m_fck,
  120. core.dss_96m_fck
  121. };
  122. seq_printf(s, "- CORE -\n");
  123. seq_printf(s, "internal clk count\t\t%u\n", core.num_clks_enabled);
  124. for (i = 0; i < 5; i++) {
  125. if (!clocks[i])
  126. continue;
  127. seq_printf(s, "%-15s\t%lu\t%d\n",
  128. clocks[i]->name,
  129. clk_get_rate(clocks[i]),
  130. clocks[i]->usecount);
  131. }
  132. }
  133. #endif /* defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT) */
  134. static int dss_get_clock(struct clk **clock, const char *clk_name)
  135. {
  136. struct clk *clk;
  137. clk = clk_get(&core.pdev->dev, clk_name);
  138. if (IS_ERR(clk)) {
  139. DSSERR("can't get clock %s", clk_name);
  140. return PTR_ERR(clk);
  141. }
  142. *clock = clk;
  143. DSSDBG("clk %s, rate %ld\n", clk_name, clk_get_rate(clk));
  144. return 0;
  145. }
  146. static int dss_get_clocks(void)
  147. {
  148. int r;
  149. core.dss_ick = NULL;
  150. core.dss1_fck = NULL;
  151. core.dss2_fck = NULL;
  152. core.dss_54m_fck = NULL;
  153. core.dss_96m_fck = NULL;
  154. r = dss_get_clock(&core.dss_ick, "ick");
  155. if (r)
  156. goto err;
  157. r = dss_get_clock(&core.dss1_fck, "dss1_fck");
  158. if (r)
  159. goto err;
  160. r = dss_get_clock(&core.dss2_fck, "dss2_fck");
  161. if (r)
  162. goto err;
  163. r = dss_get_clock(&core.dss_54m_fck, "tv_fck");
  164. if (r)
  165. goto err;
  166. r = dss_get_clock(&core.dss_96m_fck, "video_fck");
  167. if (r)
  168. goto err;
  169. return 0;
  170. err:
  171. if (core.dss_ick)
  172. clk_put(core.dss_ick);
  173. if (core.dss1_fck)
  174. clk_put(core.dss1_fck);
  175. if (core.dss2_fck)
  176. clk_put(core.dss2_fck);
  177. if (core.dss_54m_fck)
  178. clk_put(core.dss_54m_fck);
  179. if (core.dss_96m_fck)
  180. clk_put(core.dss_96m_fck);
  181. return r;
  182. }
  183. static void dss_put_clocks(void)
  184. {
  185. if (core.dss_96m_fck)
  186. clk_put(core.dss_96m_fck);
  187. clk_put(core.dss_54m_fck);
  188. clk_put(core.dss1_fck);
  189. clk_put(core.dss2_fck);
  190. clk_put(core.dss_ick);
  191. }
  192. unsigned long dss_clk_get_rate(enum dss_clock clk)
  193. {
  194. switch (clk) {
  195. case DSS_CLK_ICK:
  196. return clk_get_rate(core.dss_ick);
  197. case DSS_CLK_FCK1:
  198. return clk_get_rate(core.dss1_fck);
  199. case DSS_CLK_FCK2:
  200. return clk_get_rate(core.dss2_fck);
  201. case DSS_CLK_54M:
  202. return clk_get_rate(core.dss_54m_fck);
  203. case DSS_CLK_96M:
  204. return clk_get_rate(core.dss_96m_fck);
  205. }
  206. BUG();
  207. return 0;
  208. }
  209. static unsigned count_clk_bits(enum dss_clock clks)
  210. {
  211. unsigned num_clks = 0;
  212. if (clks & DSS_CLK_ICK)
  213. ++num_clks;
  214. if (clks & DSS_CLK_FCK1)
  215. ++num_clks;
  216. if (clks & DSS_CLK_FCK2)
  217. ++num_clks;
  218. if (clks & DSS_CLK_54M)
  219. ++num_clks;
  220. if (clks & DSS_CLK_96M)
  221. ++num_clks;
  222. return num_clks;
  223. }
  224. static void dss_clk_enable_no_ctx(enum dss_clock clks)
  225. {
  226. unsigned num_clks = count_clk_bits(clks);
  227. if (clks & DSS_CLK_ICK)
  228. clk_enable(core.dss_ick);
  229. if (clks & DSS_CLK_FCK1)
  230. clk_enable(core.dss1_fck);
  231. if (clks & DSS_CLK_FCK2)
  232. clk_enable(core.dss2_fck);
  233. if (clks & DSS_CLK_54M)
  234. clk_enable(core.dss_54m_fck);
  235. if (clks & DSS_CLK_96M)
  236. clk_enable(core.dss_96m_fck);
  237. core.num_clks_enabled += num_clks;
  238. }
  239. void dss_clk_enable(enum dss_clock clks)
  240. {
  241. bool check_ctx = core.num_clks_enabled == 0;
  242. dss_clk_enable_no_ctx(clks);
  243. if (check_ctx && cpu_is_omap34xx() && dss_need_ctx_restore())
  244. restore_all_ctx();
  245. }
  246. static void dss_clk_disable_no_ctx(enum dss_clock clks)
  247. {
  248. unsigned num_clks = count_clk_bits(clks);
  249. if (clks & DSS_CLK_ICK)
  250. clk_disable(core.dss_ick);
  251. if (clks & DSS_CLK_FCK1)
  252. clk_disable(core.dss1_fck);
  253. if (clks & DSS_CLK_FCK2)
  254. clk_disable(core.dss2_fck);
  255. if (clks & DSS_CLK_54M)
  256. clk_disable(core.dss_54m_fck);
  257. if (clks & DSS_CLK_96M)
  258. clk_disable(core.dss_96m_fck);
  259. core.num_clks_enabled -= num_clks;
  260. }
  261. void dss_clk_disable(enum dss_clock clks)
  262. {
  263. if (cpu_is_omap34xx()) {
  264. unsigned num_clks = count_clk_bits(clks);
  265. BUG_ON(core.num_clks_enabled < num_clks);
  266. if (core.num_clks_enabled == num_clks)
  267. save_all_ctx();
  268. }
  269. dss_clk_disable_no_ctx(clks);
  270. }
  271. static void dss_clk_enable_all_no_ctx(void)
  272. {
  273. enum dss_clock clks;
  274. clks = DSS_CLK_ICK | DSS_CLK_FCK1 | DSS_CLK_FCK2 | DSS_CLK_54M;
  275. if (cpu_is_omap34xx())
  276. clks |= DSS_CLK_96M;
  277. dss_clk_enable_no_ctx(clks);
  278. }
  279. static void dss_clk_disable_all_no_ctx(void)
  280. {
  281. enum dss_clock clks;
  282. clks = DSS_CLK_ICK | DSS_CLK_FCK1 | DSS_CLK_FCK2 | DSS_CLK_54M;
  283. if (cpu_is_omap34xx())
  284. clks |= DSS_CLK_96M;
  285. dss_clk_disable_no_ctx(clks);
  286. }
  287. static void dss_clk_disable_all(void)
  288. {
  289. enum dss_clock clks;
  290. clks = DSS_CLK_ICK | DSS_CLK_FCK1 | DSS_CLK_FCK2 | DSS_CLK_54M;
  291. if (cpu_is_omap34xx())
  292. clks |= DSS_CLK_96M;
  293. dss_clk_disable(clks);
  294. }
  295. /* REGULATORS */
  296. struct regulator *dss_get_vdds_dsi(void)
  297. {
  298. struct regulator *reg;
  299. if (core.vdds_dsi_reg != NULL)
  300. return core.vdds_dsi_reg;
  301. reg = regulator_get(&core.pdev->dev, "vdds_dsi");
  302. if (!IS_ERR(reg))
  303. core.vdds_dsi_reg = reg;
  304. return reg;
  305. }
  306. struct regulator *dss_get_vdds_sdi(void)
  307. {
  308. struct regulator *reg;
  309. if (core.vdds_sdi_reg != NULL)
  310. return core.vdds_sdi_reg;
  311. reg = regulator_get(&core.pdev->dev, "vdds_sdi");
  312. if (!IS_ERR(reg))
  313. core.vdds_sdi_reg = reg;
  314. return reg;
  315. }
  316. struct regulator *dss_get_vdda_dac(void)
  317. {
  318. struct regulator *reg;
  319. if (core.vdda_dac_reg != NULL)
  320. return core.vdda_dac_reg;
  321. reg = regulator_get(&core.pdev->dev, "vdda_dac");
  322. if (!IS_ERR(reg))
  323. core.vdda_dac_reg = reg;
  324. return reg;
  325. }
  326. /* DEBUGFS */
  327. #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
  328. static void dss_debug_dump_clocks(struct seq_file *s)
  329. {
  330. core_dump_clocks(s);
  331. dss_dump_clocks(s);
  332. dispc_dump_clocks(s);
  333. #ifdef CONFIG_OMAP2_DSS_DSI
  334. dsi_dump_clocks(s);
  335. #endif
  336. }
  337. static int dss_debug_show(struct seq_file *s, void *unused)
  338. {
  339. void (*func)(struct seq_file *) = s->private;
  340. func(s);
  341. return 0;
  342. }
  343. static int dss_debug_open(struct inode *inode, struct file *file)
  344. {
  345. return single_open(file, dss_debug_show, inode->i_private);
  346. }
  347. static const struct file_operations dss_debug_fops = {
  348. .open = dss_debug_open,
  349. .read = seq_read,
  350. .llseek = seq_lseek,
  351. .release = single_release,
  352. };
  353. static struct dentry *dss_debugfs_dir;
  354. static int dss_initialize_debugfs(void)
  355. {
  356. dss_debugfs_dir = debugfs_create_dir("omapdss", NULL);
  357. if (IS_ERR(dss_debugfs_dir)) {
  358. int err = PTR_ERR(dss_debugfs_dir);
  359. dss_debugfs_dir = NULL;
  360. return err;
  361. }
  362. debugfs_create_file("clk", S_IRUGO, dss_debugfs_dir,
  363. &dss_debug_dump_clocks, &dss_debug_fops);
  364. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  365. debugfs_create_file("dispc_irq", S_IRUGO, dss_debugfs_dir,
  366. &dispc_dump_irqs, &dss_debug_fops);
  367. #endif
  368. #if defined(CONFIG_OMAP2_DSS_DSI) && defined(CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS)
  369. debugfs_create_file("dsi_irq", S_IRUGO, dss_debugfs_dir,
  370. &dsi_dump_irqs, &dss_debug_fops);
  371. #endif
  372. debugfs_create_file("dss", S_IRUGO, dss_debugfs_dir,
  373. &dss_dump_regs, &dss_debug_fops);
  374. debugfs_create_file("dispc", S_IRUGO, dss_debugfs_dir,
  375. &dispc_dump_regs, &dss_debug_fops);
  376. #ifdef CONFIG_OMAP2_DSS_RFBI
  377. debugfs_create_file("rfbi", S_IRUGO, dss_debugfs_dir,
  378. &rfbi_dump_regs, &dss_debug_fops);
  379. #endif
  380. #ifdef CONFIG_OMAP2_DSS_DSI
  381. debugfs_create_file("dsi", S_IRUGO, dss_debugfs_dir,
  382. &dsi_dump_regs, &dss_debug_fops);
  383. #endif
  384. #ifdef CONFIG_OMAP2_DSS_VENC
  385. debugfs_create_file("venc", S_IRUGO, dss_debugfs_dir,
  386. &venc_dump_regs, &dss_debug_fops);
  387. #endif
  388. return 0;
  389. }
  390. static void dss_uninitialize_debugfs(void)
  391. {
  392. if (dss_debugfs_dir)
  393. debugfs_remove_recursive(dss_debugfs_dir);
  394. }
  395. #else /* CONFIG_DEBUG_FS && CONFIG_OMAP2_DSS_DEBUG_SUPPORT */
  396. static inline int dss_initialize_debugfs(void)
  397. {
  398. return 0;
  399. }
  400. static inline void dss_uninitialize_debugfs(void)
  401. {
  402. }
  403. #endif /* CONFIG_DEBUG_FS && CONFIG_OMAP2_DSS_DEBUG_SUPPORT */
  404. /* PLATFORM DEVICE */
  405. static int omap_dss_probe(struct platform_device *pdev)
  406. {
  407. struct omap_dss_board_info *pdata = pdev->dev.platform_data;
  408. int skip_init = 0;
  409. int r;
  410. int i;
  411. core.pdev = pdev;
  412. dss_features_init();
  413. dss_init_overlay_managers(pdev);
  414. dss_init_overlays(pdev);
  415. r = dss_get_clocks();
  416. if (r)
  417. goto err_clocks;
  418. dss_clk_enable_all_no_ctx();
  419. core.ctx_id = dss_get_ctx_id();
  420. DSSDBG("initial ctx id %u\n", core.ctx_id);
  421. #ifdef CONFIG_FB_OMAP_BOOTLOADER_INIT
  422. /* DISPC_CONTROL */
  423. if (omap_readl(0x48050440) & 1) /* LCD enabled? */
  424. skip_init = 1;
  425. #endif
  426. r = dss_init(skip_init);
  427. if (r) {
  428. DSSERR("Failed to initialize DSS\n");
  429. goto err_dss;
  430. }
  431. r = rfbi_init();
  432. if (r) {
  433. DSSERR("Failed to initialize rfbi\n");
  434. goto err_rfbi;
  435. }
  436. r = dpi_init(pdev);
  437. if (r) {
  438. DSSERR("Failed to initialize dpi\n");
  439. goto err_dpi;
  440. }
  441. r = dispc_init();
  442. if (r) {
  443. DSSERR("Failed to initialize dispc\n");
  444. goto err_dispc;
  445. }
  446. r = venc_init(pdev);
  447. if (r) {
  448. DSSERR("Failed to initialize venc\n");
  449. goto err_venc;
  450. }
  451. if (cpu_is_omap34xx()) {
  452. r = sdi_init(skip_init);
  453. if (r) {
  454. DSSERR("Failed to initialize SDI\n");
  455. goto err_sdi;
  456. }
  457. r = dsi_init(pdev);
  458. if (r) {
  459. DSSERR("Failed to initialize DSI\n");
  460. goto err_dsi;
  461. }
  462. }
  463. r = dss_initialize_debugfs();
  464. if (r)
  465. goto err_debugfs;
  466. for (i = 0; i < pdata->num_devices; ++i) {
  467. struct omap_dss_device *dssdev = pdata->devices[i];
  468. r = omap_dss_register_device(dssdev);
  469. if (r) {
  470. DSSERR("device %d %s register failed %d\n", i,
  471. dssdev->name ?: "unnamed", r);
  472. while (--i >= 0)
  473. omap_dss_unregister_device(pdata->devices[i]);
  474. goto err_register;
  475. }
  476. if (def_disp_name && strcmp(def_disp_name, dssdev->name) == 0)
  477. pdata->default_device = dssdev;
  478. }
  479. dss_clk_disable_all();
  480. return 0;
  481. err_register:
  482. dss_uninitialize_debugfs();
  483. err_debugfs:
  484. if (cpu_is_omap34xx())
  485. dsi_exit();
  486. err_dsi:
  487. if (cpu_is_omap34xx())
  488. sdi_exit();
  489. err_sdi:
  490. venc_exit();
  491. err_venc:
  492. dispc_exit();
  493. err_dispc:
  494. dpi_exit();
  495. err_dpi:
  496. rfbi_exit();
  497. err_rfbi:
  498. dss_exit();
  499. err_dss:
  500. dss_clk_disable_all_no_ctx();
  501. dss_put_clocks();
  502. err_clocks:
  503. return r;
  504. }
  505. static int omap_dss_remove(struct platform_device *pdev)
  506. {
  507. struct omap_dss_board_info *pdata = pdev->dev.platform_data;
  508. int i;
  509. int c;
  510. dss_uninitialize_debugfs();
  511. venc_exit();
  512. dispc_exit();
  513. dpi_exit();
  514. rfbi_exit();
  515. if (cpu_is_omap34xx()) {
  516. dsi_exit();
  517. sdi_exit();
  518. }
  519. dss_exit();
  520. /* these should be removed at some point */
  521. c = core.dss_ick->usecount;
  522. if (c > 0) {
  523. DSSERR("warning: dss_ick usecount %d, disabling\n", c);
  524. while (c-- > 0)
  525. clk_disable(core.dss_ick);
  526. }
  527. c = core.dss1_fck->usecount;
  528. if (c > 0) {
  529. DSSERR("warning: dss1_fck usecount %d, disabling\n", c);
  530. while (c-- > 0)
  531. clk_disable(core.dss1_fck);
  532. }
  533. c = core.dss2_fck->usecount;
  534. if (c > 0) {
  535. DSSERR("warning: dss2_fck usecount %d, disabling\n", c);
  536. while (c-- > 0)
  537. clk_disable(core.dss2_fck);
  538. }
  539. c = core.dss_54m_fck->usecount;
  540. if (c > 0) {
  541. DSSERR("warning: dss_54m_fck usecount %d, disabling\n", c);
  542. while (c-- > 0)
  543. clk_disable(core.dss_54m_fck);
  544. }
  545. if (core.dss_96m_fck) {
  546. c = core.dss_96m_fck->usecount;
  547. if (c > 0) {
  548. DSSERR("warning: dss_96m_fck usecount %d, disabling\n",
  549. c);
  550. while (c-- > 0)
  551. clk_disable(core.dss_96m_fck);
  552. }
  553. }
  554. dss_put_clocks();
  555. dss_uninit_overlays(pdev);
  556. dss_uninit_overlay_managers(pdev);
  557. for (i = 0; i < pdata->num_devices; ++i)
  558. omap_dss_unregister_device(pdata->devices[i]);
  559. return 0;
  560. }
  561. static void omap_dss_shutdown(struct platform_device *pdev)
  562. {
  563. DSSDBG("shutdown\n");
  564. dss_disable_all_devices();
  565. }
  566. static int omap_dss_suspend(struct platform_device *pdev, pm_message_t state)
  567. {
  568. DSSDBG("suspend %d\n", state.event);
  569. return dss_suspend_all_devices();
  570. }
  571. static int omap_dss_resume(struct platform_device *pdev)
  572. {
  573. DSSDBG("resume\n");
  574. return dss_resume_all_devices();
  575. }
  576. static struct platform_driver omap_dss_driver = {
  577. .probe = omap_dss_probe,
  578. .remove = omap_dss_remove,
  579. .shutdown = omap_dss_shutdown,
  580. .suspend = omap_dss_suspend,
  581. .resume = omap_dss_resume,
  582. .driver = {
  583. .name = "omapdss",
  584. .owner = THIS_MODULE,
  585. },
  586. };
  587. /* BUS */
  588. static int dss_bus_match(struct device *dev, struct device_driver *driver)
  589. {
  590. struct omap_dss_device *dssdev = to_dss_device(dev);
  591. DSSDBG("bus_match. dev %s/%s, drv %s\n",
  592. dev_name(dev), dssdev->driver_name, driver->name);
  593. return strcmp(dssdev->driver_name, driver->name) == 0;
  594. }
  595. static ssize_t device_name_show(struct device *dev,
  596. struct device_attribute *attr, char *buf)
  597. {
  598. struct omap_dss_device *dssdev = to_dss_device(dev);
  599. return snprintf(buf, PAGE_SIZE, "%s\n",
  600. dssdev->name ?
  601. dssdev->name : "");
  602. }
  603. static struct device_attribute default_dev_attrs[] = {
  604. __ATTR(name, S_IRUGO, device_name_show, NULL),
  605. __ATTR_NULL,
  606. };
  607. static ssize_t driver_name_show(struct device_driver *drv, char *buf)
  608. {
  609. struct omap_dss_driver *dssdrv = to_dss_driver(drv);
  610. return snprintf(buf, PAGE_SIZE, "%s\n",
  611. dssdrv->driver.name ?
  612. dssdrv->driver.name : "");
  613. }
  614. static struct driver_attribute default_drv_attrs[] = {
  615. __ATTR(name, S_IRUGO, driver_name_show, NULL),
  616. __ATTR_NULL,
  617. };
  618. static struct bus_type dss_bus_type = {
  619. .name = "omapdss",
  620. .match = dss_bus_match,
  621. .dev_attrs = default_dev_attrs,
  622. .drv_attrs = default_drv_attrs,
  623. };
  624. static void dss_bus_release(struct device *dev)
  625. {
  626. DSSDBG("bus_release\n");
  627. }
  628. static struct device dss_bus = {
  629. .release = dss_bus_release,
  630. };
  631. struct bus_type *dss_get_bus(void)
  632. {
  633. return &dss_bus_type;
  634. }
  635. /* DRIVER */
  636. static int dss_driver_probe(struct device *dev)
  637. {
  638. int r;
  639. struct omap_dss_driver *dssdrv = to_dss_driver(dev->driver);
  640. struct omap_dss_device *dssdev = to_dss_device(dev);
  641. struct omap_dss_board_info *pdata = core.pdev->dev.platform_data;
  642. bool force;
  643. DSSDBG("driver_probe: dev %s/%s, drv %s\n",
  644. dev_name(dev), dssdev->driver_name,
  645. dssdrv->driver.name);
  646. dss_init_device(core.pdev, dssdev);
  647. force = pdata->default_device == dssdev;
  648. dss_recheck_connections(dssdev, force);
  649. r = dssdrv->probe(dssdev);
  650. if (r) {
  651. DSSERR("driver probe failed: %d\n", r);
  652. dss_uninit_device(core.pdev, dssdev);
  653. return r;
  654. }
  655. DSSDBG("probe done for device %s\n", dev_name(dev));
  656. dssdev->driver = dssdrv;
  657. return 0;
  658. }
  659. static int dss_driver_remove(struct device *dev)
  660. {
  661. struct omap_dss_driver *dssdrv = to_dss_driver(dev->driver);
  662. struct omap_dss_device *dssdev = to_dss_device(dev);
  663. DSSDBG("driver_remove: dev %s/%s\n", dev_name(dev),
  664. dssdev->driver_name);
  665. dssdrv->remove(dssdev);
  666. dss_uninit_device(core.pdev, dssdev);
  667. dssdev->driver = NULL;
  668. return 0;
  669. }
  670. int omap_dss_register_driver(struct omap_dss_driver *dssdriver)
  671. {
  672. dssdriver->driver.bus = &dss_bus_type;
  673. dssdriver->driver.probe = dss_driver_probe;
  674. dssdriver->driver.remove = dss_driver_remove;
  675. if (dssdriver->get_resolution == NULL)
  676. dssdriver->get_resolution = omapdss_default_get_resolution;
  677. if (dssdriver->get_recommended_bpp == NULL)
  678. dssdriver->get_recommended_bpp =
  679. omapdss_default_get_recommended_bpp;
  680. return driver_register(&dssdriver->driver);
  681. }
  682. EXPORT_SYMBOL(omap_dss_register_driver);
  683. void omap_dss_unregister_driver(struct omap_dss_driver *dssdriver)
  684. {
  685. driver_unregister(&dssdriver->driver);
  686. }
  687. EXPORT_SYMBOL(omap_dss_unregister_driver);
  688. /* DEVICE */
  689. static void reset_device(struct device *dev, int check)
  690. {
  691. u8 *dev_p = (u8 *)dev;
  692. u8 *dev_end = dev_p + sizeof(*dev);
  693. void *saved_pdata;
  694. saved_pdata = dev->platform_data;
  695. if (check) {
  696. /*
  697. * Check if there is any other setting than platform_data
  698. * in struct device; warn that these will be reset by our
  699. * init.
  700. */
  701. dev->platform_data = NULL;
  702. while (dev_p < dev_end) {
  703. if (*dev_p) {
  704. WARN("%s: struct device fields will be "
  705. "discarded\n",
  706. __func__);
  707. break;
  708. }
  709. dev_p++;
  710. }
  711. }
  712. memset(dev, 0, sizeof(*dev));
  713. dev->platform_data = saved_pdata;
  714. }
  715. static void omap_dss_dev_release(struct device *dev)
  716. {
  717. reset_device(dev, 0);
  718. }
  719. int omap_dss_register_device(struct omap_dss_device *dssdev)
  720. {
  721. static int dev_num;
  722. WARN_ON(!dssdev->driver_name);
  723. reset_device(&dssdev->dev, 1);
  724. dssdev->dev.bus = &dss_bus_type;
  725. dssdev->dev.parent = &dss_bus;
  726. dssdev->dev.release = omap_dss_dev_release;
  727. dev_set_name(&dssdev->dev, "display%d", dev_num++);
  728. return device_register(&dssdev->dev);
  729. }
  730. void omap_dss_unregister_device(struct omap_dss_device *dssdev)
  731. {
  732. device_unregister(&dssdev->dev);
  733. }
  734. /* BUS */
  735. static int omap_dss_bus_register(void)
  736. {
  737. int r;
  738. r = bus_register(&dss_bus_type);
  739. if (r) {
  740. DSSERR("bus register failed\n");
  741. return r;
  742. }
  743. dev_set_name(&dss_bus, "omapdss");
  744. r = device_register(&dss_bus);
  745. if (r) {
  746. DSSERR("bus driver register failed\n");
  747. bus_unregister(&dss_bus_type);
  748. return r;
  749. }
  750. return 0;
  751. }
  752. /* INIT */
  753. #ifdef CONFIG_OMAP2_DSS_MODULE
  754. static void omap_dss_bus_unregister(void)
  755. {
  756. device_unregister(&dss_bus);
  757. bus_unregister(&dss_bus_type);
  758. }
  759. static int __init omap_dss_init(void)
  760. {
  761. int r;
  762. r = omap_dss_bus_register();
  763. if (r)
  764. return r;
  765. r = platform_driver_register(&omap_dss_driver);
  766. if (r) {
  767. omap_dss_bus_unregister();
  768. return r;
  769. }
  770. return 0;
  771. }
  772. static void __exit omap_dss_exit(void)
  773. {
  774. if (core.vdds_dsi_reg != NULL) {
  775. regulator_put(core.vdds_dsi_reg);
  776. core.vdds_dsi_reg = NULL;
  777. }
  778. if (core.vdds_sdi_reg != NULL) {
  779. regulator_put(core.vdds_sdi_reg);
  780. core.vdds_sdi_reg = NULL;
  781. }
  782. if (core.vdda_dac_reg != NULL) {
  783. regulator_put(core.vdda_dac_reg);
  784. core.vdda_dac_reg = NULL;
  785. }
  786. platform_driver_unregister(&omap_dss_driver);
  787. omap_dss_bus_unregister();
  788. }
  789. module_init(omap_dss_init);
  790. module_exit(omap_dss_exit);
  791. #else
  792. static int __init omap_dss_init(void)
  793. {
  794. return omap_dss_bus_register();
  795. }
  796. static int __init omap_dss_init2(void)
  797. {
  798. return platform_driver_register(&omap_dss_driver);
  799. }
  800. core_initcall(omap_dss_init);
  801. device_initcall(omap_dss_init2);
  802. #endif
  803. MODULE_AUTHOR("Tomi Valkeinen <tomi.valkeinen@nokia.com>");
  804. MODULE_DESCRIPTION("OMAP2/3 Display Subsystem");
  805. MODULE_LICENSE("GPL v2");