twl4030-usb.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716
  1. /*
  2. * twl4030_usb - TWL4030 USB transceiver, talking to OMAP OTG controller
  3. *
  4. * Copyright (C) 2004-2007 Texas Instruments
  5. * Copyright (C) 2008 Nokia Corporation
  6. * Contact: Felipe Balbi <felipe.balbi@nokia.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. *
  22. * Current status:
  23. * - HS USB ULPI mode works.
  24. * - 3-pin mode support may be added in future.
  25. */
  26. #include <linux/module.h>
  27. #include <linux/init.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/spinlock.h>
  31. #include <linux/workqueue.h>
  32. #include <linux/io.h>
  33. #include <linux/delay.h>
  34. #include <linux/usb/otg.h>
  35. #include <linux/usb/ulpi.h>
  36. #include <linux/i2c/twl.h>
  37. #include <linux/regulator/consumer.h>
  38. #include <linux/err.h>
  39. #include <linux/notifier.h>
  40. #include <linux/slab.h>
  41. /* Register defines */
  42. #define MCPC_CTRL 0x30
  43. #define MCPC_CTRL_RTSOL (1 << 7)
  44. #define MCPC_CTRL_EXTSWR (1 << 6)
  45. #define MCPC_CTRL_EXTSWC (1 << 5)
  46. #define MCPC_CTRL_VOICESW (1 << 4)
  47. #define MCPC_CTRL_OUT64K (1 << 3)
  48. #define MCPC_CTRL_RTSCTSSW (1 << 2)
  49. #define MCPC_CTRL_HS_UART (1 << 0)
  50. #define MCPC_IO_CTRL 0x33
  51. #define MCPC_IO_CTRL_MICBIASEN (1 << 5)
  52. #define MCPC_IO_CTRL_CTS_NPU (1 << 4)
  53. #define MCPC_IO_CTRL_RXD_PU (1 << 3)
  54. #define MCPC_IO_CTRL_TXDTYP (1 << 2)
  55. #define MCPC_IO_CTRL_CTSTYP (1 << 1)
  56. #define MCPC_IO_CTRL_RTSTYP (1 << 0)
  57. #define MCPC_CTRL2 0x36
  58. #define MCPC_CTRL2_MCPC_CK_EN (1 << 0)
  59. #define OTHER_FUNC_CTRL 0x80
  60. #define OTHER_FUNC_CTRL_BDIS_ACON_EN (1 << 4)
  61. #define OTHER_FUNC_CTRL_FIVEWIRE_MODE (1 << 2)
  62. #define OTHER_IFC_CTRL 0x83
  63. #define OTHER_IFC_CTRL_OE_INT_EN (1 << 6)
  64. #define OTHER_IFC_CTRL_CEA2011_MODE (1 << 5)
  65. #define OTHER_IFC_CTRL_FSLSSERIALMODE_4PIN (1 << 4)
  66. #define OTHER_IFC_CTRL_HIZ_ULPI_60MHZ_OUT (1 << 3)
  67. #define OTHER_IFC_CTRL_HIZ_ULPI (1 << 2)
  68. #define OTHER_IFC_CTRL_ALT_INT_REROUTE (1 << 0)
  69. #define OTHER_INT_EN_RISE 0x86
  70. #define OTHER_INT_EN_FALL 0x89
  71. #define OTHER_INT_STS 0x8C
  72. #define OTHER_INT_LATCH 0x8D
  73. #define OTHER_INT_VB_SESS_VLD (1 << 7)
  74. #define OTHER_INT_DM_HI (1 << 6) /* not valid for "latch" reg */
  75. #define OTHER_INT_DP_HI (1 << 5) /* not valid for "latch" reg */
  76. #define OTHER_INT_BDIS_ACON (1 << 3) /* not valid for "fall" regs */
  77. #define OTHER_INT_MANU (1 << 1)
  78. #define OTHER_INT_ABNORMAL_STRESS (1 << 0)
  79. #define ID_STATUS 0x96
  80. #define ID_RES_FLOAT (1 << 4)
  81. #define ID_RES_440K (1 << 3)
  82. #define ID_RES_200K (1 << 2)
  83. #define ID_RES_102K (1 << 1)
  84. #define ID_RES_GND (1 << 0)
  85. #define POWER_CTRL 0xAC
  86. #define POWER_CTRL_OTG_ENAB (1 << 5)
  87. #define OTHER_IFC_CTRL2 0xAF
  88. #define OTHER_IFC_CTRL2_ULPI_STP_LOW (1 << 4)
  89. #define OTHER_IFC_CTRL2_ULPI_TXEN_POL (1 << 3)
  90. #define OTHER_IFC_CTRL2_ULPI_4PIN_2430 (1 << 2)
  91. #define OTHER_IFC_CTRL2_USB_INT_OUTSEL_MASK (3 << 0) /* bits 0 and 1 */
  92. #define OTHER_IFC_CTRL2_USB_INT_OUTSEL_INT1N (0 << 0)
  93. #define OTHER_IFC_CTRL2_USB_INT_OUTSEL_INT2N (1 << 0)
  94. #define REG_CTRL_EN 0xB2
  95. #define REG_CTRL_ERROR 0xB5
  96. #define ULPI_I2C_CONFLICT_INTEN (1 << 0)
  97. #define OTHER_FUNC_CTRL2 0xB8
  98. #define OTHER_FUNC_CTRL2_VBAT_TIMER_EN (1 << 0)
  99. /* following registers do not have separate _clr and _set registers */
  100. #define VBUS_DEBOUNCE 0xC0
  101. #define ID_DEBOUNCE 0xC1
  102. #define VBAT_TIMER 0xD3
  103. #define PHY_PWR_CTRL 0xFD
  104. #define PHY_PWR_PHYPWD (1 << 0)
  105. #define PHY_CLK_CTRL 0xFE
  106. #define PHY_CLK_CTRL_CLOCKGATING_EN (1 << 2)
  107. #define PHY_CLK_CTRL_CLK32K_EN (1 << 1)
  108. #define REQ_PHY_DPLL_CLK (1 << 0)
  109. #define PHY_CLK_CTRL_STS 0xFF
  110. #define PHY_DPLL_CLK (1 << 0)
  111. /* In module TWL4030_MODULE_PM_MASTER */
  112. #define STS_HW_CONDITIONS 0x0F
  113. /* In module TWL4030_MODULE_PM_RECEIVER */
  114. #define VUSB_DEDICATED1 0x7D
  115. #define VUSB_DEDICATED2 0x7E
  116. #define VUSB1V5_DEV_GRP 0x71
  117. #define VUSB1V5_TYPE 0x72
  118. #define VUSB1V5_REMAP 0x73
  119. #define VUSB1V8_DEV_GRP 0x74
  120. #define VUSB1V8_TYPE 0x75
  121. #define VUSB1V8_REMAP 0x76
  122. #define VUSB3V1_DEV_GRP 0x77
  123. #define VUSB3V1_TYPE 0x78
  124. #define VUSB3V1_REMAP 0x79
  125. /* In module TWL4030_MODULE_INTBR */
  126. #define PMBR1 0x0D
  127. #define GPIO_USB_4PIN_ULPI_2430C (3 << 0)
  128. struct twl4030_usb {
  129. struct otg_transceiver otg;
  130. struct device *dev;
  131. /* TWL4030 internal USB regulator supplies */
  132. struct regulator *usb1v5;
  133. struct regulator *usb1v8;
  134. struct regulator *usb3v1;
  135. /* for vbus reporting with irqs disabled */
  136. spinlock_t lock;
  137. /* pin configuration */
  138. enum twl4030_usb_mode usb_mode;
  139. int irq;
  140. u8 linkstat;
  141. u8 asleep;
  142. bool irq_enabled;
  143. };
  144. /* internal define on top of container_of */
  145. #define xceiv_to_twl(x) container_of((x), struct twl4030_usb, otg);
  146. /*-------------------------------------------------------------------------*/
  147. static int twl4030_i2c_write_u8_verify(struct twl4030_usb *twl,
  148. u8 module, u8 data, u8 address)
  149. {
  150. u8 check;
  151. if ((twl_i2c_write_u8(module, data, address) >= 0) &&
  152. (twl_i2c_read_u8(module, &check, address) >= 0) &&
  153. (check == data))
  154. return 0;
  155. dev_dbg(twl->dev, "Write%d[%d,0x%x] wrote %02x but read %02x\n",
  156. 1, module, address, check, data);
  157. /* Failed once: Try again */
  158. if ((twl_i2c_write_u8(module, data, address) >= 0) &&
  159. (twl_i2c_read_u8(module, &check, address) >= 0) &&
  160. (check == data))
  161. return 0;
  162. dev_dbg(twl->dev, "Write%d[%d,0x%x] wrote %02x but read %02x\n",
  163. 2, module, address, check, data);
  164. /* Failed again: Return error */
  165. return -EBUSY;
  166. }
  167. #define twl4030_usb_write_verify(twl, address, data) \
  168. twl4030_i2c_write_u8_verify(twl, TWL4030_MODULE_USB, (data), (address))
  169. static inline int twl4030_usb_write(struct twl4030_usb *twl,
  170. u8 address, u8 data)
  171. {
  172. int ret = 0;
  173. ret = twl_i2c_write_u8(TWL4030_MODULE_USB, data, address);
  174. if (ret < 0)
  175. dev_dbg(twl->dev,
  176. "TWL4030:USB:Write[0x%x] Error %d\n", address, ret);
  177. return ret;
  178. }
  179. static inline int twl4030_readb(struct twl4030_usb *twl, u8 module, u8 address)
  180. {
  181. u8 data;
  182. int ret = 0;
  183. ret = twl_i2c_read_u8(module, &data, address);
  184. if (ret >= 0)
  185. ret = data;
  186. else
  187. dev_dbg(twl->dev,
  188. "TWL4030:readb[0x%x,0x%x] Error %d\n",
  189. module, address, ret);
  190. return ret;
  191. }
  192. static inline int twl4030_usb_read(struct twl4030_usb *twl, u8 address)
  193. {
  194. return twl4030_readb(twl, TWL4030_MODULE_USB, address);
  195. }
  196. /*-------------------------------------------------------------------------*/
  197. static inline int
  198. twl4030_usb_set_bits(struct twl4030_usb *twl, u8 reg, u8 bits)
  199. {
  200. return twl4030_usb_write(twl, ULPI_SET(reg), bits);
  201. }
  202. static inline int
  203. twl4030_usb_clear_bits(struct twl4030_usb *twl, u8 reg, u8 bits)
  204. {
  205. return twl4030_usb_write(twl, ULPI_CLR(reg), bits);
  206. }
  207. /*-------------------------------------------------------------------------*/
  208. static enum usb_xceiv_events twl4030_usb_linkstat(struct twl4030_usb *twl)
  209. {
  210. int status;
  211. int linkstat = USB_EVENT_NONE;
  212. /*
  213. * For ID/VBUS sensing, see manual section 15.4.8 ...
  214. * except when using only battery backup power, two
  215. * comparators produce VBUS_PRES and ID_PRES signals,
  216. * which don't match docs elsewhere. But ... BIT(7)
  217. * and BIT(2) of STS_HW_CONDITIONS, respectively, do
  218. * seem to match up. If either is true the USB_PRES
  219. * signal is active, the OTG module is activated, and
  220. * its interrupt may be raised (may wake the system).
  221. */
  222. status = twl4030_readb(twl, TWL4030_MODULE_PM_MASTER,
  223. STS_HW_CONDITIONS);
  224. if (status < 0)
  225. dev_err(twl->dev, "USB link status err %d\n", status);
  226. else if (status & (BIT(7) | BIT(2))) {
  227. if (status & BIT(2))
  228. linkstat = USB_EVENT_ID;
  229. else
  230. linkstat = USB_EVENT_VBUS;
  231. } else
  232. linkstat = USB_EVENT_NONE;
  233. dev_dbg(twl->dev, "HW_CONDITIONS 0x%02x/%d; link %d\n",
  234. status, status, linkstat);
  235. /* REVISIT this assumes host and peripheral controllers
  236. * are registered, and that both are active...
  237. */
  238. spin_lock_irq(&twl->lock);
  239. twl->linkstat = linkstat;
  240. if (linkstat == USB_EVENT_ID) {
  241. twl->otg.default_a = true;
  242. twl->otg.state = OTG_STATE_A_IDLE;
  243. } else {
  244. twl->otg.default_a = false;
  245. twl->otg.state = OTG_STATE_B_IDLE;
  246. }
  247. spin_unlock_irq(&twl->lock);
  248. return linkstat;
  249. }
  250. static void twl4030_usb_set_mode(struct twl4030_usb *twl, int mode)
  251. {
  252. twl->usb_mode = mode;
  253. switch (mode) {
  254. case T2_USB_MODE_ULPI:
  255. twl4030_usb_clear_bits(twl, ULPI_IFC_CTRL,
  256. ULPI_IFC_CTRL_CARKITMODE);
  257. twl4030_usb_set_bits(twl, POWER_CTRL, POWER_CTRL_OTG_ENAB);
  258. twl4030_usb_clear_bits(twl, ULPI_FUNC_CTRL,
  259. ULPI_FUNC_CTRL_XCVRSEL_MASK |
  260. ULPI_FUNC_CTRL_OPMODE_MASK);
  261. break;
  262. case -1:
  263. /* FIXME: power on defaults */
  264. break;
  265. default:
  266. dev_err(twl->dev, "unsupported T2 transceiver mode %d\n",
  267. mode);
  268. break;
  269. };
  270. }
  271. static void twl4030_i2c_access(struct twl4030_usb *twl, int on)
  272. {
  273. unsigned long timeout;
  274. int val = twl4030_usb_read(twl, PHY_CLK_CTRL);
  275. if (val >= 0) {
  276. if (on) {
  277. /* enable DPLL to access PHY registers over I2C */
  278. val |= REQ_PHY_DPLL_CLK;
  279. WARN_ON(twl4030_usb_write_verify(twl, PHY_CLK_CTRL,
  280. (u8)val) < 0);
  281. timeout = jiffies + HZ;
  282. while (!(twl4030_usb_read(twl, PHY_CLK_CTRL_STS) &
  283. PHY_DPLL_CLK)
  284. && time_before(jiffies, timeout))
  285. udelay(10);
  286. if (!(twl4030_usb_read(twl, PHY_CLK_CTRL_STS) &
  287. PHY_DPLL_CLK))
  288. dev_err(twl->dev, "Timeout setting T2 HSUSB "
  289. "PHY DPLL clock\n");
  290. } else {
  291. /* let ULPI control the DPLL clock */
  292. val &= ~REQ_PHY_DPLL_CLK;
  293. WARN_ON(twl4030_usb_write_verify(twl, PHY_CLK_CTRL,
  294. (u8)val) < 0);
  295. }
  296. }
  297. }
  298. static void __twl4030_phy_power(struct twl4030_usb *twl, int on)
  299. {
  300. u8 pwr = twl4030_usb_read(twl, PHY_PWR_CTRL);
  301. if (on)
  302. pwr &= ~PHY_PWR_PHYPWD;
  303. else
  304. pwr |= PHY_PWR_PHYPWD;
  305. WARN_ON(twl4030_usb_write_verify(twl, PHY_PWR_CTRL, pwr) < 0);
  306. }
  307. static void twl4030_phy_power(struct twl4030_usb *twl, int on)
  308. {
  309. if (on) {
  310. regulator_enable(twl->usb3v1);
  311. regulator_enable(twl->usb1v8);
  312. /*
  313. * Disabling usb3v1 regulator (= writing 0 to VUSB3V1_DEV_GRP
  314. * in twl4030) resets the VUSB_DEDICATED2 register. This reset
  315. * enables VUSB3V1_SLEEP bit that remaps usb3v1 ACTIVE state to
  316. * SLEEP. We work around this by clearing the bit after usv3v1
  317. * is re-activated. This ensures that VUSB3V1 is really active.
  318. */
  319. twl_i2c_write_u8(TWL4030_MODULE_PM_RECEIVER, 0,
  320. VUSB_DEDICATED2);
  321. regulator_enable(twl->usb1v5);
  322. __twl4030_phy_power(twl, 1);
  323. twl4030_usb_write(twl, PHY_CLK_CTRL,
  324. twl4030_usb_read(twl, PHY_CLK_CTRL) |
  325. (PHY_CLK_CTRL_CLOCKGATING_EN |
  326. PHY_CLK_CTRL_CLK32K_EN));
  327. } else {
  328. __twl4030_phy_power(twl, 0);
  329. regulator_disable(twl->usb1v5);
  330. regulator_disable(twl->usb1v8);
  331. regulator_disable(twl->usb3v1);
  332. }
  333. }
  334. static void twl4030_phy_suspend(struct twl4030_usb *twl, int controller_off)
  335. {
  336. if (twl->asleep)
  337. return;
  338. twl4030_phy_power(twl, 0);
  339. twl->asleep = 1;
  340. dev_dbg(twl->dev, "%s\n", __func__);
  341. }
  342. static void __twl4030_phy_resume(struct twl4030_usb *twl)
  343. {
  344. twl4030_phy_power(twl, 1);
  345. twl4030_i2c_access(twl, 1);
  346. twl4030_usb_set_mode(twl, twl->usb_mode);
  347. if (twl->usb_mode == T2_USB_MODE_ULPI)
  348. twl4030_i2c_access(twl, 0);
  349. }
  350. static void twl4030_phy_resume(struct twl4030_usb *twl)
  351. {
  352. if (!twl->asleep)
  353. return;
  354. __twl4030_phy_resume(twl);
  355. twl->asleep = 0;
  356. dev_dbg(twl->dev, "%s\n", __func__);
  357. }
  358. static int twl4030_usb_ldo_init(struct twl4030_usb *twl)
  359. {
  360. /* Enable writing to power configuration registers */
  361. twl_i2c_write_u8(TWL4030_MODULE_PM_MASTER,
  362. TWL4030_PM_MASTER_KEY_CFG1,
  363. TWL4030_PM_MASTER_PROTECT_KEY);
  364. twl_i2c_write_u8(TWL4030_MODULE_PM_MASTER,
  365. TWL4030_PM_MASTER_KEY_CFG2,
  366. TWL4030_PM_MASTER_PROTECT_KEY);
  367. /* Keep VUSB3V1 LDO in sleep state until VBUS/ID change detected*/
  368. /*twl_i2c_write_u8(TWL4030_MODULE_PM_RECEIVER, 0, VUSB_DEDICATED2);*/
  369. /* input to VUSB3V1 LDO is from VBAT, not VBUS */
  370. twl_i2c_write_u8(TWL4030_MODULE_PM_RECEIVER, 0x14, VUSB_DEDICATED1);
  371. /* Initialize 3.1V regulator */
  372. twl_i2c_write_u8(TWL4030_MODULE_PM_RECEIVER, 0, VUSB3V1_DEV_GRP);
  373. twl->usb3v1 = regulator_get(twl->dev, "usb3v1");
  374. if (IS_ERR(twl->usb3v1))
  375. return -ENODEV;
  376. twl_i2c_write_u8(TWL4030_MODULE_PM_RECEIVER, 0, VUSB3V1_TYPE);
  377. /* Initialize 1.5V regulator */
  378. twl_i2c_write_u8(TWL4030_MODULE_PM_RECEIVER, 0, VUSB1V5_DEV_GRP);
  379. twl->usb1v5 = regulator_get(twl->dev, "usb1v5");
  380. if (IS_ERR(twl->usb1v5))
  381. goto fail1;
  382. twl_i2c_write_u8(TWL4030_MODULE_PM_RECEIVER, 0, VUSB1V5_TYPE);
  383. /* Initialize 1.8V regulator */
  384. twl_i2c_write_u8(TWL4030_MODULE_PM_RECEIVER, 0, VUSB1V8_DEV_GRP);
  385. twl->usb1v8 = regulator_get(twl->dev, "usb1v8");
  386. if (IS_ERR(twl->usb1v8))
  387. goto fail2;
  388. twl_i2c_write_u8(TWL4030_MODULE_PM_RECEIVER, 0, VUSB1V8_TYPE);
  389. /* disable access to power configuration registers */
  390. twl_i2c_write_u8(TWL4030_MODULE_PM_MASTER, 0,
  391. TWL4030_PM_MASTER_PROTECT_KEY);
  392. return 0;
  393. fail2:
  394. regulator_put(twl->usb1v5);
  395. twl->usb1v5 = NULL;
  396. fail1:
  397. regulator_put(twl->usb3v1);
  398. twl->usb3v1 = NULL;
  399. return -ENODEV;
  400. }
  401. static ssize_t twl4030_usb_vbus_show(struct device *dev,
  402. struct device_attribute *attr, char *buf)
  403. {
  404. struct twl4030_usb *twl = dev_get_drvdata(dev);
  405. unsigned long flags;
  406. int ret = -EINVAL;
  407. spin_lock_irqsave(&twl->lock, flags);
  408. ret = sprintf(buf, "%s\n",
  409. (twl->linkstat == USB_EVENT_VBUS) ? "on" : "off");
  410. spin_unlock_irqrestore(&twl->lock, flags);
  411. return ret;
  412. }
  413. static DEVICE_ATTR(vbus, 0444, twl4030_usb_vbus_show, NULL);
  414. static irqreturn_t twl4030_usb_irq(int irq, void *_twl)
  415. {
  416. struct twl4030_usb *twl = _twl;
  417. int status;
  418. status = twl4030_usb_linkstat(twl);
  419. if (status >= 0) {
  420. /* FIXME add a set_power() method so that B-devices can
  421. * configure the charger appropriately. It's not always
  422. * correct to consume VBUS power, and how much current to
  423. * consume is a function of the USB configuration chosen
  424. * by the host.
  425. *
  426. * REVISIT usb_gadget_vbus_connect(...) as needed, ditto
  427. * its disconnect() sibling, when changing to/from the
  428. * USB_LINK_VBUS state. musb_hdrc won't care until it
  429. * starts to handle softconnect right.
  430. */
  431. if (status == USB_EVENT_NONE)
  432. twl4030_phy_suspend(twl, 0);
  433. else
  434. twl4030_phy_resume(twl);
  435. blocking_notifier_call_chain(&twl->otg.notifier, status,
  436. twl->otg.gadget);
  437. }
  438. sysfs_notify(&twl->dev->kobj, NULL, "vbus");
  439. return IRQ_HANDLED;
  440. }
  441. static void twl4030_usb_phy_init(struct twl4030_usb *twl)
  442. {
  443. int status;
  444. status = twl4030_usb_linkstat(twl);
  445. if (status >= 0) {
  446. if (status == USB_EVENT_NONE) {
  447. __twl4030_phy_power(twl, 0);
  448. twl->asleep = 1;
  449. } else {
  450. __twl4030_phy_resume(twl);
  451. twl->asleep = 0;
  452. }
  453. blocking_notifier_call_chain(&twl->otg.notifier, status,
  454. twl->otg.gadget);
  455. }
  456. sysfs_notify(&twl->dev->kobj, NULL, "vbus");
  457. }
  458. static int twl4030_set_suspend(struct otg_transceiver *x, int suspend)
  459. {
  460. struct twl4030_usb *twl = xceiv_to_twl(x);
  461. if (suspend)
  462. twl4030_phy_suspend(twl, 1);
  463. else
  464. twl4030_phy_resume(twl);
  465. return 0;
  466. }
  467. static int twl4030_set_peripheral(struct otg_transceiver *x,
  468. struct usb_gadget *gadget)
  469. {
  470. struct twl4030_usb *twl;
  471. if (!x)
  472. return -ENODEV;
  473. twl = xceiv_to_twl(x);
  474. twl->otg.gadget = gadget;
  475. if (!gadget)
  476. twl->otg.state = OTG_STATE_UNDEFINED;
  477. return 0;
  478. }
  479. static int twl4030_set_host(struct otg_transceiver *x, struct usb_bus *host)
  480. {
  481. struct twl4030_usb *twl;
  482. if (!x)
  483. return -ENODEV;
  484. twl = xceiv_to_twl(x);
  485. twl->otg.host = host;
  486. if (!host)
  487. twl->otg.state = OTG_STATE_UNDEFINED;
  488. return 0;
  489. }
  490. static int __devinit twl4030_usb_probe(struct platform_device *pdev)
  491. {
  492. struct twl4030_usb_data *pdata = pdev->dev.platform_data;
  493. struct twl4030_usb *twl;
  494. int status, err;
  495. if (!pdata) {
  496. dev_dbg(&pdev->dev, "platform_data not available\n");
  497. return -EINVAL;
  498. }
  499. twl = kzalloc(sizeof *twl, GFP_KERNEL);
  500. if (!twl)
  501. return -ENOMEM;
  502. twl->dev = &pdev->dev;
  503. twl->irq = platform_get_irq(pdev, 0);
  504. twl->otg.dev = twl->dev;
  505. twl->otg.label = "twl4030";
  506. twl->otg.set_host = twl4030_set_host;
  507. twl->otg.set_peripheral = twl4030_set_peripheral;
  508. twl->otg.set_suspend = twl4030_set_suspend;
  509. twl->usb_mode = pdata->usb_mode;
  510. twl->asleep = 1;
  511. /* init spinlock for workqueue */
  512. spin_lock_init(&twl->lock);
  513. err = twl4030_usb_ldo_init(twl);
  514. if (err) {
  515. dev_err(&pdev->dev, "ldo init failed\n");
  516. kfree(twl);
  517. return err;
  518. }
  519. otg_set_transceiver(&twl->otg);
  520. platform_set_drvdata(pdev, twl);
  521. if (device_create_file(&pdev->dev, &dev_attr_vbus))
  522. dev_warn(&pdev->dev, "could not create sysfs file\n");
  523. BLOCKING_INIT_NOTIFIER_HEAD(&twl->otg.notifier);
  524. /* Our job is to use irqs and status from the power module
  525. * to keep the transceiver disabled when nothing's connected.
  526. *
  527. * FIXME we actually shouldn't start enabling it until the
  528. * USB controller drivers have said they're ready, by calling
  529. * set_host() and/or set_peripheral() ... OTG_capable boards
  530. * need both handles, otherwise just one suffices.
  531. */
  532. twl->irq_enabled = true;
  533. status = request_threaded_irq(twl->irq, NULL, twl4030_usb_irq,
  534. IRQF_TRIGGER_FALLING | IRQF_TRIGGER_RISING,
  535. "twl4030_usb", twl);
  536. if (status < 0) {
  537. dev_dbg(&pdev->dev, "can't get IRQ %d, err %d\n",
  538. twl->irq, status);
  539. kfree(twl);
  540. return status;
  541. }
  542. /* Power down phy or make it work according to
  543. * current link state.
  544. */
  545. twl4030_usb_phy_init(twl);
  546. dev_info(&pdev->dev, "Initialized TWL4030 USB module\n");
  547. return 0;
  548. }
  549. static int __exit twl4030_usb_remove(struct platform_device *pdev)
  550. {
  551. struct twl4030_usb *twl = platform_get_drvdata(pdev);
  552. int val;
  553. free_irq(twl->irq, twl);
  554. device_remove_file(twl->dev, &dev_attr_vbus);
  555. /* set transceiver mode to power on defaults */
  556. twl4030_usb_set_mode(twl, -1);
  557. /* autogate 60MHz ULPI clock,
  558. * clear dpll clock request for i2c access,
  559. * disable 32KHz
  560. */
  561. val = twl4030_usb_read(twl, PHY_CLK_CTRL);
  562. if (val >= 0) {
  563. val |= PHY_CLK_CTRL_CLOCKGATING_EN;
  564. val &= ~(PHY_CLK_CTRL_CLK32K_EN | REQ_PHY_DPLL_CLK);
  565. twl4030_usb_write(twl, PHY_CLK_CTRL, (u8)val);
  566. }
  567. /* disable complete OTG block */
  568. twl4030_usb_clear_bits(twl, POWER_CTRL, POWER_CTRL_OTG_ENAB);
  569. if (!twl->asleep)
  570. twl4030_phy_power(twl, 0);
  571. regulator_put(twl->usb1v5);
  572. regulator_put(twl->usb1v8);
  573. regulator_put(twl->usb3v1);
  574. kfree(twl);
  575. return 0;
  576. }
  577. static struct platform_driver twl4030_usb_driver = {
  578. .probe = twl4030_usb_probe,
  579. .remove = __exit_p(twl4030_usb_remove),
  580. .driver = {
  581. .name = "twl4030_usb",
  582. .owner = THIS_MODULE,
  583. },
  584. };
  585. static int __init twl4030_usb_init(void)
  586. {
  587. return platform_driver_register(&twl4030_usb_driver);
  588. }
  589. subsys_initcall(twl4030_usb_init);
  590. static void __exit twl4030_usb_exit(void)
  591. {
  592. platform_driver_unregister(&twl4030_usb_driver);
  593. }
  594. module_exit(twl4030_usb_exit);
  595. MODULE_ALIAS("platform:twl4030_usb");
  596. MODULE_AUTHOR("Texas Instruments, Inc, Nokia Corporation");
  597. MODULE_DESCRIPTION("TWL4030 USB transceiver driver");
  598. MODULE_LICENSE("GPL");