tusb6010.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276
  1. /*
  2. * TUSB6010 USB 2.0 OTG Dual Role controller
  3. *
  4. * Copyright (C) 2006 Nokia Corporation
  5. * Tony Lindgren <tony@atomide.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * Notes:
  12. * - Driver assumes that interface to external host (main CPU) is
  13. * configured for NOR FLASH interface instead of VLYNQ serial
  14. * interface.
  15. */
  16. #include <linux/module.h>
  17. #include <linux/kernel.h>
  18. #include <linux/errno.h>
  19. #include <linux/init.h>
  20. #include <linux/usb.h>
  21. #include <linux/irq.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/dma-mapping.h>
  24. #include "musb_core.h"
  25. struct tusb6010_glue {
  26. struct device *dev;
  27. struct platform_device *musb;
  28. };
  29. static void tusb_musb_set_vbus(struct musb *musb, int is_on);
  30. #define TUSB_REV_MAJOR(reg_val) ((reg_val >> 4) & 0xf)
  31. #define TUSB_REV_MINOR(reg_val) (reg_val & 0xf)
  32. /*
  33. * Checks the revision. We need to use the DMA register as 3.0 does not
  34. * have correct versions for TUSB_PRCM_REV or TUSB_INT_CTRL_REV.
  35. */
  36. u8 tusb_get_revision(struct musb *musb)
  37. {
  38. void __iomem *tbase = musb->ctrl_base;
  39. u32 die_id;
  40. u8 rev;
  41. rev = musb_readl(tbase, TUSB_DMA_CTRL_REV) & 0xff;
  42. if (TUSB_REV_MAJOR(rev) == 3) {
  43. die_id = TUSB_DIDR1_HI_CHIP_REV(musb_readl(tbase,
  44. TUSB_DIDR1_HI));
  45. if (die_id >= TUSB_DIDR1_HI_REV_31)
  46. rev |= 1;
  47. }
  48. return rev;
  49. }
  50. static int tusb_print_revision(struct musb *musb)
  51. {
  52. void __iomem *tbase = musb->ctrl_base;
  53. u8 rev;
  54. rev = tusb_get_revision(musb);
  55. pr_info("tusb: %s%i.%i %s%i.%i %s%i.%i %s%i.%i %s%i %s%i.%i\n",
  56. "prcm",
  57. TUSB_REV_MAJOR(musb_readl(tbase, TUSB_PRCM_REV)),
  58. TUSB_REV_MINOR(musb_readl(tbase, TUSB_PRCM_REV)),
  59. "int",
  60. TUSB_REV_MAJOR(musb_readl(tbase, TUSB_INT_CTRL_REV)),
  61. TUSB_REV_MINOR(musb_readl(tbase, TUSB_INT_CTRL_REV)),
  62. "gpio",
  63. TUSB_REV_MAJOR(musb_readl(tbase, TUSB_GPIO_REV)),
  64. TUSB_REV_MINOR(musb_readl(tbase, TUSB_GPIO_REV)),
  65. "dma",
  66. TUSB_REV_MAJOR(musb_readl(tbase, TUSB_DMA_CTRL_REV)),
  67. TUSB_REV_MINOR(musb_readl(tbase, TUSB_DMA_CTRL_REV)),
  68. "dieid",
  69. TUSB_DIDR1_HI_CHIP_REV(musb_readl(tbase, TUSB_DIDR1_HI)),
  70. "rev",
  71. TUSB_REV_MAJOR(rev), TUSB_REV_MINOR(rev));
  72. return tusb_get_revision(musb);
  73. }
  74. #define WBUS_QUIRK_MASK (TUSB_PHY_OTG_CTRL_TESTM2 | TUSB_PHY_OTG_CTRL_TESTM1 \
  75. | TUSB_PHY_OTG_CTRL_TESTM0)
  76. /*
  77. * Workaround for spontaneous WBUS wake-up issue #2 for tusb3.0.
  78. * Disables power detection in PHY for the duration of idle.
  79. */
  80. static void tusb_wbus_quirk(struct musb *musb, int enabled)
  81. {
  82. void __iomem *tbase = musb->ctrl_base;
  83. static u32 phy_otg_ctrl, phy_otg_ena;
  84. u32 tmp;
  85. if (enabled) {
  86. phy_otg_ctrl = musb_readl(tbase, TUSB_PHY_OTG_CTRL);
  87. phy_otg_ena = musb_readl(tbase, TUSB_PHY_OTG_CTRL_ENABLE);
  88. tmp = TUSB_PHY_OTG_CTRL_WRPROTECT
  89. | phy_otg_ena | WBUS_QUIRK_MASK;
  90. musb_writel(tbase, TUSB_PHY_OTG_CTRL, tmp);
  91. tmp = phy_otg_ena & ~WBUS_QUIRK_MASK;
  92. tmp |= TUSB_PHY_OTG_CTRL_WRPROTECT | TUSB_PHY_OTG_CTRL_TESTM2;
  93. musb_writel(tbase, TUSB_PHY_OTG_CTRL_ENABLE, tmp);
  94. DBG(2, "Enabled tusb wbus quirk ctrl %08x ena %08x\n",
  95. musb_readl(tbase, TUSB_PHY_OTG_CTRL),
  96. musb_readl(tbase, TUSB_PHY_OTG_CTRL_ENABLE));
  97. } else if (musb_readl(tbase, TUSB_PHY_OTG_CTRL_ENABLE)
  98. & TUSB_PHY_OTG_CTRL_TESTM2) {
  99. tmp = TUSB_PHY_OTG_CTRL_WRPROTECT | phy_otg_ctrl;
  100. musb_writel(tbase, TUSB_PHY_OTG_CTRL, tmp);
  101. tmp = TUSB_PHY_OTG_CTRL_WRPROTECT | phy_otg_ena;
  102. musb_writel(tbase, TUSB_PHY_OTG_CTRL_ENABLE, tmp);
  103. DBG(2, "Disabled tusb wbus quirk ctrl %08x ena %08x\n",
  104. musb_readl(tbase, TUSB_PHY_OTG_CTRL),
  105. musb_readl(tbase, TUSB_PHY_OTG_CTRL_ENABLE));
  106. phy_otg_ctrl = 0;
  107. phy_otg_ena = 0;
  108. }
  109. }
  110. /*
  111. * TUSB 6010 may use a parallel bus that doesn't support byte ops;
  112. * so both loading and unloading FIFOs need explicit byte counts.
  113. */
  114. static inline void
  115. tusb_fifo_write_unaligned(void __iomem *fifo, const u8 *buf, u16 len)
  116. {
  117. u32 val;
  118. int i;
  119. if (len > 4) {
  120. for (i = 0; i < (len >> 2); i++) {
  121. memcpy(&val, buf, 4);
  122. musb_writel(fifo, 0, val);
  123. buf += 4;
  124. }
  125. len %= 4;
  126. }
  127. if (len > 0) {
  128. /* Write the rest 1 - 3 bytes to FIFO */
  129. memcpy(&val, buf, len);
  130. musb_writel(fifo, 0, val);
  131. }
  132. }
  133. static inline void tusb_fifo_read_unaligned(void __iomem *fifo,
  134. void __iomem *buf, u16 len)
  135. {
  136. u32 val;
  137. int i;
  138. if (len > 4) {
  139. for (i = 0; i < (len >> 2); i++) {
  140. val = musb_readl(fifo, 0);
  141. memcpy(buf, &val, 4);
  142. buf += 4;
  143. }
  144. len %= 4;
  145. }
  146. if (len > 0) {
  147. /* Read the rest 1 - 3 bytes from FIFO */
  148. val = musb_readl(fifo, 0);
  149. memcpy(buf, &val, len);
  150. }
  151. }
  152. void musb_write_fifo(struct musb_hw_ep *hw_ep, u16 len, const u8 *buf)
  153. {
  154. void __iomem *ep_conf = hw_ep->conf;
  155. void __iomem *fifo = hw_ep->fifo;
  156. u8 epnum = hw_ep->epnum;
  157. prefetch(buf);
  158. DBG(4, "%cX ep%d fifo %p count %d buf %p\n",
  159. 'T', epnum, fifo, len, buf);
  160. if (epnum)
  161. musb_writel(ep_conf, TUSB_EP_TX_OFFSET,
  162. TUSB_EP_CONFIG_XFR_SIZE(len));
  163. else
  164. musb_writel(ep_conf, 0, TUSB_EP0_CONFIG_DIR_TX |
  165. TUSB_EP0_CONFIG_XFR_SIZE(len));
  166. if (likely((0x01 & (unsigned long) buf) == 0)) {
  167. /* Best case is 32bit-aligned destination address */
  168. if ((0x02 & (unsigned long) buf) == 0) {
  169. if (len >= 4) {
  170. writesl(fifo, buf, len >> 2);
  171. buf += (len & ~0x03);
  172. len &= 0x03;
  173. }
  174. } else {
  175. if (len >= 2) {
  176. u32 val;
  177. int i;
  178. /* Cannot use writesw, fifo is 32-bit */
  179. for (i = 0; i < (len >> 2); i++) {
  180. val = (u32)(*(u16 *)buf);
  181. buf += 2;
  182. val |= (*(u16 *)buf) << 16;
  183. buf += 2;
  184. musb_writel(fifo, 0, val);
  185. }
  186. len &= 0x03;
  187. }
  188. }
  189. }
  190. if (len > 0)
  191. tusb_fifo_write_unaligned(fifo, buf, len);
  192. }
  193. void musb_read_fifo(struct musb_hw_ep *hw_ep, u16 len, u8 *buf)
  194. {
  195. void __iomem *ep_conf = hw_ep->conf;
  196. void __iomem *fifo = hw_ep->fifo;
  197. u8 epnum = hw_ep->epnum;
  198. DBG(4, "%cX ep%d fifo %p count %d buf %p\n",
  199. 'R', epnum, fifo, len, buf);
  200. if (epnum)
  201. musb_writel(ep_conf, TUSB_EP_RX_OFFSET,
  202. TUSB_EP_CONFIG_XFR_SIZE(len));
  203. else
  204. musb_writel(ep_conf, 0, TUSB_EP0_CONFIG_XFR_SIZE(len));
  205. if (likely((0x01 & (unsigned long) buf) == 0)) {
  206. /* Best case is 32bit-aligned destination address */
  207. if ((0x02 & (unsigned long) buf) == 0) {
  208. if (len >= 4) {
  209. readsl(fifo, buf, len >> 2);
  210. buf += (len & ~0x03);
  211. len &= 0x03;
  212. }
  213. } else {
  214. if (len >= 2) {
  215. u32 val;
  216. int i;
  217. /* Cannot use readsw, fifo is 32-bit */
  218. for (i = 0; i < (len >> 2); i++) {
  219. val = musb_readl(fifo, 0);
  220. *(u16 *)buf = (u16)(val & 0xffff);
  221. buf += 2;
  222. *(u16 *)buf = (u16)(val >> 16);
  223. buf += 2;
  224. }
  225. len &= 0x03;
  226. }
  227. }
  228. }
  229. if (len > 0)
  230. tusb_fifo_read_unaligned(fifo, buf, len);
  231. }
  232. static struct musb *the_musb;
  233. #ifdef CONFIG_USB_GADGET_MUSB_HDRC
  234. /* This is used by gadget drivers, and OTG transceiver logic, allowing
  235. * at most mA current to be drawn from VBUS during a Default-B session
  236. * (that is, while VBUS exceeds 4.4V). In Default-A (including pure host
  237. * mode), or low power Default-B sessions, something else supplies power.
  238. * Caller must take care of locking.
  239. */
  240. static int tusb_draw_power(struct otg_transceiver *x, unsigned mA)
  241. {
  242. struct musb *musb = the_musb;
  243. void __iomem *tbase = musb->ctrl_base;
  244. u32 reg;
  245. /* tps65030 seems to consume max 100mA, with maybe 60mA available
  246. * (measured on one board) for things other than tps and tusb.
  247. *
  248. * Boards sharing the CPU clock with CLKIN will need to prevent
  249. * certain idle sleep states while the USB link is active.
  250. *
  251. * REVISIT we could use VBUS to supply only _one_ of { 1.5V, 3.3V }.
  252. * The actual current usage would be very board-specific. For now,
  253. * it's simpler to just use an aggregate (also board-specific).
  254. */
  255. if (x->default_a || mA < (musb->min_power << 1))
  256. mA = 0;
  257. reg = musb_readl(tbase, TUSB_PRCM_MNGMT);
  258. if (mA) {
  259. musb->is_bus_powered = 1;
  260. reg |= TUSB_PRCM_MNGMT_15_SW_EN | TUSB_PRCM_MNGMT_33_SW_EN;
  261. } else {
  262. musb->is_bus_powered = 0;
  263. reg &= ~(TUSB_PRCM_MNGMT_15_SW_EN | TUSB_PRCM_MNGMT_33_SW_EN);
  264. }
  265. musb_writel(tbase, TUSB_PRCM_MNGMT, reg);
  266. DBG(2, "draw max %d mA VBUS\n", mA);
  267. return 0;
  268. }
  269. #else
  270. #define tusb_draw_power NULL
  271. #endif
  272. /* workaround for issue 13: change clock during chip idle
  273. * (to be fixed in rev3 silicon) ... symptoms include disconnect
  274. * or looping suspend/resume cycles
  275. */
  276. static void tusb_set_clock_source(struct musb *musb, unsigned mode)
  277. {
  278. void __iomem *tbase = musb->ctrl_base;
  279. u32 reg;
  280. reg = musb_readl(tbase, TUSB_PRCM_CONF);
  281. reg &= ~TUSB_PRCM_CONF_SYS_CLKSEL(0x3);
  282. /* 0 = refclk (clkin, XI)
  283. * 1 = PHY 60 MHz (internal PLL)
  284. * 2 = not supported
  285. * 3 = what?
  286. */
  287. if (mode > 0)
  288. reg |= TUSB_PRCM_CONF_SYS_CLKSEL(mode & 0x3);
  289. musb_writel(tbase, TUSB_PRCM_CONF, reg);
  290. /* FIXME tusb6010_platform_retime(mode == 0); */
  291. }
  292. /*
  293. * Idle TUSB6010 until next wake-up event; NOR access always wakes.
  294. * Other code ensures that we idle unless we're connected _and_ the
  295. * USB link is not suspended ... and tells us the relevant wakeup
  296. * events. SW_EN for voltage is handled separately.
  297. */
  298. static void tusb_allow_idle(struct musb *musb, u32 wakeup_enables)
  299. {
  300. void __iomem *tbase = musb->ctrl_base;
  301. u32 reg;
  302. if ((wakeup_enables & TUSB_PRCM_WBUS)
  303. && (tusb_get_revision(musb) == TUSB_REV_30))
  304. tusb_wbus_quirk(musb, 1);
  305. tusb_set_clock_source(musb, 0);
  306. wakeup_enables |= TUSB_PRCM_WNORCS;
  307. musb_writel(tbase, TUSB_PRCM_WAKEUP_MASK, ~wakeup_enables);
  308. /* REVISIT writeup of WID implies that if WID set and ID is grounded,
  309. * TUSB_PHY_OTG_CTRL.TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP must be cleared.
  310. * Presumably that's mostly to save power, hence WID is immaterial ...
  311. */
  312. reg = musb_readl(tbase, TUSB_PRCM_MNGMT);
  313. /* issue 4: when driving vbus, use hipower (vbus_det) comparator */
  314. if (is_host_active(musb)) {
  315. reg |= TUSB_PRCM_MNGMT_OTG_VBUS_DET_EN;
  316. reg &= ~TUSB_PRCM_MNGMT_OTG_SESS_END_EN;
  317. } else {
  318. reg |= TUSB_PRCM_MNGMT_OTG_SESS_END_EN;
  319. reg &= ~TUSB_PRCM_MNGMT_OTG_VBUS_DET_EN;
  320. }
  321. reg |= TUSB_PRCM_MNGMT_PM_IDLE | TUSB_PRCM_MNGMT_DEV_IDLE;
  322. musb_writel(tbase, TUSB_PRCM_MNGMT, reg);
  323. DBG(6, "idle, wake on %02x\n", wakeup_enables);
  324. }
  325. /*
  326. * Updates cable VBUS status. Caller must take care of locking.
  327. */
  328. static int tusb_musb_vbus_status(struct musb *musb)
  329. {
  330. void __iomem *tbase = musb->ctrl_base;
  331. u32 otg_stat, prcm_mngmt;
  332. int ret = 0;
  333. otg_stat = musb_readl(tbase, TUSB_DEV_OTG_STAT);
  334. prcm_mngmt = musb_readl(tbase, TUSB_PRCM_MNGMT);
  335. /* Temporarily enable VBUS detection if it was disabled for
  336. * suspend mode. Unless it's enabled otg_stat and devctl will
  337. * not show correct VBUS state.
  338. */
  339. if (!(prcm_mngmt & TUSB_PRCM_MNGMT_OTG_VBUS_DET_EN)) {
  340. u32 tmp = prcm_mngmt;
  341. tmp |= TUSB_PRCM_MNGMT_OTG_VBUS_DET_EN;
  342. musb_writel(tbase, TUSB_PRCM_MNGMT, tmp);
  343. otg_stat = musb_readl(tbase, TUSB_DEV_OTG_STAT);
  344. musb_writel(tbase, TUSB_PRCM_MNGMT, prcm_mngmt);
  345. }
  346. if (otg_stat & TUSB_DEV_OTG_STAT_VBUS_VALID)
  347. ret = 1;
  348. return ret;
  349. }
  350. static struct timer_list musb_idle_timer;
  351. static void musb_do_idle(unsigned long _musb)
  352. {
  353. struct musb *musb = (void *)_musb;
  354. unsigned long flags;
  355. spin_lock_irqsave(&musb->lock, flags);
  356. switch (musb->xceiv->state) {
  357. case OTG_STATE_A_WAIT_BCON:
  358. if ((musb->a_wait_bcon != 0)
  359. && (musb->idle_timeout == 0
  360. || time_after(jiffies, musb->idle_timeout))) {
  361. DBG(4, "Nothing connected %s, turning off VBUS\n",
  362. otg_state_string(musb));
  363. }
  364. /* FALLTHROUGH */
  365. case OTG_STATE_A_IDLE:
  366. tusb_musb_set_vbus(musb, 0);
  367. default:
  368. break;
  369. }
  370. if (!musb->is_active) {
  371. u32 wakeups;
  372. /* wait until khubd handles port change status */
  373. if (is_host_active(musb) && (musb->port1_status >> 16))
  374. goto done;
  375. #ifdef CONFIG_USB_GADGET_MUSB_HDRC
  376. if (is_peripheral_enabled(musb) && !musb->gadget_driver)
  377. wakeups = 0;
  378. else {
  379. wakeups = TUSB_PRCM_WHOSTDISCON
  380. | TUSB_PRCM_WBUS
  381. | TUSB_PRCM_WVBUS;
  382. if (is_otg_enabled(musb))
  383. wakeups |= TUSB_PRCM_WID;
  384. }
  385. #else
  386. wakeups = TUSB_PRCM_WHOSTDISCON | TUSB_PRCM_WBUS;
  387. #endif
  388. tusb_allow_idle(musb, wakeups);
  389. }
  390. done:
  391. spin_unlock_irqrestore(&musb->lock, flags);
  392. }
  393. /*
  394. * Maybe put TUSB6010 into idle mode mode depending on USB link status,
  395. * like "disconnected" or "suspended". We'll be woken out of it by
  396. * connect, resume, or disconnect.
  397. *
  398. * Needs to be called as the last function everywhere where there is
  399. * register access to TUSB6010 because of NOR flash wake-up.
  400. * Caller should own controller spinlock.
  401. *
  402. * Delay because peripheral enables D+ pullup 3msec after SE0, and
  403. * we don't want to treat that full speed J as a wakeup event.
  404. * ... peripherals must draw only suspend current after 10 msec.
  405. */
  406. static void tusb_musb_try_idle(struct musb *musb, unsigned long timeout)
  407. {
  408. unsigned long default_timeout = jiffies + msecs_to_jiffies(3);
  409. static unsigned long last_timer;
  410. if (timeout == 0)
  411. timeout = default_timeout;
  412. /* Never idle if active, or when VBUS timeout is not set as host */
  413. if (musb->is_active || ((musb->a_wait_bcon == 0)
  414. && (musb->xceiv->state == OTG_STATE_A_WAIT_BCON))) {
  415. DBG(4, "%s active, deleting timer\n", otg_state_string(musb));
  416. del_timer(&musb_idle_timer);
  417. last_timer = jiffies;
  418. return;
  419. }
  420. if (time_after(last_timer, timeout)) {
  421. if (!timer_pending(&musb_idle_timer))
  422. last_timer = timeout;
  423. else {
  424. DBG(4, "Longer idle timer already pending, ignoring\n");
  425. return;
  426. }
  427. }
  428. last_timer = timeout;
  429. DBG(4, "%s inactive, for idle timer for %lu ms\n",
  430. otg_state_string(musb),
  431. (unsigned long)jiffies_to_msecs(timeout - jiffies));
  432. mod_timer(&musb_idle_timer, timeout);
  433. }
  434. /* ticks of 60 MHz clock */
  435. #define DEVCLOCK 60000000
  436. #define OTG_TIMER_MS(msecs) ((msecs) \
  437. ? (TUSB_DEV_OTG_TIMER_VAL((DEVCLOCK/1000)*(msecs)) \
  438. | TUSB_DEV_OTG_TIMER_ENABLE) \
  439. : 0)
  440. static void tusb_musb_set_vbus(struct musb *musb, int is_on)
  441. {
  442. void __iomem *tbase = musb->ctrl_base;
  443. u32 conf, prcm, timer;
  444. u8 devctl;
  445. /* HDRC controls CPEN, but beware current surges during device
  446. * connect. They can trigger transient overcurrent conditions
  447. * that must be ignored.
  448. */
  449. prcm = musb_readl(tbase, TUSB_PRCM_MNGMT);
  450. conf = musb_readl(tbase, TUSB_DEV_CONF);
  451. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  452. if (is_on) {
  453. timer = OTG_TIMER_MS(OTG_TIME_A_WAIT_VRISE);
  454. musb->xceiv->default_a = 1;
  455. musb->xceiv->state = OTG_STATE_A_WAIT_VRISE;
  456. devctl |= MUSB_DEVCTL_SESSION;
  457. conf |= TUSB_DEV_CONF_USB_HOST_MODE;
  458. MUSB_HST_MODE(musb);
  459. } else {
  460. u32 otg_stat;
  461. timer = 0;
  462. /* If ID pin is grounded, we want to be a_idle */
  463. otg_stat = musb_readl(tbase, TUSB_DEV_OTG_STAT);
  464. if (!(otg_stat & TUSB_DEV_OTG_STAT_ID_STATUS)) {
  465. switch (musb->xceiv->state) {
  466. case OTG_STATE_A_WAIT_VRISE:
  467. case OTG_STATE_A_WAIT_BCON:
  468. musb->xceiv->state = OTG_STATE_A_WAIT_VFALL;
  469. break;
  470. case OTG_STATE_A_WAIT_VFALL:
  471. musb->xceiv->state = OTG_STATE_A_IDLE;
  472. break;
  473. default:
  474. musb->xceiv->state = OTG_STATE_A_IDLE;
  475. }
  476. musb->is_active = 0;
  477. musb->xceiv->default_a = 1;
  478. MUSB_HST_MODE(musb);
  479. } else {
  480. musb->is_active = 0;
  481. musb->xceiv->default_a = 0;
  482. musb->xceiv->state = OTG_STATE_B_IDLE;
  483. MUSB_DEV_MODE(musb);
  484. }
  485. devctl &= ~MUSB_DEVCTL_SESSION;
  486. conf &= ~TUSB_DEV_CONF_USB_HOST_MODE;
  487. }
  488. prcm &= ~(TUSB_PRCM_MNGMT_15_SW_EN | TUSB_PRCM_MNGMT_33_SW_EN);
  489. musb_writel(tbase, TUSB_PRCM_MNGMT, prcm);
  490. musb_writel(tbase, TUSB_DEV_OTG_TIMER, timer);
  491. musb_writel(tbase, TUSB_DEV_CONF, conf);
  492. musb_writeb(musb->mregs, MUSB_DEVCTL, devctl);
  493. DBG(1, "VBUS %s, devctl %02x otg %3x conf %08x prcm %08x\n",
  494. otg_state_string(musb),
  495. musb_readb(musb->mregs, MUSB_DEVCTL),
  496. musb_readl(tbase, TUSB_DEV_OTG_STAT),
  497. conf, prcm);
  498. }
  499. /*
  500. * Sets the mode to OTG, peripheral or host by changing the ID detection.
  501. * Caller must take care of locking.
  502. *
  503. * Note that if a mini-A cable is plugged in the ID line will stay down as
  504. * the weak ID pull-up is not able to pull the ID up.
  505. *
  506. * REVISIT: It would be possible to add support for changing between host
  507. * and peripheral modes in non-OTG configurations by reconfiguring hardware
  508. * and then setting musb->board_mode. For now, only support OTG mode.
  509. */
  510. static int tusb_musb_set_mode(struct musb *musb, u8 musb_mode)
  511. {
  512. void __iomem *tbase = musb->ctrl_base;
  513. u32 otg_stat, phy_otg_ctrl, phy_otg_ena, dev_conf;
  514. if (musb->board_mode != MUSB_OTG) {
  515. ERR("Changing mode currently only supported in OTG mode\n");
  516. return -EINVAL;
  517. }
  518. otg_stat = musb_readl(tbase, TUSB_DEV_OTG_STAT);
  519. phy_otg_ctrl = musb_readl(tbase, TUSB_PHY_OTG_CTRL);
  520. phy_otg_ena = musb_readl(tbase, TUSB_PHY_OTG_CTRL_ENABLE);
  521. dev_conf = musb_readl(tbase, TUSB_DEV_CONF);
  522. switch (musb_mode) {
  523. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  524. case MUSB_HOST: /* Disable PHY ID detect, ground ID */
  525. phy_otg_ctrl &= ~TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP;
  526. phy_otg_ena |= TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP;
  527. dev_conf |= TUSB_DEV_CONF_ID_SEL;
  528. dev_conf &= ~TUSB_DEV_CONF_SOFT_ID;
  529. break;
  530. #endif
  531. #ifdef CONFIG_USB_GADGET_MUSB_HDRC
  532. case MUSB_PERIPHERAL: /* Disable PHY ID detect, keep ID pull-up on */
  533. phy_otg_ctrl |= TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP;
  534. phy_otg_ena |= TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP;
  535. dev_conf |= (TUSB_DEV_CONF_ID_SEL | TUSB_DEV_CONF_SOFT_ID);
  536. break;
  537. #endif
  538. #ifdef CONFIG_USB_MUSB_OTG
  539. case MUSB_OTG: /* Use PHY ID detection */
  540. phy_otg_ctrl |= TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP;
  541. phy_otg_ena |= TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP;
  542. dev_conf &= ~(TUSB_DEV_CONF_ID_SEL | TUSB_DEV_CONF_SOFT_ID);
  543. break;
  544. #endif
  545. default:
  546. DBG(2, "Trying to set mode %i\n", musb_mode);
  547. return -EINVAL;
  548. }
  549. musb_writel(tbase, TUSB_PHY_OTG_CTRL,
  550. TUSB_PHY_OTG_CTRL_WRPROTECT | phy_otg_ctrl);
  551. musb_writel(tbase, TUSB_PHY_OTG_CTRL_ENABLE,
  552. TUSB_PHY_OTG_CTRL_WRPROTECT | phy_otg_ena);
  553. musb_writel(tbase, TUSB_DEV_CONF, dev_conf);
  554. otg_stat = musb_readl(tbase, TUSB_DEV_OTG_STAT);
  555. if ((musb_mode == MUSB_PERIPHERAL) &&
  556. !(otg_stat & TUSB_DEV_OTG_STAT_ID_STATUS))
  557. INFO("Cannot be peripheral with mini-A cable "
  558. "otg_stat: %08x\n", otg_stat);
  559. return 0;
  560. }
  561. static inline unsigned long
  562. tusb_otg_ints(struct musb *musb, u32 int_src, void __iomem *tbase)
  563. {
  564. u32 otg_stat = musb_readl(tbase, TUSB_DEV_OTG_STAT);
  565. unsigned long idle_timeout = 0;
  566. /* ID pin */
  567. if ((int_src & TUSB_INT_SRC_ID_STATUS_CHNG)) {
  568. int default_a;
  569. if (is_otg_enabled(musb))
  570. default_a = !(otg_stat & TUSB_DEV_OTG_STAT_ID_STATUS);
  571. else
  572. default_a = is_host_enabled(musb);
  573. DBG(2, "Default-%c\n", default_a ? 'A' : 'B');
  574. musb->xceiv->default_a = default_a;
  575. tusb_musb_set_vbus(musb, default_a);
  576. /* Don't allow idling immediately */
  577. if (default_a)
  578. idle_timeout = jiffies + (HZ * 3);
  579. }
  580. /* VBUS state change */
  581. if (int_src & TUSB_INT_SRC_VBUS_SENSE_CHNG) {
  582. /* B-dev state machine: no vbus ~= disconnect */
  583. if ((is_otg_enabled(musb) && !musb->xceiv->default_a)
  584. || !is_host_enabled(musb)) {
  585. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  586. /* ? musb_root_disconnect(musb); */
  587. musb->port1_status &=
  588. ~(USB_PORT_STAT_CONNECTION
  589. | USB_PORT_STAT_ENABLE
  590. | USB_PORT_STAT_LOW_SPEED
  591. | USB_PORT_STAT_HIGH_SPEED
  592. | USB_PORT_STAT_TEST
  593. );
  594. #endif
  595. if (otg_stat & TUSB_DEV_OTG_STAT_SESS_END) {
  596. DBG(1, "Forcing disconnect (no interrupt)\n");
  597. if (musb->xceiv->state != OTG_STATE_B_IDLE) {
  598. /* INTR_DISCONNECT can hide... */
  599. musb->xceiv->state = OTG_STATE_B_IDLE;
  600. musb->int_usb |= MUSB_INTR_DISCONNECT;
  601. }
  602. musb->is_active = 0;
  603. }
  604. DBG(2, "vbus change, %s, otg %03x\n",
  605. otg_state_string(musb), otg_stat);
  606. idle_timeout = jiffies + (1 * HZ);
  607. schedule_work(&musb->irq_work);
  608. } else /* A-dev state machine */ {
  609. DBG(2, "vbus change, %s, otg %03x\n",
  610. otg_state_string(musb), otg_stat);
  611. switch (musb->xceiv->state) {
  612. case OTG_STATE_A_IDLE:
  613. DBG(2, "Got SRP, turning on VBUS\n");
  614. musb_platform_set_vbus(musb, 1);
  615. /* CONNECT can wake if a_wait_bcon is set */
  616. if (musb->a_wait_bcon != 0)
  617. musb->is_active = 0;
  618. else
  619. musb->is_active = 1;
  620. /*
  621. * OPT FS A TD.4.6 needs few seconds for
  622. * A_WAIT_VRISE
  623. */
  624. idle_timeout = jiffies + (2 * HZ);
  625. break;
  626. case OTG_STATE_A_WAIT_VRISE:
  627. /* ignore; A-session-valid < VBUS_VALID/2,
  628. * we monitor this with the timer
  629. */
  630. break;
  631. case OTG_STATE_A_WAIT_VFALL:
  632. /* REVISIT this irq triggers during short
  633. * spikes caused by enumeration ...
  634. */
  635. if (musb->vbuserr_retry) {
  636. musb->vbuserr_retry--;
  637. tusb_musb_set_vbus(musb, 1);
  638. } else {
  639. musb->vbuserr_retry
  640. = VBUSERR_RETRY_COUNT;
  641. tusb_musb_set_vbus(musb, 0);
  642. }
  643. break;
  644. default:
  645. break;
  646. }
  647. }
  648. }
  649. /* OTG timer expiration */
  650. if (int_src & TUSB_INT_SRC_OTG_TIMEOUT) {
  651. u8 devctl;
  652. DBG(4, "%s timer, %03x\n", otg_state_string(musb), otg_stat);
  653. switch (musb->xceiv->state) {
  654. case OTG_STATE_A_WAIT_VRISE:
  655. /* VBUS has probably been valid for a while now,
  656. * but may well have bounced out of range a bit
  657. */
  658. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  659. if (otg_stat & TUSB_DEV_OTG_STAT_VBUS_VALID) {
  660. if ((devctl & MUSB_DEVCTL_VBUS)
  661. != MUSB_DEVCTL_VBUS) {
  662. DBG(2, "devctl %02x\n", devctl);
  663. break;
  664. }
  665. musb->xceiv->state = OTG_STATE_A_WAIT_BCON;
  666. musb->is_active = 0;
  667. idle_timeout = jiffies
  668. + msecs_to_jiffies(musb->a_wait_bcon);
  669. } else {
  670. /* REVISIT report overcurrent to hub? */
  671. ERR("vbus too slow, devctl %02x\n", devctl);
  672. tusb_musb_set_vbus(musb, 0);
  673. }
  674. break;
  675. case OTG_STATE_A_WAIT_BCON:
  676. if (musb->a_wait_bcon != 0)
  677. idle_timeout = jiffies
  678. + msecs_to_jiffies(musb->a_wait_bcon);
  679. break;
  680. case OTG_STATE_A_SUSPEND:
  681. break;
  682. case OTG_STATE_B_WAIT_ACON:
  683. break;
  684. default:
  685. break;
  686. }
  687. }
  688. schedule_work(&musb->irq_work);
  689. return idle_timeout;
  690. }
  691. static irqreturn_t tusb_musb_interrupt(int irq, void *__hci)
  692. {
  693. struct musb *musb = __hci;
  694. void __iomem *tbase = musb->ctrl_base;
  695. unsigned long flags, idle_timeout = 0;
  696. u32 int_mask, int_src;
  697. spin_lock_irqsave(&musb->lock, flags);
  698. /* Mask all interrupts to allow using both edge and level GPIO irq */
  699. int_mask = musb_readl(tbase, TUSB_INT_MASK);
  700. musb_writel(tbase, TUSB_INT_MASK, ~TUSB_INT_MASK_RESERVED_BITS);
  701. int_src = musb_readl(tbase, TUSB_INT_SRC) & ~TUSB_INT_SRC_RESERVED_BITS;
  702. DBG(3, "TUSB IRQ %08x\n", int_src);
  703. musb->int_usb = (u8) int_src;
  704. /* Acknowledge wake-up source interrupts */
  705. if (int_src & TUSB_INT_SRC_DEV_WAKEUP) {
  706. u32 reg;
  707. u32 i;
  708. if (tusb_get_revision(musb) == TUSB_REV_30)
  709. tusb_wbus_quirk(musb, 0);
  710. /* there are issues re-locking the PLL on wakeup ... */
  711. /* work around issue 8 */
  712. for (i = 0xf7f7f7; i > 0xf7f7f7 - 1000; i--) {
  713. musb_writel(tbase, TUSB_SCRATCH_PAD, 0);
  714. musb_writel(tbase, TUSB_SCRATCH_PAD, i);
  715. reg = musb_readl(tbase, TUSB_SCRATCH_PAD);
  716. if (reg == i)
  717. break;
  718. DBG(6, "TUSB NOR not ready\n");
  719. }
  720. /* work around issue 13 (2nd half) */
  721. tusb_set_clock_source(musb, 1);
  722. reg = musb_readl(tbase, TUSB_PRCM_WAKEUP_SOURCE);
  723. musb_writel(tbase, TUSB_PRCM_WAKEUP_CLEAR, reg);
  724. if (reg & ~TUSB_PRCM_WNORCS) {
  725. musb->is_active = 1;
  726. schedule_work(&musb->irq_work);
  727. }
  728. DBG(3, "wake %sactive %02x\n",
  729. musb->is_active ? "" : "in", reg);
  730. /* REVISIT host side TUSB_PRCM_WHOSTDISCON, TUSB_PRCM_WBUS */
  731. }
  732. if (int_src & TUSB_INT_SRC_USB_IP_CONN)
  733. del_timer(&musb_idle_timer);
  734. /* OTG state change reports (annoyingly) not issued by Mentor core */
  735. if (int_src & (TUSB_INT_SRC_VBUS_SENSE_CHNG
  736. | TUSB_INT_SRC_OTG_TIMEOUT
  737. | TUSB_INT_SRC_ID_STATUS_CHNG))
  738. idle_timeout = tusb_otg_ints(musb, int_src, tbase);
  739. /* TX dma callback must be handled here, RX dma callback is
  740. * handled in tusb_omap_dma_cb.
  741. */
  742. if ((int_src & TUSB_INT_SRC_TXRX_DMA_DONE)) {
  743. u32 dma_src = musb_readl(tbase, TUSB_DMA_INT_SRC);
  744. u32 real_dma_src = musb_readl(tbase, TUSB_DMA_INT_MASK);
  745. DBG(3, "DMA IRQ %08x\n", dma_src);
  746. real_dma_src = ~real_dma_src & dma_src;
  747. if (tusb_dma_omap() && real_dma_src) {
  748. int tx_source = (real_dma_src & 0xffff);
  749. int i;
  750. for (i = 1; i <= 15; i++) {
  751. if (tx_source & (1 << i)) {
  752. DBG(3, "completing ep%i %s\n", i, "tx");
  753. musb_dma_completion(musb, i, 1);
  754. }
  755. }
  756. }
  757. musb_writel(tbase, TUSB_DMA_INT_CLEAR, dma_src);
  758. }
  759. /* EP interrupts. In OCP mode tusb6010 mirrors the MUSB interrupts */
  760. if (int_src & (TUSB_INT_SRC_USB_IP_TX | TUSB_INT_SRC_USB_IP_RX)) {
  761. u32 musb_src = musb_readl(tbase, TUSB_USBIP_INT_SRC);
  762. musb_writel(tbase, TUSB_USBIP_INT_CLEAR, musb_src);
  763. musb->int_rx = (((musb_src >> 16) & 0xffff) << 1);
  764. musb->int_tx = (musb_src & 0xffff);
  765. } else {
  766. musb->int_rx = 0;
  767. musb->int_tx = 0;
  768. }
  769. if (int_src & (TUSB_INT_SRC_USB_IP_TX | TUSB_INT_SRC_USB_IP_RX | 0xff))
  770. musb_interrupt(musb);
  771. /* Acknowledge TUSB interrupts. Clear only non-reserved bits */
  772. musb_writel(tbase, TUSB_INT_SRC_CLEAR,
  773. int_src & ~TUSB_INT_MASK_RESERVED_BITS);
  774. tusb_musb_try_idle(musb, idle_timeout);
  775. musb_writel(tbase, TUSB_INT_MASK, int_mask);
  776. spin_unlock_irqrestore(&musb->lock, flags);
  777. return IRQ_HANDLED;
  778. }
  779. static int dma_off;
  780. /*
  781. * Enables TUSB6010. Caller must take care of locking.
  782. * REVISIT:
  783. * - Check what is unnecessary in MGC_HdrcStart()
  784. */
  785. static void tusb_musb_enable(struct musb *musb)
  786. {
  787. void __iomem *tbase = musb->ctrl_base;
  788. /* Setup TUSB6010 main interrupt mask. Enable all interrupts except SOF.
  789. * REVISIT: Enable and deal with TUSB_INT_SRC_USB_IP_SOF */
  790. musb_writel(tbase, TUSB_INT_MASK, TUSB_INT_SRC_USB_IP_SOF);
  791. /* Setup TUSB interrupt, disable DMA and GPIO interrupts */
  792. musb_writel(tbase, TUSB_USBIP_INT_MASK, 0);
  793. musb_writel(tbase, TUSB_DMA_INT_MASK, 0x7fffffff);
  794. musb_writel(tbase, TUSB_GPIO_INT_MASK, 0x1ff);
  795. /* Clear all subsystem interrups */
  796. musb_writel(tbase, TUSB_USBIP_INT_CLEAR, 0x7fffffff);
  797. musb_writel(tbase, TUSB_DMA_INT_CLEAR, 0x7fffffff);
  798. musb_writel(tbase, TUSB_GPIO_INT_CLEAR, 0x1ff);
  799. /* Acknowledge pending interrupt(s) */
  800. musb_writel(tbase, TUSB_INT_SRC_CLEAR, ~TUSB_INT_MASK_RESERVED_BITS);
  801. /* Only 0 clock cycles for minimum interrupt de-assertion time and
  802. * interrupt polarity active low seems to work reliably here */
  803. musb_writel(tbase, TUSB_INT_CTRL_CONF,
  804. TUSB_INT_CTRL_CONF_INT_RELCYC(0));
  805. set_irq_type(musb->nIrq, IRQ_TYPE_LEVEL_LOW);
  806. /* maybe force into the Default-A OTG state machine */
  807. if (!(musb_readl(tbase, TUSB_DEV_OTG_STAT)
  808. & TUSB_DEV_OTG_STAT_ID_STATUS))
  809. musb_writel(tbase, TUSB_INT_SRC_SET,
  810. TUSB_INT_SRC_ID_STATUS_CHNG);
  811. if (is_dma_capable() && dma_off)
  812. printk(KERN_WARNING "%s %s: dma not reactivated\n",
  813. __FILE__, __func__);
  814. else
  815. dma_off = 1;
  816. }
  817. /*
  818. * Disables TUSB6010. Caller must take care of locking.
  819. */
  820. static void tusb_musb_disable(struct musb *musb)
  821. {
  822. void __iomem *tbase = musb->ctrl_base;
  823. /* FIXME stop DMA, IRQs, timers, ... */
  824. /* disable all IRQs */
  825. musb_writel(tbase, TUSB_INT_MASK, ~TUSB_INT_MASK_RESERVED_BITS);
  826. musb_writel(tbase, TUSB_USBIP_INT_MASK, 0x7fffffff);
  827. musb_writel(tbase, TUSB_DMA_INT_MASK, 0x7fffffff);
  828. musb_writel(tbase, TUSB_GPIO_INT_MASK, 0x1ff);
  829. del_timer(&musb_idle_timer);
  830. if (is_dma_capable() && !dma_off) {
  831. printk(KERN_WARNING "%s %s: dma still active\n",
  832. __FILE__, __func__);
  833. dma_off = 1;
  834. }
  835. }
  836. /*
  837. * Sets up TUSB6010 CPU interface specific signals and registers
  838. * Note: Settings optimized for OMAP24xx
  839. */
  840. static void tusb_setup_cpu_interface(struct musb *musb)
  841. {
  842. void __iomem *tbase = musb->ctrl_base;
  843. /*
  844. * Disable GPIO[5:0] pullups (used as output DMA requests)
  845. * Don't disable GPIO[7:6] as they are needed for wake-up.
  846. */
  847. musb_writel(tbase, TUSB_PULLUP_1_CTRL, 0x0000003F);
  848. /* Disable all pullups on NOR IF, DMAREQ0 and DMAREQ1 */
  849. musb_writel(tbase, TUSB_PULLUP_2_CTRL, 0x01FFFFFF);
  850. /* Turn GPIO[5:0] to DMAREQ[5:0] signals */
  851. musb_writel(tbase, TUSB_GPIO_CONF, TUSB_GPIO_CONF_DMAREQ(0x3f));
  852. /* Burst size 16x16 bits, all six DMA requests enabled, DMA request
  853. * de-assertion time 2 system clocks p 62 */
  854. musb_writel(tbase, TUSB_DMA_REQ_CONF,
  855. TUSB_DMA_REQ_CONF_BURST_SIZE(2) |
  856. TUSB_DMA_REQ_CONF_DMA_REQ_EN(0x3f) |
  857. TUSB_DMA_REQ_CONF_DMA_REQ_ASSER(2));
  858. /* Set 0 wait count for synchronous burst access */
  859. musb_writel(tbase, TUSB_WAIT_COUNT, 1);
  860. }
  861. static int tusb_musb_start(struct musb *musb)
  862. {
  863. void __iomem *tbase = musb->ctrl_base;
  864. int ret = 0;
  865. unsigned long flags;
  866. u32 reg;
  867. if (musb->board_set_power)
  868. ret = musb->board_set_power(1);
  869. if (ret != 0) {
  870. printk(KERN_ERR "tusb: Cannot enable TUSB6010\n");
  871. return ret;
  872. }
  873. spin_lock_irqsave(&musb->lock, flags);
  874. if (musb_readl(tbase, TUSB_PROD_TEST_RESET) !=
  875. TUSB_PROD_TEST_RESET_VAL) {
  876. printk(KERN_ERR "tusb: Unable to detect TUSB6010\n");
  877. goto err;
  878. }
  879. ret = tusb_print_revision(musb);
  880. if (ret < 2) {
  881. printk(KERN_ERR "tusb: Unsupported TUSB6010 revision %i\n",
  882. ret);
  883. goto err;
  884. }
  885. /* The uint bit for "USB non-PDR interrupt enable" has to be 1 when
  886. * NOR FLASH interface is used */
  887. musb_writel(tbase, TUSB_VLYNQ_CTRL, 8);
  888. /* Select PHY free running 60MHz as a system clock */
  889. tusb_set_clock_source(musb, 1);
  890. /* VBus valid timer 1us, disable DFT/Debug and VLYNQ clocks for
  891. * power saving, enable VBus detect and session end comparators,
  892. * enable IDpullup, enable VBus charging */
  893. musb_writel(tbase, TUSB_PRCM_MNGMT,
  894. TUSB_PRCM_MNGMT_VBUS_VALID_TIMER(0xa) |
  895. TUSB_PRCM_MNGMT_VBUS_VALID_FLT_EN |
  896. TUSB_PRCM_MNGMT_OTG_SESS_END_EN |
  897. TUSB_PRCM_MNGMT_OTG_VBUS_DET_EN |
  898. TUSB_PRCM_MNGMT_OTG_ID_PULLUP);
  899. tusb_setup_cpu_interface(musb);
  900. /* simplify: always sense/pullup ID pins, as if in OTG mode */
  901. reg = musb_readl(tbase, TUSB_PHY_OTG_CTRL_ENABLE);
  902. reg |= TUSB_PHY_OTG_CTRL_WRPROTECT | TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP;
  903. musb_writel(tbase, TUSB_PHY_OTG_CTRL_ENABLE, reg);
  904. reg = musb_readl(tbase, TUSB_PHY_OTG_CTRL);
  905. reg |= TUSB_PHY_OTG_CTRL_WRPROTECT | TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP;
  906. musb_writel(tbase, TUSB_PHY_OTG_CTRL, reg);
  907. spin_unlock_irqrestore(&musb->lock, flags);
  908. return 0;
  909. err:
  910. spin_unlock_irqrestore(&musb->lock, flags);
  911. if (musb->board_set_power)
  912. musb->board_set_power(0);
  913. return -ENODEV;
  914. }
  915. static int tusb_musb_init(struct musb *musb)
  916. {
  917. struct platform_device *pdev;
  918. struct resource *mem;
  919. void __iomem *sync = NULL;
  920. int ret;
  921. usb_nop_xceiv_register();
  922. musb->xceiv = otg_get_transceiver();
  923. if (!musb->xceiv)
  924. return -ENODEV;
  925. pdev = to_platform_device(musb->controller);
  926. /* dma address for async dma */
  927. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  928. musb->async = mem->start;
  929. /* dma address for sync dma */
  930. mem = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  931. if (!mem) {
  932. pr_debug("no sync dma resource?\n");
  933. ret = -ENODEV;
  934. goto done;
  935. }
  936. musb->sync = mem->start;
  937. sync = ioremap(mem->start, resource_size(mem));
  938. if (!sync) {
  939. pr_debug("ioremap for sync failed\n");
  940. ret = -ENOMEM;
  941. goto done;
  942. }
  943. musb->sync_va = sync;
  944. /* Offsets from base: VLYNQ at 0x000, MUSB regs at 0x400,
  945. * FIFOs at 0x600, TUSB at 0x800
  946. */
  947. musb->mregs += TUSB_BASE_OFFSET;
  948. ret = tusb_musb_start(musb);
  949. if (ret) {
  950. printk(KERN_ERR "Could not start tusb6010 (%d)\n",
  951. ret);
  952. goto done;
  953. }
  954. musb->isr = tusb_musb_interrupt;
  955. if (is_peripheral_enabled(musb)) {
  956. musb->xceiv->set_power = tusb_draw_power;
  957. the_musb = musb;
  958. }
  959. setup_timer(&musb_idle_timer, musb_do_idle, (unsigned long) musb);
  960. done:
  961. if (ret < 0) {
  962. if (sync)
  963. iounmap(sync);
  964. otg_put_transceiver(musb->xceiv);
  965. usb_nop_xceiv_unregister();
  966. }
  967. return ret;
  968. }
  969. static int tusb_musb_exit(struct musb *musb)
  970. {
  971. del_timer_sync(&musb_idle_timer);
  972. the_musb = NULL;
  973. if (musb->board_set_power)
  974. musb->board_set_power(0);
  975. iounmap(musb->sync_va);
  976. otg_put_transceiver(musb->xceiv);
  977. usb_nop_xceiv_unregister();
  978. return 0;
  979. }
  980. static const struct musb_platform_ops tusb_ops = {
  981. .init = tusb_musb_init,
  982. .exit = tusb_musb_exit,
  983. .enable = tusb_musb_enable,
  984. .disable = tusb_musb_disable,
  985. .set_mode = tusb_musb_set_mode,
  986. .try_idle = tusb_musb_try_idle,
  987. .vbus_status = tusb_musb_vbus_status,
  988. .set_vbus = tusb_musb_set_vbus,
  989. };
  990. static u64 tusb_dmamask = DMA_BIT_MASK(32);
  991. static int __init tusb_probe(struct platform_device *pdev)
  992. {
  993. struct musb_hdrc_platform_data *pdata = pdev->dev.platform_data;
  994. struct platform_device *musb;
  995. struct tusb6010_glue *glue;
  996. int ret = -ENOMEM;
  997. glue = kzalloc(sizeof(*glue), GFP_KERNEL);
  998. if (!glue) {
  999. dev_err(&pdev->dev, "failed to allocate glue context\n");
  1000. goto err0;
  1001. }
  1002. musb = platform_device_alloc("musb-hdrc", -1);
  1003. if (!musb) {
  1004. dev_err(&pdev->dev, "failed to allocate musb device\n");
  1005. goto err1;
  1006. }
  1007. musb->dev.parent = &pdev->dev;
  1008. musb->dev.dma_mask = &tusb_dmamask;
  1009. musb->dev.coherent_dma_mask = tusb_dmamask;
  1010. glue->dev = &pdev->dev;
  1011. glue->musb = musb;
  1012. pdata->platform_ops = &tusb_ops;
  1013. platform_set_drvdata(pdev, glue);
  1014. ret = platform_device_add_resources(musb, pdev->resource,
  1015. pdev->num_resources);
  1016. if (ret) {
  1017. dev_err(&pdev->dev, "failed to add resources\n");
  1018. goto err2;
  1019. }
  1020. ret = platform_device_add_data(musb, pdata, sizeof(*pdata));
  1021. if (ret) {
  1022. dev_err(&pdev->dev, "failed to add platform_data\n");
  1023. goto err2;
  1024. }
  1025. ret = platform_device_add(musb);
  1026. if (ret) {
  1027. dev_err(&pdev->dev, "failed to register musb device\n");
  1028. goto err1;
  1029. }
  1030. return 0;
  1031. err2:
  1032. platform_device_put(musb);
  1033. err1:
  1034. kfree(glue);
  1035. err0:
  1036. return ret;
  1037. }
  1038. static int __exit tusb_remove(struct platform_device *pdev)
  1039. {
  1040. struct tusb6010_glue *glue = platform_get_drvdata(pdev);
  1041. platform_device_del(glue->musb);
  1042. platform_device_put(glue->musb);
  1043. kfree(glue);
  1044. return 0;
  1045. }
  1046. static struct platform_driver tusb_driver = {
  1047. .remove = __exit_p(tusb_remove),
  1048. .driver = {
  1049. .name = "musb-tusb",
  1050. },
  1051. };
  1052. MODULE_DESCRIPTION("TUSB6010 MUSB Glue Layer");
  1053. MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
  1054. MODULE_LICENSE("GPL v2");
  1055. static int __init tusb_init(void)
  1056. {
  1057. return platform_driver_probe(&tusb_driver, tusb_probe);
  1058. }
  1059. subsys_initcall(tusb_init);
  1060. static void __exit tusb_exit(void)
  1061. {
  1062. platform_driver_unregister(&tusb_driver);
  1063. }
  1064. module_exit(tusb_exit);