musbhsdma.h 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156
  1. /*
  2. * MUSB OTG driver - support for Mentor's DMA controller
  3. *
  4. * Copyright 2005 Mentor Graphics Corporation
  5. * Copyright (C) 2005-2007 by Texas Instruments
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * version 2 as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  19. * 02110-1301 USA
  20. *
  21. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  22. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  23. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  24. * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  25. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  26. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  27. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  28. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  29. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  30. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  31. *
  32. */
  33. #if defined(CONFIG_ARCH_OMAP2430) || defined(CONFIG_ARCH_OMAP3430)
  34. #include "omap2430.h"
  35. #endif
  36. #ifndef CONFIG_BLACKFIN
  37. #define MUSB_HSDMA_BASE 0x200
  38. #define MUSB_HSDMA_INTR (MUSB_HSDMA_BASE + 0)
  39. #define MUSB_HSDMA_CONTROL 0x4
  40. #define MUSB_HSDMA_ADDRESS 0x8
  41. #define MUSB_HSDMA_COUNT 0xc
  42. #define MUSB_HSDMA_CHANNEL_OFFSET(_bchannel, _offset) \
  43. (MUSB_HSDMA_BASE + (_bchannel << 4) + _offset)
  44. #define musb_read_hsdma_addr(mbase, bchannel) \
  45. musb_readl(mbase, \
  46. MUSB_HSDMA_CHANNEL_OFFSET(bchannel, MUSB_HSDMA_ADDRESS))
  47. #define musb_write_hsdma_addr(mbase, bchannel, addr) \
  48. musb_writel(mbase, \
  49. MUSB_HSDMA_CHANNEL_OFFSET(bchannel, MUSB_HSDMA_ADDRESS), \
  50. addr)
  51. #define musb_read_hsdma_count(mbase, bchannel) \
  52. musb_readl(mbase, \
  53. MUSB_HSDMA_CHANNEL_OFFSET(bchannel, MUSB_HSDMA_COUNT))
  54. #define musb_write_hsdma_count(mbase, bchannel, len) \
  55. musb_writel(mbase, \
  56. MUSB_HSDMA_CHANNEL_OFFSET(bchannel, MUSB_HSDMA_COUNT), \
  57. len)
  58. #else
  59. #define MUSB_HSDMA_BASE 0x400
  60. #define MUSB_HSDMA_INTR (MUSB_HSDMA_BASE + 0)
  61. #define MUSB_HSDMA_CONTROL 0x04
  62. #define MUSB_HSDMA_ADDR_LOW 0x08
  63. #define MUSB_HSDMA_ADDR_HIGH 0x0C
  64. #define MUSB_HSDMA_COUNT_LOW 0x10
  65. #define MUSB_HSDMA_COUNT_HIGH 0x14
  66. #define MUSB_HSDMA_CHANNEL_OFFSET(_bchannel, _offset) \
  67. (MUSB_HSDMA_BASE + (_bchannel * 0x20) + _offset)
  68. static inline u32 musb_read_hsdma_addr(void __iomem *mbase, u8 bchannel)
  69. {
  70. u32 addr = musb_readw(mbase,
  71. MUSB_HSDMA_CHANNEL_OFFSET(bchannel, MUSB_HSDMA_ADDR_HIGH));
  72. addr = addr << 16;
  73. addr |= musb_readw(mbase,
  74. MUSB_HSDMA_CHANNEL_OFFSET(bchannel, MUSB_HSDMA_ADDR_LOW));
  75. return addr;
  76. }
  77. static inline void musb_write_hsdma_addr(void __iomem *mbase,
  78. u8 bchannel, dma_addr_t dma_addr)
  79. {
  80. musb_writew(mbase,
  81. MUSB_HSDMA_CHANNEL_OFFSET(bchannel, MUSB_HSDMA_ADDR_LOW),
  82. ((u16)((u32) dma_addr & 0xFFFF)));
  83. musb_writew(mbase,
  84. MUSB_HSDMA_CHANNEL_OFFSET(bchannel, MUSB_HSDMA_ADDR_HIGH),
  85. ((u16)(((u32) dma_addr >> 16) & 0xFFFF)));
  86. }
  87. static inline u32 musb_read_hsdma_count(void __iomem *mbase, u8 bchannel)
  88. {
  89. return musb_readl(mbase,
  90. MUSB_HSDMA_CHANNEL_OFFSET(bchannel, MUSB_HSDMA_COUNT_HIGH));
  91. }
  92. static inline void musb_write_hsdma_count(void __iomem *mbase,
  93. u8 bchannel, u32 len)
  94. {
  95. musb_writel(mbase,
  96. MUSB_HSDMA_CHANNEL_OFFSET(bchannel, MUSB_HSDMA_COUNT_HIGH),
  97. len);
  98. }
  99. #endif /* CONFIG_BLACKFIN */
  100. /* control register (16-bit): */
  101. #define MUSB_HSDMA_ENABLE_SHIFT 0
  102. #define MUSB_HSDMA_TRANSMIT_SHIFT 1
  103. #define MUSB_HSDMA_MODE1_SHIFT 2
  104. #define MUSB_HSDMA_IRQENABLE_SHIFT 3
  105. #define MUSB_HSDMA_ENDPOINT_SHIFT 4
  106. #define MUSB_HSDMA_BUSERROR_SHIFT 8
  107. #define MUSB_HSDMA_BURSTMODE_SHIFT 9
  108. #define MUSB_HSDMA_BURSTMODE (3 << MUSB_HSDMA_BURSTMODE_SHIFT)
  109. #define MUSB_HSDMA_BURSTMODE_UNSPEC 0
  110. #define MUSB_HSDMA_BURSTMODE_INCR4 1
  111. #define MUSB_HSDMA_BURSTMODE_INCR8 2
  112. #define MUSB_HSDMA_BURSTMODE_INCR16 3
  113. #define MUSB_HSDMA_CHANNELS 8
  114. struct musb_dma_controller;
  115. struct musb_dma_channel {
  116. struct dma_channel channel;
  117. struct musb_dma_controller *controller;
  118. u32 start_addr;
  119. u32 len;
  120. u16 max_packet_sz;
  121. u8 idx;
  122. u8 epnum;
  123. u8 transmit;
  124. };
  125. struct musb_dma_controller {
  126. struct dma_controller controller;
  127. struct musb_dma_channel channel[MUSB_HSDMA_CHANNELS];
  128. void *private_data;
  129. void __iomem *base;
  130. u8 channel_count;
  131. u8 used_channels;
  132. u8 irq;
  133. };