blackfin.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569
  1. /*
  2. * MUSB OTG controller driver for Blackfin Processors
  3. *
  4. * Copyright 2006-2008 Analog Devices Inc.
  5. *
  6. * Enter bugs at http://blackfin.uclinux.org/
  7. *
  8. * Licensed under the GPL-2 or later.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/kernel.h>
  12. #include <linux/sched.h>
  13. #include <linux/init.h>
  14. #include <linux/list.h>
  15. #include <linux/gpio.h>
  16. #include <linux/io.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/dma-mapping.h>
  19. #include <asm/cacheflush.h>
  20. #include "musb_core.h"
  21. #include "blackfin.h"
  22. struct bfin_glue {
  23. struct device *dev;
  24. struct platform_device *musb;
  25. };
  26. #define glue_to_musb(g) platform_get_drvdata(g->musb)
  27. /*
  28. * Load an endpoint's FIFO
  29. */
  30. void musb_write_fifo(struct musb_hw_ep *hw_ep, u16 len, const u8 *src)
  31. {
  32. void __iomem *fifo = hw_ep->fifo;
  33. void __iomem *epio = hw_ep->regs;
  34. u8 epnum = hw_ep->epnum;
  35. prefetch((u8 *)src);
  36. musb_writew(epio, MUSB_TXCOUNT, len);
  37. DBG(4, "TX ep%d fifo %p count %d buf %p, epio %p\n",
  38. hw_ep->epnum, fifo, len, src, epio);
  39. dump_fifo_data(src, len);
  40. if (!ANOMALY_05000380 && epnum != 0) {
  41. u16 dma_reg;
  42. flush_dcache_range((unsigned long)src,
  43. (unsigned long)(src + len));
  44. /* Setup DMA address register */
  45. dma_reg = (u32)src;
  46. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_ADDR_LOW), dma_reg);
  47. SSYNC();
  48. dma_reg = (u32)src >> 16;
  49. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_ADDR_HIGH), dma_reg);
  50. SSYNC();
  51. /* Setup DMA count register */
  52. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_COUNT_LOW), len);
  53. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_COUNT_HIGH), 0);
  54. SSYNC();
  55. /* Enable the DMA */
  56. dma_reg = (epnum << 4) | DMA_ENA | INT_ENA | DIRECTION;
  57. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_CTRL), dma_reg);
  58. SSYNC();
  59. /* Wait for compelete */
  60. while (!(bfin_read_USB_DMA_INTERRUPT() & (1 << epnum)))
  61. cpu_relax();
  62. /* acknowledge dma interrupt */
  63. bfin_write_USB_DMA_INTERRUPT(1 << epnum);
  64. SSYNC();
  65. /* Reset DMA */
  66. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_CTRL), 0);
  67. SSYNC();
  68. } else {
  69. SSYNC();
  70. if (unlikely((unsigned long)src & 0x01))
  71. outsw_8((unsigned long)fifo, src, (len + 1) >> 1);
  72. else
  73. outsw((unsigned long)fifo, src, (len + 1) >> 1);
  74. }
  75. }
  76. /*
  77. * Unload an endpoint's FIFO
  78. */
  79. void musb_read_fifo(struct musb_hw_ep *hw_ep, u16 len, u8 *dst)
  80. {
  81. void __iomem *fifo = hw_ep->fifo;
  82. u8 epnum = hw_ep->epnum;
  83. if (ANOMALY_05000467 && epnum != 0) {
  84. u16 dma_reg;
  85. invalidate_dcache_range((unsigned long)dst,
  86. (unsigned long)(dst + len));
  87. /* Setup DMA address register */
  88. dma_reg = (u32)dst;
  89. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_ADDR_LOW), dma_reg);
  90. SSYNC();
  91. dma_reg = (u32)dst >> 16;
  92. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_ADDR_HIGH), dma_reg);
  93. SSYNC();
  94. /* Setup DMA count register */
  95. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_COUNT_LOW), len);
  96. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_COUNT_HIGH), 0);
  97. SSYNC();
  98. /* Enable the DMA */
  99. dma_reg = (epnum << 4) | DMA_ENA | INT_ENA;
  100. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_CTRL), dma_reg);
  101. SSYNC();
  102. /* Wait for compelete */
  103. while (!(bfin_read_USB_DMA_INTERRUPT() & (1 << epnum)))
  104. cpu_relax();
  105. /* acknowledge dma interrupt */
  106. bfin_write_USB_DMA_INTERRUPT(1 << epnum);
  107. SSYNC();
  108. /* Reset DMA */
  109. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_CTRL), 0);
  110. SSYNC();
  111. } else {
  112. SSYNC();
  113. /* Read the last byte of packet with odd size from address fifo + 4
  114. * to trigger 1 byte access to EP0 FIFO.
  115. */
  116. if (len == 1)
  117. *dst = (u8)inw((unsigned long)fifo + 4);
  118. else {
  119. if (unlikely((unsigned long)dst & 0x01))
  120. insw_8((unsigned long)fifo, dst, len >> 1);
  121. else
  122. insw((unsigned long)fifo, dst, len >> 1);
  123. if (len & 0x01)
  124. *(dst + len - 1) = (u8)inw((unsigned long)fifo + 4);
  125. }
  126. }
  127. DBG(4, "%cX ep%d fifo %p count %d buf %p\n",
  128. 'R', hw_ep->epnum, fifo, len, dst);
  129. dump_fifo_data(dst, len);
  130. }
  131. static irqreturn_t blackfin_interrupt(int irq, void *__hci)
  132. {
  133. unsigned long flags;
  134. irqreturn_t retval = IRQ_NONE;
  135. struct musb *musb = __hci;
  136. spin_lock_irqsave(&musb->lock, flags);
  137. musb->int_usb = musb_readb(musb->mregs, MUSB_INTRUSB);
  138. musb->int_tx = musb_readw(musb->mregs, MUSB_INTRTX);
  139. musb->int_rx = musb_readw(musb->mregs, MUSB_INTRRX);
  140. if (musb->int_usb || musb->int_tx || musb->int_rx) {
  141. musb_writeb(musb->mregs, MUSB_INTRUSB, musb->int_usb);
  142. musb_writew(musb->mregs, MUSB_INTRTX, musb->int_tx);
  143. musb_writew(musb->mregs, MUSB_INTRRX, musb->int_rx);
  144. retval = musb_interrupt(musb);
  145. }
  146. /* Start sampling ID pin, when plug is removed from MUSB */
  147. if ((is_otg_enabled(musb) && (musb->xceiv->state == OTG_STATE_B_IDLE
  148. || musb->xceiv->state == OTG_STATE_A_WAIT_BCON)) ||
  149. (musb->int_usb & MUSB_INTR_DISCONNECT && is_host_active(musb))) {
  150. mod_timer(&musb_conn_timer, jiffies + TIMER_DELAY);
  151. musb->a_wait_bcon = TIMER_DELAY;
  152. }
  153. spin_unlock_irqrestore(&musb->lock, flags);
  154. return retval;
  155. }
  156. static void musb_conn_timer_handler(unsigned long _musb)
  157. {
  158. struct musb *musb = (void *)_musb;
  159. unsigned long flags;
  160. u16 val;
  161. static u8 toggle;
  162. spin_lock_irqsave(&musb->lock, flags);
  163. switch (musb->xceiv->state) {
  164. case OTG_STATE_A_IDLE:
  165. case OTG_STATE_A_WAIT_BCON:
  166. /* Start a new session */
  167. val = musb_readw(musb->mregs, MUSB_DEVCTL);
  168. val &= ~MUSB_DEVCTL_SESSION;
  169. musb_writew(musb->mregs, MUSB_DEVCTL, val);
  170. val |= MUSB_DEVCTL_SESSION;
  171. musb_writew(musb->mregs, MUSB_DEVCTL, val);
  172. /* Check if musb is host or peripheral. */
  173. val = musb_readw(musb->mregs, MUSB_DEVCTL);
  174. if (!(val & MUSB_DEVCTL_BDEVICE)) {
  175. gpio_set_value(musb->config->gpio_vrsel, 1);
  176. musb->xceiv->state = OTG_STATE_A_WAIT_BCON;
  177. } else {
  178. gpio_set_value(musb->config->gpio_vrsel, 0);
  179. /* Ignore VBUSERROR and SUSPEND IRQ */
  180. val = musb_readb(musb->mregs, MUSB_INTRUSBE);
  181. val &= ~MUSB_INTR_VBUSERROR;
  182. musb_writeb(musb->mregs, MUSB_INTRUSBE, val);
  183. val = MUSB_INTR_SUSPEND | MUSB_INTR_VBUSERROR;
  184. musb_writeb(musb->mregs, MUSB_INTRUSB, val);
  185. if (is_otg_enabled(musb))
  186. musb->xceiv->state = OTG_STATE_B_IDLE;
  187. else
  188. musb_writeb(musb->mregs, MUSB_POWER, MUSB_POWER_HSENAB);
  189. }
  190. mod_timer(&musb_conn_timer, jiffies + TIMER_DELAY);
  191. break;
  192. case OTG_STATE_B_IDLE:
  193. if (!is_peripheral_enabled(musb))
  194. break;
  195. /* Start a new session. It seems that MUSB needs taking
  196. * some time to recognize the type of the plug inserted?
  197. */
  198. val = musb_readw(musb->mregs, MUSB_DEVCTL);
  199. val |= MUSB_DEVCTL_SESSION;
  200. musb_writew(musb->mregs, MUSB_DEVCTL, val);
  201. val = musb_readw(musb->mregs, MUSB_DEVCTL);
  202. if (!(val & MUSB_DEVCTL_BDEVICE)) {
  203. gpio_set_value(musb->config->gpio_vrsel, 1);
  204. musb->xceiv->state = OTG_STATE_A_WAIT_BCON;
  205. } else {
  206. gpio_set_value(musb->config->gpio_vrsel, 0);
  207. /* Ignore VBUSERROR and SUSPEND IRQ */
  208. val = musb_readb(musb->mregs, MUSB_INTRUSBE);
  209. val &= ~MUSB_INTR_VBUSERROR;
  210. musb_writeb(musb->mregs, MUSB_INTRUSBE, val);
  211. val = MUSB_INTR_SUSPEND | MUSB_INTR_VBUSERROR;
  212. musb_writeb(musb->mregs, MUSB_INTRUSB, val);
  213. /* Toggle the Soft Conn bit, so that we can response to
  214. * the inserting of either A-plug or B-plug.
  215. */
  216. if (toggle) {
  217. val = musb_readb(musb->mregs, MUSB_POWER);
  218. val &= ~MUSB_POWER_SOFTCONN;
  219. musb_writeb(musb->mregs, MUSB_POWER, val);
  220. toggle = 0;
  221. } else {
  222. val = musb_readb(musb->mregs, MUSB_POWER);
  223. val |= MUSB_POWER_SOFTCONN;
  224. musb_writeb(musb->mregs, MUSB_POWER, val);
  225. toggle = 1;
  226. }
  227. /* The delay time is set to 1/4 second by default,
  228. * shortening it, if accelerating A-plug detection
  229. * is needed in OTG mode.
  230. */
  231. mod_timer(&musb_conn_timer, jiffies + TIMER_DELAY / 4);
  232. }
  233. break;
  234. default:
  235. DBG(1, "%s state not handled\n", otg_state_string(musb));
  236. break;
  237. }
  238. spin_unlock_irqrestore(&musb->lock, flags);
  239. DBG(4, "state is %s\n", otg_state_string(musb));
  240. }
  241. static void bfin_musb_enable(struct musb *musb)
  242. {
  243. if (!is_otg_enabled(musb) && is_host_enabled(musb)) {
  244. mod_timer(&musb_conn_timer, jiffies + TIMER_DELAY);
  245. musb->a_wait_bcon = TIMER_DELAY;
  246. }
  247. }
  248. static void bfin_musb_disable(struct musb *musb)
  249. {
  250. }
  251. static void bfin_musb_set_vbus(struct musb *musb, int is_on)
  252. {
  253. int value = musb->config->gpio_vrsel_active;
  254. if (!is_on)
  255. value = !value;
  256. gpio_set_value(musb->config->gpio_vrsel, value);
  257. DBG(1, "VBUS %s, devctl %02x "
  258. /* otg %3x conf %08x prcm %08x */ "\n",
  259. otg_state_string(musb),
  260. musb_readb(musb->mregs, MUSB_DEVCTL));
  261. }
  262. static int bfin_musb_set_power(struct otg_transceiver *x, unsigned mA)
  263. {
  264. return 0;
  265. }
  266. static void bfin_musb_try_idle(struct musb *musb, unsigned long timeout)
  267. {
  268. if (!is_otg_enabled(musb) && is_host_enabled(musb))
  269. mod_timer(&musb_conn_timer, jiffies + TIMER_DELAY);
  270. }
  271. static int bfin_musb_get_vbus_status(struct musb *musb)
  272. {
  273. return 0;
  274. }
  275. static int bfin_musb_set_mode(struct musb *musb, u8 musb_mode)
  276. {
  277. return -EIO;
  278. }
  279. static void bfin_musb_reg_init(struct musb *musb)
  280. {
  281. if (ANOMALY_05000346) {
  282. bfin_write_USB_APHY_CALIB(ANOMALY_05000346_value);
  283. SSYNC();
  284. }
  285. if (ANOMALY_05000347) {
  286. bfin_write_USB_APHY_CNTRL(0x0);
  287. SSYNC();
  288. }
  289. /* Configure PLL oscillator register */
  290. bfin_write_USB_PLLOSC_CTRL(0x3080 |
  291. ((480/musb->config->clkin) << 1));
  292. SSYNC();
  293. bfin_write_USB_SRP_CLKDIV((get_sclk()/1000) / 32 - 1);
  294. SSYNC();
  295. bfin_write_USB_EP_NI0_RXMAXP(64);
  296. SSYNC();
  297. bfin_write_USB_EP_NI0_TXMAXP(64);
  298. SSYNC();
  299. /* Route INTRUSB/INTR_RX/INTR_TX to USB_INT0*/
  300. bfin_write_USB_GLOBINTR(0x7);
  301. SSYNC();
  302. bfin_write_USB_GLOBAL_CTL(GLOBAL_ENA | EP1_TX_ENA | EP2_TX_ENA |
  303. EP3_TX_ENA | EP4_TX_ENA | EP5_TX_ENA |
  304. EP6_TX_ENA | EP7_TX_ENA | EP1_RX_ENA |
  305. EP2_RX_ENA | EP3_RX_ENA | EP4_RX_ENA |
  306. EP5_RX_ENA | EP6_RX_ENA | EP7_RX_ENA);
  307. SSYNC();
  308. }
  309. static int bfin_musb_init(struct musb *musb)
  310. {
  311. /*
  312. * Rev 1.0 BF549 EZ-KITs require PE7 to be high for both DEVICE
  313. * and OTG HOST modes, while rev 1.1 and greater require PE7 to
  314. * be low for DEVICE mode and high for HOST mode. We set it high
  315. * here because we are in host mode
  316. */
  317. if (gpio_request(musb->config->gpio_vrsel, "USB_VRSEL")) {
  318. printk(KERN_ERR "Failed ro request USB_VRSEL GPIO_%d\n",
  319. musb->config->gpio_vrsel);
  320. return -ENODEV;
  321. }
  322. gpio_direction_output(musb->config->gpio_vrsel, 0);
  323. usb_nop_xceiv_register();
  324. musb->xceiv = otg_get_transceiver();
  325. if (!musb->xceiv) {
  326. gpio_free(musb->config->gpio_vrsel);
  327. return -ENODEV;
  328. }
  329. bfin_musb_reg_init(musb);
  330. if (is_host_enabled(musb)) {
  331. setup_timer(&musb_conn_timer,
  332. musb_conn_timer_handler, (unsigned long) musb);
  333. }
  334. if (is_peripheral_enabled(musb))
  335. musb->xceiv->set_power = bfin_musb_set_power;
  336. musb->isr = blackfin_interrupt;
  337. return 0;
  338. }
  339. static int bfin_musb_exit(struct musb *musb)
  340. {
  341. gpio_free(musb->config->gpio_vrsel);
  342. otg_put_transceiver(musb->xceiv);
  343. usb_nop_xceiv_unregister();
  344. return 0;
  345. }
  346. static const struct musb_platform_ops bfin_ops = {
  347. .init = bfin_musb_init,
  348. .exit = bfin_musb_exit,
  349. .enable = bfin_musb_enable,
  350. .disable = bfin_musb_disable,
  351. .set_mode = bfin_musb_set_mode,
  352. .try_idle = bfin_musb_try_idle,
  353. .vbus_status = bfin_musb_vbus_status,
  354. .set_vbus = bfin_musb_set_vbus,
  355. };
  356. static u64 bfin_dmamask = DMA_BIT_MASK(32);
  357. static int __init bfin_probe(struct platform_device *pdev)
  358. {
  359. struct musb_hdrc_platform_data *pdata = pdev->dev.platform_data;
  360. struct platform_device *musb;
  361. struct bfin_glue *glue;
  362. int ret = -ENOMEM;
  363. glue = kzalloc(sizeof(*glue), GFP_KERNEL);
  364. if (!glue) {
  365. dev_err(&pdev->dev, "failed to allocate glue context\n");
  366. goto err0;
  367. }
  368. musb = platform_device_alloc("musb-hdrc", -1);
  369. if (!musb) {
  370. dev_err(&pdev->dev, "failed to allocate musb device\n");
  371. goto err1;
  372. }
  373. musb->dev.parent = &pdev->dev;
  374. musb->dev.dma_mask = &bfin_dmamask;
  375. musb->dev.coherent_dma_mask = bfin_dmamask;
  376. glue->dev = &pdev->dev;
  377. glue->musb = musb;
  378. pdata->platform_ops = &bfin_ops;
  379. platform_set_drvdata(pdev, glue);
  380. ret = platform_device_add_resources(musb, pdev->resource,
  381. pdev->num_resources);
  382. if (ret) {
  383. dev_err(&pdev->dev, "failed to add resources\n");
  384. goto err2;
  385. }
  386. ret = platform_device_add_data(musb, pdata, sizeof(*pdata));
  387. if (ret) {
  388. dev_err(&pdev->dev, "failed to add platform_data\n");
  389. goto err2;
  390. }
  391. ret = platform_device_add(musb);
  392. if (ret) {
  393. dev_err(&pdev->dev, "failed to register musb device\n");
  394. goto err2;
  395. }
  396. return 0;
  397. err2:
  398. platform_device_put(musb);
  399. err1:
  400. kfree(glue);
  401. err0:
  402. return ret;
  403. }
  404. static int __exit bfin_remove(struct platform_device *pdev)
  405. {
  406. struct bfin_glue *glue = platform_get_drvdata(pdev);
  407. platform_device_del(glue->musb);
  408. platform_device_put(glue->musb);
  409. kfree(glue);
  410. return 0;
  411. }
  412. #ifdef CONFIG_PM
  413. static int bfin_suspend(struct device *dev)
  414. {
  415. struct bfin_glue *glue = dev_get_drvdata(dev);
  416. struct musb *musb = glue_to_musb(glue);
  417. if (is_host_active(musb))
  418. /*
  419. * During hibernate gpio_vrsel will change from high to low
  420. * low which will generate wakeup event resume the system
  421. * immediately. Set it to 0 before hibernate to avoid this
  422. * wakeup event.
  423. */
  424. gpio_set_value(musb->config->gpio_vrsel, 0);
  425. return 0;
  426. }
  427. static int bfin_resume(struct device *dev)
  428. {
  429. struct bfin_glue *glue = dev_get_drvdata(dev);
  430. struct musb *musb = glue_to_musb(glue);
  431. bfin_musb_reg_init(musb);
  432. return 0;
  433. }
  434. static struct dev_pm_ops bfin_pm_ops = {
  435. .suspend = bfin_suspend,
  436. .resume = bfin_resume,
  437. };
  438. #define DEV_PM_OPS &bfin_pm_op,
  439. #else
  440. #define DEV_PM_OPS NULL
  441. #endif
  442. static struct platform_driver bfin_driver = {
  443. .remove = __exit_p(bfin_remove),
  444. .driver = {
  445. .name = "musb-bfin",
  446. .pm = DEV_PM_OPS,
  447. },
  448. };
  449. MODULE_DESCRIPTION("Blackfin MUSB Glue Layer");
  450. MODULE_AUTHOR("Bryan Wy <cooloney@kernel.org>");
  451. MODULE_LICENSE("GPL v2");
  452. static int __init bfin_init(void)
  453. {
  454. return platform_driver_probe(&bfin_driver, bfin_probe);
  455. }
  456. subsys_initcall(bfin_init);
  457. static void __exit bfin_exit(void)
  458. {
  459. platform_driver_unregister(&bfin_driver);
  460. }
  461. module_exit(bfin_exit);