xhci.h 53 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540
  1. /*
  2. * xHCI host controller driver
  3. *
  4. * Copyright (C) 2008 Intel Corp.
  5. *
  6. * Author: Sarah Sharp
  7. * Some code borrowed from the Linux EHCI driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #ifndef __LINUX_XHCI_HCD_H
  23. #define __LINUX_XHCI_HCD_H
  24. #include <linux/usb.h>
  25. #include <linux/timer.h>
  26. #include <linux/kernel.h>
  27. #include <linux/usb/hcd.h>
  28. /* Code sharing between pci-quirks and xhci hcd */
  29. #include "xhci-ext-caps.h"
  30. /* xHCI PCI Configuration Registers */
  31. #define XHCI_SBRN_OFFSET (0x60)
  32. /* Max number of USB devices for any host controller - limit in section 6.1 */
  33. #define MAX_HC_SLOTS 256
  34. /* Section 5.3.3 - MaxPorts */
  35. #define MAX_HC_PORTS 127
  36. /*
  37. * xHCI register interface.
  38. * This corresponds to the eXtensible Host Controller Interface (xHCI)
  39. * Revision 0.95 specification
  40. */
  41. /**
  42. * struct xhci_cap_regs - xHCI Host Controller Capability Registers.
  43. * @hc_capbase: length of the capabilities register and HC version number
  44. * @hcs_params1: HCSPARAMS1 - Structural Parameters 1
  45. * @hcs_params2: HCSPARAMS2 - Structural Parameters 2
  46. * @hcs_params3: HCSPARAMS3 - Structural Parameters 3
  47. * @hcc_params: HCCPARAMS - Capability Parameters
  48. * @db_off: DBOFF - Doorbell array offset
  49. * @run_regs_off: RTSOFF - Runtime register space offset
  50. */
  51. struct xhci_cap_regs {
  52. u32 hc_capbase;
  53. u32 hcs_params1;
  54. u32 hcs_params2;
  55. u32 hcs_params3;
  56. u32 hcc_params;
  57. u32 db_off;
  58. u32 run_regs_off;
  59. /* Reserved up to (CAPLENGTH - 0x1C) */
  60. };
  61. /* hc_capbase bitmasks */
  62. /* bits 7:0 - how long is the Capabilities register */
  63. #define HC_LENGTH(p) XHCI_HC_LENGTH(p)
  64. /* bits 31:16 */
  65. #define HC_VERSION(p) (((p) >> 16) & 0xffff)
  66. /* HCSPARAMS1 - hcs_params1 - bitmasks */
  67. /* bits 0:7, Max Device Slots */
  68. #define HCS_MAX_SLOTS(p) (((p) >> 0) & 0xff)
  69. #define HCS_SLOTS_MASK 0xff
  70. /* bits 8:18, Max Interrupters */
  71. #define HCS_MAX_INTRS(p) (((p) >> 8) & 0x7ff)
  72. /* bits 24:31, Max Ports - max value is 0x7F = 127 ports */
  73. #define HCS_MAX_PORTS(p) (((p) >> 24) & 0x7f)
  74. /* HCSPARAMS2 - hcs_params2 - bitmasks */
  75. /* bits 0:3, frames or uframes that SW needs to queue transactions
  76. * ahead of the HW to meet periodic deadlines */
  77. #define HCS_IST(p) (((p) >> 0) & 0xf)
  78. /* bits 4:7, max number of Event Ring segments */
  79. #define HCS_ERST_MAX(p) (((p) >> 4) & 0xf)
  80. /* bit 26 Scratchpad restore - for save/restore HW state - not used yet */
  81. /* bits 27:31 number of Scratchpad buffers SW must allocate for the HW */
  82. #define HCS_MAX_SCRATCHPAD(p) (((p) >> 27) & 0x1f)
  83. /* HCSPARAMS3 - hcs_params3 - bitmasks */
  84. /* bits 0:7, Max U1 to U0 latency for the roothub ports */
  85. #define HCS_U1_LATENCY(p) (((p) >> 0) & 0xff)
  86. /* bits 16:31, Max U2 to U0 latency for the roothub ports */
  87. #define HCS_U2_LATENCY(p) (((p) >> 16) & 0xffff)
  88. /* HCCPARAMS - hcc_params - bitmasks */
  89. /* true: HC can use 64-bit address pointers */
  90. #define HCC_64BIT_ADDR(p) ((p) & (1 << 0))
  91. /* true: HC can do bandwidth negotiation */
  92. #define HCC_BANDWIDTH_NEG(p) ((p) & (1 << 1))
  93. /* true: HC uses 64-byte Device Context structures
  94. * FIXME 64-byte context structures aren't supported yet.
  95. */
  96. #define HCC_64BYTE_CONTEXT(p) ((p) & (1 << 2))
  97. /* true: HC has port power switches */
  98. #define HCC_PPC(p) ((p) & (1 << 3))
  99. /* true: HC has port indicators */
  100. #define HCS_INDICATOR(p) ((p) & (1 << 4))
  101. /* true: HC has Light HC Reset Capability */
  102. #define HCC_LIGHT_RESET(p) ((p) & (1 << 5))
  103. /* true: HC supports latency tolerance messaging */
  104. #define HCC_LTC(p) ((p) & (1 << 6))
  105. /* true: no secondary Stream ID Support */
  106. #define HCC_NSS(p) ((p) & (1 << 7))
  107. /* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */
  108. #define HCC_MAX_PSA(p) (1 << ((((p) >> 12) & 0xf) + 1))
  109. /* Extended Capabilities pointer from PCI base - section 5.3.6 */
  110. #define HCC_EXT_CAPS(p) XHCI_HCC_EXT_CAPS(p)
  111. /* db_off bitmask - bits 0:1 reserved */
  112. #define DBOFF_MASK (~0x3)
  113. /* run_regs_off bitmask - bits 0:4 reserved */
  114. #define RTSOFF_MASK (~0x1f)
  115. /* Number of registers per port */
  116. #define NUM_PORT_REGS 4
  117. /**
  118. * struct xhci_op_regs - xHCI Host Controller Operational Registers.
  119. * @command: USBCMD - xHC command register
  120. * @status: USBSTS - xHC status register
  121. * @page_size: This indicates the page size that the host controller
  122. * supports. If bit n is set, the HC supports a page size
  123. * of 2^(n+12), up to a 128MB page size.
  124. * 4K is the minimum page size.
  125. * @cmd_ring: CRP - 64-bit Command Ring Pointer
  126. * @dcbaa_ptr: DCBAAP - 64-bit Device Context Base Address Array Pointer
  127. * @config_reg: CONFIG - Configure Register
  128. * @port_status_base: PORTSCn - base address for Port Status and Control
  129. * Each port has a Port Status and Control register,
  130. * followed by a Port Power Management Status and Control
  131. * register, a Port Link Info register, and a reserved
  132. * register.
  133. * @port_power_base: PORTPMSCn - base address for
  134. * Port Power Management Status and Control
  135. * @port_link_base: PORTLIn - base address for Port Link Info (current
  136. * Link PM state and control) for USB 2.1 and USB 3.0
  137. * devices.
  138. */
  139. struct xhci_op_regs {
  140. u32 command;
  141. u32 status;
  142. u32 page_size;
  143. u32 reserved1;
  144. u32 reserved2;
  145. u32 dev_notification;
  146. u64 cmd_ring;
  147. /* rsvd: offset 0x20-2F */
  148. u32 reserved3[4];
  149. u64 dcbaa_ptr;
  150. u32 config_reg;
  151. /* rsvd: offset 0x3C-3FF */
  152. u32 reserved4[241];
  153. /* port 1 registers, which serve as a base address for other ports */
  154. u32 port_status_base;
  155. u32 port_power_base;
  156. u32 port_link_base;
  157. u32 reserved5;
  158. /* registers for ports 2-255 */
  159. u32 reserved6[NUM_PORT_REGS*254];
  160. };
  161. /* USBCMD - USB command - command bitmasks */
  162. /* start/stop HC execution - do not write unless HC is halted*/
  163. #define CMD_RUN XHCI_CMD_RUN
  164. /* Reset HC - resets internal HC state machine and all registers (except
  165. * PCI config regs). HC does NOT drive a USB reset on the downstream ports.
  166. * The xHCI driver must reinitialize the xHC after setting this bit.
  167. */
  168. #define CMD_RESET (1 << 1)
  169. /* Event Interrupt Enable - a '1' allows interrupts from the host controller */
  170. #define CMD_EIE XHCI_CMD_EIE
  171. /* Host System Error Interrupt Enable - get out-of-band signal for HC errors */
  172. #define CMD_HSEIE XHCI_CMD_HSEIE
  173. /* bits 4:6 are reserved (and should be preserved on writes). */
  174. /* light reset (port status stays unchanged) - reset completed when this is 0 */
  175. #define CMD_LRESET (1 << 7)
  176. /* host controller save/restore state. */
  177. #define CMD_CSS (1 << 8)
  178. #define CMD_CRS (1 << 9)
  179. /* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
  180. #define CMD_EWE XHCI_CMD_EWE
  181. /* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root
  182. * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off.
  183. * '0' means the xHC can power it off if all ports are in the disconnect,
  184. * disabled, or powered-off state.
  185. */
  186. #define CMD_PM_INDEX (1 << 11)
  187. /* bits 12:31 are reserved (and should be preserved on writes). */
  188. /* USBSTS - USB status - status bitmasks */
  189. /* HC not running - set to 1 when run/stop bit is cleared. */
  190. #define STS_HALT XHCI_STS_HALT
  191. /* serious error, e.g. PCI parity error. The HC will clear the run/stop bit. */
  192. #define STS_FATAL (1 << 2)
  193. /* event interrupt - clear this prior to clearing any IP flags in IR set*/
  194. #define STS_EINT (1 << 3)
  195. /* port change detect */
  196. #define STS_PORT (1 << 4)
  197. /* bits 5:7 reserved and zeroed */
  198. /* save state status - '1' means xHC is saving state */
  199. #define STS_SAVE (1 << 8)
  200. /* restore state status - '1' means xHC is restoring state */
  201. #define STS_RESTORE (1 << 9)
  202. /* true: save or restore error */
  203. #define STS_SRE (1 << 10)
  204. /* true: Controller Not Ready to accept doorbell or op reg writes after reset */
  205. #define STS_CNR XHCI_STS_CNR
  206. /* true: internal Host Controller Error - SW needs to reset and reinitialize */
  207. #define STS_HCE (1 << 12)
  208. /* bits 13:31 reserved and should be preserved */
  209. /*
  210. * DNCTRL - Device Notification Control Register - dev_notification bitmasks
  211. * Generate a device notification event when the HC sees a transaction with a
  212. * notification type that matches a bit set in this bit field.
  213. */
  214. #define DEV_NOTE_MASK (0xffff)
  215. #define ENABLE_DEV_NOTE(x) (1 << x)
  216. /* Most of the device notification types should only be used for debug.
  217. * SW does need to pay attention to function wake notifications.
  218. */
  219. #define DEV_NOTE_FWAKE ENABLE_DEV_NOTE(1)
  220. /* CRCR - Command Ring Control Register - cmd_ring bitmasks */
  221. /* bit 0 is the command ring cycle state */
  222. /* stop ring operation after completion of the currently executing command */
  223. #define CMD_RING_PAUSE (1 << 1)
  224. /* stop ring immediately - abort the currently executing command */
  225. #define CMD_RING_ABORT (1 << 2)
  226. /* true: command ring is running */
  227. #define CMD_RING_RUNNING (1 << 3)
  228. /* bits 4:5 reserved and should be preserved */
  229. /* Command Ring pointer - bit mask for the lower 32 bits. */
  230. #define CMD_RING_RSVD_BITS (0x3f)
  231. /* CONFIG - Configure Register - config_reg bitmasks */
  232. /* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */
  233. #define MAX_DEVS(p) ((p) & 0xff)
  234. /* bits 8:31 - reserved and should be preserved */
  235. /* PORTSC - Port Status and Control Register - port_status_base bitmasks */
  236. /* true: device connected */
  237. #define PORT_CONNECT (1 << 0)
  238. /* true: port enabled */
  239. #define PORT_PE (1 << 1)
  240. /* bit 2 reserved and zeroed */
  241. /* true: port has an over-current condition */
  242. #define PORT_OC (1 << 3)
  243. /* true: port reset signaling asserted */
  244. #define PORT_RESET (1 << 4)
  245. /* Port Link State - bits 5:8
  246. * A read gives the current link PM state of the port,
  247. * a write with Link State Write Strobe set sets the link state.
  248. */
  249. #define PORT_PLS_MASK (0xf << 5)
  250. #define XDEV_U0 (0x0 << 5)
  251. #define XDEV_U3 (0x3 << 5)
  252. #define XDEV_RESUME (0xf << 5)
  253. /* true: port has power (see HCC_PPC) */
  254. #define PORT_POWER (1 << 9)
  255. /* bits 10:13 indicate device speed:
  256. * 0 - undefined speed - port hasn't be initialized by a reset yet
  257. * 1 - full speed
  258. * 2 - low speed
  259. * 3 - high speed
  260. * 4 - super speed
  261. * 5-15 reserved
  262. */
  263. #define DEV_SPEED_MASK (0xf << 10)
  264. #define XDEV_FS (0x1 << 10)
  265. #define XDEV_LS (0x2 << 10)
  266. #define XDEV_HS (0x3 << 10)
  267. #define XDEV_SS (0x4 << 10)
  268. #define DEV_UNDEFSPEED(p) (((p) & DEV_SPEED_MASK) == (0x0<<10))
  269. #define DEV_FULLSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_FS)
  270. #define DEV_LOWSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_LS)
  271. #define DEV_HIGHSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_HS)
  272. #define DEV_SUPERSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_SS)
  273. /* Bits 20:23 in the Slot Context are the speed for the device */
  274. #define SLOT_SPEED_FS (XDEV_FS << 10)
  275. #define SLOT_SPEED_LS (XDEV_LS << 10)
  276. #define SLOT_SPEED_HS (XDEV_HS << 10)
  277. #define SLOT_SPEED_SS (XDEV_SS << 10)
  278. /* Port Indicator Control */
  279. #define PORT_LED_OFF (0 << 14)
  280. #define PORT_LED_AMBER (1 << 14)
  281. #define PORT_LED_GREEN (2 << 14)
  282. #define PORT_LED_MASK (3 << 14)
  283. /* Port Link State Write Strobe - set this when changing link state */
  284. #define PORT_LINK_STROBE (1 << 16)
  285. /* true: connect status change */
  286. #define PORT_CSC (1 << 17)
  287. /* true: port enable change */
  288. #define PORT_PEC (1 << 18)
  289. /* true: warm reset for a USB 3.0 device is done. A "hot" reset puts the port
  290. * into an enabled state, and the device into the default state. A "warm" reset
  291. * also resets the link, forcing the device through the link training sequence.
  292. * SW can also look at the Port Reset register to see when warm reset is done.
  293. */
  294. #define PORT_WRC (1 << 19)
  295. /* true: over-current change */
  296. #define PORT_OCC (1 << 20)
  297. /* true: reset change - 1 to 0 transition of PORT_RESET */
  298. #define PORT_RC (1 << 21)
  299. /* port link status change - set on some port link state transitions:
  300. * Transition Reason
  301. * ------------------------------------------------------------------------------
  302. * - U3 to Resume Wakeup signaling from a device
  303. * - Resume to Recovery to U0 USB 3.0 device resume
  304. * - Resume to U0 USB 2.0 device resume
  305. * - U3 to Recovery to U0 Software resume of USB 3.0 device complete
  306. * - U3 to U0 Software resume of USB 2.0 device complete
  307. * - U2 to U0 L1 resume of USB 2.1 device complete
  308. * - U0 to U0 (???) L1 entry rejection by USB 2.1 device
  309. * - U0 to disabled L1 entry error with USB 2.1 device
  310. * - Any state to inactive Error on USB 3.0 port
  311. */
  312. #define PORT_PLC (1 << 22)
  313. /* port configure error change - port failed to configure its link partner */
  314. #define PORT_CEC (1 << 23)
  315. /* bit 24 reserved */
  316. /* wake on connect (enable) */
  317. #define PORT_WKCONN_E (1 << 25)
  318. /* wake on disconnect (enable) */
  319. #define PORT_WKDISC_E (1 << 26)
  320. /* wake on over-current (enable) */
  321. #define PORT_WKOC_E (1 << 27)
  322. /* bits 28:29 reserved */
  323. /* true: device is removable - for USB 3.0 roothub emulation */
  324. #define PORT_DEV_REMOVE (1 << 30)
  325. /* Initiate a warm port reset - complete when PORT_WRC is '1' */
  326. #define PORT_WR (1 << 31)
  327. /* Port Power Management Status and Control - port_power_base bitmasks */
  328. /* Inactivity timer value for transitions into U1, in microseconds.
  329. * Timeout can be up to 127us. 0xFF means an infinite timeout.
  330. */
  331. #define PORT_U1_TIMEOUT(p) ((p) & 0xff)
  332. /* Inactivity timer value for transitions into U2 */
  333. #define PORT_U2_TIMEOUT(p) (((p) & 0xff) << 8)
  334. /* Bits 24:31 for port testing */
  335. /* USB2 Protocol PORTSPMSC */
  336. #define PORT_RWE (1 << 0x3)
  337. /**
  338. * struct xhci_intr_reg - Interrupt Register Set
  339. * @irq_pending: IMAN - Interrupt Management Register. Used to enable
  340. * interrupts and check for pending interrupts.
  341. * @irq_control: IMOD - Interrupt Moderation Register.
  342. * Used to throttle interrupts.
  343. * @erst_size: Number of segments in the Event Ring Segment Table (ERST).
  344. * @erst_base: ERST base address.
  345. * @erst_dequeue: Event ring dequeue pointer.
  346. *
  347. * Each interrupter (defined by a MSI-X vector) has an event ring and an Event
  348. * Ring Segment Table (ERST) associated with it. The event ring is comprised of
  349. * multiple segments of the same size. The HC places events on the ring and
  350. * "updates the Cycle bit in the TRBs to indicate to software the current
  351. * position of the Enqueue Pointer." The HCD (Linux) processes those events and
  352. * updates the dequeue pointer.
  353. */
  354. struct xhci_intr_reg {
  355. u32 irq_pending;
  356. u32 irq_control;
  357. u32 erst_size;
  358. u32 rsvd;
  359. u64 erst_base;
  360. u64 erst_dequeue;
  361. };
  362. /* irq_pending bitmasks */
  363. #define ER_IRQ_PENDING(p) ((p) & 0x1)
  364. /* bits 2:31 need to be preserved */
  365. /* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */
  366. #define ER_IRQ_CLEAR(p) ((p) & 0xfffffffe)
  367. #define ER_IRQ_ENABLE(p) ((ER_IRQ_CLEAR(p)) | 0x2)
  368. #define ER_IRQ_DISABLE(p) ((ER_IRQ_CLEAR(p)) & ~(0x2))
  369. /* irq_control bitmasks */
  370. /* Minimum interval between interrupts (in 250ns intervals). The interval
  371. * between interrupts will be longer if there are no events on the event ring.
  372. * Default is 4000 (1 ms).
  373. */
  374. #define ER_IRQ_INTERVAL_MASK (0xffff)
  375. /* Counter used to count down the time to the next interrupt - HW use only */
  376. #define ER_IRQ_COUNTER_MASK (0xffff << 16)
  377. /* erst_size bitmasks */
  378. /* Preserve bits 16:31 of erst_size */
  379. #define ERST_SIZE_MASK (0xffff << 16)
  380. /* erst_dequeue bitmasks */
  381. /* Dequeue ERST Segment Index (DESI) - Segment number (or alias)
  382. * where the current dequeue pointer lies. This is an optional HW hint.
  383. */
  384. #define ERST_DESI_MASK (0x7)
  385. /* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by
  386. * a work queue (or delayed service routine)?
  387. */
  388. #define ERST_EHB (1 << 3)
  389. #define ERST_PTR_MASK (0xf)
  390. /**
  391. * struct xhci_run_regs
  392. * @microframe_index:
  393. * MFINDEX - current microframe number
  394. *
  395. * Section 5.5 Host Controller Runtime Registers:
  396. * "Software should read and write these registers using only Dword (32 bit)
  397. * or larger accesses"
  398. */
  399. struct xhci_run_regs {
  400. u32 microframe_index;
  401. u32 rsvd[7];
  402. struct xhci_intr_reg ir_set[128];
  403. };
  404. /**
  405. * struct doorbell_array
  406. *
  407. * Section 5.6
  408. */
  409. struct xhci_doorbell_array {
  410. u32 doorbell[256];
  411. };
  412. #define DB_TARGET_MASK 0xFFFFFF00
  413. #define DB_STREAM_ID_MASK 0x0000FFFF
  414. #define DB_TARGET_HOST 0x0
  415. #define DB_STREAM_ID_HOST 0x0
  416. #define DB_MASK (0xff << 8)
  417. /* Endpoint Target - bits 0:7 */
  418. #define EPI_TO_DB(p) (((p) + 1) & 0xff)
  419. #define STREAM_ID_TO_DB(p) (((p) & 0xffff) << 16)
  420. /**
  421. * struct xhci_protocol_caps
  422. * @revision: major revision, minor revision, capability ID,
  423. * and next capability pointer.
  424. * @name_string: Four ASCII characters to say which spec this xHC
  425. * follows, typically "USB ".
  426. * @port_info: Port offset, count, and protocol-defined information.
  427. */
  428. struct xhci_protocol_caps {
  429. u32 revision;
  430. u32 name_string;
  431. u32 port_info;
  432. };
  433. #define XHCI_EXT_PORT_MAJOR(x) (((x) >> 24) & 0xff)
  434. #define XHCI_EXT_PORT_OFF(x) ((x) & 0xff)
  435. #define XHCI_EXT_PORT_COUNT(x) (((x) >> 8) & 0xff)
  436. /**
  437. * struct xhci_container_ctx
  438. * @type: Type of context. Used to calculated offsets to contained contexts.
  439. * @size: Size of the context data
  440. * @bytes: The raw context data given to HW
  441. * @dma: dma address of the bytes
  442. *
  443. * Represents either a Device or Input context. Holds a pointer to the raw
  444. * memory used for the context (bytes) and dma address of it (dma).
  445. */
  446. struct xhci_container_ctx {
  447. unsigned type;
  448. #define XHCI_CTX_TYPE_DEVICE 0x1
  449. #define XHCI_CTX_TYPE_INPUT 0x2
  450. int size;
  451. u8 *bytes;
  452. dma_addr_t dma;
  453. };
  454. /**
  455. * struct xhci_slot_ctx
  456. * @dev_info: Route string, device speed, hub info, and last valid endpoint
  457. * @dev_info2: Max exit latency for device number, root hub port number
  458. * @tt_info: tt_info is used to construct split transaction tokens
  459. * @dev_state: slot state and device address
  460. *
  461. * Slot Context - section 6.2.1.1. This assumes the HC uses 32-byte context
  462. * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
  463. * reserved at the end of the slot context for HC internal use.
  464. */
  465. struct xhci_slot_ctx {
  466. u32 dev_info;
  467. u32 dev_info2;
  468. u32 tt_info;
  469. u32 dev_state;
  470. /* offset 0x10 to 0x1f reserved for HC internal use */
  471. u32 reserved[4];
  472. };
  473. /* dev_info bitmasks */
  474. /* Route String - 0:19 */
  475. #define ROUTE_STRING_MASK (0xfffff)
  476. /* Device speed - values defined by PORTSC Device Speed field - 20:23 */
  477. #define DEV_SPEED (0xf << 20)
  478. /* bit 24 reserved */
  479. /* Is this LS/FS device connected through a HS hub? - bit 25 */
  480. #define DEV_MTT (0x1 << 25)
  481. /* Set if the device is a hub - bit 26 */
  482. #define DEV_HUB (0x1 << 26)
  483. /* Index of the last valid endpoint context in this device context - 27:31 */
  484. #define LAST_CTX_MASK (0x1f << 27)
  485. #define LAST_CTX(p) ((p) << 27)
  486. #define LAST_CTX_TO_EP_NUM(p) (((p) >> 27) - 1)
  487. #define SLOT_FLAG (1 << 0)
  488. #define EP0_FLAG (1 << 1)
  489. /* dev_info2 bitmasks */
  490. /* Max Exit Latency (ms) - worst case time to wake up all links in dev path */
  491. #define MAX_EXIT (0xffff)
  492. /* Root hub port number that is needed to access the USB device */
  493. #define ROOT_HUB_PORT(p) (((p) & 0xff) << 16)
  494. #define DEVINFO_TO_ROOT_HUB_PORT(p) (((p) >> 16) & 0xff)
  495. /* Maximum number of ports under a hub device */
  496. #define XHCI_MAX_PORTS(p) (((p) & 0xff) << 24)
  497. /* tt_info bitmasks */
  498. /*
  499. * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub
  500. * The Slot ID of the hub that isolates the high speed signaling from
  501. * this low or full-speed device. '0' if attached to root hub port.
  502. */
  503. #define TT_SLOT (0xff)
  504. /*
  505. * The number of the downstream facing port of the high-speed hub
  506. * '0' if the device is not low or full speed.
  507. */
  508. #define TT_PORT (0xff << 8)
  509. #define TT_THINK_TIME(p) (((p) & 0x3) << 16)
  510. /* dev_state bitmasks */
  511. /* USB device address - assigned by the HC */
  512. #define DEV_ADDR_MASK (0xff)
  513. /* bits 8:26 reserved */
  514. /* Slot state */
  515. #define SLOT_STATE (0x1f << 27)
  516. #define GET_SLOT_STATE(p) (((p) & (0x1f << 27)) >> 27)
  517. /**
  518. * struct xhci_ep_ctx
  519. * @ep_info: endpoint state, streams, mult, and interval information.
  520. * @ep_info2: information on endpoint type, max packet size, max burst size,
  521. * error count, and whether the HC will force an event for all
  522. * transactions.
  523. * @deq: 64-bit ring dequeue pointer address. If the endpoint only
  524. * defines one stream, this points to the endpoint transfer ring.
  525. * Otherwise, it points to a stream context array, which has a
  526. * ring pointer for each flow.
  527. * @tx_info:
  528. * Average TRB lengths for the endpoint ring and
  529. * max payload within an Endpoint Service Interval Time (ESIT).
  530. *
  531. * Endpoint Context - section 6.2.1.2. This assumes the HC uses 32-byte context
  532. * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
  533. * reserved at the end of the endpoint context for HC internal use.
  534. */
  535. struct xhci_ep_ctx {
  536. u32 ep_info;
  537. u32 ep_info2;
  538. u64 deq;
  539. u32 tx_info;
  540. /* offset 0x14 - 0x1f reserved for HC internal use */
  541. u32 reserved[3];
  542. };
  543. /* ep_info bitmasks */
  544. /*
  545. * Endpoint State - bits 0:2
  546. * 0 - disabled
  547. * 1 - running
  548. * 2 - halted due to halt condition - ok to manipulate endpoint ring
  549. * 3 - stopped
  550. * 4 - TRB error
  551. * 5-7 - reserved
  552. */
  553. #define EP_STATE_MASK (0xf)
  554. #define EP_STATE_DISABLED 0
  555. #define EP_STATE_RUNNING 1
  556. #define EP_STATE_HALTED 2
  557. #define EP_STATE_STOPPED 3
  558. #define EP_STATE_ERROR 4
  559. /* Mult - Max number of burtst within an interval, in EP companion desc. */
  560. #define EP_MULT(p) ((p & 0x3) << 8)
  561. /* bits 10:14 are Max Primary Streams */
  562. /* bit 15 is Linear Stream Array */
  563. /* Interval - period between requests to an endpoint - 125u increments. */
  564. #define EP_INTERVAL(p) ((p & 0xff) << 16)
  565. #define EP_INTERVAL_TO_UFRAMES(p) (1 << (((p) >> 16) & 0xff))
  566. #define EP_MAXPSTREAMS_MASK (0x1f << 10)
  567. #define EP_MAXPSTREAMS(p) (((p) << 10) & EP_MAXPSTREAMS_MASK)
  568. /* Endpoint is set up with a Linear Stream Array (vs. Secondary Stream Array) */
  569. #define EP_HAS_LSA (1 << 15)
  570. /* ep_info2 bitmasks */
  571. /*
  572. * Force Event - generate transfer events for all TRBs for this endpoint
  573. * This will tell the HC to ignore the IOC and ISP flags (for debugging only).
  574. */
  575. #define FORCE_EVENT (0x1)
  576. #define ERROR_COUNT(p) (((p) & 0x3) << 1)
  577. #define CTX_TO_EP_TYPE(p) (((p) >> 3) & 0x7)
  578. #define EP_TYPE(p) ((p) << 3)
  579. #define ISOC_OUT_EP 1
  580. #define BULK_OUT_EP 2
  581. #define INT_OUT_EP 3
  582. #define CTRL_EP 4
  583. #define ISOC_IN_EP 5
  584. #define BULK_IN_EP 6
  585. #define INT_IN_EP 7
  586. /* bit 6 reserved */
  587. /* bit 7 is Host Initiate Disable - for disabling stream selection */
  588. #define MAX_BURST(p) (((p)&0xff) << 8)
  589. #define MAX_PACKET(p) (((p)&0xffff) << 16)
  590. #define MAX_PACKET_MASK (0xffff << 16)
  591. #define MAX_PACKET_DECODED(p) (((p) >> 16) & 0xffff)
  592. /* Get max packet size from ep desc. Bit 10..0 specify the max packet size.
  593. * USB2.0 spec 9.6.6.
  594. */
  595. #define GET_MAX_PACKET(p) ((p) & 0x7ff)
  596. /* tx_info bitmasks */
  597. #define AVG_TRB_LENGTH_FOR_EP(p) ((p) & 0xffff)
  598. #define MAX_ESIT_PAYLOAD_FOR_EP(p) (((p) & 0xffff) << 16)
  599. /**
  600. * struct xhci_input_control_context
  601. * Input control context; see section 6.2.5.
  602. *
  603. * @drop_context: set the bit of the endpoint context you want to disable
  604. * @add_context: set the bit of the endpoint context you want to enable
  605. */
  606. struct xhci_input_control_ctx {
  607. u32 drop_flags;
  608. u32 add_flags;
  609. u32 rsvd2[6];
  610. };
  611. /* Represents everything that is needed to issue a command on the command ring.
  612. * It's useful to pre-allocate these for commands that cannot fail due to
  613. * out-of-memory errors, like freeing streams.
  614. */
  615. struct xhci_command {
  616. /* Input context for changing device state */
  617. struct xhci_container_ctx *in_ctx;
  618. u32 status;
  619. /* If completion is null, no one is waiting on this command
  620. * and the structure can be freed after the command completes.
  621. */
  622. struct completion *completion;
  623. union xhci_trb *command_trb;
  624. struct list_head cmd_list;
  625. };
  626. /* drop context bitmasks */
  627. #define DROP_EP(x) (0x1 << x)
  628. /* add context bitmasks */
  629. #define ADD_EP(x) (0x1 << x)
  630. struct xhci_stream_ctx {
  631. /* 64-bit stream ring address, cycle state, and stream type */
  632. u64 stream_ring;
  633. /* offset 0x14 - 0x1f reserved for HC internal use */
  634. u32 reserved[2];
  635. };
  636. /* Stream Context Types (section 6.4.1) - bits 3:1 of stream ctx deq ptr */
  637. #define SCT_FOR_CTX(p) (((p) << 1) & 0x7)
  638. /* Secondary stream array type, dequeue pointer is to a transfer ring */
  639. #define SCT_SEC_TR 0
  640. /* Primary stream array type, dequeue pointer is to a transfer ring */
  641. #define SCT_PRI_TR 1
  642. /* Dequeue pointer is for a secondary stream array (SSA) with 8 entries */
  643. #define SCT_SSA_8 2
  644. #define SCT_SSA_16 3
  645. #define SCT_SSA_32 4
  646. #define SCT_SSA_64 5
  647. #define SCT_SSA_128 6
  648. #define SCT_SSA_256 7
  649. /* Assume no secondary streams for now */
  650. struct xhci_stream_info {
  651. struct xhci_ring **stream_rings;
  652. /* Number of streams, including stream 0 (which drivers can't use) */
  653. unsigned int num_streams;
  654. /* The stream context array may be bigger than
  655. * the number of streams the driver asked for
  656. */
  657. struct xhci_stream_ctx *stream_ctx_array;
  658. unsigned int num_stream_ctxs;
  659. dma_addr_t ctx_array_dma;
  660. /* For mapping physical TRB addresses to segments in stream rings */
  661. struct radix_tree_root trb_address_map;
  662. struct xhci_command *free_streams_command;
  663. };
  664. #define SMALL_STREAM_ARRAY_SIZE 256
  665. #define MEDIUM_STREAM_ARRAY_SIZE 1024
  666. struct xhci_virt_ep {
  667. struct xhci_ring *ring;
  668. /* Related to endpoints that are configured to use stream IDs only */
  669. struct xhci_stream_info *stream_info;
  670. /* Temporary storage in case the configure endpoint command fails and we
  671. * have to restore the device state to the previous state
  672. */
  673. struct xhci_ring *new_ring;
  674. unsigned int ep_state;
  675. #define SET_DEQ_PENDING (1 << 0)
  676. #define EP_HALTED (1 << 1) /* For stall handling */
  677. #define EP_HALT_PENDING (1 << 2) /* For URB cancellation */
  678. /* Transitioning the endpoint to using streams, don't enqueue URBs */
  679. #define EP_GETTING_STREAMS (1 << 3)
  680. #define EP_HAS_STREAMS (1 << 4)
  681. /* Transitioning the endpoint to not using streams, don't enqueue URBs */
  682. #define EP_GETTING_NO_STREAMS (1 << 5)
  683. /* ---- Related to URB cancellation ---- */
  684. struct list_head cancelled_td_list;
  685. /* The TRB that was last reported in a stopped endpoint ring */
  686. union xhci_trb *stopped_trb;
  687. struct xhci_td *stopped_td;
  688. unsigned int stopped_stream;
  689. /* Watchdog timer for stop endpoint command to cancel URBs */
  690. struct timer_list stop_cmd_timer;
  691. int stop_cmds_pending;
  692. struct xhci_hcd *xhci;
  693. /*
  694. * Sometimes the xHC can not process isochronous endpoint ring quickly
  695. * enough, and it will miss some isoc tds on the ring and generate
  696. * a Missed Service Error Event.
  697. * Set skip flag when receive a Missed Service Error Event and
  698. * process the missed tds on the endpoint ring.
  699. */
  700. bool skip;
  701. };
  702. struct xhci_virt_device {
  703. struct usb_device *udev;
  704. /*
  705. * Commands to the hardware are passed an "input context" that
  706. * tells the hardware what to change in its data structures.
  707. * The hardware will return changes in an "output context" that
  708. * software must allocate for the hardware. We need to keep
  709. * track of input and output contexts separately because
  710. * these commands might fail and we don't trust the hardware.
  711. */
  712. struct xhci_container_ctx *out_ctx;
  713. /* Used for addressing devices and configuration changes */
  714. struct xhci_container_ctx *in_ctx;
  715. /* Rings saved to ensure old alt settings can be re-instated */
  716. struct xhci_ring **ring_cache;
  717. int num_rings_cached;
  718. /* Store xHC assigned device address */
  719. int address;
  720. #define XHCI_MAX_RINGS_CACHED 31
  721. struct xhci_virt_ep eps[31];
  722. struct completion cmd_completion;
  723. /* Status of the last command issued for this device */
  724. u32 cmd_status;
  725. struct list_head cmd_list;
  726. u8 port;
  727. };
  728. /**
  729. * struct xhci_device_context_array
  730. * @dev_context_ptr array of 64-bit DMA addresses for device contexts
  731. */
  732. struct xhci_device_context_array {
  733. /* 64-bit device addresses; we only write 32-bit addresses */
  734. u64 dev_context_ptrs[MAX_HC_SLOTS];
  735. /* private xHCD pointers */
  736. dma_addr_t dma;
  737. };
  738. /* TODO: write function to set the 64-bit device DMA address */
  739. /*
  740. * TODO: change this to be dynamically sized at HC mem init time since the HC
  741. * might not be able to handle the maximum number of devices possible.
  742. */
  743. struct xhci_transfer_event {
  744. /* 64-bit buffer address, or immediate data */
  745. u64 buffer;
  746. u32 transfer_len;
  747. /* This field is interpreted differently based on the type of TRB */
  748. u32 flags;
  749. };
  750. /** Transfer Event bit fields **/
  751. #define TRB_TO_EP_ID(p) (((p) >> 16) & 0x1f)
  752. /* Completion Code - only applicable for some types of TRBs */
  753. #define COMP_CODE_MASK (0xff << 24)
  754. #define GET_COMP_CODE(p) (((p) & COMP_CODE_MASK) >> 24)
  755. #define COMP_SUCCESS 1
  756. /* Data Buffer Error */
  757. #define COMP_DB_ERR 2
  758. /* Babble Detected Error */
  759. #define COMP_BABBLE 3
  760. /* USB Transaction Error */
  761. #define COMP_TX_ERR 4
  762. /* TRB Error - some TRB field is invalid */
  763. #define COMP_TRB_ERR 5
  764. /* Stall Error - USB device is stalled */
  765. #define COMP_STALL 6
  766. /* Resource Error - HC doesn't have memory for that device configuration */
  767. #define COMP_ENOMEM 7
  768. /* Bandwidth Error - not enough room in schedule for this dev config */
  769. #define COMP_BW_ERR 8
  770. /* No Slots Available Error - HC ran out of device slots */
  771. #define COMP_ENOSLOTS 9
  772. /* Invalid Stream Type Error */
  773. #define COMP_STREAM_ERR 10
  774. /* Slot Not Enabled Error - doorbell rung for disabled device slot */
  775. #define COMP_EBADSLT 11
  776. /* Endpoint Not Enabled Error */
  777. #define COMP_EBADEP 12
  778. /* Short Packet */
  779. #define COMP_SHORT_TX 13
  780. /* Ring Underrun - doorbell rung for an empty isoc OUT ep ring */
  781. #define COMP_UNDERRUN 14
  782. /* Ring Overrun - isoc IN ep ring is empty when ep is scheduled to RX */
  783. #define COMP_OVERRUN 15
  784. /* Virtual Function Event Ring Full Error */
  785. #define COMP_VF_FULL 16
  786. /* Parameter Error - Context parameter is invalid */
  787. #define COMP_EINVAL 17
  788. /* Bandwidth Overrun Error - isoc ep exceeded its allocated bandwidth */
  789. #define COMP_BW_OVER 18
  790. /* Context State Error - illegal context state transition requested */
  791. #define COMP_CTX_STATE 19
  792. /* No Ping Response Error - HC didn't get PING_RESPONSE in time to TX */
  793. #define COMP_PING_ERR 20
  794. /* Event Ring is full */
  795. #define COMP_ER_FULL 21
  796. /* Missed Service Error - HC couldn't service an isoc ep within interval */
  797. #define COMP_MISSED_INT 23
  798. /* Successfully stopped command ring */
  799. #define COMP_CMD_STOP 24
  800. /* Successfully aborted current command and stopped command ring */
  801. #define COMP_CMD_ABORT 25
  802. /* Stopped - transfer was terminated by a stop endpoint command */
  803. #define COMP_STOP 26
  804. /* Same as COMP_EP_STOPPED, but the transfered length in the event is invalid */
  805. #define COMP_STOP_INVAL 27
  806. /* Control Abort Error - Debug Capability - control pipe aborted */
  807. #define COMP_DBG_ABORT 28
  808. /* TRB type 29 and 30 reserved */
  809. /* Isoc Buffer Overrun - an isoc IN ep sent more data than could fit in TD */
  810. #define COMP_BUFF_OVER 31
  811. /* Event Lost Error - xHC has an "internal event overrun condition" */
  812. #define COMP_ISSUES 32
  813. /* Undefined Error - reported when other error codes don't apply */
  814. #define COMP_UNKNOWN 33
  815. /* Invalid Stream ID Error */
  816. #define COMP_STRID_ERR 34
  817. /* Secondary Bandwidth Error - may be returned by a Configure Endpoint cmd */
  818. /* FIXME - check for this */
  819. #define COMP_2ND_BW_ERR 35
  820. /* Split Transaction Error */
  821. #define COMP_SPLIT_ERR 36
  822. struct xhci_link_trb {
  823. /* 64-bit segment pointer*/
  824. u64 segment_ptr;
  825. u32 intr_target;
  826. u32 control;
  827. };
  828. /* control bitfields */
  829. #define LINK_TOGGLE (0x1<<1)
  830. /* Command completion event TRB */
  831. struct xhci_event_cmd {
  832. /* Pointer to command TRB, or the value passed by the event data trb */
  833. u64 cmd_trb;
  834. u32 status;
  835. u32 flags;
  836. };
  837. /* flags bitmasks */
  838. /* bits 16:23 are the virtual function ID */
  839. /* bits 24:31 are the slot ID */
  840. #define TRB_TO_SLOT_ID(p) (((p) & (0xff<<24)) >> 24)
  841. #define SLOT_ID_FOR_TRB(p) (((p) & 0xff) << 24)
  842. /* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */
  843. #define TRB_TO_EP_INDEX(p) ((((p) & (0x1f << 16)) >> 16) - 1)
  844. #define EP_ID_FOR_TRB(p) ((((p) + 1) & 0x1f) << 16)
  845. #define SUSPEND_PORT_FOR_TRB(p) (((p) & 1) << 23)
  846. #define TRB_TO_SUSPEND_PORT(p) (((p) & (1 << 23)) >> 23)
  847. #define LAST_EP_INDEX 30
  848. /* Set TR Dequeue Pointer command TRB fields */
  849. #define TRB_TO_STREAM_ID(p) ((((p) & (0xffff << 16)) >> 16))
  850. #define STREAM_ID_FOR_TRB(p) ((((p)) & 0xffff) << 16)
  851. /* Port Status Change Event TRB fields */
  852. /* Port ID - bits 31:24 */
  853. #define GET_PORT_ID(p) (((p) & (0xff << 24)) >> 24)
  854. /* Normal TRB fields */
  855. /* transfer_len bitmasks - bits 0:16 */
  856. #define TRB_LEN(p) ((p) & 0x1ffff)
  857. /* Interrupter Target - which MSI-X vector to target the completion event at */
  858. #define TRB_INTR_TARGET(p) (((p) & 0x3ff) << 22)
  859. #define GET_INTR_TARGET(p) (((p) >> 22) & 0x3ff)
  860. /* Cycle bit - indicates TRB ownership by HC or HCD */
  861. #define TRB_CYCLE (1<<0)
  862. /*
  863. * Force next event data TRB to be evaluated before task switch.
  864. * Used to pass OS data back after a TD completes.
  865. */
  866. #define TRB_ENT (1<<1)
  867. /* Interrupt on short packet */
  868. #define TRB_ISP (1<<2)
  869. /* Set PCIe no snoop attribute */
  870. #define TRB_NO_SNOOP (1<<3)
  871. /* Chain multiple TRBs into a TD */
  872. #define TRB_CHAIN (1<<4)
  873. /* Interrupt on completion */
  874. #define TRB_IOC (1<<5)
  875. /* The buffer pointer contains immediate data */
  876. #define TRB_IDT (1<<6)
  877. /* Control transfer TRB specific fields */
  878. #define TRB_DIR_IN (1<<16)
  879. /* Isochronous TRB specific fields */
  880. #define TRB_SIA (1<<31)
  881. struct xhci_generic_trb {
  882. u32 field[4];
  883. };
  884. union xhci_trb {
  885. struct xhci_link_trb link;
  886. struct xhci_transfer_event trans_event;
  887. struct xhci_event_cmd event_cmd;
  888. struct xhci_generic_trb generic;
  889. };
  890. /* TRB bit mask */
  891. #define TRB_TYPE_BITMASK (0xfc00)
  892. #define TRB_TYPE(p) ((p) << 10)
  893. #define TRB_FIELD_TO_TYPE(p) (((p) & TRB_TYPE_BITMASK) >> 10)
  894. /* TRB type IDs */
  895. /* bulk, interrupt, isoc scatter/gather, and control data stage */
  896. #define TRB_NORMAL 1
  897. /* setup stage for control transfers */
  898. #define TRB_SETUP 2
  899. /* data stage for control transfers */
  900. #define TRB_DATA 3
  901. /* status stage for control transfers */
  902. #define TRB_STATUS 4
  903. /* isoc transfers */
  904. #define TRB_ISOC 5
  905. /* TRB for linking ring segments */
  906. #define TRB_LINK 6
  907. #define TRB_EVENT_DATA 7
  908. /* Transfer Ring No-op (not for the command ring) */
  909. #define TRB_TR_NOOP 8
  910. /* Command TRBs */
  911. /* Enable Slot Command */
  912. #define TRB_ENABLE_SLOT 9
  913. /* Disable Slot Command */
  914. #define TRB_DISABLE_SLOT 10
  915. /* Address Device Command */
  916. #define TRB_ADDR_DEV 11
  917. /* Configure Endpoint Command */
  918. #define TRB_CONFIG_EP 12
  919. /* Evaluate Context Command */
  920. #define TRB_EVAL_CONTEXT 13
  921. /* Reset Endpoint Command */
  922. #define TRB_RESET_EP 14
  923. /* Stop Transfer Ring Command */
  924. #define TRB_STOP_RING 15
  925. /* Set Transfer Ring Dequeue Pointer Command */
  926. #define TRB_SET_DEQ 16
  927. /* Reset Device Command */
  928. #define TRB_RESET_DEV 17
  929. /* Force Event Command (opt) */
  930. #define TRB_FORCE_EVENT 18
  931. /* Negotiate Bandwidth Command (opt) */
  932. #define TRB_NEG_BANDWIDTH 19
  933. /* Set Latency Tolerance Value Command (opt) */
  934. #define TRB_SET_LT 20
  935. /* Get port bandwidth Command */
  936. #define TRB_GET_BW 21
  937. /* Force Header Command - generate a transaction or link management packet */
  938. #define TRB_FORCE_HEADER 22
  939. /* No-op Command - not for transfer rings */
  940. #define TRB_CMD_NOOP 23
  941. /* TRB IDs 24-31 reserved */
  942. /* Event TRBS */
  943. /* Transfer Event */
  944. #define TRB_TRANSFER 32
  945. /* Command Completion Event */
  946. #define TRB_COMPLETION 33
  947. /* Port Status Change Event */
  948. #define TRB_PORT_STATUS 34
  949. /* Bandwidth Request Event (opt) */
  950. #define TRB_BANDWIDTH_EVENT 35
  951. /* Doorbell Event (opt) */
  952. #define TRB_DOORBELL 36
  953. /* Host Controller Event */
  954. #define TRB_HC_EVENT 37
  955. /* Device Notification Event - device sent function wake notification */
  956. #define TRB_DEV_NOTE 38
  957. /* MFINDEX Wrap Event - microframe counter wrapped */
  958. #define TRB_MFINDEX_WRAP 39
  959. /* TRB IDs 40-47 reserved, 48-63 is vendor-defined */
  960. /* Nec vendor-specific command completion event. */
  961. #define TRB_NEC_CMD_COMP 48
  962. /* Get NEC firmware revision. */
  963. #define TRB_NEC_GET_FW 49
  964. #define NEC_FW_MINOR(p) (((p) >> 0) & 0xff)
  965. #define NEC_FW_MAJOR(p) (((p) >> 8) & 0xff)
  966. /*
  967. * TRBS_PER_SEGMENT must be a multiple of 4,
  968. * since the command ring is 64-byte aligned.
  969. * It must also be greater than 16.
  970. */
  971. #define TRBS_PER_SEGMENT 64
  972. /* Allow two commands + a link TRB, along with any reserved command TRBs */
  973. #define MAX_RSVD_CMD_TRBS (TRBS_PER_SEGMENT - 3)
  974. #define SEGMENT_SIZE (TRBS_PER_SEGMENT*16)
  975. /* SEGMENT_SHIFT should be log2(SEGMENT_SIZE).
  976. * Change this if you change TRBS_PER_SEGMENT!
  977. */
  978. #define SEGMENT_SHIFT 10
  979. /* TRB buffer pointers can't cross 64KB boundaries */
  980. #define TRB_MAX_BUFF_SHIFT 16
  981. #define TRB_MAX_BUFF_SIZE (1 << TRB_MAX_BUFF_SHIFT)
  982. struct xhci_segment {
  983. union xhci_trb *trbs;
  984. /* private to HCD */
  985. struct xhci_segment *next;
  986. dma_addr_t dma;
  987. };
  988. struct xhci_td {
  989. struct list_head td_list;
  990. struct list_head cancelled_td_list;
  991. struct urb *urb;
  992. struct xhci_segment *start_seg;
  993. union xhci_trb *first_trb;
  994. union xhci_trb *last_trb;
  995. };
  996. struct xhci_dequeue_state {
  997. struct xhci_segment *new_deq_seg;
  998. union xhci_trb *new_deq_ptr;
  999. int new_cycle_state;
  1000. };
  1001. struct xhci_ring {
  1002. struct xhci_segment *first_seg;
  1003. union xhci_trb *enqueue;
  1004. struct xhci_segment *enq_seg;
  1005. unsigned int enq_updates;
  1006. union xhci_trb *dequeue;
  1007. struct xhci_segment *deq_seg;
  1008. unsigned int deq_updates;
  1009. struct list_head td_list;
  1010. /*
  1011. * Write the cycle state into the TRB cycle field to give ownership of
  1012. * the TRB to the host controller (if we are the producer), or to check
  1013. * if we own the TRB (if we are the consumer). See section 4.9.1.
  1014. */
  1015. u32 cycle_state;
  1016. unsigned int stream_id;
  1017. };
  1018. struct xhci_erst_entry {
  1019. /* 64-bit event ring segment address */
  1020. u64 seg_addr;
  1021. u32 seg_size;
  1022. /* Set to zero */
  1023. u32 rsvd;
  1024. };
  1025. struct xhci_erst {
  1026. struct xhci_erst_entry *entries;
  1027. unsigned int num_entries;
  1028. /* xhci->event_ring keeps track of segment dma addresses */
  1029. dma_addr_t erst_dma_addr;
  1030. /* Num entries the ERST can contain */
  1031. unsigned int erst_size;
  1032. };
  1033. struct xhci_scratchpad {
  1034. u64 *sp_array;
  1035. dma_addr_t sp_dma;
  1036. void **sp_buffers;
  1037. dma_addr_t *sp_dma_buffers;
  1038. };
  1039. struct urb_priv {
  1040. int length;
  1041. int td_cnt;
  1042. struct xhci_td *td[0];
  1043. };
  1044. /*
  1045. * Each segment table entry is 4*32bits long. 1K seems like an ok size:
  1046. * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table,
  1047. * meaning 64 ring segments.
  1048. * Initial allocated size of the ERST, in number of entries */
  1049. #define ERST_NUM_SEGS 1
  1050. /* Initial allocated size of the ERST, in number of entries */
  1051. #define ERST_SIZE 64
  1052. /* Initial number of event segment rings allocated */
  1053. #define ERST_ENTRIES 1
  1054. /* Poll every 60 seconds */
  1055. #define POLL_TIMEOUT 60
  1056. /* Stop endpoint command timeout (secs) for URB cancellation watchdog timer */
  1057. #define XHCI_STOP_EP_CMD_TIMEOUT 5
  1058. /* XXX: Make these module parameters */
  1059. struct s3_save {
  1060. u32 command;
  1061. u32 dev_nt;
  1062. u64 dcbaa_ptr;
  1063. u32 config_reg;
  1064. u32 irq_pending;
  1065. u32 irq_control;
  1066. u32 erst_size;
  1067. u64 erst_base;
  1068. u64 erst_dequeue;
  1069. };
  1070. /* There is one ehci_hci structure per controller */
  1071. struct xhci_hcd {
  1072. /* glue to PCI and HCD framework */
  1073. struct xhci_cap_regs __iomem *cap_regs;
  1074. struct xhci_op_regs __iomem *op_regs;
  1075. struct xhci_run_regs __iomem *run_regs;
  1076. struct xhci_doorbell_array __iomem *dba;
  1077. /* Our HCD's current interrupter register set */
  1078. struct xhci_intr_reg __iomem *ir_set;
  1079. /* Cached register copies of read-only HC data */
  1080. __u32 hcs_params1;
  1081. __u32 hcs_params2;
  1082. __u32 hcs_params3;
  1083. __u32 hcc_params;
  1084. spinlock_t lock;
  1085. /* packed release number */
  1086. u8 sbrn;
  1087. u16 hci_version;
  1088. u8 max_slots;
  1089. u8 max_interrupters;
  1090. u8 max_ports;
  1091. u8 isoc_threshold;
  1092. int event_ring_max;
  1093. int addr_64;
  1094. /* 4KB min, 128MB max */
  1095. int page_size;
  1096. /* Valid values are 12 to 20, inclusive */
  1097. int page_shift;
  1098. /* msi-x vectors */
  1099. int msix_count;
  1100. struct msix_entry *msix_entries;
  1101. /* data structures */
  1102. struct xhci_device_context_array *dcbaa;
  1103. struct xhci_ring *cmd_ring;
  1104. unsigned int cmd_ring_reserved_trbs;
  1105. struct xhci_ring *event_ring;
  1106. struct xhci_erst erst;
  1107. /* Scratchpad */
  1108. struct xhci_scratchpad *scratchpad;
  1109. /* slot enabling and address device helpers */
  1110. struct completion addr_dev;
  1111. int slot_id;
  1112. /* Internal mirror of the HW's dcbaa */
  1113. struct xhci_virt_device *devs[MAX_HC_SLOTS];
  1114. /* DMA pools */
  1115. struct dma_pool *device_pool;
  1116. struct dma_pool *segment_pool;
  1117. struct dma_pool *small_streams_pool;
  1118. struct dma_pool *medium_streams_pool;
  1119. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  1120. /* Poll the rings - for debugging */
  1121. struct timer_list event_ring_timer;
  1122. int zombie;
  1123. #endif
  1124. /* Host controller watchdog timer structures */
  1125. unsigned int xhc_state;
  1126. unsigned long bus_suspended;
  1127. unsigned long next_statechange;
  1128. u32 command;
  1129. struct s3_save s3;
  1130. /* Host controller is dying - not responding to commands. "I'm not dead yet!"
  1131. *
  1132. * xHC interrupts have been disabled and a watchdog timer will (or has already)
  1133. * halt the xHCI host, and complete all URBs with an -ESHUTDOWN code. Any code
  1134. * that sees this status (other than the timer that set it) should stop touching
  1135. * hardware immediately. Interrupt handlers should return immediately when
  1136. * they see this status (any time they drop and re-acquire xhci->lock).
  1137. * xhci_urb_dequeue() should call usb_hcd_check_unlink_urb() and return without
  1138. * putting the TD on the canceled list, etc.
  1139. *
  1140. * There are no reports of xHCI host controllers that display this issue.
  1141. */
  1142. #define XHCI_STATE_DYING (1 << 0)
  1143. /* Statistics */
  1144. int noops_submitted;
  1145. int noops_handled;
  1146. int error_bitmask;
  1147. unsigned int quirks;
  1148. #define XHCI_LINK_TRB_QUIRK (1 << 0)
  1149. #define XHCI_RESET_EP_QUIRK (1 << 1)
  1150. #define XHCI_NEC_HOST (1 << 2)
  1151. u32 port_c_suspend[8]; /* port suspend change*/
  1152. u32 suspended_ports[8]; /* which ports are
  1153. suspended */
  1154. unsigned long resume_done[MAX_HC_PORTS];
  1155. /* Is each xHCI roothub port a USB 3.0, USB 2.0, or USB 1.1 port? */
  1156. u8 *port_array;
  1157. /* Array of pointers to USB 3.0 PORTSC registers */
  1158. u32 __iomem **usb3_ports;
  1159. unsigned int num_usb3_ports;
  1160. /* Array of pointers to USB 2.0 PORTSC registers */
  1161. u32 __iomem **usb2_ports;
  1162. unsigned int num_usb2_ports;
  1163. };
  1164. /* For testing purposes */
  1165. #define NUM_TEST_NOOPS 0
  1166. /* convert between an HCD pointer and the corresponding EHCI_HCD */
  1167. static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
  1168. {
  1169. return (struct xhci_hcd *) (hcd->hcd_priv);
  1170. }
  1171. static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
  1172. {
  1173. return container_of((void *) xhci, struct usb_hcd, hcd_priv);
  1174. }
  1175. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  1176. #define XHCI_DEBUG 1
  1177. #else
  1178. #define XHCI_DEBUG 0
  1179. #endif
  1180. #define xhci_dbg(xhci, fmt, args...) \
  1181. do { if (XHCI_DEBUG) dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args); } while (0)
  1182. #define xhci_info(xhci, fmt, args...) \
  1183. do { if (XHCI_DEBUG) dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args); } while (0)
  1184. #define xhci_err(xhci, fmt, args...) \
  1185. dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1186. #define xhci_warn(xhci, fmt, args...) \
  1187. dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1188. /* TODO: copied from ehci.h - can be refactored? */
  1189. /* xHCI spec says all registers are little endian */
  1190. static inline unsigned int xhci_readl(const struct xhci_hcd *xhci,
  1191. __u32 __iomem *regs)
  1192. {
  1193. return readl(regs);
  1194. }
  1195. static inline void xhci_writel(struct xhci_hcd *xhci,
  1196. const unsigned int val, __u32 __iomem *regs)
  1197. {
  1198. xhci_dbg(xhci,
  1199. "`MEM_WRITE_DWORD(3'b000, 32'h%p, 32'h%0x, 4'hf);\n",
  1200. regs, val);
  1201. writel(val, regs);
  1202. }
  1203. /*
  1204. * Registers should always be accessed with double word or quad word accesses.
  1205. *
  1206. * Some xHCI implementations may support 64-bit address pointers. Registers
  1207. * with 64-bit address pointers should be written to with dword accesses by
  1208. * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second.
  1209. * xHCI implementations that do not support 64-bit address pointers will ignore
  1210. * the high dword, and write order is irrelevant.
  1211. */
  1212. static inline u64 xhci_read_64(const struct xhci_hcd *xhci,
  1213. __u64 __iomem *regs)
  1214. {
  1215. __u32 __iomem *ptr = (__u32 __iomem *) regs;
  1216. u64 val_lo = readl(ptr);
  1217. u64 val_hi = readl(ptr + 1);
  1218. return val_lo + (val_hi << 32);
  1219. }
  1220. static inline void xhci_write_64(struct xhci_hcd *xhci,
  1221. const u64 val, __u64 __iomem *regs)
  1222. {
  1223. __u32 __iomem *ptr = (__u32 __iomem *) regs;
  1224. u32 val_lo = lower_32_bits(val);
  1225. u32 val_hi = upper_32_bits(val);
  1226. xhci_dbg(xhci,
  1227. "`MEM_WRITE_DWORD(3'b000, 64'h%p, 64'h%0lx, 4'hf);\n",
  1228. regs, (long unsigned int) val);
  1229. writel(val_lo, ptr);
  1230. writel(val_hi, ptr + 1);
  1231. }
  1232. static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci)
  1233. {
  1234. u32 temp = xhci_readl(xhci, &xhci->cap_regs->hc_capbase);
  1235. return ((HC_VERSION(temp) == 0x95) &&
  1236. (xhci->quirks & XHCI_LINK_TRB_QUIRK));
  1237. }
  1238. /* xHCI debugging */
  1239. void xhci_print_ir_set(struct xhci_hcd *xhci, struct xhci_intr_reg *ir_set, int set_num);
  1240. void xhci_print_registers(struct xhci_hcd *xhci);
  1241. void xhci_dbg_regs(struct xhci_hcd *xhci);
  1242. void xhci_print_run_regs(struct xhci_hcd *xhci);
  1243. void xhci_print_trb_offsets(struct xhci_hcd *xhci, union xhci_trb *trb);
  1244. void xhci_debug_trb(struct xhci_hcd *xhci, union xhci_trb *trb);
  1245. void xhci_debug_segment(struct xhci_hcd *xhci, struct xhci_segment *seg);
  1246. void xhci_debug_ring(struct xhci_hcd *xhci, struct xhci_ring *ring);
  1247. void xhci_dbg_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
  1248. void xhci_dbg_cmd_ptrs(struct xhci_hcd *xhci);
  1249. void xhci_dbg_ring_ptrs(struct xhci_hcd *xhci, struct xhci_ring *ring);
  1250. void xhci_dbg_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int last_ep);
  1251. char *xhci_get_slot_state(struct xhci_hcd *xhci,
  1252. struct xhci_container_ctx *ctx);
  1253. void xhci_dbg_ep_rings(struct xhci_hcd *xhci,
  1254. unsigned int slot_id, unsigned int ep_index,
  1255. struct xhci_virt_ep *ep);
  1256. /* xHCI memory management */
  1257. void xhci_mem_cleanup(struct xhci_hcd *xhci);
  1258. int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
  1259. void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
  1260. int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
  1261. int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
  1262. void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
  1263. struct usb_device *udev);
  1264. unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
  1265. unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc);
  1266. unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index);
  1267. unsigned int xhci_last_valid_endpoint(u32 added_ctxs);
  1268. void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep);
  1269. void xhci_endpoint_copy(struct xhci_hcd *xhci,
  1270. struct xhci_container_ctx *in_ctx,
  1271. struct xhci_container_ctx *out_ctx,
  1272. unsigned int ep_index);
  1273. void xhci_slot_copy(struct xhci_hcd *xhci,
  1274. struct xhci_container_ctx *in_ctx,
  1275. struct xhci_container_ctx *out_ctx);
  1276. int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev,
  1277. struct usb_device *udev, struct usb_host_endpoint *ep,
  1278. gfp_t mem_flags);
  1279. void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring);
  1280. void xhci_free_or_cache_endpoint_ring(struct xhci_hcd *xhci,
  1281. struct xhci_virt_device *virt_dev,
  1282. unsigned int ep_index);
  1283. struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
  1284. unsigned int num_stream_ctxs,
  1285. unsigned int num_streams, gfp_t flags);
  1286. void xhci_free_stream_info(struct xhci_hcd *xhci,
  1287. struct xhci_stream_info *stream_info);
  1288. void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
  1289. struct xhci_ep_ctx *ep_ctx,
  1290. struct xhci_stream_info *stream_info);
  1291. void xhci_setup_no_streams_ep_input_ctx(struct xhci_hcd *xhci,
  1292. struct xhci_ep_ctx *ep_ctx,
  1293. struct xhci_virt_ep *ep);
  1294. struct xhci_ring *xhci_dma_to_transfer_ring(
  1295. struct xhci_virt_ep *ep,
  1296. u64 address);
  1297. struct xhci_ring *xhci_stream_id_to_ring(
  1298. struct xhci_virt_device *dev,
  1299. unsigned int ep_index,
  1300. unsigned int stream_id);
  1301. struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
  1302. bool allocate_in_ctx, bool allocate_completion,
  1303. gfp_t mem_flags);
  1304. void xhci_urb_free_priv(struct xhci_hcd *xhci, struct urb_priv *urb_priv);
  1305. void xhci_free_command(struct xhci_hcd *xhci,
  1306. struct xhci_command *command);
  1307. #ifdef CONFIG_PCI
  1308. /* xHCI PCI glue */
  1309. int xhci_register_pci(void);
  1310. void xhci_unregister_pci(void);
  1311. #endif
  1312. /* xHCI host controller glue */
  1313. void xhci_quiesce(struct xhci_hcd *xhci);
  1314. int xhci_halt(struct xhci_hcd *xhci);
  1315. int xhci_reset(struct xhci_hcd *xhci);
  1316. int xhci_init(struct usb_hcd *hcd);
  1317. int xhci_run(struct usb_hcd *hcd);
  1318. void xhci_stop(struct usb_hcd *hcd);
  1319. void xhci_shutdown(struct usb_hcd *hcd);
  1320. #ifdef CONFIG_PM
  1321. int xhci_suspend(struct xhci_hcd *xhci);
  1322. int xhci_resume(struct xhci_hcd *xhci, bool hibernated);
  1323. #else
  1324. #define xhci_suspend NULL
  1325. #define xhci_resume NULL
  1326. #endif
  1327. int xhci_get_frame(struct usb_hcd *hcd);
  1328. irqreturn_t xhci_irq(struct usb_hcd *hcd);
  1329. irqreturn_t xhci_msi_irq(int irq, struct usb_hcd *hcd);
  1330. int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
  1331. void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev);
  1332. int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
  1333. struct usb_host_endpoint **eps, unsigned int num_eps,
  1334. unsigned int num_streams, gfp_t mem_flags);
  1335. int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
  1336. struct usb_host_endpoint **eps, unsigned int num_eps,
  1337. gfp_t mem_flags);
  1338. int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev);
  1339. int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
  1340. struct usb_tt *tt, gfp_t mem_flags);
  1341. int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags);
  1342. int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status);
  1343. int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
  1344. int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
  1345. void xhci_endpoint_reset(struct usb_hcd *hcd, struct usb_host_endpoint *ep);
  1346. int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev);
  1347. int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
  1348. void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
  1349. /* xHCI ring, segment, TRB, and TD functions */
  1350. dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
  1351. struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
  1352. union xhci_trb *start_trb, union xhci_trb *end_trb,
  1353. dma_addr_t suspect_dma);
  1354. int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code);
  1355. void xhci_ring_cmd_db(struct xhci_hcd *xhci);
  1356. void *xhci_setup_one_noop(struct xhci_hcd *xhci);
  1357. int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id);
  1358. int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
  1359. u32 slot_id);
  1360. int xhci_queue_vendor_command(struct xhci_hcd *xhci,
  1361. u32 field1, u32 field2, u32 field3, u32 field4);
  1362. int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
  1363. unsigned int ep_index, int suspend);
  1364. int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
  1365. int slot_id, unsigned int ep_index);
  1366. int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
  1367. int slot_id, unsigned int ep_index);
  1368. int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
  1369. int slot_id, unsigned int ep_index);
  1370. int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
  1371. struct urb *urb, int slot_id, unsigned int ep_index);
  1372. int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
  1373. u32 slot_id, bool command_must_succeed);
  1374. int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
  1375. u32 slot_id);
  1376. int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
  1377. unsigned int ep_index);
  1378. int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id);
  1379. void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
  1380. unsigned int slot_id, unsigned int ep_index,
  1381. unsigned int stream_id, struct xhci_td *cur_td,
  1382. struct xhci_dequeue_state *state);
  1383. void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
  1384. unsigned int slot_id, unsigned int ep_index,
  1385. unsigned int stream_id,
  1386. struct xhci_dequeue_state *deq_state);
  1387. void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
  1388. struct usb_device *udev, unsigned int ep_index);
  1389. void xhci_queue_config_ep_quirk(struct xhci_hcd *xhci,
  1390. unsigned int slot_id, unsigned int ep_index,
  1391. struct xhci_dequeue_state *deq_state);
  1392. void xhci_stop_endpoint_command_watchdog(unsigned long arg);
  1393. void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, unsigned int slot_id,
  1394. unsigned int ep_index, unsigned int stream_id);
  1395. /* xHCI roothub code */
  1396. int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
  1397. char *buf, u16 wLength);
  1398. int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
  1399. #ifdef CONFIG_PM
  1400. int xhci_bus_suspend(struct usb_hcd *hcd);
  1401. int xhci_bus_resume(struct usb_hcd *hcd);
  1402. #else
  1403. #define xhci_bus_suspend NULL
  1404. #define xhci_bus_resume NULL
  1405. #endif /* CONFIG_PM */
  1406. u32 xhci_port_state_to_neutral(u32 state);
  1407. int xhci_find_slot_id_by_port(struct xhci_hcd *xhci, u16 port);
  1408. void xhci_ring_device(struct xhci_hcd *xhci, int slot_id);
  1409. /* xHCI contexts */
  1410. struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
  1411. struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
  1412. struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index);
  1413. #endif /* __LINUX_XHCI_HCD_H */