fsl_udc_core.c 65 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485
  1. /*
  2. * Copyright (C) 2004-2007 Freescale Semicondutor, Inc. All rights reserved.
  3. *
  4. * Author: Li Yang <leoli@freescale.com>
  5. * Jiang Bo <tanya.jiang@freescale.com>
  6. *
  7. * Description:
  8. * Freescale high-speed USB SOC DR module device controller driver.
  9. * This can be found on MPC8349E/MPC8313E cpus.
  10. * The driver is previously named as mpc_udc. Based on bare board
  11. * code from Dave Liu and Shlomi Gridish.
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. */
  18. #undef VERBOSE
  19. #include <linux/module.h>
  20. #include <linux/kernel.h>
  21. #include <linux/ioport.h>
  22. #include <linux/types.h>
  23. #include <linux/errno.h>
  24. #include <linux/slab.h>
  25. #include <linux/init.h>
  26. #include <linux/list.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/proc_fs.h>
  29. #include <linux/mm.h>
  30. #include <linux/moduleparam.h>
  31. #include <linux/device.h>
  32. #include <linux/usb/ch9.h>
  33. #include <linux/usb/gadget.h>
  34. #include <linux/usb/otg.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/platform_device.h>
  37. #include <linux/fsl_devices.h>
  38. #include <linux/dmapool.h>
  39. #include <linux/delay.h>
  40. #include <asm/byteorder.h>
  41. #include <asm/io.h>
  42. #include <asm/system.h>
  43. #include <asm/unaligned.h>
  44. #include <asm/dma.h>
  45. #include "fsl_usb2_udc.h"
  46. #define DRIVER_DESC "Freescale High-Speed USB SOC Device Controller driver"
  47. #define DRIVER_AUTHOR "Li Yang/Jiang Bo"
  48. #define DRIVER_VERSION "Apr 20, 2007"
  49. #define DMA_ADDR_INVALID (~(dma_addr_t)0)
  50. static const char driver_name[] = "fsl-usb2-udc";
  51. static const char driver_desc[] = DRIVER_DESC;
  52. static struct usb_dr_device *dr_regs;
  53. #ifndef CONFIG_ARCH_MXC
  54. static struct usb_sys_interface *usb_sys_regs;
  55. #endif
  56. /* it is initialized in probe() */
  57. static struct fsl_udc *udc_controller = NULL;
  58. static const struct usb_endpoint_descriptor
  59. fsl_ep0_desc = {
  60. .bLength = USB_DT_ENDPOINT_SIZE,
  61. .bDescriptorType = USB_DT_ENDPOINT,
  62. .bEndpointAddress = 0,
  63. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  64. .wMaxPacketSize = USB_MAX_CTRL_PAYLOAD,
  65. };
  66. static void fsl_ep_fifo_flush(struct usb_ep *_ep);
  67. #ifdef CONFIG_PPC32
  68. #define fsl_readl(addr) in_le32(addr)
  69. #define fsl_writel(val32, addr) out_le32(addr, val32)
  70. #else
  71. #define fsl_readl(addr) readl(addr)
  72. #define fsl_writel(val32, addr) writel(val32, addr)
  73. #endif
  74. /********************************************************************
  75. * Internal Used Function
  76. ********************************************************************/
  77. /*-----------------------------------------------------------------
  78. * done() - retire a request; caller blocked irqs
  79. * @status : request status to be set, only works when
  80. * request is still in progress.
  81. *--------------------------------------------------------------*/
  82. static void done(struct fsl_ep *ep, struct fsl_req *req, int status)
  83. {
  84. struct fsl_udc *udc = NULL;
  85. unsigned char stopped = ep->stopped;
  86. struct ep_td_struct *curr_td, *next_td;
  87. int j;
  88. udc = (struct fsl_udc *)ep->udc;
  89. /* Removed the req from fsl_ep->queue */
  90. list_del_init(&req->queue);
  91. /* req.status should be set as -EINPROGRESS in ep_queue() */
  92. if (req->req.status == -EINPROGRESS)
  93. req->req.status = status;
  94. else
  95. status = req->req.status;
  96. /* Free dtd for the request */
  97. next_td = req->head;
  98. for (j = 0; j < req->dtd_count; j++) {
  99. curr_td = next_td;
  100. if (j != req->dtd_count - 1) {
  101. next_td = curr_td->next_td_virt;
  102. }
  103. dma_pool_free(udc->td_pool, curr_td, curr_td->td_dma);
  104. }
  105. if (req->mapped) {
  106. dma_unmap_single(ep->udc->gadget.dev.parent,
  107. req->req.dma, req->req.length,
  108. ep_is_in(ep)
  109. ? DMA_TO_DEVICE
  110. : DMA_FROM_DEVICE);
  111. req->req.dma = DMA_ADDR_INVALID;
  112. req->mapped = 0;
  113. } else
  114. dma_sync_single_for_cpu(ep->udc->gadget.dev.parent,
  115. req->req.dma, req->req.length,
  116. ep_is_in(ep)
  117. ? DMA_TO_DEVICE
  118. : DMA_FROM_DEVICE);
  119. if (status && (status != -ESHUTDOWN))
  120. VDBG("complete %s req %p stat %d len %u/%u",
  121. ep->ep.name, &req->req, status,
  122. req->req.actual, req->req.length);
  123. ep->stopped = 1;
  124. spin_unlock(&ep->udc->lock);
  125. /* complete() is from gadget layer,
  126. * eg fsg->bulk_in_complete() */
  127. if (req->req.complete)
  128. req->req.complete(&ep->ep, &req->req);
  129. spin_lock(&ep->udc->lock);
  130. ep->stopped = stopped;
  131. }
  132. /*-----------------------------------------------------------------
  133. * nuke(): delete all requests related to this ep
  134. * called with spinlock held
  135. *--------------------------------------------------------------*/
  136. static void nuke(struct fsl_ep *ep, int status)
  137. {
  138. ep->stopped = 1;
  139. /* Flush fifo */
  140. fsl_ep_fifo_flush(&ep->ep);
  141. /* Whether this eq has request linked */
  142. while (!list_empty(&ep->queue)) {
  143. struct fsl_req *req = NULL;
  144. req = list_entry(ep->queue.next, struct fsl_req, queue);
  145. done(ep, req, status);
  146. }
  147. }
  148. /*------------------------------------------------------------------
  149. Internal Hardware related function
  150. ------------------------------------------------------------------*/
  151. static int dr_controller_setup(struct fsl_udc *udc)
  152. {
  153. unsigned int tmp, portctrl;
  154. #ifndef CONFIG_ARCH_MXC
  155. unsigned int ctrl;
  156. #endif
  157. unsigned long timeout;
  158. #define FSL_UDC_RESET_TIMEOUT 1000
  159. /* Config PHY interface */
  160. portctrl = fsl_readl(&dr_regs->portsc1);
  161. portctrl &= ~(PORTSCX_PHY_TYPE_SEL | PORTSCX_PORT_WIDTH);
  162. switch (udc->phy_mode) {
  163. case FSL_USB2_PHY_ULPI:
  164. portctrl |= PORTSCX_PTS_ULPI;
  165. break;
  166. case FSL_USB2_PHY_UTMI_WIDE:
  167. portctrl |= PORTSCX_PTW_16BIT;
  168. /* fall through */
  169. case FSL_USB2_PHY_UTMI:
  170. portctrl |= PORTSCX_PTS_UTMI;
  171. break;
  172. case FSL_USB2_PHY_SERIAL:
  173. portctrl |= PORTSCX_PTS_FSLS;
  174. break;
  175. default:
  176. return -EINVAL;
  177. }
  178. fsl_writel(portctrl, &dr_regs->portsc1);
  179. /* Stop and reset the usb controller */
  180. tmp = fsl_readl(&dr_regs->usbcmd);
  181. tmp &= ~USB_CMD_RUN_STOP;
  182. fsl_writel(tmp, &dr_regs->usbcmd);
  183. tmp = fsl_readl(&dr_regs->usbcmd);
  184. tmp |= USB_CMD_CTRL_RESET;
  185. fsl_writel(tmp, &dr_regs->usbcmd);
  186. /* Wait for reset to complete */
  187. timeout = jiffies + FSL_UDC_RESET_TIMEOUT;
  188. while (fsl_readl(&dr_regs->usbcmd) & USB_CMD_CTRL_RESET) {
  189. if (time_after(jiffies, timeout)) {
  190. ERR("udc reset timeout!\n");
  191. return -ETIMEDOUT;
  192. }
  193. cpu_relax();
  194. }
  195. /* Set the controller as device mode */
  196. tmp = fsl_readl(&dr_regs->usbmode);
  197. tmp |= USB_MODE_CTRL_MODE_DEVICE;
  198. /* Disable Setup Lockout */
  199. tmp |= USB_MODE_SETUP_LOCK_OFF;
  200. fsl_writel(tmp, &dr_regs->usbmode);
  201. /* Clear the setup status */
  202. fsl_writel(0, &dr_regs->usbsts);
  203. tmp = udc->ep_qh_dma;
  204. tmp &= USB_EP_LIST_ADDRESS_MASK;
  205. fsl_writel(tmp, &dr_regs->endpointlistaddr);
  206. VDBG("vir[qh_base] is %p phy[qh_base] is 0x%8x reg is 0x%8x",
  207. udc->ep_qh, (int)tmp,
  208. fsl_readl(&dr_regs->endpointlistaddr));
  209. /* Config control enable i/o output, cpu endian register */
  210. #ifndef CONFIG_ARCH_MXC
  211. ctrl = __raw_readl(&usb_sys_regs->control);
  212. ctrl |= USB_CTRL_IOENB;
  213. __raw_writel(ctrl, &usb_sys_regs->control);
  214. #endif
  215. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  216. /* Turn on cache snooping hardware, since some PowerPC platforms
  217. * wholly rely on hardware to deal with cache coherent. */
  218. /* Setup Snooping for all the 4GB space */
  219. tmp = SNOOP_SIZE_2GB; /* starts from 0x0, size 2G */
  220. __raw_writel(tmp, &usb_sys_regs->snoop1);
  221. tmp |= 0x80000000; /* starts from 0x8000000, size 2G */
  222. __raw_writel(tmp, &usb_sys_regs->snoop2);
  223. #endif
  224. return 0;
  225. }
  226. /* Enable DR irq and set controller to run state */
  227. static void dr_controller_run(struct fsl_udc *udc)
  228. {
  229. u32 temp;
  230. /* Enable DR irq reg */
  231. temp = USB_INTR_INT_EN | USB_INTR_ERR_INT_EN
  232. | USB_INTR_PTC_DETECT_EN | USB_INTR_RESET_EN
  233. | USB_INTR_DEVICE_SUSPEND | USB_INTR_SYS_ERR_EN;
  234. fsl_writel(temp, &dr_regs->usbintr);
  235. /* Clear stopped bit */
  236. udc->stopped = 0;
  237. /* Set the controller as device mode */
  238. temp = fsl_readl(&dr_regs->usbmode);
  239. temp |= USB_MODE_CTRL_MODE_DEVICE;
  240. fsl_writel(temp, &dr_regs->usbmode);
  241. /* Set controller to Run */
  242. temp = fsl_readl(&dr_regs->usbcmd);
  243. temp |= USB_CMD_RUN_STOP;
  244. fsl_writel(temp, &dr_regs->usbcmd);
  245. }
  246. static void dr_controller_stop(struct fsl_udc *udc)
  247. {
  248. unsigned int tmp;
  249. /* disable all INTR */
  250. fsl_writel(0, &dr_regs->usbintr);
  251. /* Set stopped bit for isr */
  252. udc->stopped = 1;
  253. /* disable IO output */
  254. /* usb_sys_regs->control = 0; */
  255. /* set controller to Stop */
  256. tmp = fsl_readl(&dr_regs->usbcmd);
  257. tmp &= ~USB_CMD_RUN_STOP;
  258. fsl_writel(tmp, &dr_regs->usbcmd);
  259. }
  260. static void dr_ep_setup(unsigned char ep_num, unsigned char dir,
  261. unsigned char ep_type)
  262. {
  263. unsigned int tmp_epctrl = 0;
  264. tmp_epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  265. if (dir) {
  266. if (ep_num)
  267. tmp_epctrl |= EPCTRL_TX_DATA_TOGGLE_RST;
  268. tmp_epctrl |= EPCTRL_TX_ENABLE;
  269. tmp_epctrl |= ((unsigned int)(ep_type)
  270. << EPCTRL_TX_EP_TYPE_SHIFT);
  271. } else {
  272. if (ep_num)
  273. tmp_epctrl |= EPCTRL_RX_DATA_TOGGLE_RST;
  274. tmp_epctrl |= EPCTRL_RX_ENABLE;
  275. tmp_epctrl |= ((unsigned int)(ep_type)
  276. << EPCTRL_RX_EP_TYPE_SHIFT);
  277. }
  278. fsl_writel(tmp_epctrl, &dr_regs->endptctrl[ep_num]);
  279. }
  280. static void
  281. dr_ep_change_stall(unsigned char ep_num, unsigned char dir, int value)
  282. {
  283. u32 tmp_epctrl = 0;
  284. tmp_epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  285. if (value) {
  286. /* set the stall bit */
  287. if (dir)
  288. tmp_epctrl |= EPCTRL_TX_EP_STALL;
  289. else
  290. tmp_epctrl |= EPCTRL_RX_EP_STALL;
  291. } else {
  292. /* clear the stall bit and reset data toggle */
  293. if (dir) {
  294. tmp_epctrl &= ~EPCTRL_TX_EP_STALL;
  295. tmp_epctrl |= EPCTRL_TX_DATA_TOGGLE_RST;
  296. } else {
  297. tmp_epctrl &= ~EPCTRL_RX_EP_STALL;
  298. tmp_epctrl |= EPCTRL_RX_DATA_TOGGLE_RST;
  299. }
  300. }
  301. fsl_writel(tmp_epctrl, &dr_regs->endptctrl[ep_num]);
  302. }
  303. /* Get stall status of a specific ep
  304. Return: 0: not stalled; 1:stalled */
  305. static int dr_ep_get_stall(unsigned char ep_num, unsigned char dir)
  306. {
  307. u32 epctrl;
  308. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  309. if (dir)
  310. return (epctrl & EPCTRL_TX_EP_STALL) ? 1 : 0;
  311. else
  312. return (epctrl & EPCTRL_RX_EP_STALL) ? 1 : 0;
  313. }
  314. /********************************************************************
  315. Internal Structure Build up functions
  316. ********************************************************************/
  317. /*------------------------------------------------------------------
  318. * struct_ep_qh_setup(): set the Endpoint Capabilites field of QH
  319. * @zlt: Zero Length Termination Select (1: disable; 0: enable)
  320. * @mult: Mult field
  321. ------------------------------------------------------------------*/
  322. static void struct_ep_qh_setup(struct fsl_udc *udc, unsigned char ep_num,
  323. unsigned char dir, unsigned char ep_type,
  324. unsigned int max_pkt_len,
  325. unsigned int zlt, unsigned char mult)
  326. {
  327. struct ep_queue_head *p_QH = &udc->ep_qh[2 * ep_num + dir];
  328. unsigned int tmp = 0;
  329. /* set the Endpoint Capabilites in QH */
  330. switch (ep_type) {
  331. case USB_ENDPOINT_XFER_CONTROL:
  332. /* Interrupt On Setup (IOS). for control ep */
  333. tmp = (max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS)
  334. | EP_QUEUE_HEAD_IOS;
  335. break;
  336. case USB_ENDPOINT_XFER_ISOC:
  337. tmp = (max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS)
  338. | (mult << EP_QUEUE_HEAD_MULT_POS);
  339. break;
  340. case USB_ENDPOINT_XFER_BULK:
  341. case USB_ENDPOINT_XFER_INT:
  342. tmp = max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS;
  343. break;
  344. default:
  345. VDBG("error ep type is %d", ep_type);
  346. return;
  347. }
  348. if (zlt)
  349. tmp |= EP_QUEUE_HEAD_ZLT_SEL;
  350. p_QH->max_pkt_length = cpu_to_le32(tmp);
  351. p_QH->next_dtd_ptr = 1;
  352. p_QH->size_ioc_int_sts = 0;
  353. }
  354. /* Setup qh structure and ep register for ep0. */
  355. static void ep0_setup(struct fsl_udc *udc)
  356. {
  357. /* the intialization of an ep includes: fields in QH, Regs,
  358. * fsl_ep struct */
  359. struct_ep_qh_setup(udc, 0, USB_RECV, USB_ENDPOINT_XFER_CONTROL,
  360. USB_MAX_CTRL_PAYLOAD, 0, 0);
  361. struct_ep_qh_setup(udc, 0, USB_SEND, USB_ENDPOINT_XFER_CONTROL,
  362. USB_MAX_CTRL_PAYLOAD, 0, 0);
  363. dr_ep_setup(0, USB_RECV, USB_ENDPOINT_XFER_CONTROL);
  364. dr_ep_setup(0, USB_SEND, USB_ENDPOINT_XFER_CONTROL);
  365. return;
  366. }
  367. /***********************************************************************
  368. Endpoint Management Functions
  369. ***********************************************************************/
  370. /*-------------------------------------------------------------------------
  371. * when configurations are set, or when interface settings change
  372. * for example the do_set_interface() in gadget layer,
  373. * the driver will enable or disable the relevant endpoints
  374. * ep0 doesn't use this routine. It is always enabled.
  375. -------------------------------------------------------------------------*/
  376. static int fsl_ep_enable(struct usb_ep *_ep,
  377. const struct usb_endpoint_descriptor *desc)
  378. {
  379. struct fsl_udc *udc = NULL;
  380. struct fsl_ep *ep = NULL;
  381. unsigned short max = 0;
  382. unsigned char mult = 0, zlt;
  383. int retval = -EINVAL;
  384. unsigned long flags = 0;
  385. ep = container_of(_ep, struct fsl_ep, ep);
  386. /* catch various bogus parameters */
  387. if (!_ep || !desc || ep->desc
  388. || (desc->bDescriptorType != USB_DT_ENDPOINT))
  389. return -EINVAL;
  390. udc = ep->udc;
  391. if (!udc->driver || (udc->gadget.speed == USB_SPEED_UNKNOWN))
  392. return -ESHUTDOWN;
  393. max = le16_to_cpu(desc->wMaxPacketSize);
  394. /* Disable automatic zlp generation. Driver is reponsible to indicate
  395. * explicitly through req->req.zero. This is needed to enable multi-td
  396. * request. */
  397. zlt = 1;
  398. /* Assume the max packet size from gadget is always correct */
  399. switch (desc->bmAttributes & 0x03) {
  400. case USB_ENDPOINT_XFER_CONTROL:
  401. case USB_ENDPOINT_XFER_BULK:
  402. case USB_ENDPOINT_XFER_INT:
  403. /* mult = 0. Execute N Transactions as demonstrated by
  404. * the USB variable length packet protocol where N is
  405. * computed using the Maximum Packet Length (dQH) and
  406. * the Total Bytes field (dTD) */
  407. mult = 0;
  408. break;
  409. case USB_ENDPOINT_XFER_ISOC:
  410. /* Calculate transactions needed for high bandwidth iso */
  411. mult = (unsigned char)(1 + ((max >> 11) & 0x03));
  412. max = max & 0x7ff; /* bit 0~10 */
  413. /* 3 transactions at most */
  414. if (mult > 3)
  415. goto en_done;
  416. break;
  417. default:
  418. goto en_done;
  419. }
  420. spin_lock_irqsave(&udc->lock, flags);
  421. ep->ep.maxpacket = max;
  422. ep->desc = desc;
  423. ep->stopped = 0;
  424. /* Controller related setup */
  425. /* Init EPx Queue Head (Ep Capabilites field in QH
  426. * according to max, zlt, mult) */
  427. struct_ep_qh_setup(udc, (unsigned char) ep_index(ep),
  428. (unsigned char) ((desc->bEndpointAddress & USB_DIR_IN)
  429. ? USB_SEND : USB_RECV),
  430. (unsigned char) (desc->bmAttributes
  431. & USB_ENDPOINT_XFERTYPE_MASK),
  432. max, zlt, mult);
  433. /* Init endpoint ctrl register */
  434. dr_ep_setup((unsigned char) ep_index(ep),
  435. (unsigned char) ((desc->bEndpointAddress & USB_DIR_IN)
  436. ? USB_SEND : USB_RECV),
  437. (unsigned char) (desc->bmAttributes
  438. & USB_ENDPOINT_XFERTYPE_MASK));
  439. spin_unlock_irqrestore(&udc->lock, flags);
  440. retval = 0;
  441. VDBG("enabled %s (ep%d%s) maxpacket %d",ep->ep.name,
  442. ep->desc->bEndpointAddress & 0x0f,
  443. (desc->bEndpointAddress & USB_DIR_IN)
  444. ? "in" : "out", max);
  445. en_done:
  446. return retval;
  447. }
  448. /*---------------------------------------------------------------------
  449. * @ep : the ep being unconfigured. May not be ep0
  450. * Any pending and uncomplete req will complete with status (-ESHUTDOWN)
  451. *---------------------------------------------------------------------*/
  452. static int fsl_ep_disable(struct usb_ep *_ep)
  453. {
  454. struct fsl_udc *udc = NULL;
  455. struct fsl_ep *ep = NULL;
  456. unsigned long flags = 0;
  457. u32 epctrl;
  458. int ep_num;
  459. ep = container_of(_ep, struct fsl_ep, ep);
  460. if (!_ep || !ep->desc) {
  461. VDBG("%s not enabled", _ep ? ep->ep.name : NULL);
  462. return -EINVAL;
  463. }
  464. /* disable ep on controller */
  465. ep_num = ep_index(ep);
  466. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  467. if (ep_is_in(ep))
  468. epctrl &= ~EPCTRL_TX_ENABLE;
  469. else
  470. epctrl &= ~EPCTRL_RX_ENABLE;
  471. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  472. udc = (struct fsl_udc *)ep->udc;
  473. spin_lock_irqsave(&udc->lock, flags);
  474. /* nuke all pending requests (does flush) */
  475. nuke(ep, -ESHUTDOWN);
  476. ep->desc = NULL;
  477. ep->stopped = 1;
  478. spin_unlock_irqrestore(&udc->lock, flags);
  479. VDBG("disabled %s OK", _ep->name);
  480. return 0;
  481. }
  482. /*---------------------------------------------------------------------
  483. * allocate a request object used by this endpoint
  484. * the main operation is to insert the req->queue to the eq->queue
  485. * Returns the request, or null if one could not be allocated
  486. *---------------------------------------------------------------------*/
  487. static struct usb_request *
  488. fsl_alloc_request(struct usb_ep *_ep, gfp_t gfp_flags)
  489. {
  490. struct fsl_req *req = NULL;
  491. req = kzalloc(sizeof *req, gfp_flags);
  492. if (!req)
  493. return NULL;
  494. req->req.dma = DMA_ADDR_INVALID;
  495. INIT_LIST_HEAD(&req->queue);
  496. return &req->req;
  497. }
  498. static void fsl_free_request(struct usb_ep *_ep, struct usb_request *_req)
  499. {
  500. struct fsl_req *req = NULL;
  501. req = container_of(_req, struct fsl_req, req);
  502. if (_req)
  503. kfree(req);
  504. }
  505. /*-------------------------------------------------------------------------*/
  506. static void fsl_queue_td(struct fsl_ep *ep, struct fsl_req *req)
  507. {
  508. int i = ep_index(ep) * 2 + ep_is_in(ep);
  509. u32 temp, bitmask, tmp_stat;
  510. struct ep_queue_head *dQH = &ep->udc->ep_qh[i];
  511. /* VDBG("QH addr Register 0x%8x", dr_regs->endpointlistaddr);
  512. VDBG("ep_qh[%d] addr is 0x%8x", i, (u32)&(ep->udc->ep_qh[i])); */
  513. bitmask = ep_is_in(ep)
  514. ? (1 << (ep_index(ep) + 16))
  515. : (1 << (ep_index(ep)));
  516. /* check if the pipe is empty */
  517. if (!(list_empty(&ep->queue))) {
  518. /* Add td to the end */
  519. struct fsl_req *lastreq;
  520. lastreq = list_entry(ep->queue.prev, struct fsl_req, queue);
  521. lastreq->tail->next_td_ptr =
  522. cpu_to_le32(req->head->td_dma & DTD_ADDR_MASK);
  523. /* Read prime bit, if 1 goto done */
  524. if (fsl_readl(&dr_regs->endpointprime) & bitmask)
  525. goto out;
  526. do {
  527. /* Set ATDTW bit in USBCMD */
  528. temp = fsl_readl(&dr_regs->usbcmd);
  529. fsl_writel(temp | USB_CMD_ATDTW, &dr_regs->usbcmd);
  530. /* Read correct status bit */
  531. tmp_stat = fsl_readl(&dr_regs->endptstatus) & bitmask;
  532. } while (!(fsl_readl(&dr_regs->usbcmd) & USB_CMD_ATDTW));
  533. /* Write ATDTW bit to 0 */
  534. temp = fsl_readl(&dr_regs->usbcmd);
  535. fsl_writel(temp & ~USB_CMD_ATDTW, &dr_regs->usbcmd);
  536. if (tmp_stat)
  537. goto out;
  538. }
  539. /* Write dQH next pointer and terminate bit to 0 */
  540. temp = req->head->td_dma & EP_QUEUE_HEAD_NEXT_POINTER_MASK;
  541. dQH->next_dtd_ptr = cpu_to_le32(temp);
  542. /* Clear active and halt bit */
  543. temp = cpu_to_le32(~(EP_QUEUE_HEAD_STATUS_ACTIVE
  544. | EP_QUEUE_HEAD_STATUS_HALT));
  545. dQH->size_ioc_int_sts &= temp;
  546. /* Ensure that updates to the QH will occure before priming. */
  547. wmb();
  548. /* Prime endpoint by writing 1 to ENDPTPRIME */
  549. temp = ep_is_in(ep)
  550. ? (1 << (ep_index(ep) + 16))
  551. : (1 << (ep_index(ep)));
  552. fsl_writel(temp, &dr_regs->endpointprime);
  553. out:
  554. return;
  555. }
  556. /* Fill in the dTD structure
  557. * @req: request that the transfer belongs to
  558. * @length: return actually data length of the dTD
  559. * @dma: return dma address of the dTD
  560. * @is_last: return flag if it is the last dTD of the request
  561. * return: pointer to the built dTD */
  562. static struct ep_td_struct *fsl_build_dtd(struct fsl_req *req, unsigned *length,
  563. dma_addr_t *dma, int *is_last)
  564. {
  565. u32 swap_temp;
  566. struct ep_td_struct *dtd;
  567. /* how big will this transfer be? */
  568. *length = min(req->req.length - req->req.actual,
  569. (unsigned)EP_MAX_LENGTH_TRANSFER);
  570. dtd = dma_pool_alloc(udc_controller->td_pool, GFP_KERNEL, dma);
  571. if (dtd == NULL)
  572. return dtd;
  573. dtd->td_dma = *dma;
  574. /* Clear reserved field */
  575. swap_temp = cpu_to_le32(dtd->size_ioc_sts);
  576. swap_temp &= ~DTD_RESERVED_FIELDS;
  577. dtd->size_ioc_sts = cpu_to_le32(swap_temp);
  578. /* Init all of buffer page pointers */
  579. swap_temp = (u32) (req->req.dma + req->req.actual);
  580. dtd->buff_ptr0 = cpu_to_le32(swap_temp);
  581. dtd->buff_ptr1 = cpu_to_le32(swap_temp + 0x1000);
  582. dtd->buff_ptr2 = cpu_to_le32(swap_temp + 0x2000);
  583. dtd->buff_ptr3 = cpu_to_le32(swap_temp + 0x3000);
  584. dtd->buff_ptr4 = cpu_to_le32(swap_temp + 0x4000);
  585. req->req.actual += *length;
  586. /* zlp is needed if req->req.zero is set */
  587. if (req->req.zero) {
  588. if (*length == 0 || (*length % req->ep->ep.maxpacket) != 0)
  589. *is_last = 1;
  590. else
  591. *is_last = 0;
  592. } else if (req->req.length == req->req.actual)
  593. *is_last = 1;
  594. else
  595. *is_last = 0;
  596. if ((*is_last) == 0)
  597. VDBG("multi-dtd request!");
  598. /* Fill in the transfer size; set active bit */
  599. swap_temp = ((*length << DTD_LENGTH_BIT_POS) | DTD_STATUS_ACTIVE);
  600. /* Enable interrupt for the last dtd of a request */
  601. if (*is_last && !req->req.no_interrupt)
  602. swap_temp |= DTD_IOC;
  603. dtd->size_ioc_sts = cpu_to_le32(swap_temp);
  604. mb();
  605. VDBG("length = %d address= 0x%x", *length, (int)*dma);
  606. return dtd;
  607. }
  608. /* Generate dtd chain for a request */
  609. static int fsl_req_to_dtd(struct fsl_req *req)
  610. {
  611. unsigned count;
  612. int is_last;
  613. int is_first =1;
  614. struct ep_td_struct *last_dtd = NULL, *dtd;
  615. dma_addr_t dma;
  616. do {
  617. dtd = fsl_build_dtd(req, &count, &dma, &is_last);
  618. if (dtd == NULL)
  619. return -ENOMEM;
  620. if (is_first) {
  621. is_first = 0;
  622. req->head = dtd;
  623. } else {
  624. last_dtd->next_td_ptr = cpu_to_le32(dma);
  625. last_dtd->next_td_virt = dtd;
  626. }
  627. last_dtd = dtd;
  628. req->dtd_count++;
  629. } while (!is_last);
  630. dtd->next_td_ptr = cpu_to_le32(DTD_NEXT_TERMINATE);
  631. req->tail = dtd;
  632. return 0;
  633. }
  634. /* queues (submits) an I/O request to an endpoint */
  635. static int
  636. fsl_ep_queue(struct usb_ep *_ep, struct usb_request *_req, gfp_t gfp_flags)
  637. {
  638. struct fsl_ep *ep = container_of(_ep, struct fsl_ep, ep);
  639. struct fsl_req *req = container_of(_req, struct fsl_req, req);
  640. struct fsl_udc *udc;
  641. unsigned long flags;
  642. int is_iso = 0;
  643. /* catch various bogus parameters */
  644. if (!_req || !req->req.complete || !req->req.buf
  645. || !list_empty(&req->queue)) {
  646. VDBG("%s, bad params", __func__);
  647. return -EINVAL;
  648. }
  649. if (unlikely(!_ep || !ep->desc)) {
  650. VDBG("%s, bad ep", __func__);
  651. return -EINVAL;
  652. }
  653. if (ep->desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  654. if (req->req.length > ep->ep.maxpacket)
  655. return -EMSGSIZE;
  656. is_iso = 1;
  657. }
  658. udc = ep->udc;
  659. if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN)
  660. return -ESHUTDOWN;
  661. req->ep = ep;
  662. /* map virtual address to hardware */
  663. if (req->req.dma == DMA_ADDR_INVALID) {
  664. req->req.dma = dma_map_single(ep->udc->gadget.dev.parent,
  665. req->req.buf,
  666. req->req.length, ep_is_in(ep)
  667. ? DMA_TO_DEVICE
  668. : DMA_FROM_DEVICE);
  669. req->mapped = 1;
  670. } else {
  671. dma_sync_single_for_device(ep->udc->gadget.dev.parent,
  672. req->req.dma, req->req.length,
  673. ep_is_in(ep)
  674. ? DMA_TO_DEVICE
  675. : DMA_FROM_DEVICE);
  676. req->mapped = 0;
  677. }
  678. req->req.status = -EINPROGRESS;
  679. req->req.actual = 0;
  680. req->dtd_count = 0;
  681. spin_lock_irqsave(&udc->lock, flags);
  682. /* build dtds and push them to device queue */
  683. if (!fsl_req_to_dtd(req)) {
  684. fsl_queue_td(ep, req);
  685. } else {
  686. spin_unlock_irqrestore(&udc->lock, flags);
  687. return -ENOMEM;
  688. }
  689. /* Update ep0 state */
  690. if ((ep_index(ep) == 0))
  691. udc->ep0_state = DATA_STATE_XMIT;
  692. /* irq handler advances the queue */
  693. if (req != NULL)
  694. list_add_tail(&req->queue, &ep->queue);
  695. spin_unlock_irqrestore(&udc->lock, flags);
  696. return 0;
  697. }
  698. /* dequeues (cancels, unlinks) an I/O request from an endpoint */
  699. static int fsl_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  700. {
  701. struct fsl_ep *ep = container_of(_ep, struct fsl_ep, ep);
  702. struct fsl_req *req;
  703. unsigned long flags;
  704. int ep_num, stopped, ret = 0;
  705. u32 epctrl;
  706. if (!_ep || !_req)
  707. return -EINVAL;
  708. spin_lock_irqsave(&ep->udc->lock, flags);
  709. stopped = ep->stopped;
  710. /* Stop the ep before we deal with the queue */
  711. ep->stopped = 1;
  712. ep_num = ep_index(ep);
  713. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  714. if (ep_is_in(ep))
  715. epctrl &= ~EPCTRL_TX_ENABLE;
  716. else
  717. epctrl &= ~EPCTRL_RX_ENABLE;
  718. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  719. /* make sure it's actually queued on this endpoint */
  720. list_for_each_entry(req, &ep->queue, queue) {
  721. if (&req->req == _req)
  722. break;
  723. }
  724. if (&req->req != _req) {
  725. ret = -EINVAL;
  726. goto out;
  727. }
  728. /* The request is in progress, or completed but not dequeued */
  729. if (ep->queue.next == &req->queue) {
  730. _req->status = -ECONNRESET;
  731. fsl_ep_fifo_flush(_ep); /* flush current transfer */
  732. /* The request isn't the last request in this ep queue */
  733. if (req->queue.next != &ep->queue) {
  734. struct ep_queue_head *qh;
  735. struct fsl_req *next_req;
  736. qh = ep->qh;
  737. next_req = list_entry(req->queue.next, struct fsl_req,
  738. queue);
  739. /* Point the QH to the first TD of next request */
  740. fsl_writel((u32) next_req->head, &qh->curr_dtd_ptr);
  741. }
  742. /* The request hasn't been processed, patch up the TD chain */
  743. } else {
  744. struct fsl_req *prev_req;
  745. prev_req = list_entry(req->queue.prev, struct fsl_req, queue);
  746. fsl_writel(fsl_readl(&req->tail->next_td_ptr),
  747. &prev_req->tail->next_td_ptr);
  748. }
  749. done(ep, req, -ECONNRESET);
  750. /* Enable EP */
  751. out: epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  752. if (ep_is_in(ep))
  753. epctrl |= EPCTRL_TX_ENABLE;
  754. else
  755. epctrl |= EPCTRL_RX_ENABLE;
  756. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  757. ep->stopped = stopped;
  758. spin_unlock_irqrestore(&ep->udc->lock, flags);
  759. return ret;
  760. }
  761. /*-------------------------------------------------------------------------*/
  762. /*-----------------------------------------------------------------
  763. * modify the endpoint halt feature
  764. * @ep: the non-isochronous endpoint being stalled
  765. * @value: 1--set halt 0--clear halt
  766. * Returns zero, or a negative error code.
  767. *----------------------------------------------------------------*/
  768. static int fsl_ep_set_halt(struct usb_ep *_ep, int value)
  769. {
  770. struct fsl_ep *ep = NULL;
  771. unsigned long flags = 0;
  772. int status = -EOPNOTSUPP; /* operation not supported */
  773. unsigned char ep_dir = 0, ep_num = 0;
  774. struct fsl_udc *udc = NULL;
  775. ep = container_of(_ep, struct fsl_ep, ep);
  776. udc = ep->udc;
  777. if (!_ep || !ep->desc) {
  778. status = -EINVAL;
  779. goto out;
  780. }
  781. if (ep->desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  782. status = -EOPNOTSUPP;
  783. goto out;
  784. }
  785. /* Attempt to halt IN ep will fail if any transfer requests
  786. * are still queue */
  787. if (value && ep_is_in(ep) && !list_empty(&ep->queue)) {
  788. status = -EAGAIN;
  789. goto out;
  790. }
  791. status = 0;
  792. ep_dir = ep_is_in(ep) ? USB_SEND : USB_RECV;
  793. ep_num = (unsigned char)(ep_index(ep));
  794. spin_lock_irqsave(&ep->udc->lock, flags);
  795. dr_ep_change_stall(ep_num, ep_dir, value);
  796. spin_unlock_irqrestore(&ep->udc->lock, flags);
  797. if (ep_index(ep) == 0) {
  798. udc->ep0_state = WAIT_FOR_SETUP;
  799. udc->ep0_dir = 0;
  800. }
  801. out:
  802. VDBG(" %s %s halt stat %d", ep->ep.name,
  803. value ? "set" : "clear", status);
  804. return status;
  805. }
  806. static void fsl_ep_fifo_flush(struct usb_ep *_ep)
  807. {
  808. struct fsl_ep *ep;
  809. int ep_num, ep_dir;
  810. u32 bits;
  811. unsigned long timeout;
  812. #define FSL_UDC_FLUSH_TIMEOUT 1000
  813. if (!_ep) {
  814. return;
  815. } else {
  816. ep = container_of(_ep, struct fsl_ep, ep);
  817. if (!ep->desc)
  818. return;
  819. }
  820. ep_num = ep_index(ep);
  821. ep_dir = ep_is_in(ep) ? USB_SEND : USB_RECV;
  822. if (ep_num == 0)
  823. bits = (1 << 16) | 1;
  824. else if (ep_dir == USB_SEND)
  825. bits = 1 << (16 + ep_num);
  826. else
  827. bits = 1 << ep_num;
  828. timeout = jiffies + FSL_UDC_FLUSH_TIMEOUT;
  829. do {
  830. fsl_writel(bits, &dr_regs->endptflush);
  831. /* Wait until flush complete */
  832. while (fsl_readl(&dr_regs->endptflush)) {
  833. if (time_after(jiffies, timeout)) {
  834. ERR("ep flush timeout\n");
  835. return;
  836. }
  837. cpu_relax();
  838. }
  839. /* See if we need to flush again */
  840. } while (fsl_readl(&dr_regs->endptstatus) & bits);
  841. }
  842. static struct usb_ep_ops fsl_ep_ops = {
  843. .enable = fsl_ep_enable,
  844. .disable = fsl_ep_disable,
  845. .alloc_request = fsl_alloc_request,
  846. .free_request = fsl_free_request,
  847. .queue = fsl_ep_queue,
  848. .dequeue = fsl_ep_dequeue,
  849. .set_halt = fsl_ep_set_halt,
  850. .fifo_flush = fsl_ep_fifo_flush, /* flush fifo */
  851. };
  852. /*-------------------------------------------------------------------------
  853. Gadget Driver Layer Operations
  854. -------------------------------------------------------------------------*/
  855. /*----------------------------------------------------------------------
  856. * Get the current frame number (from DR frame_index Reg )
  857. *----------------------------------------------------------------------*/
  858. static int fsl_get_frame(struct usb_gadget *gadget)
  859. {
  860. return (int)(fsl_readl(&dr_regs->frindex) & USB_FRINDEX_MASKS);
  861. }
  862. /*-----------------------------------------------------------------------
  863. * Tries to wake up the host connected to this gadget
  864. -----------------------------------------------------------------------*/
  865. static int fsl_wakeup(struct usb_gadget *gadget)
  866. {
  867. struct fsl_udc *udc = container_of(gadget, struct fsl_udc, gadget);
  868. u32 portsc;
  869. /* Remote wakeup feature not enabled by host */
  870. if (!udc->remote_wakeup)
  871. return -ENOTSUPP;
  872. portsc = fsl_readl(&dr_regs->portsc1);
  873. /* not suspended? */
  874. if (!(portsc & PORTSCX_PORT_SUSPEND))
  875. return 0;
  876. /* trigger force resume */
  877. portsc |= PORTSCX_PORT_FORCE_RESUME;
  878. fsl_writel(portsc, &dr_regs->portsc1);
  879. return 0;
  880. }
  881. static int can_pullup(struct fsl_udc *udc)
  882. {
  883. return udc->driver && udc->softconnect && udc->vbus_active;
  884. }
  885. /* Notify controller that VBUS is powered, Called by whatever
  886. detects VBUS sessions */
  887. static int fsl_vbus_session(struct usb_gadget *gadget, int is_active)
  888. {
  889. struct fsl_udc *udc;
  890. unsigned long flags;
  891. udc = container_of(gadget, struct fsl_udc, gadget);
  892. spin_lock_irqsave(&udc->lock, flags);
  893. VDBG("VBUS %s", is_active ? "on" : "off");
  894. udc->vbus_active = (is_active != 0);
  895. if (can_pullup(udc))
  896. fsl_writel((fsl_readl(&dr_regs->usbcmd) | USB_CMD_RUN_STOP),
  897. &dr_regs->usbcmd);
  898. else
  899. fsl_writel((fsl_readl(&dr_regs->usbcmd) & ~USB_CMD_RUN_STOP),
  900. &dr_regs->usbcmd);
  901. spin_unlock_irqrestore(&udc->lock, flags);
  902. return 0;
  903. }
  904. /* constrain controller's VBUS power usage
  905. * This call is used by gadget drivers during SET_CONFIGURATION calls,
  906. * reporting how much power the device may consume. For example, this
  907. * could affect how quickly batteries are recharged.
  908. *
  909. * Returns zero on success, else negative errno.
  910. */
  911. static int fsl_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  912. {
  913. struct fsl_udc *udc;
  914. udc = container_of(gadget, struct fsl_udc, gadget);
  915. if (udc->transceiver)
  916. return otg_set_power(udc->transceiver, mA);
  917. return -ENOTSUPP;
  918. }
  919. /* Change Data+ pullup status
  920. * this func is used by usb_gadget_connect/disconnet
  921. */
  922. static int fsl_pullup(struct usb_gadget *gadget, int is_on)
  923. {
  924. struct fsl_udc *udc;
  925. udc = container_of(gadget, struct fsl_udc, gadget);
  926. udc->softconnect = (is_on != 0);
  927. if (can_pullup(udc))
  928. fsl_writel((fsl_readl(&dr_regs->usbcmd) | USB_CMD_RUN_STOP),
  929. &dr_regs->usbcmd);
  930. else
  931. fsl_writel((fsl_readl(&dr_regs->usbcmd) & ~USB_CMD_RUN_STOP),
  932. &dr_regs->usbcmd);
  933. return 0;
  934. }
  935. /* defined in gadget.h */
  936. static struct usb_gadget_ops fsl_gadget_ops = {
  937. .get_frame = fsl_get_frame,
  938. .wakeup = fsl_wakeup,
  939. /* .set_selfpowered = fsl_set_selfpowered, */ /* Always selfpowered */
  940. .vbus_session = fsl_vbus_session,
  941. .vbus_draw = fsl_vbus_draw,
  942. .pullup = fsl_pullup,
  943. };
  944. /* Set protocol stall on ep0, protocol stall will automatically be cleared
  945. on new transaction */
  946. static void ep0stall(struct fsl_udc *udc)
  947. {
  948. u32 tmp;
  949. /* must set tx and rx to stall at the same time */
  950. tmp = fsl_readl(&dr_regs->endptctrl[0]);
  951. tmp |= EPCTRL_TX_EP_STALL | EPCTRL_RX_EP_STALL;
  952. fsl_writel(tmp, &dr_regs->endptctrl[0]);
  953. udc->ep0_state = WAIT_FOR_SETUP;
  954. udc->ep0_dir = 0;
  955. }
  956. /* Prime a status phase for ep0 */
  957. static int ep0_prime_status(struct fsl_udc *udc, int direction)
  958. {
  959. struct fsl_req *req = udc->status_req;
  960. struct fsl_ep *ep;
  961. if (direction == EP_DIR_IN)
  962. udc->ep0_dir = USB_DIR_IN;
  963. else
  964. udc->ep0_dir = USB_DIR_OUT;
  965. ep = &udc->eps[0];
  966. udc->ep0_state = WAIT_FOR_OUT_STATUS;
  967. req->ep = ep;
  968. req->req.length = 0;
  969. req->req.status = -EINPROGRESS;
  970. req->req.actual = 0;
  971. req->req.complete = NULL;
  972. req->dtd_count = 0;
  973. if (fsl_req_to_dtd(req) == 0)
  974. fsl_queue_td(ep, req);
  975. else
  976. return -ENOMEM;
  977. list_add_tail(&req->queue, &ep->queue);
  978. return 0;
  979. }
  980. static void udc_reset_ep_queue(struct fsl_udc *udc, u8 pipe)
  981. {
  982. struct fsl_ep *ep = get_ep_by_pipe(udc, pipe);
  983. if (ep->name)
  984. nuke(ep, -ESHUTDOWN);
  985. }
  986. /*
  987. * ch9 Set address
  988. */
  989. static void ch9setaddress(struct fsl_udc *udc, u16 value, u16 index, u16 length)
  990. {
  991. /* Save the new address to device struct */
  992. udc->device_address = (u8) value;
  993. /* Update usb state */
  994. udc->usb_state = USB_STATE_ADDRESS;
  995. /* Status phase */
  996. if (ep0_prime_status(udc, EP_DIR_IN))
  997. ep0stall(udc);
  998. }
  999. /*
  1000. * ch9 Get status
  1001. */
  1002. static void ch9getstatus(struct fsl_udc *udc, u8 request_type, u16 value,
  1003. u16 index, u16 length)
  1004. {
  1005. u16 tmp = 0; /* Status, cpu endian */
  1006. struct fsl_req *req;
  1007. struct fsl_ep *ep;
  1008. ep = &udc->eps[0];
  1009. if ((request_type & USB_RECIP_MASK) == USB_RECIP_DEVICE) {
  1010. /* Get device status */
  1011. tmp = 1 << USB_DEVICE_SELF_POWERED;
  1012. tmp |= udc->remote_wakeup << USB_DEVICE_REMOTE_WAKEUP;
  1013. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_INTERFACE) {
  1014. /* Get interface status */
  1015. /* We don't have interface information in udc driver */
  1016. tmp = 0;
  1017. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_ENDPOINT) {
  1018. /* Get endpoint status */
  1019. struct fsl_ep *target_ep;
  1020. target_ep = get_ep_by_pipe(udc, get_pipe_by_windex(index));
  1021. /* stall if endpoint doesn't exist */
  1022. if (!target_ep->desc)
  1023. goto stall;
  1024. tmp = dr_ep_get_stall(ep_index(target_ep), ep_is_in(target_ep))
  1025. << USB_ENDPOINT_HALT;
  1026. }
  1027. udc->ep0_dir = USB_DIR_IN;
  1028. /* Borrow the per device status_req */
  1029. req = udc->status_req;
  1030. /* Fill in the reqest structure */
  1031. *((u16 *) req->req.buf) = cpu_to_le16(tmp);
  1032. req->ep = ep;
  1033. req->req.length = 2;
  1034. req->req.status = -EINPROGRESS;
  1035. req->req.actual = 0;
  1036. req->req.complete = NULL;
  1037. req->dtd_count = 0;
  1038. /* prime the data phase */
  1039. if ((fsl_req_to_dtd(req) == 0))
  1040. fsl_queue_td(ep, req);
  1041. else /* no mem */
  1042. goto stall;
  1043. list_add_tail(&req->queue, &ep->queue);
  1044. udc->ep0_state = DATA_STATE_XMIT;
  1045. return;
  1046. stall:
  1047. ep0stall(udc);
  1048. }
  1049. static void setup_received_irq(struct fsl_udc *udc,
  1050. struct usb_ctrlrequest *setup)
  1051. {
  1052. u16 wValue = le16_to_cpu(setup->wValue);
  1053. u16 wIndex = le16_to_cpu(setup->wIndex);
  1054. u16 wLength = le16_to_cpu(setup->wLength);
  1055. udc_reset_ep_queue(udc, 0);
  1056. /* We process some stardard setup requests here */
  1057. switch (setup->bRequest) {
  1058. case USB_REQ_GET_STATUS:
  1059. /* Data+Status phase from udc */
  1060. if ((setup->bRequestType & (USB_DIR_IN | USB_TYPE_MASK))
  1061. != (USB_DIR_IN | USB_TYPE_STANDARD))
  1062. break;
  1063. ch9getstatus(udc, setup->bRequestType, wValue, wIndex, wLength);
  1064. return;
  1065. case USB_REQ_SET_ADDRESS:
  1066. /* Status phase from udc */
  1067. if (setup->bRequestType != (USB_DIR_OUT | USB_TYPE_STANDARD
  1068. | USB_RECIP_DEVICE))
  1069. break;
  1070. ch9setaddress(udc, wValue, wIndex, wLength);
  1071. return;
  1072. case USB_REQ_CLEAR_FEATURE:
  1073. case USB_REQ_SET_FEATURE:
  1074. /* Status phase from udc */
  1075. {
  1076. int rc = -EOPNOTSUPP;
  1077. if ((setup->bRequestType & (USB_RECIP_MASK | USB_TYPE_MASK))
  1078. == (USB_RECIP_ENDPOINT | USB_TYPE_STANDARD)) {
  1079. int pipe = get_pipe_by_windex(wIndex);
  1080. struct fsl_ep *ep;
  1081. if (wValue != 0 || wLength != 0 || pipe > udc->max_ep)
  1082. break;
  1083. ep = get_ep_by_pipe(udc, pipe);
  1084. spin_unlock(&udc->lock);
  1085. rc = fsl_ep_set_halt(&ep->ep,
  1086. (setup->bRequest == USB_REQ_SET_FEATURE)
  1087. ? 1 : 0);
  1088. spin_lock(&udc->lock);
  1089. } else if ((setup->bRequestType & (USB_RECIP_MASK
  1090. | USB_TYPE_MASK)) == (USB_RECIP_DEVICE
  1091. | USB_TYPE_STANDARD)) {
  1092. /* Note: The driver has not include OTG support yet.
  1093. * This will be set when OTG support is added */
  1094. if (!gadget_is_otg(&udc->gadget))
  1095. break;
  1096. else if (setup->bRequest == USB_DEVICE_B_HNP_ENABLE)
  1097. udc->gadget.b_hnp_enable = 1;
  1098. else if (setup->bRequest == USB_DEVICE_A_HNP_SUPPORT)
  1099. udc->gadget.a_hnp_support = 1;
  1100. else if (setup->bRequest ==
  1101. USB_DEVICE_A_ALT_HNP_SUPPORT)
  1102. udc->gadget.a_alt_hnp_support = 1;
  1103. else
  1104. break;
  1105. rc = 0;
  1106. } else
  1107. break;
  1108. if (rc == 0) {
  1109. if (ep0_prime_status(udc, EP_DIR_IN))
  1110. ep0stall(udc);
  1111. }
  1112. return;
  1113. }
  1114. default:
  1115. break;
  1116. }
  1117. /* Requests handled by gadget */
  1118. if (wLength) {
  1119. /* Data phase from gadget, status phase from udc */
  1120. udc->ep0_dir = (setup->bRequestType & USB_DIR_IN)
  1121. ? USB_DIR_IN : USB_DIR_OUT;
  1122. spin_unlock(&udc->lock);
  1123. if (udc->driver->setup(&udc->gadget,
  1124. &udc->local_setup_buff) < 0)
  1125. ep0stall(udc);
  1126. spin_lock(&udc->lock);
  1127. udc->ep0_state = (setup->bRequestType & USB_DIR_IN)
  1128. ? DATA_STATE_XMIT : DATA_STATE_RECV;
  1129. } else {
  1130. /* No data phase, IN status from gadget */
  1131. udc->ep0_dir = USB_DIR_IN;
  1132. spin_unlock(&udc->lock);
  1133. if (udc->driver->setup(&udc->gadget,
  1134. &udc->local_setup_buff) < 0)
  1135. ep0stall(udc);
  1136. spin_lock(&udc->lock);
  1137. udc->ep0_state = WAIT_FOR_OUT_STATUS;
  1138. }
  1139. }
  1140. /* Process request for Data or Status phase of ep0
  1141. * prime status phase if needed */
  1142. static void ep0_req_complete(struct fsl_udc *udc, struct fsl_ep *ep0,
  1143. struct fsl_req *req)
  1144. {
  1145. if (udc->usb_state == USB_STATE_ADDRESS) {
  1146. /* Set the new address */
  1147. u32 new_address = (u32) udc->device_address;
  1148. fsl_writel(new_address << USB_DEVICE_ADDRESS_BIT_POS,
  1149. &dr_regs->deviceaddr);
  1150. }
  1151. done(ep0, req, 0);
  1152. switch (udc->ep0_state) {
  1153. case DATA_STATE_XMIT:
  1154. /* receive status phase */
  1155. if (ep0_prime_status(udc, EP_DIR_OUT))
  1156. ep0stall(udc);
  1157. break;
  1158. case DATA_STATE_RECV:
  1159. /* send status phase */
  1160. if (ep0_prime_status(udc, EP_DIR_IN))
  1161. ep0stall(udc);
  1162. break;
  1163. case WAIT_FOR_OUT_STATUS:
  1164. udc->ep0_state = WAIT_FOR_SETUP;
  1165. break;
  1166. case WAIT_FOR_SETUP:
  1167. ERR("Unexpect ep0 packets\n");
  1168. break;
  1169. default:
  1170. ep0stall(udc);
  1171. break;
  1172. }
  1173. }
  1174. /* Tripwire mechanism to ensure a setup packet payload is extracted without
  1175. * being corrupted by another incoming setup packet */
  1176. static void tripwire_handler(struct fsl_udc *udc, u8 ep_num, u8 *buffer_ptr)
  1177. {
  1178. u32 temp;
  1179. struct ep_queue_head *qh;
  1180. qh = &udc->ep_qh[ep_num * 2 + EP_DIR_OUT];
  1181. /* Clear bit in ENDPTSETUPSTAT */
  1182. temp = fsl_readl(&dr_regs->endptsetupstat);
  1183. fsl_writel(temp | (1 << ep_num), &dr_regs->endptsetupstat);
  1184. /* while a hazard exists when setup package arrives */
  1185. do {
  1186. /* Set Setup Tripwire */
  1187. temp = fsl_readl(&dr_regs->usbcmd);
  1188. fsl_writel(temp | USB_CMD_SUTW, &dr_regs->usbcmd);
  1189. /* Copy the setup packet to local buffer */
  1190. memcpy(buffer_ptr, (u8 *) qh->setup_buffer, 8);
  1191. } while (!(fsl_readl(&dr_regs->usbcmd) & USB_CMD_SUTW));
  1192. /* Clear Setup Tripwire */
  1193. temp = fsl_readl(&dr_regs->usbcmd);
  1194. fsl_writel(temp & ~USB_CMD_SUTW, &dr_regs->usbcmd);
  1195. }
  1196. /* process-ep_req(): free the completed Tds for this req */
  1197. static int process_ep_req(struct fsl_udc *udc, int pipe,
  1198. struct fsl_req *curr_req)
  1199. {
  1200. struct ep_td_struct *curr_td;
  1201. int td_complete, actual, remaining_length, j, tmp;
  1202. int status = 0;
  1203. int errors = 0;
  1204. struct ep_queue_head *curr_qh = &udc->ep_qh[pipe];
  1205. int direction = pipe % 2;
  1206. curr_td = curr_req->head;
  1207. td_complete = 0;
  1208. actual = curr_req->req.length;
  1209. for (j = 0; j < curr_req->dtd_count; j++) {
  1210. remaining_length = (le32_to_cpu(curr_td->size_ioc_sts)
  1211. & DTD_PACKET_SIZE)
  1212. >> DTD_LENGTH_BIT_POS;
  1213. actual -= remaining_length;
  1214. if ((errors = le32_to_cpu(curr_td->size_ioc_sts) &
  1215. DTD_ERROR_MASK)) {
  1216. if (errors & DTD_STATUS_HALTED) {
  1217. ERR("dTD error %08x QH=%d\n", errors, pipe);
  1218. /* Clear the errors and Halt condition */
  1219. tmp = le32_to_cpu(curr_qh->size_ioc_int_sts);
  1220. tmp &= ~errors;
  1221. curr_qh->size_ioc_int_sts = cpu_to_le32(tmp);
  1222. status = -EPIPE;
  1223. /* FIXME: continue with next queued TD? */
  1224. break;
  1225. }
  1226. if (errors & DTD_STATUS_DATA_BUFF_ERR) {
  1227. VDBG("Transfer overflow");
  1228. status = -EPROTO;
  1229. break;
  1230. } else if (errors & DTD_STATUS_TRANSACTION_ERR) {
  1231. VDBG("ISO error");
  1232. status = -EILSEQ;
  1233. break;
  1234. } else
  1235. ERR("Unknown error has occured (0x%x)!\n",
  1236. errors);
  1237. } else if (le32_to_cpu(curr_td->size_ioc_sts)
  1238. & DTD_STATUS_ACTIVE) {
  1239. VDBG("Request not complete");
  1240. status = REQ_UNCOMPLETE;
  1241. return status;
  1242. } else if (remaining_length) {
  1243. if (direction) {
  1244. VDBG("Transmit dTD remaining length not zero");
  1245. status = -EPROTO;
  1246. break;
  1247. } else {
  1248. td_complete++;
  1249. break;
  1250. }
  1251. } else {
  1252. td_complete++;
  1253. VDBG("dTD transmitted successful");
  1254. }
  1255. if (j != curr_req->dtd_count - 1)
  1256. curr_td = (struct ep_td_struct *)curr_td->next_td_virt;
  1257. }
  1258. if (status)
  1259. return status;
  1260. curr_req->req.actual = actual;
  1261. return 0;
  1262. }
  1263. /* Process a DTD completion interrupt */
  1264. static void dtd_complete_irq(struct fsl_udc *udc)
  1265. {
  1266. u32 bit_pos;
  1267. int i, ep_num, direction, bit_mask, status;
  1268. struct fsl_ep *curr_ep;
  1269. struct fsl_req *curr_req, *temp_req;
  1270. /* Clear the bits in the register */
  1271. bit_pos = fsl_readl(&dr_regs->endptcomplete);
  1272. fsl_writel(bit_pos, &dr_regs->endptcomplete);
  1273. if (!bit_pos)
  1274. return;
  1275. for (i = 0; i < udc->max_ep * 2; i++) {
  1276. ep_num = i >> 1;
  1277. direction = i % 2;
  1278. bit_mask = 1 << (ep_num + 16 * direction);
  1279. if (!(bit_pos & bit_mask))
  1280. continue;
  1281. curr_ep = get_ep_by_pipe(udc, i);
  1282. /* If the ep is configured */
  1283. if (curr_ep->name == NULL) {
  1284. WARNING("Invalid EP?");
  1285. continue;
  1286. }
  1287. /* process the req queue until an uncomplete request */
  1288. list_for_each_entry_safe(curr_req, temp_req, &curr_ep->queue,
  1289. queue) {
  1290. status = process_ep_req(udc, i, curr_req);
  1291. VDBG("status of process_ep_req= %d, ep = %d",
  1292. status, ep_num);
  1293. if (status == REQ_UNCOMPLETE)
  1294. break;
  1295. /* write back status to req */
  1296. curr_req->req.status = status;
  1297. if (ep_num == 0) {
  1298. ep0_req_complete(udc, curr_ep, curr_req);
  1299. break;
  1300. } else
  1301. done(curr_ep, curr_req, status);
  1302. }
  1303. }
  1304. }
  1305. /* Process a port change interrupt */
  1306. static void port_change_irq(struct fsl_udc *udc)
  1307. {
  1308. u32 speed;
  1309. /* Bus resetting is finished */
  1310. if (!(fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_RESET)) {
  1311. /* Get the speed */
  1312. speed = (fsl_readl(&dr_regs->portsc1)
  1313. & PORTSCX_PORT_SPEED_MASK);
  1314. switch (speed) {
  1315. case PORTSCX_PORT_SPEED_HIGH:
  1316. udc->gadget.speed = USB_SPEED_HIGH;
  1317. break;
  1318. case PORTSCX_PORT_SPEED_FULL:
  1319. udc->gadget.speed = USB_SPEED_FULL;
  1320. break;
  1321. case PORTSCX_PORT_SPEED_LOW:
  1322. udc->gadget.speed = USB_SPEED_LOW;
  1323. break;
  1324. default:
  1325. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1326. break;
  1327. }
  1328. }
  1329. /* Update USB state */
  1330. if (!udc->resume_state)
  1331. udc->usb_state = USB_STATE_DEFAULT;
  1332. }
  1333. /* Process suspend interrupt */
  1334. static void suspend_irq(struct fsl_udc *udc)
  1335. {
  1336. udc->resume_state = udc->usb_state;
  1337. udc->usb_state = USB_STATE_SUSPENDED;
  1338. /* report suspend to the driver, serial.c does not support this */
  1339. if (udc->driver->suspend)
  1340. udc->driver->suspend(&udc->gadget);
  1341. }
  1342. static void bus_resume(struct fsl_udc *udc)
  1343. {
  1344. udc->usb_state = udc->resume_state;
  1345. udc->resume_state = 0;
  1346. /* report resume to the driver, serial.c does not support this */
  1347. if (udc->driver->resume)
  1348. udc->driver->resume(&udc->gadget);
  1349. }
  1350. /* Clear up all ep queues */
  1351. static int reset_queues(struct fsl_udc *udc)
  1352. {
  1353. u8 pipe;
  1354. for (pipe = 0; pipe < udc->max_pipes; pipe++)
  1355. udc_reset_ep_queue(udc, pipe);
  1356. /* report disconnect; the driver is already quiesced */
  1357. spin_unlock(&udc->lock);
  1358. udc->driver->disconnect(&udc->gadget);
  1359. spin_lock(&udc->lock);
  1360. return 0;
  1361. }
  1362. /* Process reset interrupt */
  1363. static void reset_irq(struct fsl_udc *udc)
  1364. {
  1365. u32 temp;
  1366. unsigned long timeout;
  1367. /* Clear the device address */
  1368. temp = fsl_readl(&dr_regs->deviceaddr);
  1369. fsl_writel(temp & ~USB_DEVICE_ADDRESS_MASK, &dr_regs->deviceaddr);
  1370. udc->device_address = 0;
  1371. /* Clear usb state */
  1372. udc->resume_state = 0;
  1373. udc->ep0_dir = 0;
  1374. udc->ep0_state = WAIT_FOR_SETUP;
  1375. udc->remote_wakeup = 0; /* default to 0 on reset */
  1376. udc->gadget.b_hnp_enable = 0;
  1377. udc->gadget.a_hnp_support = 0;
  1378. udc->gadget.a_alt_hnp_support = 0;
  1379. /* Clear all the setup token semaphores */
  1380. temp = fsl_readl(&dr_regs->endptsetupstat);
  1381. fsl_writel(temp, &dr_regs->endptsetupstat);
  1382. /* Clear all the endpoint complete status bits */
  1383. temp = fsl_readl(&dr_regs->endptcomplete);
  1384. fsl_writel(temp, &dr_regs->endptcomplete);
  1385. timeout = jiffies + 100;
  1386. while (fsl_readl(&dr_regs->endpointprime)) {
  1387. /* Wait until all endptprime bits cleared */
  1388. if (time_after(jiffies, timeout)) {
  1389. ERR("Timeout for reset\n");
  1390. break;
  1391. }
  1392. cpu_relax();
  1393. }
  1394. /* Write 1s to the flush register */
  1395. fsl_writel(0xffffffff, &dr_regs->endptflush);
  1396. if (fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_RESET) {
  1397. VDBG("Bus reset");
  1398. /* Reset all the queues, include XD, dTD, EP queue
  1399. * head and TR Queue */
  1400. reset_queues(udc);
  1401. udc->usb_state = USB_STATE_DEFAULT;
  1402. } else {
  1403. VDBG("Controller reset");
  1404. /* initialize usb hw reg except for regs for EP, not
  1405. * touch usbintr reg */
  1406. dr_controller_setup(udc);
  1407. /* Reset all internal used Queues */
  1408. reset_queues(udc);
  1409. ep0_setup(udc);
  1410. /* Enable DR IRQ reg, Set Run bit, change udc state */
  1411. dr_controller_run(udc);
  1412. udc->usb_state = USB_STATE_ATTACHED;
  1413. }
  1414. }
  1415. /*
  1416. * USB device controller interrupt handler
  1417. */
  1418. static irqreturn_t fsl_udc_irq(int irq, void *_udc)
  1419. {
  1420. struct fsl_udc *udc = _udc;
  1421. u32 irq_src;
  1422. irqreturn_t status = IRQ_NONE;
  1423. unsigned long flags;
  1424. /* Disable ISR for OTG host mode */
  1425. if (udc->stopped)
  1426. return IRQ_NONE;
  1427. spin_lock_irqsave(&udc->lock, flags);
  1428. irq_src = fsl_readl(&dr_regs->usbsts) & fsl_readl(&dr_regs->usbintr);
  1429. /* Clear notification bits */
  1430. fsl_writel(irq_src, &dr_regs->usbsts);
  1431. /* VDBG("irq_src [0x%8x]", irq_src); */
  1432. /* Need to resume? */
  1433. if (udc->usb_state == USB_STATE_SUSPENDED)
  1434. if ((fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_SUSPEND) == 0)
  1435. bus_resume(udc);
  1436. /* USB Interrupt */
  1437. if (irq_src & USB_STS_INT) {
  1438. VDBG("Packet int");
  1439. /* Setup package, we only support ep0 as control ep */
  1440. if (fsl_readl(&dr_regs->endptsetupstat) & EP_SETUP_STATUS_EP0) {
  1441. tripwire_handler(udc, 0,
  1442. (u8 *) (&udc->local_setup_buff));
  1443. setup_received_irq(udc, &udc->local_setup_buff);
  1444. status = IRQ_HANDLED;
  1445. }
  1446. /* completion of dtd */
  1447. if (fsl_readl(&dr_regs->endptcomplete)) {
  1448. dtd_complete_irq(udc);
  1449. status = IRQ_HANDLED;
  1450. }
  1451. }
  1452. /* SOF (for ISO transfer) */
  1453. if (irq_src & USB_STS_SOF) {
  1454. status = IRQ_HANDLED;
  1455. }
  1456. /* Port Change */
  1457. if (irq_src & USB_STS_PORT_CHANGE) {
  1458. port_change_irq(udc);
  1459. status = IRQ_HANDLED;
  1460. }
  1461. /* Reset Received */
  1462. if (irq_src & USB_STS_RESET) {
  1463. reset_irq(udc);
  1464. status = IRQ_HANDLED;
  1465. }
  1466. /* Sleep Enable (Suspend) */
  1467. if (irq_src & USB_STS_SUSPEND) {
  1468. suspend_irq(udc);
  1469. status = IRQ_HANDLED;
  1470. }
  1471. if (irq_src & (USB_STS_ERR | USB_STS_SYS_ERR)) {
  1472. VDBG("Error IRQ %x", irq_src);
  1473. }
  1474. spin_unlock_irqrestore(&udc->lock, flags);
  1475. return status;
  1476. }
  1477. /*----------------------------------------------------------------*
  1478. * Hook to gadget drivers
  1479. * Called by initialization code of gadget drivers
  1480. *----------------------------------------------------------------*/
  1481. int usb_gadget_probe_driver(struct usb_gadget_driver *driver,
  1482. int (*bind)(struct usb_gadget *))
  1483. {
  1484. int retval = -ENODEV;
  1485. unsigned long flags = 0;
  1486. if (!udc_controller)
  1487. return -ENODEV;
  1488. if (!driver || (driver->speed != USB_SPEED_FULL
  1489. && driver->speed != USB_SPEED_HIGH)
  1490. || !bind || !driver->disconnect || !driver->setup)
  1491. return -EINVAL;
  1492. if (udc_controller->driver)
  1493. return -EBUSY;
  1494. /* lock is needed but whether should use this lock or another */
  1495. spin_lock_irqsave(&udc_controller->lock, flags);
  1496. driver->driver.bus = NULL;
  1497. /* hook up the driver */
  1498. udc_controller->driver = driver;
  1499. udc_controller->gadget.dev.driver = &driver->driver;
  1500. spin_unlock_irqrestore(&udc_controller->lock, flags);
  1501. /* bind udc driver to gadget driver */
  1502. retval = bind(&udc_controller->gadget);
  1503. if (retval) {
  1504. VDBG("bind to %s --> %d", driver->driver.name, retval);
  1505. udc_controller->gadget.dev.driver = NULL;
  1506. udc_controller->driver = NULL;
  1507. goto out;
  1508. }
  1509. /* Enable DR IRQ reg and Set usbcmd reg Run bit */
  1510. dr_controller_run(udc_controller);
  1511. udc_controller->usb_state = USB_STATE_ATTACHED;
  1512. udc_controller->ep0_state = WAIT_FOR_SETUP;
  1513. udc_controller->ep0_dir = 0;
  1514. printk(KERN_INFO "%s: bind to driver %s\n",
  1515. udc_controller->gadget.name, driver->driver.name);
  1516. out:
  1517. if (retval)
  1518. printk(KERN_WARNING "gadget driver register failed %d\n",
  1519. retval);
  1520. return retval;
  1521. }
  1522. EXPORT_SYMBOL(usb_gadget_probe_driver);
  1523. /* Disconnect from gadget driver */
  1524. int usb_gadget_unregister_driver(struct usb_gadget_driver *driver)
  1525. {
  1526. struct fsl_ep *loop_ep;
  1527. unsigned long flags;
  1528. if (!udc_controller)
  1529. return -ENODEV;
  1530. if (!driver || driver != udc_controller->driver || !driver->unbind)
  1531. return -EINVAL;
  1532. if (udc_controller->transceiver)
  1533. otg_set_peripheral(udc_controller->transceiver, NULL);
  1534. /* stop DR, disable intr */
  1535. dr_controller_stop(udc_controller);
  1536. /* in fact, no needed */
  1537. udc_controller->usb_state = USB_STATE_ATTACHED;
  1538. udc_controller->ep0_state = WAIT_FOR_SETUP;
  1539. udc_controller->ep0_dir = 0;
  1540. /* stand operation */
  1541. spin_lock_irqsave(&udc_controller->lock, flags);
  1542. udc_controller->gadget.speed = USB_SPEED_UNKNOWN;
  1543. nuke(&udc_controller->eps[0], -ESHUTDOWN);
  1544. list_for_each_entry(loop_ep, &udc_controller->gadget.ep_list,
  1545. ep.ep_list)
  1546. nuke(loop_ep, -ESHUTDOWN);
  1547. spin_unlock_irqrestore(&udc_controller->lock, flags);
  1548. /* report disconnect; the controller is already quiesced */
  1549. driver->disconnect(&udc_controller->gadget);
  1550. /* unbind gadget and unhook driver. */
  1551. driver->unbind(&udc_controller->gadget);
  1552. udc_controller->gadget.dev.driver = NULL;
  1553. udc_controller->driver = NULL;
  1554. printk(KERN_WARNING "unregistered gadget driver '%s'\n",
  1555. driver->driver.name);
  1556. return 0;
  1557. }
  1558. EXPORT_SYMBOL(usb_gadget_unregister_driver);
  1559. /*-------------------------------------------------------------------------
  1560. PROC File System Support
  1561. -------------------------------------------------------------------------*/
  1562. #ifdef CONFIG_USB_GADGET_DEBUG_FILES
  1563. #include <linux/seq_file.h>
  1564. static const char proc_filename[] = "driver/fsl_usb2_udc";
  1565. static int fsl_proc_read(char *page, char **start, off_t off, int count,
  1566. int *eof, void *_dev)
  1567. {
  1568. char *buf = page;
  1569. char *next = buf;
  1570. unsigned size = count;
  1571. unsigned long flags;
  1572. int t, i;
  1573. u32 tmp_reg;
  1574. struct fsl_ep *ep = NULL;
  1575. struct fsl_req *req;
  1576. struct fsl_udc *udc = udc_controller;
  1577. if (off != 0)
  1578. return 0;
  1579. spin_lock_irqsave(&udc->lock, flags);
  1580. /* ------basic driver information ---- */
  1581. t = scnprintf(next, size,
  1582. DRIVER_DESC "\n"
  1583. "%s version: %s\n"
  1584. "Gadget driver: %s\n\n",
  1585. driver_name, DRIVER_VERSION,
  1586. udc->driver ? udc->driver->driver.name : "(none)");
  1587. size -= t;
  1588. next += t;
  1589. /* ------ DR Registers ----- */
  1590. tmp_reg = fsl_readl(&dr_regs->usbcmd);
  1591. t = scnprintf(next, size,
  1592. "USBCMD reg:\n"
  1593. "SetupTW: %d\n"
  1594. "Run/Stop: %s\n\n",
  1595. (tmp_reg & USB_CMD_SUTW) ? 1 : 0,
  1596. (tmp_reg & USB_CMD_RUN_STOP) ? "Run" : "Stop");
  1597. size -= t;
  1598. next += t;
  1599. tmp_reg = fsl_readl(&dr_regs->usbsts);
  1600. t = scnprintf(next, size,
  1601. "USB Status Reg:\n"
  1602. "Dr Suspend: %d Reset Received: %d System Error: %s "
  1603. "USB Error Interrupt: %s\n\n",
  1604. (tmp_reg & USB_STS_SUSPEND) ? 1 : 0,
  1605. (tmp_reg & USB_STS_RESET) ? 1 : 0,
  1606. (tmp_reg & USB_STS_SYS_ERR) ? "Err" : "Normal",
  1607. (tmp_reg & USB_STS_ERR) ? "Err detected" : "No err");
  1608. size -= t;
  1609. next += t;
  1610. tmp_reg = fsl_readl(&dr_regs->usbintr);
  1611. t = scnprintf(next, size,
  1612. "USB Intrrupt Enable Reg:\n"
  1613. "Sleep Enable: %d SOF Received Enable: %d "
  1614. "Reset Enable: %d\n"
  1615. "System Error Enable: %d "
  1616. "Port Change Dectected Enable: %d\n"
  1617. "USB Error Intr Enable: %d USB Intr Enable: %d\n\n",
  1618. (tmp_reg & USB_INTR_DEVICE_SUSPEND) ? 1 : 0,
  1619. (tmp_reg & USB_INTR_SOF_EN) ? 1 : 0,
  1620. (tmp_reg & USB_INTR_RESET_EN) ? 1 : 0,
  1621. (tmp_reg & USB_INTR_SYS_ERR_EN) ? 1 : 0,
  1622. (tmp_reg & USB_INTR_PTC_DETECT_EN) ? 1 : 0,
  1623. (tmp_reg & USB_INTR_ERR_INT_EN) ? 1 : 0,
  1624. (tmp_reg & USB_INTR_INT_EN) ? 1 : 0);
  1625. size -= t;
  1626. next += t;
  1627. tmp_reg = fsl_readl(&dr_regs->frindex);
  1628. t = scnprintf(next, size,
  1629. "USB Frame Index Reg: Frame Number is 0x%x\n\n",
  1630. (tmp_reg & USB_FRINDEX_MASKS));
  1631. size -= t;
  1632. next += t;
  1633. tmp_reg = fsl_readl(&dr_regs->deviceaddr);
  1634. t = scnprintf(next, size,
  1635. "USB Device Address Reg: Device Addr is 0x%x\n\n",
  1636. (tmp_reg & USB_DEVICE_ADDRESS_MASK));
  1637. size -= t;
  1638. next += t;
  1639. tmp_reg = fsl_readl(&dr_regs->endpointlistaddr);
  1640. t = scnprintf(next, size,
  1641. "USB Endpoint List Address Reg: "
  1642. "Device Addr is 0x%x\n\n",
  1643. (tmp_reg & USB_EP_LIST_ADDRESS_MASK));
  1644. size -= t;
  1645. next += t;
  1646. tmp_reg = fsl_readl(&dr_regs->portsc1);
  1647. t = scnprintf(next, size,
  1648. "USB Port Status&Control Reg:\n"
  1649. "Port Transceiver Type : %s Port Speed: %s\n"
  1650. "PHY Low Power Suspend: %s Port Reset: %s "
  1651. "Port Suspend Mode: %s\n"
  1652. "Over-current Change: %s "
  1653. "Port Enable/Disable Change: %s\n"
  1654. "Port Enabled/Disabled: %s "
  1655. "Current Connect Status: %s\n\n", ( {
  1656. char *s;
  1657. switch (tmp_reg & PORTSCX_PTS_FSLS) {
  1658. case PORTSCX_PTS_UTMI:
  1659. s = "UTMI"; break;
  1660. case PORTSCX_PTS_ULPI:
  1661. s = "ULPI "; break;
  1662. case PORTSCX_PTS_FSLS:
  1663. s = "FS/LS Serial"; break;
  1664. default:
  1665. s = "None"; break;
  1666. }
  1667. s;} ), ( {
  1668. char *s;
  1669. switch (tmp_reg & PORTSCX_PORT_SPEED_UNDEF) {
  1670. case PORTSCX_PORT_SPEED_FULL:
  1671. s = "Full Speed"; break;
  1672. case PORTSCX_PORT_SPEED_LOW:
  1673. s = "Low Speed"; break;
  1674. case PORTSCX_PORT_SPEED_HIGH:
  1675. s = "High Speed"; break;
  1676. default:
  1677. s = "Undefined"; break;
  1678. }
  1679. s;
  1680. } ),
  1681. (tmp_reg & PORTSCX_PHY_LOW_POWER_SPD) ?
  1682. "Normal PHY mode" : "Low power mode",
  1683. (tmp_reg & PORTSCX_PORT_RESET) ? "In Reset" :
  1684. "Not in Reset",
  1685. (tmp_reg & PORTSCX_PORT_SUSPEND) ? "In " : "Not in",
  1686. (tmp_reg & PORTSCX_OVER_CURRENT_CHG) ? "Dected" :
  1687. "No",
  1688. (tmp_reg & PORTSCX_PORT_EN_DIS_CHANGE) ? "Disable" :
  1689. "Not change",
  1690. (tmp_reg & PORTSCX_PORT_ENABLE) ? "Enable" :
  1691. "Not correct",
  1692. (tmp_reg & PORTSCX_CURRENT_CONNECT_STATUS) ?
  1693. "Attached" : "Not-Att");
  1694. size -= t;
  1695. next += t;
  1696. tmp_reg = fsl_readl(&dr_regs->usbmode);
  1697. t = scnprintf(next, size,
  1698. "USB Mode Reg: Controller Mode is: %s\n\n", ( {
  1699. char *s;
  1700. switch (tmp_reg & USB_MODE_CTRL_MODE_HOST) {
  1701. case USB_MODE_CTRL_MODE_IDLE:
  1702. s = "Idle"; break;
  1703. case USB_MODE_CTRL_MODE_DEVICE:
  1704. s = "Device Controller"; break;
  1705. case USB_MODE_CTRL_MODE_HOST:
  1706. s = "Host Controller"; break;
  1707. default:
  1708. s = "None"; break;
  1709. }
  1710. s;
  1711. } ));
  1712. size -= t;
  1713. next += t;
  1714. tmp_reg = fsl_readl(&dr_regs->endptsetupstat);
  1715. t = scnprintf(next, size,
  1716. "Endpoint Setup Status Reg: SETUP on ep 0x%x\n\n",
  1717. (tmp_reg & EP_SETUP_STATUS_MASK));
  1718. size -= t;
  1719. next += t;
  1720. for (i = 0; i < udc->max_ep / 2; i++) {
  1721. tmp_reg = fsl_readl(&dr_regs->endptctrl[i]);
  1722. t = scnprintf(next, size, "EP Ctrl Reg [0x%x]: = [0x%x]\n",
  1723. i, tmp_reg);
  1724. size -= t;
  1725. next += t;
  1726. }
  1727. tmp_reg = fsl_readl(&dr_regs->endpointprime);
  1728. t = scnprintf(next, size, "EP Prime Reg = [0x%x]\n\n", tmp_reg);
  1729. size -= t;
  1730. next += t;
  1731. #ifndef CONFIG_ARCH_MXC
  1732. tmp_reg = usb_sys_regs->snoop1;
  1733. t = scnprintf(next, size, "Snoop1 Reg : = [0x%x]\n\n", tmp_reg);
  1734. size -= t;
  1735. next += t;
  1736. tmp_reg = usb_sys_regs->control;
  1737. t = scnprintf(next, size, "General Control Reg : = [0x%x]\n\n",
  1738. tmp_reg);
  1739. size -= t;
  1740. next += t;
  1741. #endif
  1742. /* ------fsl_udc, fsl_ep, fsl_request structure information ----- */
  1743. ep = &udc->eps[0];
  1744. t = scnprintf(next, size, "For %s Maxpkt is 0x%x index is 0x%x\n",
  1745. ep->ep.name, ep_maxpacket(ep), ep_index(ep));
  1746. size -= t;
  1747. next += t;
  1748. if (list_empty(&ep->queue)) {
  1749. t = scnprintf(next, size, "its req queue is empty\n\n");
  1750. size -= t;
  1751. next += t;
  1752. } else {
  1753. list_for_each_entry(req, &ep->queue, queue) {
  1754. t = scnprintf(next, size,
  1755. "req %p actual 0x%x length 0x%x buf %p\n",
  1756. &req->req, req->req.actual,
  1757. req->req.length, req->req.buf);
  1758. size -= t;
  1759. next += t;
  1760. }
  1761. }
  1762. /* other gadget->eplist ep */
  1763. list_for_each_entry(ep, &udc->gadget.ep_list, ep.ep_list) {
  1764. if (ep->desc) {
  1765. t = scnprintf(next, size,
  1766. "\nFor %s Maxpkt is 0x%x "
  1767. "index is 0x%x\n",
  1768. ep->ep.name, ep_maxpacket(ep),
  1769. ep_index(ep));
  1770. size -= t;
  1771. next += t;
  1772. if (list_empty(&ep->queue)) {
  1773. t = scnprintf(next, size,
  1774. "its req queue is empty\n\n");
  1775. size -= t;
  1776. next += t;
  1777. } else {
  1778. list_for_each_entry(req, &ep->queue, queue) {
  1779. t = scnprintf(next, size,
  1780. "req %p actual 0x%x length "
  1781. "0x%x buf %p\n",
  1782. &req->req, req->req.actual,
  1783. req->req.length, req->req.buf);
  1784. size -= t;
  1785. next += t;
  1786. } /* end for each_entry of ep req */
  1787. } /* end for else */
  1788. } /* end for if(ep->queue) */
  1789. } /* end (ep->desc) */
  1790. spin_unlock_irqrestore(&udc->lock, flags);
  1791. *eof = 1;
  1792. return count - size;
  1793. }
  1794. #define create_proc_file() create_proc_read_entry(proc_filename, \
  1795. 0, NULL, fsl_proc_read, NULL)
  1796. #define remove_proc_file() remove_proc_entry(proc_filename, NULL)
  1797. #else /* !CONFIG_USB_GADGET_DEBUG_FILES */
  1798. #define create_proc_file() do {} while (0)
  1799. #define remove_proc_file() do {} while (0)
  1800. #endif /* CONFIG_USB_GADGET_DEBUG_FILES */
  1801. /*-------------------------------------------------------------------------*/
  1802. /* Release udc structures */
  1803. static void fsl_udc_release(struct device *dev)
  1804. {
  1805. complete(udc_controller->done);
  1806. dma_free_coherent(dev->parent, udc_controller->ep_qh_size,
  1807. udc_controller->ep_qh, udc_controller->ep_qh_dma);
  1808. kfree(udc_controller);
  1809. }
  1810. /******************************************************************
  1811. Internal structure setup functions
  1812. *******************************************************************/
  1813. /*------------------------------------------------------------------
  1814. * init resource for globle controller
  1815. * Return the udc handle on success or NULL on failure
  1816. ------------------------------------------------------------------*/
  1817. static int __init struct_udc_setup(struct fsl_udc *udc,
  1818. struct platform_device *pdev)
  1819. {
  1820. struct fsl_usb2_platform_data *pdata;
  1821. size_t size;
  1822. pdata = pdev->dev.platform_data;
  1823. udc->phy_mode = pdata->phy_mode;
  1824. udc->eps = kzalloc(sizeof(struct fsl_ep) * udc->max_ep, GFP_KERNEL);
  1825. if (!udc->eps) {
  1826. ERR("malloc fsl_ep failed\n");
  1827. return -1;
  1828. }
  1829. /* initialized QHs, take care of alignment */
  1830. size = udc->max_ep * sizeof(struct ep_queue_head);
  1831. if (size < QH_ALIGNMENT)
  1832. size = QH_ALIGNMENT;
  1833. else if ((size % QH_ALIGNMENT) != 0) {
  1834. size += QH_ALIGNMENT + 1;
  1835. size &= ~(QH_ALIGNMENT - 1);
  1836. }
  1837. udc->ep_qh = dma_alloc_coherent(&pdev->dev, size,
  1838. &udc->ep_qh_dma, GFP_KERNEL);
  1839. if (!udc->ep_qh) {
  1840. ERR("malloc QHs for udc failed\n");
  1841. kfree(udc->eps);
  1842. return -1;
  1843. }
  1844. udc->ep_qh_size = size;
  1845. /* Initialize ep0 status request structure */
  1846. /* FIXME: fsl_alloc_request() ignores ep argument */
  1847. udc->status_req = container_of(fsl_alloc_request(NULL, GFP_KERNEL),
  1848. struct fsl_req, req);
  1849. /* allocate a small amount of memory to get valid address */
  1850. udc->status_req->req.buf = kmalloc(8, GFP_KERNEL);
  1851. udc->status_req->req.dma = virt_to_phys(udc->status_req->req.buf);
  1852. udc->resume_state = USB_STATE_NOTATTACHED;
  1853. udc->usb_state = USB_STATE_POWERED;
  1854. udc->ep0_dir = 0;
  1855. udc->remote_wakeup = 0; /* default to 0 on reset */
  1856. return 0;
  1857. }
  1858. /*----------------------------------------------------------------
  1859. * Setup the fsl_ep struct for eps
  1860. * Link fsl_ep->ep to gadget->ep_list
  1861. * ep0out is not used so do nothing here
  1862. * ep0in should be taken care
  1863. *--------------------------------------------------------------*/
  1864. static int __init struct_ep_setup(struct fsl_udc *udc, unsigned char index,
  1865. char *name, int link)
  1866. {
  1867. struct fsl_ep *ep = &udc->eps[index];
  1868. ep->udc = udc;
  1869. strcpy(ep->name, name);
  1870. ep->ep.name = ep->name;
  1871. ep->ep.ops = &fsl_ep_ops;
  1872. ep->stopped = 0;
  1873. /* for ep0: maxP defined in desc
  1874. * for other eps, maxP is set by epautoconfig() called by gadget layer
  1875. */
  1876. ep->ep.maxpacket = (unsigned short) ~0;
  1877. /* the queue lists any req for this ep */
  1878. INIT_LIST_HEAD(&ep->queue);
  1879. /* gagdet.ep_list used for ep_autoconfig so no ep0 */
  1880. if (link)
  1881. list_add_tail(&ep->ep.ep_list, &udc->gadget.ep_list);
  1882. ep->gadget = &udc->gadget;
  1883. ep->qh = &udc->ep_qh[index];
  1884. return 0;
  1885. }
  1886. /* Driver probe function
  1887. * all intialization operations implemented here except enabling usb_intr reg
  1888. * board setup should have been done in the platform code
  1889. */
  1890. static int __init fsl_udc_probe(struct platform_device *pdev)
  1891. {
  1892. struct resource *res;
  1893. int ret = -ENODEV;
  1894. unsigned int i;
  1895. u32 dccparams;
  1896. if (strcmp(pdev->name, driver_name)) {
  1897. VDBG("Wrong device");
  1898. return -ENODEV;
  1899. }
  1900. udc_controller = kzalloc(sizeof(struct fsl_udc), GFP_KERNEL);
  1901. if (udc_controller == NULL) {
  1902. ERR("malloc udc failed\n");
  1903. return -ENOMEM;
  1904. }
  1905. spin_lock_init(&udc_controller->lock);
  1906. udc_controller->stopped = 1;
  1907. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1908. if (!res) {
  1909. ret = -ENXIO;
  1910. goto err_kfree;
  1911. }
  1912. if (!request_mem_region(res->start, res->end - res->start + 1,
  1913. driver_name)) {
  1914. ERR("request mem region for %s failed\n", pdev->name);
  1915. ret = -EBUSY;
  1916. goto err_kfree;
  1917. }
  1918. dr_regs = ioremap(res->start, resource_size(res));
  1919. if (!dr_regs) {
  1920. ret = -ENOMEM;
  1921. goto err_release_mem_region;
  1922. }
  1923. #ifndef CONFIG_ARCH_MXC
  1924. usb_sys_regs = (struct usb_sys_interface *)
  1925. ((u32)dr_regs + USB_DR_SYS_OFFSET);
  1926. #endif
  1927. /* Initialize USB clocks */
  1928. ret = fsl_udc_clk_init(pdev);
  1929. if (ret < 0)
  1930. goto err_iounmap_noclk;
  1931. /* Read Device Controller Capability Parameters register */
  1932. dccparams = fsl_readl(&dr_regs->dccparams);
  1933. if (!(dccparams & DCCPARAMS_DC)) {
  1934. ERR("This SOC doesn't support device role\n");
  1935. ret = -ENODEV;
  1936. goto err_iounmap;
  1937. }
  1938. /* Get max device endpoints */
  1939. /* DEN is bidirectional ep number, max_ep doubles the number */
  1940. udc_controller->max_ep = (dccparams & DCCPARAMS_DEN_MASK) * 2;
  1941. udc_controller->irq = platform_get_irq(pdev, 0);
  1942. if (!udc_controller->irq) {
  1943. ret = -ENODEV;
  1944. goto err_iounmap;
  1945. }
  1946. ret = request_irq(udc_controller->irq, fsl_udc_irq, IRQF_SHARED,
  1947. driver_name, udc_controller);
  1948. if (ret != 0) {
  1949. ERR("cannot request irq %d err %d\n",
  1950. udc_controller->irq, ret);
  1951. goto err_iounmap;
  1952. }
  1953. /* Initialize the udc structure including QH member and other member */
  1954. if (struct_udc_setup(udc_controller, pdev)) {
  1955. ERR("Can't initialize udc data structure\n");
  1956. ret = -ENOMEM;
  1957. goto err_free_irq;
  1958. }
  1959. /* initialize usb hw reg except for regs for EP,
  1960. * leave usbintr reg untouched */
  1961. dr_controller_setup(udc_controller);
  1962. fsl_udc_clk_finalize(pdev);
  1963. /* Setup gadget structure */
  1964. udc_controller->gadget.ops = &fsl_gadget_ops;
  1965. udc_controller->gadget.is_dualspeed = 1;
  1966. udc_controller->gadget.ep0 = &udc_controller->eps[0].ep;
  1967. INIT_LIST_HEAD(&udc_controller->gadget.ep_list);
  1968. udc_controller->gadget.speed = USB_SPEED_UNKNOWN;
  1969. udc_controller->gadget.name = driver_name;
  1970. /* Setup gadget.dev and register with kernel */
  1971. dev_set_name(&udc_controller->gadget.dev, "gadget");
  1972. udc_controller->gadget.dev.release = fsl_udc_release;
  1973. udc_controller->gadget.dev.parent = &pdev->dev;
  1974. ret = device_register(&udc_controller->gadget.dev);
  1975. if (ret < 0)
  1976. goto err_free_irq;
  1977. /* setup QH and epctrl for ep0 */
  1978. ep0_setup(udc_controller);
  1979. /* setup udc->eps[] for ep0 */
  1980. struct_ep_setup(udc_controller, 0, "ep0", 0);
  1981. /* for ep0: the desc defined here;
  1982. * for other eps, gadget layer called ep_enable with defined desc
  1983. */
  1984. udc_controller->eps[0].desc = &fsl_ep0_desc;
  1985. udc_controller->eps[0].ep.maxpacket = USB_MAX_CTRL_PAYLOAD;
  1986. /* setup the udc->eps[] for non-control endpoints and link
  1987. * to gadget.ep_list */
  1988. for (i = 1; i < (int)(udc_controller->max_ep / 2); i++) {
  1989. char name[14];
  1990. sprintf(name, "ep%dout", i);
  1991. struct_ep_setup(udc_controller, i * 2, name, 1);
  1992. sprintf(name, "ep%din", i);
  1993. struct_ep_setup(udc_controller, i * 2 + 1, name, 1);
  1994. }
  1995. /* use dma_pool for TD management */
  1996. udc_controller->td_pool = dma_pool_create("udc_td", &pdev->dev,
  1997. sizeof(struct ep_td_struct),
  1998. DTD_ALIGNMENT, UDC_DMA_BOUNDARY);
  1999. if (udc_controller->td_pool == NULL) {
  2000. ret = -ENOMEM;
  2001. goto err_unregister;
  2002. }
  2003. create_proc_file();
  2004. return 0;
  2005. err_unregister:
  2006. device_unregister(&udc_controller->gadget.dev);
  2007. err_free_irq:
  2008. free_irq(udc_controller->irq, udc_controller);
  2009. err_iounmap:
  2010. fsl_udc_clk_release();
  2011. err_iounmap_noclk:
  2012. iounmap(dr_regs);
  2013. err_release_mem_region:
  2014. release_mem_region(res->start, res->end - res->start + 1);
  2015. err_kfree:
  2016. kfree(udc_controller);
  2017. udc_controller = NULL;
  2018. return ret;
  2019. }
  2020. /* Driver removal function
  2021. * Free resources and finish pending transactions
  2022. */
  2023. static int __exit fsl_udc_remove(struct platform_device *pdev)
  2024. {
  2025. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2026. DECLARE_COMPLETION(done);
  2027. if (!udc_controller)
  2028. return -ENODEV;
  2029. udc_controller->done = &done;
  2030. fsl_udc_clk_release();
  2031. /* DR has been stopped in usb_gadget_unregister_driver() */
  2032. remove_proc_file();
  2033. /* Free allocated memory */
  2034. kfree(udc_controller->status_req->req.buf);
  2035. kfree(udc_controller->status_req);
  2036. kfree(udc_controller->eps);
  2037. dma_pool_destroy(udc_controller->td_pool);
  2038. free_irq(udc_controller->irq, udc_controller);
  2039. iounmap(dr_regs);
  2040. release_mem_region(res->start, res->end - res->start + 1);
  2041. device_unregister(&udc_controller->gadget.dev);
  2042. /* free udc --wait for the release() finished */
  2043. wait_for_completion(&done);
  2044. return 0;
  2045. }
  2046. /*-----------------------------------------------------------------
  2047. * Modify Power management attributes
  2048. * Used by OTG statemachine to disable gadget temporarily
  2049. -----------------------------------------------------------------*/
  2050. static int fsl_udc_suspend(struct platform_device *pdev, pm_message_t state)
  2051. {
  2052. dr_controller_stop(udc_controller);
  2053. return 0;
  2054. }
  2055. /*-----------------------------------------------------------------
  2056. * Invoked on USB resume. May be called in_interrupt.
  2057. * Here we start the DR controller and enable the irq
  2058. *-----------------------------------------------------------------*/
  2059. static int fsl_udc_resume(struct platform_device *pdev)
  2060. {
  2061. /* Enable DR irq reg and set controller Run */
  2062. if (udc_controller->stopped) {
  2063. dr_controller_setup(udc_controller);
  2064. dr_controller_run(udc_controller);
  2065. }
  2066. udc_controller->usb_state = USB_STATE_ATTACHED;
  2067. udc_controller->ep0_state = WAIT_FOR_SETUP;
  2068. udc_controller->ep0_dir = 0;
  2069. return 0;
  2070. }
  2071. /*-------------------------------------------------------------------------
  2072. Register entry point for the peripheral controller driver
  2073. --------------------------------------------------------------------------*/
  2074. static struct platform_driver udc_driver = {
  2075. .remove = __exit_p(fsl_udc_remove),
  2076. /* these suspend and resume are not usb suspend and resume */
  2077. .suspend = fsl_udc_suspend,
  2078. .resume = fsl_udc_resume,
  2079. .driver = {
  2080. .name = (char *)driver_name,
  2081. .owner = THIS_MODULE,
  2082. },
  2083. };
  2084. static int __init udc_init(void)
  2085. {
  2086. printk(KERN_INFO "%s (%s)\n", driver_desc, DRIVER_VERSION);
  2087. return platform_driver_probe(&udc_driver, fsl_udc_probe);
  2088. }
  2089. module_init(udc_init);
  2090. static void __exit udc_exit(void)
  2091. {
  2092. platform_driver_unregister(&udc_driver);
  2093. printk(KERN_WARNING "%s unregistered\n", driver_desc);
  2094. }
  2095. module_exit(udc_exit);
  2096. MODULE_DESCRIPTION(DRIVER_DESC);
  2097. MODULE_AUTHOR(DRIVER_AUTHOR);
  2098. MODULE_LICENSE("GPL");
  2099. MODULE_ALIAS("platform:fsl-usb2-udc");