scan.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437
  1. /*
  2. * Sonics Silicon Backplane
  3. * Bus scanning
  4. *
  5. * Copyright (C) 2005-2007 Michael Buesch <mb@bu3sch.de>
  6. * Copyright (C) 2005 Martin Langer <martin-langer@gmx.de>
  7. * Copyright (C) 2005 Stefano Brivio <st3@riseup.net>
  8. * Copyright (C) 2005 Danny van Dyk <kugelfang@gentoo.org>
  9. * Copyright (C) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  10. * Copyright (C) 2006 Broadcom Corporation.
  11. *
  12. * Licensed under the GNU/GPL. See COPYING for details.
  13. */
  14. #include <linux/ssb/ssb.h>
  15. #include <linux/ssb/ssb_regs.h>
  16. #include <linux/pci.h>
  17. #include <linux/io.h>
  18. #include <pcmcia/cistpl.h>
  19. #include <pcmcia/ds.h>
  20. #include "ssb_private.h"
  21. const char *ssb_core_name(u16 coreid)
  22. {
  23. switch (coreid) {
  24. case SSB_DEV_CHIPCOMMON:
  25. return "ChipCommon";
  26. case SSB_DEV_ILINE20:
  27. return "ILine 20";
  28. case SSB_DEV_SDRAM:
  29. return "SDRAM";
  30. case SSB_DEV_PCI:
  31. return "PCI";
  32. case SSB_DEV_MIPS:
  33. return "MIPS";
  34. case SSB_DEV_ETHERNET:
  35. return "Fast Ethernet";
  36. case SSB_DEV_V90:
  37. return "V90";
  38. case SSB_DEV_USB11_HOSTDEV:
  39. return "USB 1.1 Hostdev";
  40. case SSB_DEV_ADSL:
  41. return "ADSL";
  42. case SSB_DEV_ILINE100:
  43. return "ILine 100";
  44. case SSB_DEV_IPSEC:
  45. return "IPSEC";
  46. case SSB_DEV_PCMCIA:
  47. return "PCMCIA";
  48. case SSB_DEV_INTERNAL_MEM:
  49. return "Internal Memory";
  50. case SSB_DEV_MEMC_SDRAM:
  51. return "MEMC SDRAM";
  52. case SSB_DEV_EXTIF:
  53. return "EXTIF";
  54. case SSB_DEV_80211:
  55. return "IEEE 802.11";
  56. case SSB_DEV_MIPS_3302:
  57. return "MIPS 3302";
  58. case SSB_DEV_USB11_HOST:
  59. return "USB 1.1 Host";
  60. case SSB_DEV_USB11_DEV:
  61. return "USB 1.1 Device";
  62. case SSB_DEV_USB20_HOST:
  63. return "USB 2.0 Host";
  64. case SSB_DEV_USB20_DEV:
  65. return "USB 2.0 Device";
  66. case SSB_DEV_SDIO_HOST:
  67. return "SDIO Host";
  68. case SSB_DEV_ROBOSWITCH:
  69. return "Roboswitch";
  70. case SSB_DEV_PARA_ATA:
  71. return "PATA";
  72. case SSB_DEV_SATA_XORDMA:
  73. return "SATA XOR-DMA";
  74. case SSB_DEV_ETHERNET_GBIT:
  75. return "GBit Ethernet";
  76. case SSB_DEV_PCIE:
  77. return "PCI-E";
  78. case SSB_DEV_MIMO_PHY:
  79. return "MIMO PHY";
  80. case SSB_DEV_SRAM_CTRLR:
  81. return "SRAM Controller";
  82. case SSB_DEV_MINI_MACPHY:
  83. return "Mini MACPHY";
  84. case SSB_DEV_ARM_1176:
  85. return "ARM 1176";
  86. case SSB_DEV_ARM_7TDMI:
  87. return "ARM 7TDMI";
  88. }
  89. return "UNKNOWN";
  90. }
  91. static u16 pcidev_to_chipid(struct pci_dev *pci_dev)
  92. {
  93. u16 chipid_fallback = 0;
  94. switch (pci_dev->device) {
  95. case 0x4301:
  96. chipid_fallback = 0x4301;
  97. break;
  98. case 0x4305 ... 0x4307:
  99. chipid_fallback = 0x4307;
  100. break;
  101. case 0x4403:
  102. chipid_fallback = 0x4402;
  103. break;
  104. case 0x4610 ... 0x4615:
  105. chipid_fallback = 0x4610;
  106. break;
  107. case 0x4710 ... 0x4715:
  108. chipid_fallback = 0x4710;
  109. break;
  110. case 0x4320 ... 0x4325:
  111. chipid_fallback = 0x4309;
  112. break;
  113. case PCI_DEVICE_ID_BCM4401:
  114. case PCI_DEVICE_ID_BCM4401B0:
  115. case PCI_DEVICE_ID_BCM4401B1:
  116. chipid_fallback = 0x4401;
  117. break;
  118. default:
  119. ssb_printk(KERN_ERR PFX
  120. "PCI-ID not in fallback list\n");
  121. }
  122. return chipid_fallback;
  123. }
  124. static u8 chipid_to_nrcores(u16 chipid)
  125. {
  126. switch (chipid) {
  127. case 0x5365:
  128. return 7;
  129. case 0x4306:
  130. return 6;
  131. case 0x4310:
  132. return 8;
  133. case 0x4307:
  134. case 0x4301:
  135. return 5;
  136. case 0x4401:
  137. case 0x4402:
  138. return 3;
  139. case 0x4710:
  140. case 0x4610:
  141. case 0x4704:
  142. return 9;
  143. default:
  144. ssb_printk(KERN_ERR PFX
  145. "CHIPID not in nrcores fallback list\n");
  146. }
  147. return 1;
  148. }
  149. static u32 scan_read32(struct ssb_bus *bus, u8 current_coreidx,
  150. u16 offset)
  151. {
  152. u32 lo, hi;
  153. switch (bus->bustype) {
  154. case SSB_BUSTYPE_SSB:
  155. offset += current_coreidx * SSB_CORE_SIZE;
  156. break;
  157. case SSB_BUSTYPE_PCI:
  158. break;
  159. case SSB_BUSTYPE_PCMCIA:
  160. if (offset >= 0x800) {
  161. ssb_pcmcia_switch_segment(bus, 1);
  162. offset -= 0x800;
  163. } else
  164. ssb_pcmcia_switch_segment(bus, 0);
  165. lo = readw(bus->mmio + offset);
  166. hi = readw(bus->mmio + offset + 2);
  167. return lo | (hi << 16);
  168. case SSB_BUSTYPE_SDIO:
  169. offset += current_coreidx * SSB_CORE_SIZE;
  170. return ssb_sdio_scan_read32(bus, offset);
  171. }
  172. return readl(bus->mmio + offset);
  173. }
  174. static int scan_switchcore(struct ssb_bus *bus, u8 coreidx)
  175. {
  176. switch (bus->bustype) {
  177. case SSB_BUSTYPE_SSB:
  178. break;
  179. case SSB_BUSTYPE_PCI:
  180. return ssb_pci_switch_coreidx(bus, coreidx);
  181. case SSB_BUSTYPE_PCMCIA:
  182. return ssb_pcmcia_switch_coreidx(bus, coreidx);
  183. case SSB_BUSTYPE_SDIO:
  184. return ssb_sdio_scan_switch_coreidx(bus, coreidx);
  185. }
  186. return 0;
  187. }
  188. void ssb_iounmap(struct ssb_bus *bus)
  189. {
  190. switch (bus->bustype) {
  191. case SSB_BUSTYPE_SSB:
  192. case SSB_BUSTYPE_PCMCIA:
  193. iounmap(bus->mmio);
  194. break;
  195. case SSB_BUSTYPE_PCI:
  196. #ifdef CONFIG_SSB_PCIHOST
  197. pci_iounmap(bus->host_pci, bus->mmio);
  198. #else
  199. SSB_BUG_ON(1); /* Can't reach this code. */
  200. #endif
  201. break;
  202. case SSB_BUSTYPE_SDIO:
  203. break;
  204. }
  205. bus->mmio = NULL;
  206. bus->mapped_device = NULL;
  207. }
  208. static void __iomem *ssb_ioremap(struct ssb_bus *bus,
  209. unsigned long baseaddr)
  210. {
  211. void __iomem *mmio = NULL;
  212. switch (bus->bustype) {
  213. case SSB_BUSTYPE_SSB:
  214. /* Only map the first core for now. */
  215. /* fallthrough... */
  216. case SSB_BUSTYPE_PCMCIA:
  217. mmio = ioremap(baseaddr, SSB_CORE_SIZE);
  218. break;
  219. case SSB_BUSTYPE_PCI:
  220. #ifdef CONFIG_SSB_PCIHOST
  221. mmio = pci_iomap(bus->host_pci, 0, ~0UL);
  222. #else
  223. SSB_BUG_ON(1); /* Can't reach this code. */
  224. #endif
  225. break;
  226. case SSB_BUSTYPE_SDIO:
  227. /* Nothing to ioremap in the SDIO case, just fake it */
  228. mmio = (void __iomem *)baseaddr;
  229. break;
  230. }
  231. return mmio;
  232. }
  233. static int we_support_multiple_80211_cores(struct ssb_bus *bus)
  234. {
  235. /* More than one 802.11 core is only supported by special chips.
  236. * There are chips with two 802.11 cores, but with dangling
  237. * pins on the second core. Be careful and reject them here.
  238. */
  239. #ifdef CONFIG_SSB_PCIHOST
  240. if (bus->bustype == SSB_BUSTYPE_PCI) {
  241. if (bus->host_pci->vendor == PCI_VENDOR_ID_BROADCOM &&
  242. bus->host_pci->device == 0x4324)
  243. return 1;
  244. }
  245. #endif /* CONFIG_SSB_PCIHOST */
  246. return 0;
  247. }
  248. int ssb_bus_scan(struct ssb_bus *bus,
  249. unsigned long baseaddr)
  250. {
  251. int err = -ENOMEM;
  252. void __iomem *mmio;
  253. u32 idhi, cc, rev, tmp;
  254. int dev_i, i;
  255. struct ssb_device *dev;
  256. int nr_80211_cores = 0;
  257. mmio = ssb_ioremap(bus, baseaddr);
  258. if (!mmio)
  259. goto out;
  260. bus->mmio = mmio;
  261. err = scan_switchcore(bus, 0); /* Switch to first core */
  262. if (err)
  263. goto err_unmap;
  264. idhi = scan_read32(bus, 0, SSB_IDHIGH);
  265. cc = (idhi & SSB_IDHIGH_CC) >> SSB_IDHIGH_CC_SHIFT;
  266. rev = (idhi & SSB_IDHIGH_RCLO);
  267. rev |= (idhi & SSB_IDHIGH_RCHI) >> SSB_IDHIGH_RCHI_SHIFT;
  268. bus->nr_devices = 0;
  269. if (cc == SSB_DEV_CHIPCOMMON) {
  270. tmp = scan_read32(bus, 0, SSB_CHIPCO_CHIPID);
  271. bus->chip_id = (tmp & SSB_CHIPCO_IDMASK);
  272. bus->chip_rev = (tmp & SSB_CHIPCO_REVMASK) >>
  273. SSB_CHIPCO_REVSHIFT;
  274. bus->chip_package = (tmp & SSB_CHIPCO_PACKMASK) >>
  275. SSB_CHIPCO_PACKSHIFT;
  276. if (rev >= 4) {
  277. bus->nr_devices = (tmp & SSB_CHIPCO_NRCORESMASK) >>
  278. SSB_CHIPCO_NRCORESSHIFT;
  279. }
  280. tmp = scan_read32(bus, 0, SSB_CHIPCO_CAP);
  281. bus->chipco.capabilities = tmp;
  282. } else {
  283. if (bus->bustype == SSB_BUSTYPE_PCI) {
  284. bus->chip_id = pcidev_to_chipid(bus->host_pci);
  285. pci_read_config_word(bus->host_pci, PCI_REVISION_ID,
  286. &bus->chip_rev);
  287. bus->chip_package = 0;
  288. } else {
  289. bus->chip_id = 0x4710;
  290. bus->chip_rev = 0;
  291. bus->chip_package = 0;
  292. }
  293. }
  294. if (!bus->nr_devices)
  295. bus->nr_devices = chipid_to_nrcores(bus->chip_id);
  296. if (bus->nr_devices > ARRAY_SIZE(bus->devices)) {
  297. ssb_printk(KERN_ERR PFX
  298. "More than %d ssb cores found (%d)\n",
  299. SSB_MAX_NR_CORES, bus->nr_devices);
  300. goto err_unmap;
  301. }
  302. if (bus->bustype == SSB_BUSTYPE_SSB) {
  303. /* Now that we know the number of cores,
  304. * remap the whole IO space for all cores.
  305. */
  306. err = -ENOMEM;
  307. iounmap(mmio);
  308. mmio = ioremap(baseaddr, SSB_CORE_SIZE * bus->nr_devices);
  309. if (!mmio)
  310. goto out;
  311. bus->mmio = mmio;
  312. }
  313. /* Fetch basic information about each core/device */
  314. for (i = 0, dev_i = 0; i < bus->nr_devices; i++) {
  315. err = scan_switchcore(bus, i);
  316. if (err)
  317. goto err_unmap;
  318. dev = &(bus->devices[dev_i]);
  319. idhi = scan_read32(bus, i, SSB_IDHIGH);
  320. dev->id.coreid = (idhi & SSB_IDHIGH_CC) >> SSB_IDHIGH_CC_SHIFT;
  321. dev->id.revision = (idhi & SSB_IDHIGH_RCLO);
  322. dev->id.revision |= (idhi & SSB_IDHIGH_RCHI) >> SSB_IDHIGH_RCHI_SHIFT;
  323. dev->id.vendor = (idhi & SSB_IDHIGH_VC) >> SSB_IDHIGH_VC_SHIFT;
  324. dev->core_index = i;
  325. dev->bus = bus;
  326. dev->ops = bus->ops;
  327. printk(KERN_DEBUG PFX
  328. "Core %d found: %s "
  329. "(cc 0x%03X, rev 0x%02X, vendor 0x%04X)\n",
  330. i, ssb_core_name(dev->id.coreid),
  331. dev->id.coreid, dev->id.revision, dev->id.vendor);
  332. switch (dev->id.coreid) {
  333. case SSB_DEV_80211:
  334. nr_80211_cores++;
  335. if (nr_80211_cores > 1) {
  336. if (!we_support_multiple_80211_cores(bus)) {
  337. ssb_dprintk(KERN_INFO PFX "Ignoring additional "
  338. "802.11 core\n");
  339. continue;
  340. }
  341. }
  342. break;
  343. case SSB_DEV_EXTIF:
  344. #ifdef CONFIG_SSB_DRIVER_EXTIF
  345. if (bus->extif.dev) {
  346. ssb_printk(KERN_WARNING PFX
  347. "WARNING: Multiple EXTIFs found\n");
  348. break;
  349. }
  350. bus->extif.dev = dev;
  351. #endif /* CONFIG_SSB_DRIVER_EXTIF */
  352. break;
  353. case SSB_DEV_CHIPCOMMON:
  354. if (bus->chipco.dev) {
  355. ssb_printk(KERN_WARNING PFX
  356. "WARNING: Multiple ChipCommon found\n");
  357. break;
  358. }
  359. bus->chipco.dev = dev;
  360. break;
  361. case SSB_DEV_MIPS:
  362. case SSB_DEV_MIPS_3302:
  363. #ifdef CONFIG_SSB_DRIVER_MIPS
  364. if (bus->mipscore.dev) {
  365. ssb_printk(KERN_WARNING PFX
  366. "WARNING: Multiple MIPS cores found\n");
  367. break;
  368. }
  369. bus->mipscore.dev = dev;
  370. #endif /* CONFIG_SSB_DRIVER_MIPS */
  371. break;
  372. case SSB_DEV_PCI:
  373. case SSB_DEV_PCIE:
  374. #ifdef CONFIG_SSB_DRIVER_PCICORE
  375. if (bus->bustype == SSB_BUSTYPE_PCI) {
  376. /* Ignore PCI cores on PCI-E cards.
  377. * Ignore PCI-E cores on PCI cards. */
  378. if (dev->id.coreid == SSB_DEV_PCI) {
  379. if (pci_is_pcie(bus->host_pci))
  380. continue;
  381. } else {
  382. if (!pci_is_pcie(bus->host_pci))
  383. continue;
  384. }
  385. }
  386. if (bus->pcicore.dev) {
  387. ssb_printk(KERN_WARNING PFX
  388. "WARNING: Multiple PCI(E) cores found\n");
  389. break;
  390. }
  391. bus->pcicore.dev = dev;
  392. #endif /* CONFIG_SSB_DRIVER_PCICORE */
  393. break;
  394. default:
  395. break;
  396. }
  397. dev_i++;
  398. }
  399. bus->nr_devices = dev_i;
  400. err = 0;
  401. out:
  402. return err;
  403. err_unmap:
  404. ssb_iounmap(bus);
  405. goto out;
  406. }