spi_s3c64xx.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248
  1. /* linux/drivers/spi/spi_s3c64xx.c
  2. *
  3. * Copyright (C) 2009 Samsung Electronics Ltd.
  4. * Jaswinder Singh <jassi.brar@samsung.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. */
  20. #include <linux/init.h>
  21. #include <linux/module.h>
  22. #include <linux/workqueue.h>
  23. #include <linux/delay.h>
  24. #include <linux/clk.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/spi/spi.h>
  28. #include <mach/dma.h>
  29. #include <plat/s3c64xx-spi.h>
  30. /* Registers and bit-fields */
  31. #define S3C64XX_SPI_CH_CFG 0x00
  32. #define S3C64XX_SPI_CLK_CFG 0x04
  33. #define S3C64XX_SPI_MODE_CFG 0x08
  34. #define S3C64XX_SPI_SLAVE_SEL 0x0C
  35. #define S3C64XX_SPI_INT_EN 0x10
  36. #define S3C64XX_SPI_STATUS 0x14
  37. #define S3C64XX_SPI_TX_DATA 0x18
  38. #define S3C64XX_SPI_RX_DATA 0x1C
  39. #define S3C64XX_SPI_PACKET_CNT 0x20
  40. #define S3C64XX_SPI_PENDING_CLR 0x24
  41. #define S3C64XX_SPI_SWAP_CFG 0x28
  42. #define S3C64XX_SPI_FB_CLK 0x2C
  43. #define S3C64XX_SPI_CH_HS_EN (1<<6) /* High Speed Enable */
  44. #define S3C64XX_SPI_CH_SW_RST (1<<5)
  45. #define S3C64XX_SPI_CH_SLAVE (1<<4)
  46. #define S3C64XX_SPI_CPOL_L (1<<3)
  47. #define S3C64XX_SPI_CPHA_B (1<<2)
  48. #define S3C64XX_SPI_CH_RXCH_ON (1<<1)
  49. #define S3C64XX_SPI_CH_TXCH_ON (1<<0)
  50. #define S3C64XX_SPI_CLKSEL_SRCMSK (3<<9)
  51. #define S3C64XX_SPI_CLKSEL_SRCSHFT 9
  52. #define S3C64XX_SPI_ENCLK_ENABLE (1<<8)
  53. #define S3C64XX_SPI_PSR_MASK 0xff
  54. #define S3C64XX_SPI_MODE_CH_TSZ_BYTE (0<<29)
  55. #define S3C64XX_SPI_MODE_CH_TSZ_HALFWORD (1<<29)
  56. #define S3C64XX_SPI_MODE_CH_TSZ_WORD (2<<29)
  57. #define S3C64XX_SPI_MODE_CH_TSZ_MASK (3<<29)
  58. #define S3C64XX_SPI_MODE_BUS_TSZ_BYTE (0<<17)
  59. #define S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD (1<<17)
  60. #define S3C64XX_SPI_MODE_BUS_TSZ_WORD (2<<17)
  61. #define S3C64XX_SPI_MODE_BUS_TSZ_MASK (3<<17)
  62. #define S3C64XX_SPI_MODE_RXDMA_ON (1<<2)
  63. #define S3C64XX_SPI_MODE_TXDMA_ON (1<<1)
  64. #define S3C64XX_SPI_MODE_4BURST (1<<0)
  65. #define S3C64XX_SPI_SLAVE_AUTO (1<<1)
  66. #define S3C64XX_SPI_SLAVE_SIG_INACT (1<<0)
  67. #define S3C64XX_SPI_ACT(c) writel(0, (c)->regs + S3C64XX_SPI_SLAVE_SEL)
  68. #define S3C64XX_SPI_DEACT(c) writel(S3C64XX_SPI_SLAVE_SIG_INACT, \
  69. (c)->regs + S3C64XX_SPI_SLAVE_SEL)
  70. #define S3C64XX_SPI_INT_TRAILING_EN (1<<6)
  71. #define S3C64XX_SPI_INT_RX_OVERRUN_EN (1<<5)
  72. #define S3C64XX_SPI_INT_RX_UNDERRUN_EN (1<<4)
  73. #define S3C64XX_SPI_INT_TX_OVERRUN_EN (1<<3)
  74. #define S3C64XX_SPI_INT_TX_UNDERRUN_EN (1<<2)
  75. #define S3C64XX_SPI_INT_RX_FIFORDY_EN (1<<1)
  76. #define S3C64XX_SPI_INT_TX_FIFORDY_EN (1<<0)
  77. #define S3C64XX_SPI_ST_RX_OVERRUN_ERR (1<<5)
  78. #define S3C64XX_SPI_ST_RX_UNDERRUN_ERR (1<<4)
  79. #define S3C64XX_SPI_ST_TX_OVERRUN_ERR (1<<3)
  80. #define S3C64XX_SPI_ST_TX_UNDERRUN_ERR (1<<2)
  81. #define S3C64XX_SPI_ST_RX_FIFORDY (1<<1)
  82. #define S3C64XX_SPI_ST_TX_FIFORDY (1<<0)
  83. #define S3C64XX_SPI_PACKET_CNT_EN (1<<16)
  84. #define S3C64XX_SPI_PND_TX_UNDERRUN_CLR (1<<4)
  85. #define S3C64XX_SPI_PND_TX_OVERRUN_CLR (1<<3)
  86. #define S3C64XX_SPI_PND_RX_UNDERRUN_CLR (1<<2)
  87. #define S3C64XX_SPI_PND_RX_OVERRUN_CLR (1<<1)
  88. #define S3C64XX_SPI_PND_TRAILING_CLR (1<<0)
  89. #define S3C64XX_SPI_SWAP_RX_HALF_WORD (1<<7)
  90. #define S3C64XX_SPI_SWAP_RX_BYTE (1<<6)
  91. #define S3C64XX_SPI_SWAP_RX_BIT (1<<5)
  92. #define S3C64XX_SPI_SWAP_RX_EN (1<<4)
  93. #define S3C64XX_SPI_SWAP_TX_HALF_WORD (1<<3)
  94. #define S3C64XX_SPI_SWAP_TX_BYTE (1<<2)
  95. #define S3C64XX_SPI_SWAP_TX_BIT (1<<1)
  96. #define S3C64XX_SPI_SWAP_TX_EN (1<<0)
  97. #define S3C64XX_SPI_FBCLK_MSK (3<<0)
  98. #define S3C64XX_SPI_ST_TRLCNTZ(v, i) ((((v) >> (i)->rx_lvl_offset) & \
  99. (((i)->fifo_lvl_mask + 1))) \
  100. ? 1 : 0)
  101. #define S3C64XX_SPI_ST_TX_DONE(v, i) ((((v) >> (i)->rx_lvl_offset) & \
  102. (((i)->fifo_lvl_mask + 1) << 1)) \
  103. ? 1 : 0)
  104. #define TX_FIFO_LVL(v, i) (((v) >> 6) & (i)->fifo_lvl_mask)
  105. #define RX_FIFO_LVL(v, i) (((v) >> (i)->rx_lvl_offset) & (i)->fifo_lvl_mask)
  106. #define S3C64XX_SPI_MAX_TRAILCNT 0x3ff
  107. #define S3C64XX_SPI_TRAILCNT_OFF 19
  108. #define S3C64XX_SPI_TRAILCNT S3C64XX_SPI_MAX_TRAILCNT
  109. #define msecs_to_loops(t) (loops_per_jiffy / 1000 * HZ * t)
  110. #define SUSPND (1<<0)
  111. #define SPIBUSY (1<<1)
  112. #define RXBUSY (1<<2)
  113. #define TXBUSY (1<<3)
  114. /**
  115. * struct s3c64xx_spi_driver_data - Runtime info holder for SPI driver.
  116. * @clk: Pointer to the spi clock.
  117. * @src_clk: Pointer to the clock used to generate SPI signals.
  118. * @master: Pointer to the SPI Protocol master.
  119. * @workqueue: Work queue for the SPI xfer requests.
  120. * @cntrlr_info: Platform specific data for the controller this driver manages.
  121. * @tgl_spi: Pointer to the last CS left untoggled by the cs_change hint.
  122. * @work: Work
  123. * @queue: To log SPI xfer requests.
  124. * @lock: Controller specific lock.
  125. * @state: Set of FLAGS to indicate status.
  126. * @rx_dmach: Controller's DMA channel for Rx.
  127. * @tx_dmach: Controller's DMA channel for Tx.
  128. * @sfr_start: BUS address of SPI controller regs.
  129. * @regs: Pointer to ioremap'ed controller registers.
  130. * @xfer_completion: To indicate completion of xfer task.
  131. * @cur_mode: Stores the active configuration of the controller.
  132. * @cur_bpw: Stores the active bits per word settings.
  133. * @cur_speed: Stores the active xfer clock speed.
  134. */
  135. struct s3c64xx_spi_driver_data {
  136. void __iomem *regs;
  137. struct clk *clk;
  138. struct clk *src_clk;
  139. struct platform_device *pdev;
  140. struct spi_master *master;
  141. struct workqueue_struct *workqueue;
  142. struct s3c64xx_spi_info *cntrlr_info;
  143. struct spi_device *tgl_spi;
  144. struct work_struct work;
  145. struct list_head queue;
  146. spinlock_t lock;
  147. enum dma_ch rx_dmach;
  148. enum dma_ch tx_dmach;
  149. unsigned long sfr_start;
  150. struct completion xfer_completion;
  151. unsigned state;
  152. unsigned cur_mode, cur_bpw;
  153. unsigned cur_speed;
  154. };
  155. static struct s3c2410_dma_client s3c64xx_spi_dma_client = {
  156. .name = "samsung-spi-dma",
  157. };
  158. static void flush_fifo(struct s3c64xx_spi_driver_data *sdd)
  159. {
  160. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  161. void __iomem *regs = sdd->regs;
  162. unsigned long loops;
  163. u32 val;
  164. writel(0, regs + S3C64XX_SPI_PACKET_CNT);
  165. val = readl(regs + S3C64XX_SPI_CH_CFG);
  166. val |= S3C64XX_SPI_CH_SW_RST;
  167. val &= ~S3C64XX_SPI_CH_HS_EN;
  168. writel(val, regs + S3C64XX_SPI_CH_CFG);
  169. /* Flush TxFIFO*/
  170. loops = msecs_to_loops(1);
  171. do {
  172. val = readl(regs + S3C64XX_SPI_STATUS);
  173. } while (TX_FIFO_LVL(val, sci) && loops--);
  174. if (loops == 0)
  175. dev_warn(&sdd->pdev->dev, "Timed out flushing TX FIFO\n");
  176. /* Flush RxFIFO*/
  177. loops = msecs_to_loops(1);
  178. do {
  179. val = readl(regs + S3C64XX_SPI_STATUS);
  180. if (RX_FIFO_LVL(val, sci))
  181. readl(regs + S3C64XX_SPI_RX_DATA);
  182. else
  183. break;
  184. } while (loops--);
  185. if (loops == 0)
  186. dev_warn(&sdd->pdev->dev, "Timed out flushing RX FIFO\n");
  187. val = readl(regs + S3C64XX_SPI_CH_CFG);
  188. val &= ~S3C64XX_SPI_CH_SW_RST;
  189. writel(val, regs + S3C64XX_SPI_CH_CFG);
  190. val = readl(regs + S3C64XX_SPI_MODE_CFG);
  191. val &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
  192. writel(val, regs + S3C64XX_SPI_MODE_CFG);
  193. val = readl(regs + S3C64XX_SPI_CH_CFG);
  194. val &= ~(S3C64XX_SPI_CH_RXCH_ON | S3C64XX_SPI_CH_TXCH_ON);
  195. writel(val, regs + S3C64XX_SPI_CH_CFG);
  196. }
  197. static void enable_datapath(struct s3c64xx_spi_driver_data *sdd,
  198. struct spi_device *spi,
  199. struct spi_transfer *xfer, int dma_mode)
  200. {
  201. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  202. void __iomem *regs = sdd->regs;
  203. u32 modecfg, chcfg;
  204. modecfg = readl(regs + S3C64XX_SPI_MODE_CFG);
  205. modecfg &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
  206. chcfg = readl(regs + S3C64XX_SPI_CH_CFG);
  207. chcfg &= ~S3C64XX_SPI_CH_TXCH_ON;
  208. if (dma_mode) {
  209. chcfg &= ~S3C64XX_SPI_CH_RXCH_ON;
  210. } else {
  211. /* Always shift in data in FIFO, even if xfer is Tx only,
  212. * this helps setting PCKT_CNT value for generating clocks
  213. * as exactly needed.
  214. */
  215. chcfg |= S3C64XX_SPI_CH_RXCH_ON;
  216. writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
  217. | S3C64XX_SPI_PACKET_CNT_EN,
  218. regs + S3C64XX_SPI_PACKET_CNT);
  219. }
  220. if (xfer->tx_buf != NULL) {
  221. sdd->state |= TXBUSY;
  222. chcfg |= S3C64XX_SPI_CH_TXCH_ON;
  223. if (dma_mode) {
  224. modecfg |= S3C64XX_SPI_MODE_TXDMA_ON;
  225. s3c2410_dma_config(sdd->tx_dmach, sdd->cur_bpw / 8);
  226. s3c2410_dma_enqueue(sdd->tx_dmach, (void *)sdd,
  227. xfer->tx_dma, xfer->len);
  228. s3c2410_dma_ctrl(sdd->tx_dmach, S3C2410_DMAOP_START);
  229. } else {
  230. switch (sdd->cur_bpw) {
  231. case 32:
  232. iowrite32_rep(regs + S3C64XX_SPI_TX_DATA,
  233. xfer->tx_buf, xfer->len / 4);
  234. break;
  235. case 16:
  236. iowrite16_rep(regs + S3C64XX_SPI_TX_DATA,
  237. xfer->tx_buf, xfer->len / 2);
  238. break;
  239. default:
  240. iowrite8_rep(regs + S3C64XX_SPI_TX_DATA,
  241. xfer->tx_buf, xfer->len);
  242. break;
  243. }
  244. }
  245. }
  246. if (xfer->rx_buf != NULL) {
  247. sdd->state |= RXBUSY;
  248. if (sci->high_speed && sdd->cur_speed >= 30000000UL
  249. && !(sdd->cur_mode & SPI_CPHA))
  250. chcfg |= S3C64XX_SPI_CH_HS_EN;
  251. if (dma_mode) {
  252. modecfg |= S3C64XX_SPI_MODE_RXDMA_ON;
  253. chcfg |= S3C64XX_SPI_CH_RXCH_ON;
  254. writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
  255. | S3C64XX_SPI_PACKET_CNT_EN,
  256. regs + S3C64XX_SPI_PACKET_CNT);
  257. s3c2410_dma_config(sdd->rx_dmach, sdd->cur_bpw / 8);
  258. s3c2410_dma_enqueue(sdd->rx_dmach, (void *)sdd,
  259. xfer->rx_dma, xfer->len);
  260. s3c2410_dma_ctrl(sdd->rx_dmach, S3C2410_DMAOP_START);
  261. }
  262. }
  263. writel(modecfg, regs + S3C64XX_SPI_MODE_CFG);
  264. writel(chcfg, regs + S3C64XX_SPI_CH_CFG);
  265. }
  266. static inline void enable_cs(struct s3c64xx_spi_driver_data *sdd,
  267. struct spi_device *spi)
  268. {
  269. struct s3c64xx_spi_csinfo *cs;
  270. if (sdd->tgl_spi != NULL) { /* If last device toggled after mssg */
  271. if (sdd->tgl_spi != spi) { /* if last mssg on diff device */
  272. /* Deselect the last toggled device */
  273. cs = sdd->tgl_spi->controller_data;
  274. cs->set_level(cs->line,
  275. spi->mode & SPI_CS_HIGH ? 0 : 1);
  276. }
  277. sdd->tgl_spi = NULL;
  278. }
  279. cs = spi->controller_data;
  280. cs->set_level(cs->line, spi->mode & SPI_CS_HIGH ? 1 : 0);
  281. }
  282. static int wait_for_xfer(struct s3c64xx_spi_driver_data *sdd,
  283. struct spi_transfer *xfer, int dma_mode)
  284. {
  285. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  286. void __iomem *regs = sdd->regs;
  287. unsigned long val;
  288. int ms;
  289. /* millisecs to xfer 'len' bytes @ 'cur_speed' */
  290. ms = xfer->len * 8 * 1000 / sdd->cur_speed;
  291. ms += 10; /* some tolerance */
  292. if (dma_mode) {
  293. val = msecs_to_jiffies(ms) + 10;
  294. val = wait_for_completion_timeout(&sdd->xfer_completion, val);
  295. } else {
  296. u32 status;
  297. val = msecs_to_loops(ms);
  298. do {
  299. status = readl(regs + S3C64XX_SPI_STATUS);
  300. } while (RX_FIFO_LVL(status, sci) < xfer->len && --val);
  301. }
  302. if (!val)
  303. return -EIO;
  304. if (dma_mode) {
  305. u32 status;
  306. /*
  307. * DmaTx returns after simply writing data in the FIFO,
  308. * w/o waiting for real transmission on the bus to finish.
  309. * DmaRx returns only after Dma read data from FIFO which
  310. * needs bus transmission to finish, so we don't worry if
  311. * Xfer involved Rx(with or without Tx).
  312. */
  313. if (xfer->rx_buf == NULL) {
  314. val = msecs_to_loops(10);
  315. status = readl(regs + S3C64XX_SPI_STATUS);
  316. while ((TX_FIFO_LVL(status, sci)
  317. || !S3C64XX_SPI_ST_TX_DONE(status, sci))
  318. && --val) {
  319. cpu_relax();
  320. status = readl(regs + S3C64XX_SPI_STATUS);
  321. }
  322. if (!val)
  323. return -EIO;
  324. }
  325. } else {
  326. /* If it was only Tx */
  327. if (xfer->rx_buf == NULL) {
  328. sdd->state &= ~TXBUSY;
  329. return 0;
  330. }
  331. switch (sdd->cur_bpw) {
  332. case 32:
  333. ioread32_rep(regs + S3C64XX_SPI_RX_DATA,
  334. xfer->rx_buf, xfer->len / 4);
  335. break;
  336. case 16:
  337. ioread16_rep(regs + S3C64XX_SPI_RX_DATA,
  338. xfer->rx_buf, xfer->len / 2);
  339. break;
  340. default:
  341. ioread8_rep(regs + S3C64XX_SPI_RX_DATA,
  342. xfer->rx_buf, xfer->len);
  343. break;
  344. }
  345. sdd->state &= ~RXBUSY;
  346. }
  347. return 0;
  348. }
  349. static inline void disable_cs(struct s3c64xx_spi_driver_data *sdd,
  350. struct spi_device *spi)
  351. {
  352. struct s3c64xx_spi_csinfo *cs = spi->controller_data;
  353. if (sdd->tgl_spi == spi)
  354. sdd->tgl_spi = NULL;
  355. cs->set_level(cs->line, spi->mode & SPI_CS_HIGH ? 0 : 1);
  356. }
  357. static void s3c64xx_spi_config(struct s3c64xx_spi_driver_data *sdd)
  358. {
  359. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  360. void __iomem *regs = sdd->regs;
  361. u32 val;
  362. /* Disable Clock */
  363. if (sci->clk_from_cmu) {
  364. clk_disable(sdd->src_clk);
  365. } else {
  366. val = readl(regs + S3C64XX_SPI_CLK_CFG);
  367. val &= ~S3C64XX_SPI_ENCLK_ENABLE;
  368. writel(val, regs + S3C64XX_SPI_CLK_CFG);
  369. }
  370. /* Set Polarity and Phase */
  371. val = readl(regs + S3C64XX_SPI_CH_CFG);
  372. val &= ~(S3C64XX_SPI_CH_SLAVE |
  373. S3C64XX_SPI_CPOL_L |
  374. S3C64XX_SPI_CPHA_B);
  375. if (sdd->cur_mode & SPI_CPOL)
  376. val |= S3C64XX_SPI_CPOL_L;
  377. if (sdd->cur_mode & SPI_CPHA)
  378. val |= S3C64XX_SPI_CPHA_B;
  379. writel(val, regs + S3C64XX_SPI_CH_CFG);
  380. /* Set Channel & DMA Mode */
  381. val = readl(regs + S3C64XX_SPI_MODE_CFG);
  382. val &= ~(S3C64XX_SPI_MODE_BUS_TSZ_MASK
  383. | S3C64XX_SPI_MODE_CH_TSZ_MASK);
  384. switch (sdd->cur_bpw) {
  385. case 32:
  386. val |= S3C64XX_SPI_MODE_BUS_TSZ_WORD;
  387. val |= S3C64XX_SPI_MODE_CH_TSZ_WORD;
  388. break;
  389. case 16:
  390. val |= S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD;
  391. val |= S3C64XX_SPI_MODE_CH_TSZ_HALFWORD;
  392. break;
  393. default:
  394. val |= S3C64XX_SPI_MODE_BUS_TSZ_BYTE;
  395. val |= S3C64XX_SPI_MODE_CH_TSZ_BYTE;
  396. break;
  397. }
  398. writel(val, regs + S3C64XX_SPI_MODE_CFG);
  399. if (sci->clk_from_cmu) {
  400. /* Configure Clock */
  401. /* There is half-multiplier before the SPI */
  402. clk_set_rate(sdd->src_clk, sdd->cur_speed * 2);
  403. /* Enable Clock */
  404. clk_enable(sdd->src_clk);
  405. } else {
  406. /* Configure Clock */
  407. val = readl(regs + S3C64XX_SPI_CLK_CFG);
  408. val &= ~S3C64XX_SPI_PSR_MASK;
  409. val |= ((clk_get_rate(sdd->src_clk) / sdd->cur_speed / 2 - 1)
  410. & S3C64XX_SPI_PSR_MASK);
  411. writel(val, regs + S3C64XX_SPI_CLK_CFG);
  412. /* Enable Clock */
  413. val = readl(regs + S3C64XX_SPI_CLK_CFG);
  414. val |= S3C64XX_SPI_ENCLK_ENABLE;
  415. writel(val, regs + S3C64XX_SPI_CLK_CFG);
  416. }
  417. }
  418. static void s3c64xx_spi_dma_rxcb(struct s3c2410_dma_chan *chan, void *buf_id,
  419. int size, enum s3c2410_dma_buffresult res)
  420. {
  421. struct s3c64xx_spi_driver_data *sdd = buf_id;
  422. unsigned long flags;
  423. spin_lock_irqsave(&sdd->lock, flags);
  424. if (res == S3C2410_RES_OK)
  425. sdd->state &= ~RXBUSY;
  426. else
  427. dev_err(&sdd->pdev->dev, "DmaAbrtRx-%d\n", size);
  428. /* If the other done */
  429. if (!(sdd->state & TXBUSY))
  430. complete(&sdd->xfer_completion);
  431. spin_unlock_irqrestore(&sdd->lock, flags);
  432. }
  433. static void s3c64xx_spi_dma_txcb(struct s3c2410_dma_chan *chan, void *buf_id,
  434. int size, enum s3c2410_dma_buffresult res)
  435. {
  436. struct s3c64xx_spi_driver_data *sdd = buf_id;
  437. unsigned long flags;
  438. spin_lock_irqsave(&sdd->lock, flags);
  439. if (res == S3C2410_RES_OK)
  440. sdd->state &= ~TXBUSY;
  441. else
  442. dev_err(&sdd->pdev->dev, "DmaAbrtTx-%d \n", size);
  443. /* If the other done */
  444. if (!(sdd->state & RXBUSY))
  445. complete(&sdd->xfer_completion);
  446. spin_unlock_irqrestore(&sdd->lock, flags);
  447. }
  448. #define XFER_DMAADDR_INVALID DMA_BIT_MASK(32)
  449. static int s3c64xx_spi_map_mssg(struct s3c64xx_spi_driver_data *sdd,
  450. struct spi_message *msg)
  451. {
  452. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  453. struct device *dev = &sdd->pdev->dev;
  454. struct spi_transfer *xfer;
  455. if (msg->is_dma_mapped)
  456. return 0;
  457. /* First mark all xfer unmapped */
  458. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  459. xfer->rx_dma = XFER_DMAADDR_INVALID;
  460. xfer->tx_dma = XFER_DMAADDR_INVALID;
  461. }
  462. /* Map until end or first fail */
  463. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  464. if (xfer->len <= ((sci->fifo_lvl_mask >> 1) + 1))
  465. continue;
  466. if (xfer->tx_buf != NULL) {
  467. xfer->tx_dma = dma_map_single(dev,
  468. (void *)xfer->tx_buf, xfer->len,
  469. DMA_TO_DEVICE);
  470. if (dma_mapping_error(dev, xfer->tx_dma)) {
  471. dev_err(dev, "dma_map_single Tx failed\n");
  472. xfer->tx_dma = XFER_DMAADDR_INVALID;
  473. return -ENOMEM;
  474. }
  475. }
  476. if (xfer->rx_buf != NULL) {
  477. xfer->rx_dma = dma_map_single(dev, xfer->rx_buf,
  478. xfer->len, DMA_FROM_DEVICE);
  479. if (dma_mapping_error(dev, xfer->rx_dma)) {
  480. dev_err(dev, "dma_map_single Rx failed\n");
  481. dma_unmap_single(dev, xfer->tx_dma,
  482. xfer->len, DMA_TO_DEVICE);
  483. xfer->tx_dma = XFER_DMAADDR_INVALID;
  484. xfer->rx_dma = XFER_DMAADDR_INVALID;
  485. return -ENOMEM;
  486. }
  487. }
  488. }
  489. return 0;
  490. }
  491. static void s3c64xx_spi_unmap_mssg(struct s3c64xx_spi_driver_data *sdd,
  492. struct spi_message *msg)
  493. {
  494. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  495. struct device *dev = &sdd->pdev->dev;
  496. struct spi_transfer *xfer;
  497. if (msg->is_dma_mapped)
  498. return;
  499. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  500. if (xfer->len <= ((sci->fifo_lvl_mask >> 1) + 1))
  501. continue;
  502. if (xfer->rx_buf != NULL
  503. && xfer->rx_dma != XFER_DMAADDR_INVALID)
  504. dma_unmap_single(dev, xfer->rx_dma,
  505. xfer->len, DMA_FROM_DEVICE);
  506. if (xfer->tx_buf != NULL
  507. && xfer->tx_dma != XFER_DMAADDR_INVALID)
  508. dma_unmap_single(dev, xfer->tx_dma,
  509. xfer->len, DMA_TO_DEVICE);
  510. }
  511. }
  512. static void handle_msg(struct s3c64xx_spi_driver_data *sdd,
  513. struct spi_message *msg)
  514. {
  515. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  516. struct spi_device *spi = msg->spi;
  517. struct s3c64xx_spi_csinfo *cs = spi->controller_data;
  518. struct spi_transfer *xfer;
  519. int status = 0, cs_toggle = 0;
  520. u32 speed;
  521. u8 bpw;
  522. /* If Master's(controller) state differs from that needed by Slave */
  523. if (sdd->cur_speed != spi->max_speed_hz
  524. || sdd->cur_mode != spi->mode
  525. || sdd->cur_bpw != spi->bits_per_word) {
  526. sdd->cur_bpw = spi->bits_per_word;
  527. sdd->cur_speed = spi->max_speed_hz;
  528. sdd->cur_mode = spi->mode;
  529. s3c64xx_spi_config(sdd);
  530. }
  531. /* Map all the transfers if needed */
  532. if (s3c64xx_spi_map_mssg(sdd, msg)) {
  533. dev_err(&spi->dev,
  534. "Xfer: Unable to map message buffers!\n");
  535. status = -ENOMEM;
  536. goto out;
  537. }
  538. /* Configure feedback delay */
  539. writel(cs->fb_delay & 0x3, sdd->regs + S3C64XX_SPI_FB_CLK);
  540. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  541. unsigned long flags;
  542. int use_dma;
  543. INIT_COMPLETION(sdd->xfer_completion);
  544. /* Only BPW and Speed may change across transfers */
  545. bpw = xfer->bits_per_word ? : spi->bits_per_word;
  546. speed = xfer->speed_hz ? : spi->max_speed_hz;
  547. if (xfer->len % (bpw / 8)) {
  548. dev_err(&spi->dev,
  549. "Xfer length(%u) not a multiple of word size(%u)\n",
  550. xfer->len, bpw / 8);
  551. status = -EIO;
  552. goto out;
  553. }
  554. if (bpw != sdd->cur_bpw || speed != sdd->cur_speed) {
  555. sdd->cur_bpw = bpw;
  556. sdd->cur_speed = speed;
  557. s3c64xx_spi_config(sdd);
  558. }
  559. /* Polling method for xfers not bigger than FIFO capacity */
  560. if (xfer->len <= ((sci->fifo_lvl_mask >> 1) + 1))
  561. use_dma = 0;
  562. else
  563. use_dma = 1;
  564. spin_lock_irqsave(&sdd->lock, flags);
  565. /* Pending only which is to be done */
  566. sdd->state &= ~RXBUSY;
  567. sdd->state &= ~TXBUSY;
  568. enable_datapath(sdd, spi, xfer, use_dma);
  569. /* Slave Select */
  570. enable_cs(sdd, spi);
  571. /* Start the signals */
  572. S3C64XX_SPI_ACT(sdd);
  573. spin_unlock_irqrestore(&sdd->lock, flags);
  574. status = wait_for_xfer(sdd, xfer, use_dma);
  575. /* Quiese the signals */
  576. S3C64XX_SPI_DEACT(sdd);
  577. if (status) {
  578. dev_err(&spi->dev, "I/O Error: "
  579. "rx-%d tx-%d res:rx-%c tx-%c len-%d\n",
  580. xfer->rx_buf ? 1 : 0, xfer->tx_buf ? 1 : 0,
  581. (sdd->state & RXBUSY) ? 'f' : 'p',
  582. (sdd->state & TXBUSY) ? 'f' : 'p',
  583. xfer->len);
  584. if (use_dma) {
  585. if (xfer->tx_buf != NULL
  586. && (sdd->state & TXBUSY))
  587. s3c2410_dma_ctrl(sdd->tx_dmach,
  588. S3C2410_DMAOP_FLUSH);
  589. if (xfer->rx_buf != NULL
  590. && (sdd->state & RXBUSY))
  591. s3c2410_dma_ctrl(sdd->rx_dmach,
  592. S3C2410_DMAOP_FLUSH);
  593. }
  594. goto out;
  595. }
  596. if (xfer->delay_usecs)
  597. udelay(xfer->delay_usecs);
  598. if (xfer->cs_change) {
  599. /* Hint that the next mssg is gonna be
  600. for the same device */
  601. if (list_is_last(&xfer->transfer_list,
  602. &msg->transfers))
  603. cs_toggle = 1;
  604. else
  605. disable_cs(sdd, spi);
  606. }
  607. msg->actual_length += xfer->len;
  608. flush_fifo(sdd);
  609. }
  610. out:
  611. if (!cs_toggle || status)
  612. disable_cs(sdd, spi);
  613. else
  614. sdd->tgl_spi = spi;
  615. s3c64xx_spi_unmap_mssg(sdd, msg);
  616. msg->status = status;
  617. if (msg->complete)
  618. msg->complete(msg->context);
  619. }
  620. static int acquire_dma(struct s3c64xx_spi_driver_data *sdd)
  621. {
  622. if (s3c2410_dma_request(sdd->rx_dmach,
  623. &s3c64xx_spi_dma_client, NULL) < 0) {
  624. dev_err(&sdd->pdev->dev, "cannot get RxDMA\n");
  625. return 0;
  626. }
  627. s3c2410_dma_set_buffdone_fn(sdd->rx_dmach, s3c64xx_spi_dma_rxcb);
  628. s3c2410_dma_devconfig(sdd->rx_dmach, S3C2410_DMASRC_HW,
  629. sdd->sfr_start + S3C64XX_SPI_RX_DATA);
  630. if (s3c2410_dma_request(sdd->tx_dmach,
  631. &s3c64xx_spi_dma_client, NULL) < 0) {
  632. dev_err(&sdd->pdev->dev, "cannot get TxDMA\n");
  633. s3c2410_dma_free(sdd->rx_dmach, &s3c64xx_spi_dma_client);
  634. return 0;
  635. }
  636. s3c2410_dma_set_buffdone_fn(sdd->tx_dmach, s3c64xx_spi_dma_txcb);
  637. s3c2410_dma_devconfig(sdd->tx_dmach, S3C2410_DMASRC_MEM,
  638. sdd->sfr_start + S3C64XX_SPI_TX_DATA);
  639. return 1;
  640. }
  641. static void s3c64xx_spi_work(struct work_struct *work)
  642. {
  643. struct s3c64xx_spi_driver_data *sdd = container_of(work,
  644. struct s3c64xx_spi_driver_data, work);
  645. unsigned long flags;
  646. /* Acquire DMA channels */
  647. while (!acquire_dma(sdd))
  648. msleep(10);
  649. spin_lock_irqsave(&sdd->lock, flags);
  650. while (!list_empty(&sdd->queue)
  651. && !(sdd->state & SUSPND)) {
  652. struct spi_message *msg;
  653. msg = container_of(sdd->queue.next, struct spi_message, queue);
  654. list_del_init(&msg->queue);
  655. /* Set Xfer busy flag */
  656. sdd->state |= SPIBUSY;
  657. spin_unlock_irqrestore(&sdd->lock, flags);
  658. handle_msg(sdd, msg);
  659. spin_lock_irqsave(&sdd->lock, flags);
  660. sdd->state &= ~SPIBUSY;
  661. }
  662. spin_unlock_irqrestore(&sdd->lock, flags);
  663. /* Free DMA channels */
  664. s3c2410_dma_free(sdd->tx_dmach, &s3c64xx_spi_dma_client);
  665. s3c2410_dma_free(sdd->rx_dmach, &s3c64xx_spi_dma_client);
  666. }
  667. static int s3c64xx_spi_transfer(struct spi_device *spi,
  668. struct spi_message *msg)
  669. {
  670. struct s3c64xx_spi_driver_data *sdd;
  671. unsigned long flags;
  672. sdd = spi_master_get_devdata(spi->master);
  673. spin_lock_irqsave(&sdd->lock, flags);
  674. if (sdd->state & SUSPND) {
  675. spin_unlock_irqrestore(&sdd->lock, flags);
  676. return -ESHUTDOWN;
  677. }
  678. msg->status = -EINPROGRESS;
  679. msg->actual_length = 0;
  680. list_add_tail(&msg->queue, &sdd->queue);
  681. queue_work(sdd->workqueue, &sdd->work);
  682. spin_unlock_irqrestore(&sdd->lock, flags);
  683. return 0;
  684. }
  685. /*
  686. * Here we only check the validity of requested configuration
  687. * and save the configuration in a local data-structure.
  688. * The controller is actually configured only just before we
  689. * get a message to transfer.
  690. */
  691. static int s3c64xx_spi_setup(struct spi_device *spi)
  692. {
  693. struct s3c64xx_spi_csinfo *cs = spi->controller_data;
  694. struct s3c64xx_spi_driver_data *sdd;
  695. struct s3c64xx_spi_info *sci;
  696. struct spi_message *msg;
  697. unsigned long flags;
  698. int err = 0;
  699. if (cs == NULL || cs->set_level == NULL) {
  700. dev_err(&spi->dev, "No CS for SPI(%d)\n", spi->chip_select);
  701. return -ENODEV;
  702. }
  703. sdd = spi_master_get_devdata(spi->master);
  704. sci = sdd->cntrlr_info;
  705. spin_lock_irqsave(&sdd->lock, flags);
  706. list_for_each_entry(msg, &sdd->queue, queue) {
  707. /* Is some mssg is already queued for this device */
  708. if (msg->spi == spi) {
  709. dev_err(&spi->dev,
  710. "setup: attempt while mssg in queue!\n");
  711. spin_unlock_irqrestore(&sdd->lock, flags);
  712. return -EBUSY;
  713. }
  714. }
  715. if (sdd->state & SUSPND) {
  716. spin_unlock_irqrestore(&sdd->lock, flags);
  717. dev_err(&spi->dev,
  718. "setup: SPI-%d not active!\n", spi->master->bus_num);
  719. return -ESHUTDOWN;
  720. }
  721. spin_unlock_irqrestore(&sdd->lock, flags);
  722. if (spi->bits_per_word != 8
  723. && spi->bits_per_word != 16
  724. && spi->bits_per_word != 32) {
  725. dev_err(&spi->dev, "setup: %dbits/wrd not supported!\n",
  726. spi->bits_per_word);
  727. err = -EINVAL;
  728. goto setup_exit;
  729. }
  730. /* Check if we can provide the requested rate */
  731. if (!sci->clk_from_cmu) {
  732. u32 psr, speed;
  733. /* Max possible */
  734. speed = clk_get_rate(sdd->src_clk) / 2 / (0 + 1);
  735. if (spi->max_speed_hz > speed)
  736. spi->max_speed_hz = speed;
  737. psr = clk_get_rate(sdd->src_clk) / 2 / spi->max_speed_hz - 1;
  738. psr &= S3C64XX_SPI_PSR_MASK;
  739. if (psr == S3C64XX_SPI_PSR_MASK)
  740. psr--;
  741. speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
  742. if (spi->max_speed_hz < speed) {
  743. if (psr+1 < S3C64XX_SPI_PSR_MASK) {
  744. psr++;
  745. } else {
  746. err = -EINVAL;
  747. goto setup_exit;
  748. }
  749. }
  750. speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
  751. if (spi->max_speed_hz >= speed)
  752. spi->max_speed_hz = speed;
  753. else
  754. err = -EINVAL;
  755. }
  756. setup_exit:
  757. /* setup() returns with device de-selected */
  758. disable_cs(sdd, spi);
  759. return err;
  760. }
  761. static void s3c64xx_spi_hwinit(struct s3c64xx_spi_driver_data *sdd, int channel)
  762. {
  763. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  764. void __iomem *regs = sdd->regs;
  765. unsigned int val;
  766. sdd->cur_speed = 0;
  767. S3C64XX_SPI_DEACT(sdd);
  768. /* Disable Interrupts - we use Polling if not DMA mode */
  769. writel(0, regs + S3C64XX_SPI_INT_EN);
  770. if (!sci->clk_from_cmu)
  771. writel(sci->src_clk_nr << S3C64XX_SPI_CLKSEL_SRCSHFT,
  772. regs + S3C64XX_SPI_CLK_CFG);
  773. writel(0, regs + S3C64XX_SPI_MODE_CFG);
  774. writel(0, regs + S3C64XX_SPI_PACKET_CNT);
  775. /* Clear any irq pending bits */
  776. writel(readl(regs + S3C64XX_SPI_PENDING_CLR),
  777. regs + S3C64XX_SPI_PENDING_CLR);
  778. writel(0, regs + S3C64XX_SPI_SWAP_CFG);
  779. val = readl(regs + S3C64XX_SPI_MODE_CFG);
  780. val &= ~S3C64XX_SPI_MODE_4BURST;
  781. val &= ~(S3C64XX_SPI_MAX_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
  782. val |= (S3C64XX_SPI_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
  783. writel(val, regs + S3C64XX_SPI_MODE_CFG);
  784. flush_fifo(sdd);
  785. }
  786. static int __init s3c64xx_spi_probe(struct platform_device *pdev)
  787. {
  788. struct resource *mem_res, *dmatx_res, *dmarx_res;
  789. struct s3c64xx_spi_driver_data *sdd;
  790. struct s3c64xx_spi_info *sci;
  791. struct spi_master *master;
  792. int ret;
  793. if (pdev->id < 0) {
  794. dev_err(&pdev->dev,
  795. "Invalid platform device id-%d\n", pdev->id);
  796. return -ENODEV;
  797. }
  798. if (pdev->dev.platform_data == NULL) {
  799. dev_err(&pdev->dev, "platform_data missing!\n");
  800. return -ENODEV;
  801. }
  802. sci = pdev->dev.platform_data;
  803. if (!sci->src_clk_name) {
  804. dev_err(&pdev->dev,
  805. "Board init must call s3c64xx_spi_set_info()\n");
  806. return -EINVAL;
  807. }
  808. /* Check for availability of necessary resource */
  809. dmatx_res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  810. if (dmatx_res == NULL) {
  811. dev_err(&pdev->dev, "Unable to get SPI-Tx dma resource\n");
  812. return -ENXIO;
  813. }
  814. dmarx_res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  815. if (dmarx_res == NULL) {
  816. dev_err(&pdev->dev, "Unable to get SPI-Rx dma resource\n");
  817. return -ENXIO;
  818. }
  819. mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  820. if (mem_res == NULL) {
  821. dev_err(&pdev->dev, "Unable to get SPI MEM resource\n");
  822. return -ENXIO;
  823. }
  824. master = spi_alloc_master(&pdev->dev,
  825. sizeof(struct s3c64xx_spi_driver_data));
  826. if (master == NULL) {
  827. dev_err(&pdev->dev, "Unable to allocate SPI Master\n");
  828. return -ENOMEM;
  829. }
  830. platform_set_drvdata(pdev, master);
  831. sdd = spi_master_get_devdata(master);
  832. sdd->master = master;
  833. sdd->cntrlr_info = sci;
  834. sdd->pdev = pdev;
  835. sdd->sfr_start = mem_res->start;
  836. sdd->tx_dmach = dmatx_res->start;
  837. sdd->rx_dmach = dmarx_res->start;
  838. sdd->cur_bpw = 8;
  839. master->bus_num = pdev->id;
  840. master->setup = s3c64xx_spi_setup;
  841. master->transfer = s3c64xx_spi_transfer;
  842. master->num_chipselect = sci->num_cs;
  843. master->dma_alignment = 8;
  844. /* the spi->mode bits understood by this driver: */
  845. master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
  846. if (request_mem_region(mem_res->start,
  847. resource_size(mem_res), pdev->name) == NULL) {
  848. dev_err(&pdev->dev, "Req mem region failed\n");
  849. ret = -ENXIO;
  850. goto err0;
  851. }
  852. sdd->regs = ioremap(mem_res->start, resource_size(mem_res));
  853. if (sdd->regs == NULL) {
  854. dev_err(&pdev->dev, "Unable to remap IO\n");
  855. ret = -ENXIO;
  856. goto err1;
  857. }
  858. if (sci->cfg_gpio == NULL || sci->cfg_gpio(pdev)) {
  859. dev_err(&pdev->dev, "Unable to config gpio\n");
  860. ret = -EBUSY;
  861. goto err2;
  862. }
  863. /* Setup clocks */
  864. sdd->clk = clk_get(&pdev->dev, "spi");
  865. if (IS_ERR(sdd->clk)) {
  866. dev_err(&pdev->dev, "Unable to acquire clock 'spi'\n");
  867. ret = PTR_ERR(sdd->clk);
  868. goto err3;
  869. }
  870. if (clk_enable(sdd->clk)) {
  871. dev_err(&pdev->dev, "Couldn't enable clock 'spi'\n");
  872. ret = -EBUSY;
  873. goto err4;
  874. }
  875. sdd->src_clk = clk_get(&pdev->dev, sci->src_clk_name);
  876. if (IS_ERR(sdd->src_clk)) {
  877. dev_err(&pdev->dev,
  878. "Unable to acquire clock '%s'\n", sci->src_clk_name);
  879. ret = PTR_ERR(sdd->src_clk);
  880. goto err5;
  881. }
  882. if (clk_enable(sdd->src_clk)) {
  883. dev_err(&pdev->dev, "Couldn't enable clock '%s'\n",
  884. sci->src_clk_name);
  885. ret = -EBUSY;
  886. goto err6;
  887. }
  888. sdd->workqueue = create_singlethread_workqueue(
  889. dev_name(master->dev.parent));
  890. if (sdd->workqueue == NULL) {
  891. dev_err(&pdev->dev, "Unable to create workqueue\n");
  892. ret = -ENOMEM;
  893. goto err7;
  894. }
  895. /* Setup Deufult Mode */
  896. s3c64xx_spi_hwinit(sdd, pdev->id);
  897. spin_lock_init(&sdd->lock);
  898. init_completion(&sdd->xfer_completion);
  899. INIT_WORK(&sdd->work, s3c64xx_spi_work);
  900. INIT_LIST_HEAD(&sdd->queue);
  901. if (spi_register_master(master)) {
  902. dev_err(&pdev->dev, "cannot register SPI master\n");
  903. ret = -EBUSY;
  904. goto err8;
  905. }
  906. dev_dbg(&pdev->dev, "Samsung SoC SPI Driver loaded for Bus SPI-%d "
  907. "with %d Slaves attached\n",
  908. pdev->id, master->num_chipselect);
  909. dev_dbg(&pdev->dev, "\tIOmem=[0x%x-0x%x]\tDMA=[Rx-%d, Tx-%d]\n",
  910. mem_res->end, mem_res->start,
  911. sdd->rx_dmach, sdd->tx_dmach);
  912. return 0;
  913. err8:
  914. destroy_workqueue(sdd->workqueue);
  915. err7:
  916. clk_disable(sdd->src_clk);
  917. err6:
  918. clk_put(sdd->src_clk);
  919. err5:
  920. clk_disable(sdd->clk);
  921. err4:
  922. clk_put(sdd->clk);
  923. err3:
  924. err2:
  925. iounmap((void *) sdd->regs);
  926. err1:
  927. release_mem_region(mem_res->start, resource_size(mem_res));
  928. err0:
  929. platform_set_drvdata(pdev, NULL);
  930. spi_master_put(master);
  931. return ret;
  932. }
  933. static int s3c64xx_spi_remove(struct platform_device *pdev)
  934. {
  935. struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
  936. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  937. struct resource *mem_res;
  938. unsigned long flags;
  939. spin_lock_irqsave(&sdd->lock, flags);
  940. sdd->state |= SUSPND;
  941. spin_unlock_irqrestore(&sdd->lock, flags);
  942. while (sdd->state & SPIBUSY)
  943. msleep(10);
  944. spi_unregister_master(master);
  945. destroy_workqueue(sdd->workqueue);
  946. clk_disable(sdd->src_clk);
  947. clk_put(sdd->src_clk);
  948. clk_disable(sdd->clk);
  949. clk_put(sdd->clk);
  950. iounmap((void *) sdd->regs);
  951. mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  952. if (mem_res != NULL)
  953. release_mem_region(mem_res->start, resource_size(mem_res));
  954. platform_set_drvdata(pdev, NULL);
  955. spi_master_put(master);
  956. return 0;
  957. }
  958. #ifdef CONFIG_PM
  959. static int s3c64xx_spi_suspend(struct platform_device *pdev, pm_message_t state)
  960. {
  961. struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
  962. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  963. unsigned long flags;
  964. spin_lock_irqsave(&sdd->lock, flags);
  965. sdd->state |= SUSPND;
  966. spin_unlock_irqrestore(&sdd->lock, flags);
  967. while (sdd->state & SPIBUSY)
  968. msleep(10);
  969. /* Disable the clock */
  970. clk_disable(sdd->src_clk);
  971. clk_disable(sdd->clk);
  972. sdd->cur_speed = 0; /* Output Clock is stopped */
  973. return 0;
  974. }
  975. static int s3c64xx_spi_resume(struct platform_device *pdev)
  976. {
  977. struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
  978. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  979. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  980. unsigned long flags;
  981. sci->cfg_gpio(pdev);
  982. /* Enable the clock */
  983. clk_enable(sdd->src_clk);
  984. clk_enable(sdd->clk);
  985. s3c64xx_spi_hwinit(sdd, pdev->id);
  986. spin_lock_irqsave(&sdd->lock, flags);
  987. sdd->state &= ~SUSPND;
  988. spin_unlock_irqrestore(&sdd->lock, flags);
  989. return 0;
  990. }
  991. #else
  992. #define s3c64xx_spi_suspend NULL
  993. #define s3c64xx_spi_resume NULL
  994. #endif /* CONFIG_PM */
  995. static struct platform_driver s3c64xx_spi_driver = {
  996. .driver = {
  997. .name = "s3c64xx-spi",
  998. .owner = THIS_MODULE,
  999. },
  1000. .remove = s3c64xx_spi_remove,
  1001. .suspend = s3c64xx_spi_suspend,
  1002. .resume = s3c64xx_spi_resume,
  1003. };
  1004. MODULE_ALIAS("platform:s3c64xx-spi");
  1005. static int __init s3c64xx_spi_init(void)
  1006. {
  1007. return platform_driver_probe(&s3c64xx_spi_driver, s3c64xx_spi_probe);
  1008. }
  1009. subsys_initcall(s3c64xx_spi_init);
  1010. static void __exit s3c64xx_spi_exit(void)
  1011. {
  1012. platform_driver_unregister(&s3c64xx_spi_driver);
  1013. }
  1014. module_exit(s3c64xx_spi_exit);
  1015. MODULE_AUTHOR("Jaswinder Singh <jassi.brar@samsung.com>");
  1016. MODULE_DESCRIPTION("S3C64XX SPI Controller Driver");
  1017. MODULE_LICENSE("GPL");