coldfire_qspi.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641
  1. /*
  2. * Freescale/Motorola Coldfire Queued SPI driver
  3. *
  4. * Copyright 2010 Steven King <sfking@fdwdc.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA
  19. *
  20. */
  21. #include <linux/kernel.h>
  22. #include <linux/module.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/errno.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/sched.h>
  27. #include <linux/workqueue.h>
  28. #include <linux/delay.h>
  29. #include <linux/io.h>
  30. #include <linux/clk.h>
  31. #include <linux/err.h>
  32. #include <linux/spi/spi.h>
  33. #include <asm/coldfire.h>
  34. #include <asm/mcfqspi.h>
  35. #define DRIVER_NAME "mcfqspi"
  36. #define MCFQSPI_BUSCLK (MCF_BUSCLK / 2)
  37. #define MCFQSPI_QMR 0x00
  38. #define MCFQSPI_QMR_MSTR 0x8000
  39. #define MCFQSPI_QMR_CPOL 0x0200
  40. #define MCFQSPI_QMR_CPHA 0x0100
  41. #define MCFQSPI_QDLYR 0x04
  42. #define MCFQSPI_QDLYR_SPE 0x8000
  43. #define MCFQSPI_QWR 0x08
  44. #define MCFQSPI_QWR_HALT 0x8000
  45. #define MCFQSPI_QWR_WREN 0x4000
  46. #define MCFQSPI_QWR_CSIV 0x1000
  47. #define MCFQSPI_QIR 0x0C
  48. #define MCFQSPI_QIR_WCEFB 0x8000
  49. #define MCFQSPI_QIR_ABRTB 0x4000
  50. #define MCFQSPI_QIR_ABRTL 0x1000
  51. #define MCFQSPI_QIR_WCEFE 0x0800
  52. #define MCFQSPI_QIR_ABRTE 0x0400
  53. #define MCFQSPI_QIR_SPIFE 0x0100
  54. #define MCFQSPI_QIR_WCEF 0x0008
  55. #define MCFQSPI_QIR_ABRT 0x0004
  56. #define MCFQSPI_QIR_SPIF 0x0001
  57. #define MCFQSPI_QAR 0x010
  58. #define MCFQSPI_QAR_TXBUF 0x00
  59. #define MCFQSPI_QAR_RXBUF 0x10
  60. #define MCFQSPI_QAR_CMDBUF 0x20
  61. #define MCFQSPI_QDR 0x014
  62. #define MCFQSPI_QCR 0x014
  63. #define MCFQSPI_QCR_CONT 0x8000
  64. #define MCFQSPI_QCR_BITSE 0x4000
  65. #define MCFQSPI_QCR_DT 0x2000
  66. struct mcfqspi {
  67. void __iomem *iobase;
  68. int irq;
  69. struct clk *clk;
  70. struct mcfqspi_cs_control *cs_control;
  71. wait_queue_head_t waitq;
  72. struct work_struct work;
  73. struct workqueue_struct *workq;
  74. spinlock_t lock;
  75. struct list_head msgq;
  76. };
  77. static void mcfqspi_wr_qmr(struct mcfqspi *mcfqspi, u16 val)
  78. {
  79. writew(val, mcfqspi->iobase + MCFQSPI_QMR);
  80. }
  81. static void mcfqspi_wr_qdlyr(struct mcfqspi *mcfqspi, u16 val)
  82. {
  83. writew(val, mcfqspi->iobase + MCFQSPI_QDLYR);
  84. }
  85. static u16 mcfqspi_rd_qdlyr(struct mcfqspi *mcfqspi)
  86. {
  87. return readw(mcfqspi->iobase + MCFQSPI_QDLYR);
  88. }
  89. static void mcfqspi_wr_qwr(struct mcfqspi *mcfqspi, u16 val)
  90. {
  91. writew(val, mcfqspi->iobase + MCFQSPI_QWR);
  92. }
  93. static void mcfqspi_wr_qir(struct mcfqspi *mcfqspi, u16 val)
  94. {
  95. writew(val, mcfqspi->iobase + MCFQSPI_QIR);
  96. }
  97. static void mcfqspi_wr_qar(struct mcfqspi *mcfqspi, u16 val)
  98. {
  99. writew(val, mcfqspi->iobase + MCFQSPI_QAR);
  100. }
  101. static void mcfqspi_wr_qdr(struct mcfqspi *mcfqspi, u16 val)
  102. {
  103. writew(val, mcfqspi->iobase + MCFQSPI_QDR);
  104. }
  105. static u16 mcfqspi_rd_qdr(struct mcfqspi *mcfqspi)
  106. {
  107. return readw(mcfqspi->iobase + MCFQSPI_QDR);
  108. }
  109. static void mcfqspi_cs_select(struct mcfqspi *mcfqspi, u8 chip_select,
  110. bool cs_high)
  111. {
  112. mcfqspi->cs_control->select(mcfqspi->cs_control, chip_select, cs_high);
  113. }
  114. static void mcfqspi_cs_deselect(struct mcfqspi *mcfqspi, u8 chip_select,
  115. bool cs_high)
  116. {
  117. mcfqspi->cs_control->deselect(mcfqspi->cs_control, chip_select, cs_high);
  118. }
  119. static int mcfqspi_cs_setup(struct mcfqspi *mcfqspi)
  120. {
  121. return (mcfqspi->cs_control && mcfqspi->cs_control->setup) ?
  122. mcfqspi->cs_control->setup(mcfqspi->cs_control) : 0;
  123. }
  124. static void mcfqspi_cs_teardown(struct mcfqspi *mcfqspi)
  125. {
  126. if (mcfqspi->cs_control && mcfqspi->cs_control->teardown)
  127. mcfqspi->cs_control->teardown(mcfqspi->cs_control);
  128. }
  129. static u8 mcfqspi_qmr_baud(u32 speed_hz)
  130. {
  131. return clamp((MCFQSPI_BUSCLK + speed_hz - 1) / speed_hz, 2u, 255u);
  132. }
  133. static bool mcfqspi_qdlyr_spe(struct mcfqspi *mcfqspi)
  134. {
  135. return mcfqspi_rd_qdlyr(mcfqspi) & MCFQSPI_QDLYR_SPE;
  136. }
  137. static irqreturn_t mcfqspi_irq_handler(int this_irq, void *dev_id)
  138. {
  139. struct mcfqspi *mcfqspi = dev_id;
  140. /* clear interrupt */
  141. mcfqspi_wr_qir(mcfqspi, MCFQSPI_QIR_SPIFE | MCFQSPI_QIR_SPIF);
  142. wake_up(&mcfqspi->waitq);
  143. return IRQ_HANDLED;
  144. }
  145. static void mcfqspi_transfer_msg8(struct mcfqspi *mcfqspi, unsigned count,
  146. const u8 *txbuf, u8 *rxbuf)
  147. {
  148. unsigned i, n, offset = 0;
  149. n = min(count, 16u);
  150. mcfqspi_wr_qar(mcfqspi, MCFQSPI_QAR_CMDBUF);
  151. for (i = 0; i < n; ++i)
  152. mcfqspi_wr_qdr(mcfqspi, MCFQSPI_QCR_BITSE);
  153. mcfqspi_wr_qar(mcfqspi, MCFQSPI_QAR_TXBUF);
  154. if (txbuf)
  155. for (i = 0; i < n; ++i)
  156. mcfqspi_wr_qdr(mcfqspi, *txbuf++);
  157. else
  158. for (i = 0; i < count; ++i)
  159. mcfqspi_wr_qdr(mcfqspi, 0);
  160. count -= n;
  161. if (count) {
  162. u16 qwr = 0xf08;
  163. mcfqspi_wr_qwr(mcfqspi, 0x700);
  164. mcfqspi_wr_qdlyr(mcfqspi, MCFQSPI_QDLYR_SPE);
  165. do {
  166. wait_event(mcfqspi->waitq, !mcfqspi_qdlyr_spe(mcfqspi));
  167. mcfqspi_wr_qwr(mcfqspi, qwr);
  168. mcfqspi_wr_qdlyr(mcfqspi, MCFQSPI_QDLYR_SPE);
  169. if (rxbuf) {
  170. mcfqspi_wr_qar(mcfqspi,
  171. MCFQSPI_QAR_RXBUF + offset);
  172. for (i = 0; i < 8; ++i)
  173. *rxbuf++ = mcfqspi_rd_qdr(mcfqspi);
  174. }
  175. n = min(count, 8u);
  176. if (txbuf) {
  177. mcfqspi_wr_qar(mcfqspi,
  178. MCFQSPI_QAR_TXBUF + offset);
  179. for (i = 0; i < n; ++i)
  180. mcfqspi_wr_qdr(mcfqspi, *txbuf++);
  181. }
  182. qwr = (offset ? 0x808 : 0) + ((n - 1) << 8);
  183. offset ^= 8;
  184. count -= n;
  185. } while (count);
  186. wait_event(mcfqspi->waitq, !mcfqspi_qdlyr_spe(mcfqspi));
  187. mcfqspi_wr_qwr(mcfqspi, qwr);
  188. mcfqspi_wr_qdlyr(mcfqspi, MCFQSPI_QDLYR_SPE);
  189. if (rxbuf) {
  190. mcfqspi_wr_qar(mcfqspi, MCFQSPI_QAR_RXBUF + offset);
  191. for (i = 0; i < 8; ++i)
  192. *rxbuf++ = mcfqspi_rd_qdr(mcfqspi);
  193. offset ^= 8;
  194. }
  195. } else {
  196. mcfqspi_wr_qwr(mcfqspi, (n - 1) << 8);
  197. mcfqspi_wr_qdlyr(mcfqspi, MCFQSPI_QDLYR_SPE);
  198. }
  199. wait_event(mcfqspi->waitq, !mcfqspi_qdlyr_spe(mcfqspi));
  200. if (rxbuf) {
  201. mcfqspi_wr_qar(mcfqspi, MCFQSPI_QAR_RXBUF + offset);
  202. for (i = 0; i < n; ++i)
  203. *rxbuf++ = mcfqspi_rd_qdr(mcfqspi);
  204. }
  205. }
  206. static void mcfqspi_transfer_msg16(struct mcfqspi *mcfqspi, unsigned count,
  207. const u16 *txbuf, u16 *rxbuf)
  208. {
  209. unsigned i, n, offset = 0;
  210. n = min(count, 16u);
  211. mcfqspi_wr_qar(mcfqspi, MCFQSPI_QAR_CMDBUF);
  212. for (i = 0; i < n; ++i)
  213. mcfqspi_wr_qdr(mcfqspi, MCFQSPI_QCR_BITSE);
  214. mcfqspi_wr_qar(mcfqspi, MCFQSPI_QAR_TXBUF);
  215. if (txbuf)
  216. for (i = 0; i < n; ++i)
  217. mcfqspi_wr_qdr(mcfqspi, *txbuf++);
  218. else
  219. for (i = 0; i < count; ++i)
  220. mcfqspi_wr_qdr(mcfqspi, 0);
  221. count -= n;
  222. if (count) {
  223. u16 qwr = 0xf08;
  224. mcfqspi_wr_qwr(mcfqspi, 0x700);
  225. mcfqspi_wr_qdlyr(mcfqspi, MCFQSPI_QDLYR_SPE);
  226. do {
  227. wait_event(mcfqspi->waitq, !mcfqspi_qdlyr_spe(mcfqspi));
  228. mcfqspi_wr_qwr(mcfqspi, qwr);
  229. mcfqspi_wr_qdlyr(mcfqspi, MCFQSPI_QDLYR_SPE);
  230. if (rxbuf) {
  231. mcfqspi_wr_qar(mcfqspi,
  232. MCFQSPI_QAR_RXBUF + offset);
  233. for (i = 0; i < 8; ++i)
  234. *rxbuf++ = mcfqspi_rd_qdr(mcfqspi);
  235. }
  236. n = min(count, 8u);
  237. if (txbuf) {
  238. mcfqspi_wr_qar(mcfqspi,
  239. MCFQSPI_QAR_TXBUF + offset);
  240. for (i = 0; i < n; ++i)
  241. mcfqspi_wr_qdr(mcfqspi, *txbuf++);
  242. }
  243. qwr = (offset ? 0x808 : 0x000) + ((n - 1) << 8);
  244. offset ^= 8;
  245. count -= n;
  246. } while (count);
  247. wait_event(mcfqspi->waitq, !mcfqspi_qdlyr_spe(mcfqspi));
  248. mcfqspi_wr_qwr(mcfqspi, qwr);
  249. mcfqspi_wr_qdlyr(mcfqspi, MCFQSPI_QDLYR_SPE);
  250. if (rxbuf) {
  251. mcfqspi_wr_qar(mcfqspi, MCFQSPI_QAR_RXBUF + offset);
  252. for (i = 0; i < 8; ++i)
  253. *rxbuf++ = mcfqspi_rd_qdr(mcfqspi);
  254. offset ^= 8;
  255. }
  256. } else {
  257. mcfqspi_wr_qwr(mcfqspi, (n - 1) << 8);
  258. mcfqspi_wr_qdlyr(mcfqspi, MCFQSPI_QDLYR_SPE);
  259. }
  260. wait_event(mcfqspi->waitq, !mcfqspi_qdlyr_spe(mcfqspi));
  261. if (rxbuf) {
  262. mcfqspi_wr_qar(mcfqspi, MCFQSPI_QAR_RXBUF + offset);
  263. for (i = 0; i < n; ++i)
  264. *rxbuf++ = mcfqspi_rd_qdr(mcfqspi);
  265. }
  266. }
  267. static void mcfqspi_work(struct work_struct *work)
  268. {
  269. struct mcfqspi *mcfqspi = container_of(work, struct mcfqspi, work);
  270. unsigned long flags;
  271. spin_lock_irqsave(&mcfqspi->lock, flags);
  272. while (!list_empty(&mcfqspi->msgq)) {
  273. struct spi_message *msg;
  274. struct spi_device *spi;
  275. struct spi_transfer *xfer;
  276. int status = 0;
  277. msg = container_of(mcfqspi->msgq.next, struct spi_message,
  278. queue);
  279. list_del_init(&msg->queue);
  280. spin_unlock_irqrestore(&mcfqspi->lock, flags);
  281. spi = msg->spi;
  282. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  283. bool cs_high = spi->mode & SPI_CS_HIGH;
  284. u16 qmr = MCFQSPI_QMR_MSTR;
  285. if (xfer->bits_per_word)
  286. qmr |= xfer->bits_per_word << 10;
  287. else
  288. qmr |= spi->bits_per_word << 10;
  289. if (spi->mode & SPI_CPHA)
  290. qmr |= MCFQSPI_QMR_CPHA;
  291. if (spi->mode & SPI_CPOL)
  292. qmr |= MCFQSPI_QMR_CPOL;
  293. if (xfer->speed_hz)
  294. qmr |= mcfqspi_qmr_baud(xfer->speed_hz);
  295. else
  296. qmr |= mcfqspi_qmr_baud(spi->max_speed_hz);
  297. mcfqspi_wr_qmr(mcfqspi, qmr);
  298. mcfqspi_cs_select(mcfqspi, spi->chip_select, cs_high);
  299. mcfqspi_wr_qir(mcfqspi, MCFQSPI_QIR_SPIFE);
  300. if ((xfer->bits_per_word ? xfer->bits_per_word :
  301. spi->bits_per_word) == 8)
  302. mcfqspi_transfer_msg8(mcfqspi, xfer->len,
  303. xfer->tx_buf,
  304. xfer->rx_buf);
  305. else
  306. mcfqspi_transfer_msg16(mcfqspi, xfer->len / 2,
  307. xfer->tx_buf,
  308. xfer->rx_buf);
  309. mcfqspi_wr_qir(mcfqspi, 0);
  310. if (xfer->delay_usecs)
  311. udelay(xfer->delay_usecs);
  312. if (xfer->cs_change) {
  313. if (!list_is_last(&xfer->transfer_list,
  314. &msg->transfers))
  315. mcfqspi_cs_deselect(mcfqspi,
  316. spi->chip_select,
  317. cs_high);
  318. } else {
  319. if (list_is_last(&xfer->transfer_list,
  320. &msg->transfers))
  321. mcfqspi_cs_deselect(mcfqspi,
  322. spi->chip_select,
  323. cs_high);
  324. }
  325. msg->actual_length += xfer->len;
  326. }
  327. msg->status = status;
  328. msg->complete(msg->context);
  329. spin_lock_irqsave(&mcfqspi->lock, flags);
  330. }
  331. spin_unlock_irqrestore(&mcfqspi->lock, flags);
  332. }
  333. static int mcfqspi_transfer(struct spi_device *spi, struct spi_message *msg)
  334. {
  335. struct mcfqspi *mcfqspi;
  336. struct spi_transfer *xfer;
  337. unsigned long flags;
  338. mcfqspi = spi_master_get_devdata(spi->master);
  339. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  340. if (xfer->bits_per_word && ((xfer->bits_per_word < 8)
  341. || (xfer->bits_per_word > 16))) {
  342. dev_dbg(&spi->dev,
  343. "%d bits per word is not supported\n",
  344. xfer->bits_per_word);
  345. goto fail;
  346. }
  347. if (xfer->speed_hz) {
  348. u32 real_speed = MCFQSPI_BUSCLK /
  349. mcfqspi_qmr_baud(xfer->speed_hz);
  350. if (real_speed != xfer->speed_hz)
  351. dev_dbg(&spi->dev,
  352. "using speed %d instead of %d\n",
  353. real_speed, xfer->speed_hz);
  354. }
  355. }
  356. msg->status = -EINPROGRESS;
  357. msg->actual_length = 0;
  358. spin_lock_irqsave(&mcfqspi->lock, flags);
  359. list_add_tail(&msg->queue, &mcfqspi->msgq);
  360. queue_work(mcfqspi->workq, &mcfqspi->work);
  361. spin_unlock_irqrestore(&mcfqspi->lock, flags);
  362. return 0;
  363. fail:
  364. msg->status = -EINVAL;
  365. return -EINVAL;
  366. }
  367. static int mcfqspi_setup(struct spi_device *spi)
  368. {
  369. if ((spi->bits_per_word < 8) || (spi->bits_per_word > 16)) {
  370. dev_dbg(&spi->dev, "%d bits per word is not supported\n",
  371. spi->bits_per_word);
  372. return -EINVAL;
  373. }
  374. if (spi->chip_select >= spi->master->num_chipselect) {
  375. dev_dbg(&spi->dev, "%d chip select is out of range\n",
  376. spi->chip_select);
  377. return -EINVAL;
  378. }
  379. mcfqspi_cs_deselect(spi_master_get_devdata(spi->master),
  380. spi->chip_select, spi->mode & SPI_CS_HIGH);
  381. dev_dbg(&spi->dev,
  382. "bits per word %d, chip select %d, speed %d KHz\n",
  383. spi->bits_per_word, spi->chip_select,
  384. (MCFQSPI_BUSCLK / mcfqspi_qmr_baud(spi->max_speed_hz))
  385. / 1000);
  386. return 0;
  387. }
  388. static int __devinit mcfqspi_probe(struct platform_device *pdev)
  389. {
  390. struct spi_master *master;
  391. struct mcfqspi *mcfqspi;
  392. struct resource *res;
  393. struct mcfqspi_platform_data *pdata;
  394. int status;
  395. master = spi_alloc_master(&pdev->dev, sizeof(*mcfqspi));
  396. if (master == NULL) {
  397. dev_dbg(&pdev->dev, "spi_alloc_master failed\n");
  398. return -ENOMEM;
  399. }
  400. mcfqspi = spi_master_get_devdata(master);
  401. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  402. if (!res) {
  403. dev_dbg(&pdev->dev, "platform_get_resource failed\n");
  404. status = -ENXIO;
  405. goto fail0;
  406. }
  407. if (!request_mem_region(res->start, resource_size(res), pdev->name)) {
  408. dev_dbg(&pdev->dev, "request_mem_region failed\n");
  409. status = -EBUSY;
  410. goto fail0;
  411. }
  412. mcfqspi->iobase = ioremap(res->start, resource_size(res));
  413. if (!mcfqspi->iobase) {
  414. dev_dbg(&pdev->dev, "ioremap failed\n");
  415. status = -ENOMEM;
  416. goto fail1;
  417. }
  418. mcfqspi->irq = platform_get_irq(pdev, 0);
  419. if (mcfqspi->irq < 0) {
  420. dev_dbg(&pdev->dev, "platform_get_irq failed\n");
  421. status = -ENXIO;
  422. goto fail2;
  423. }
  424. status = request_irq(mcfqspi->irq, mcfqspi_irq_handler, IRQF_DISABLED,
  425. pdev->name, mcfqspi);
  426. if (status) {
  427. dev_dbg(&pdev->dev, "request_irq failed\n");
  428. goto fail2;
  429. }
  430. mcfqspi->clk = clk_get(&pdev->dev, "qspi_clk");
  431. if (IS_ERR(mcfqspi->clk)) {
  432. dev_dbg(&pdev->dev, "clk_get failed\n");
  433. status = PTR_ERR(mcfqspi->clk);
  434. goto fail3;
  435. }
  436. clk_enable(mcfqspi->clk);
  437. mcfqspi->workq = create_singlethread_workqueue(dev_name(master->dev.parent));
  438. if (!mcfqspi->workq) {
  439. dev_dbg(&pdev->dev, "create_workqueue failed\n");
  440. status = -ENOMEM;
  441. goto fail4;
  442. }
  443. INIT_WORK(&mcfqspi->work, mcfqspi_work);
  444. spin_lock_init(&mcfqspi->lock);
  445. INIT_LIST_HEAD(&mcfqspi->msgq);
  446. init_waitqueue_head(&mcfqspi->waitq);
  447. pdata = pdev->dev.platform_data;
  448. if (!pdata) {
  449. dev_dbg(&pdev->dev, "platform data is missing\n");
  450. goto fail5;
  451. }
  452. master->bus_num = pdata->bus_num;
  453. master->num_chipselect = pdata->num_chipselect;
  454. mcfqspi->cs_control = pdata->cs_control;
  455. status = mcfqspi_cs_setup(mcfqspi);
  456. if (status) {
  457. dev_dbg(&pdev->dev, "error initializing cs_control\n");
  458. goto fail5;
  459. }
  460. master->mode_bits = SPI_CS_HIGH | SPI_CPOL | SPI_CPHA;
  461. master->setup = mcfqspi_setup;
  462. master->transfer = mcfqspi_transfer;
  463. platform_set_drvdata(pdev, master);
  464. status = spi_register_master(master);
  465. if (status) {
  466. dev_dbg(&pdev->dev, "spi_register_master failed\n");
  467. goto fail6;
  468. }
  469. dev_info(&pdev->dev, "Coldfire QSPI bus driver\n");
  470. return 0;
  471. fail6:
  472. mcfqspi_cs_teardown(mcfqspi);
  473. fail5:
  474. destroy_workqueue(mcfqspi->workq);
  475. fail4:
  476. clk_disable(mcfqspi->clk);
  477. clk_put(mcfqspi->clk);
  478. fail3:
  479. free_irq(mcfqspi->irq, mcfqspi);
  480. fail2:
  481. iounmap(mcfqspi->iobase);
  482. fail1:
  483. release_mem_region(res->start, resource_size(res));
  484. fail0:
  485. spi_master_put(master);
  486. dev_dbg(&pdev->dev, "Coldfire QSPI probe failed\n");
  487. return status;
  488. }
  489. static int __devexit mcfqspi_remove(struct platform_device *pdev)
  490. {
  491. struct spi_master *master = platform_get_drvdata(pdev);
  492. struct mcfqspi *mcfqspi = spi_master_get_devdata(master);
  493. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  494. /* disable the hardware (set the baud rate to 0) */
  495. mcfqspi_wr_qmr(mcfqspi, MCFQSPI_QMR_MSTR);
  496. platform_set_drvdata(pdev, NULL);
  497. mcfqspi_cs_teardown(mcfqspi);
  498. destroy_workqueue(mcfqspi->workq);
  499. clk_disable(mcfqspi->clk);
  500. clk_put(mcfqspi->clk);
  501. free_irq(mcfqspi->irq, mcfqspi);
  502. iounmap(mcfqspi->iobase);
  503. release_mem_region(res->start, resource_size(res));
  504. spi_unregister_master(master);
  505. spi_master_put(master);
  506. return 0;
  507. }
  508. #ifdef CONFIG_PM
  509. static int mcfqspi_suspend(struct device *dev)
  510. {
  511. struct mcfqspi *mcfqspi = platform_get_drvdata(to_platform_device(dev));
  512. clk_disable(mcfqspi->clk);
  513. return 0;
  514. }
  515. static int mcfqspi_resume(struct device *dev)
  516. {
  517. struct mcfqspi *mcfqspi = platform_get_drvdata(to_platform_device(dev));
  518. clk_enable(mcfqspi->clk);
  519. return 0;
  520. }
  521. static struct dev_pm_ops mcfqspi_dev_pm_ops = {
  522. .suspend = mcfqspi_suspend,
  523. .resume = mcfqspi_resume,
  524. };
  525. #define MCFQSPI_DEV_PM_OPS (&mcfqspi_dev_pm_ops)
  526. #else
  527. #define MCFQSPI_DEV_PM_OPS NULL
  528. #endif
  529. static struct platform_driver mcfqspi_driver = {
  530. .driver.name = DRIVER_NAME,
  531. .driver.owner = THIS_MODULE,
  532. .driver.pm = MCFQSPI_DEV_PM_OPS,
  533. .remove = __devexit_p(mcfqspi_remove),
  534. };
  535. static int __init mcfqspi_init(void)
  536. {
  537. return platform_driver_probe(&mcfqspi_driver, mcfqspi_probe);
  538. }
  539. module_init(mcfqspi_init);
  540. static void __exit mcfqspi_exit(void)
  541. {
  542. platform_driver_unregister(&mcfqspi_driver);
  543. }
  544. module_exit(mcfqspi_exit);
  545. MODULE_AUTHOR("Steven King <sfking@fdwdc.com>");
  546. MODULE_DESCRIPTION("Coldfire QSPI Controller Driver");
  547. MODULE_LICENSE("GPL");
  548. MODULE_ALIAS("platform:" DRIVER_NAME);