sh-sci.c 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027
  1. /*
  2. * drivers/serial/sh-sci.c
  3. *
  4. * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO)
  5. *
  6. * Copyright (C) 2002 - 2008 Paul Mundt
  7. * Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Jul 2007).
  8. *
  9. * based off of the old drivers/char/sh-sci.c by:
  10. *
  11. * Copyright (C) 1999, 2000 Niibe Yutaka
  12. * Copyright (C) 2000 Sugioka Toshinobu
  13. * Modified to support multiple serial ports. Stuart Menefy (May 2000).
  14. * Modified to support SecureEdge. David McCullough (2002)
  15. * Modified to support SH7300 SCIF. Takashi Kusuda (Jun 2003).
  16. * Removed SH7300 support (Jul 2007).
  17. *
  18. * This file is subject to the terms and conditions of the GNU General Public
  19. * License. See the file "COPYING" in the main directory of this archive
  20. * for more details.
  21. */
  22. #if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  23. #define SUPPORT_SYSRQ
  24. #endif
  25. #undef DEBUG
  26. #include <linux/module.h>
  27. #include <linux/errno.h>
  28. #include <linux/timer.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/tty.h>
  31. #include <linux/tty_flip.h>
  32. #include <linux/serial.h>
  33. #include <linux/major.h>
  34. #include <linux/string.h>
  35. #include <linux/sysrq.h>
  36. #include <linux/ioport.h>
  37. #include <linux/mm.h>
  38. #include <linux/init.h>
  39. #include <linux/delay.h>
  40. #include <linux/console.h>
  41. #include <linux/platform_device.h>
  42. #include <linux/serial_sci.h>
  43. #include <linux/notifier.h>
  44. #include <linux/cpufreq.h>
  45. #include <linux/clk.h>
  46. #include <linux/ctype.h>
  47. #include <linux/err.h>
  48. #include <linux/list.h>
  49. #include <linux/dmaengine.h>
  50. #include <linux/scatterlist.h>
  51. #include <linux/slab.h>
  52. #ifdef CONFIG_SUPERH
  53. #include <asm/sh_bios.h>
  54. #endif
  55. #ifdef CONFIG_H8300
  56. #include <asm/gpio.h>
  57. #endif
  58. #include "sh-sci.h"
  59. struct sci_port {
  60. struct uart_port port;
  61. /* Port type */
  62. unsigned int type;
  63. /* Port IRQs: ERI, RXI, TXI, BRI (optional) */
  64. unsigned int irqs[SCIx_NR_IRQS];
  65. /* Port enable callback */
  66. void (*enable)(struct uart_port *port);
  67. /* Port disable callback */
  68. void (*disable)(struct uart_port *port);
  69. /* Break timer */
  70. struct timer_list break_timer;
  71. int break_flag;
  72. /* Interface clock */
  73. struct clk *iclk;
  74. /* Function clock */
  75. struct clk *fclk;
  76. struct list_head node;
  77. struct dma_chan *chan_tx;
  78. struct dma_chan *chan_rx;
  79. #ifdef CONFIG_SERIAL_SH_SCI_DMA
  80. struct device *dma_dev;
  81. unsigned int slave_tx;
  82. unsigned int slave_rx;
  83. struct dma_async_tx_descriptor *desc_tx;
  84. struct dma_async_tx_descriptor *desc_rx[2];
  85. dma_cookie_t cookie_tx;
  86. dma_cookie_t cookie_rx[2];
  87. dma_cookie_t active_rx;
  88. struct scatterlist sg_tx;
  89. unsigned int sg_len_tx;
  90. struct scatterlist sg_rx[2];
  91. size_t buf_len_rx;
  92. struct sh_dmae_slave param_tx;
  93. struct sh_dmae_slave param_rx;
  94. struct work_struct work_tx;
  95. struct work_struct work_rx;
  96. struct timer_list rx_timer;
  97. unsigned int rx_timeout;
  98. #endif
  99. };
  100. struct sh_sci_priv {
  101. spinlock_t lock;
  102. struct list_head ports;
  103. struct notifier_block clk_nb;
  104. };
  105. /* Function prototypes */
  106. static void sci_stop_tx(struct uart_port *port);
  107. #define SCI_NPORTS CONFIG_SERIAL_SH_SCI_NR_UARTS
  108. static struct sci_port sci_ports[SCI_NPORTS];
  109. static struct uart_driver sci_uart_driver;
  110. static inline struct sci_port *
  111. to_sci_port(struct uart_port *uart)
  112. {
  113. return container_of(uart, struct sci_port, port);
  114. }
  115. #if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_SH_SCI_CONSOLE)
  116. #ifdef CONFIG_CONSOLE_POLL
  117. static inline void handle_error(struct uart_port *port)
  118. {
  119. /* Clear error flags */
  120. sci_out(port, SCxSR, SCxSR_ERROR_CLEAR(port));
  121. }
  122. static int sci_poll_get_char(struct uart_port *port)
  123. {
  124. unsigned short status;
  125. int c;
  126. do {
  127. status = sci_in(port, SCxSR);
  128. if (status & SCxSR_ERRORS(port)) {
  129. handle_error(port);
  130. continue;
  131. }
  132. break;
  133. } while (1);
  134. if (!(status & SCxSR_RDxF(port)))
  135. return NO_POLL_CHAR;
  136. c = sci_in(port, SCxRDR);
  137. /* Dummy read */
  138. sci_in(port, SCxSR);
  139. sci_out(port, SCxSR, SCxSR_RDxF_CLEAR(port));
  140. return c;
  141. }
  142. #endif
  143. static void sci_poll_put_char(struct uart_port *port, unsigned char c)
  144. {
  145. unsigned short status;
  146. do {
  147. status = sci_in(port, SCxSR);
  148. } while (!(status & SCxSR_TDxE(port)));
  149. sci_out(port, SCxTDR, c);
  150. sci_out(port, SCxSR, SCxSR_TDxE_CLEAR(port) & ~SCxSR_TEND(port));
  151. }
  152. #endif /* CONFIG_CONSOLE_POLL || CONFIG_SERIAL_SH_SCI_CONSOLE */
  153. #if defined(__H8300H__) || defined(__H8300S__)
  154. static void sci_init_pins(struct uart_port *port, unsigned int cflag)
  155. {
  156. int ch = (port->mapbase - SMR0) >> 3;
  157. /* set DDR regs */
  158. H8300_GPIO_DDR(h8300_sci_pins[ch].port,
  159. h8300_sci_pins[ch].rx,
  160. H8300_GPIO_INPUT);
  161. H8300_GPIO_DDR(h8300_sci_pins[ch].port,
  162. h8300_sci_pins[ch].tx,
  163. H8300_GPIO_OUTPUT);
  164. /* tx mark output*/
  165. H8300_SCI_DR(ch) |= h8300_sci_pins[ch].tx;
  166. }
  167. #elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  168. static inline void sci_init_pins(struct uart_port *port, unsigned int cflag)
  169. {
  170. if (port->mapbase == 0xA4400000) {
  171. __raw_writew(__raw_readw(PACR) & 0xffc0, PACR);
  172. __raw_writew(__raw_readw(PBCR) & 0x0fff, PBCR);
  173. } else if (port->mapbase == 0xA4410000)
  174. __raw_writew(__raw_readw(PBCR) & 0xf003, PBCR);
  175. }
  176. #elif defined(CONFIG_CPU_SUBTYPE_SH7720) || defined(CONFIG_CPU_SUBTYPE_SH7721)
  177. static inline void sci_init_pins(struct uart_port *port, unsigned int cflag)
  178. {
  179. unsigned short data;
  180. if (cflag & CRTSCTS) {
  181. /* enable RTS/CTS */
  182. if (port->mapbase == 0xa4430000) { /* SCIF0 */
  183. /* Clear PTCR bit 9-2; enable all scif pins but sck */
  184. data = __raw_readw(PORT_PTCR);
  185. __raw_writew((data & 0xfc03), PORT_PTCR);
  186. } else if (port->mapbase == 0xa4438000) { /* SCIF1 */
  187. /* Clear PVCR bit 9-2 */
  188. data = __raw_readw(PORT_PVCR);
  189. __raw_writew((data & 0xfc03), PORT_PVCR);
  190. }
  191. } else {
  192. if (port->mapbase == 0xa4430000) { /* SCIF0 */
  193. /* Clear PTCR bit 5-2; enable only tx and rx */
  194. data = __raw_readw(PORT_PTCR);
  195. __raw_writew((data & 0xffc3), PORT_PTCR);
  196. } else if (port->mapbase == 0xa4438000) { /* SCIF1 */
  197. /* Clear PVCR bit 5-2 */
  198. data = __raw_readw(PORT_PVCR);
  199. __raw_writew((data & 0xffc3), PORT_PVCR);
  200. }
  201. }
  202. }
  203. #elif defined(CONFIG_CPU_SH3)
  204. /* For SH7705, SH7706, SH7707, SH7709, SH7709A, SH7729 */
  205. static inline void sci_init_pins(struct uart_port *port, unsigned int cflag)
  206. {
  207. unsigned short data;
  208. /* We need to set SCPCR to enable RTS/CTS */
  209. data = __raw_readw(SCPCR);
  210. /* Clear out SCP7MD1,0, SCP6MD1,0, SCP4MD1,0*/
  211. __raw_writew(data & 0x0fcf, SCPCR);
  212. if (!(cflag & CRTSCTS)) {
  213. /* We need to set SCPCR to enable RTS/CTS */
  214. data = __raw_readw(SCPCR);
  215. /* Clear out SCP7MD1,0, SCP4MD1,0,
  216. Set SCP6MD1,0 = {01} (output) */
  217. __raw_writew((data & 0x0fcf) | 0x1000, SCPCR);
  218. data = __raw_readb(SCPDR);
  219. /* Set /RTS2 (bit6) = 0 */
  220. __raw_writeb(data & 0xbf, SCPDR);
  221. }
  222. }
  223. #elif defined(CONFIG_CPU_SUBTYPE_SH7722)
  224. static inline void sci_init_pins(struct uart_port *port, unsigned int cflag)
  225. {
  226. unsigned short data;
  227. if (port->mapbase == 0xffe00000) {
  228. data = __raw_readw(PSCR);
  229. data &= ~0x03cf;
  230. if (!(cflag & CRTSCTS))
  231. data |= 0x0340;
  232. __raw_writew(data, PSCR);
  233. }
  234. }
  235. #elif defined(CONFIG_CPU_SUBTYPE_SH7757) || \
  236. defined(CONFIG_CPU_SUBTYPE_SH7763) || \
  237. defined(CONFIG_CPU_SUBTYPE_SH7780) || \
  238. defined(CONFIG_CPU_SUBTYPE_SH7785) || \
  239. defined(CONFIG_CPU_SUBTYPE_SH7786) || \
  240. defined(CONFIG_CPU_SUBTYPE_SHX3)
  241. static inline void sci_init_pins(struct uart_port *port, unsigned int cflag)
  242. {
  243. if (!(cflag & CRTSCTS))
  244. __raw_writew(0x0080, SCSPTR0); /* Set RTS = 1 */
  245. }
  246. #elif defined(CONFIG_CPU_SH4) && !defined(CONFIG_CPU_SH4A)
  247. static inline void sci_init_pins(struct uart_port *port, unsigned int cflag)
  248. {
  249. if (!(cflag & CRTSCTS))
  250. __raw_writew(0x0080, SCSPTR2); /* Set RTS = 1 */
  251. }
  252. #else
  253. static inline void sci_init_pins(struct uart_port *port, unsigned int cflag)
  254. {
  255. /* Nothing to do */
  256. }
  257. #endif
  258. #if defined(CONFIG_CPU_SUBTYPE_SH7760) || \
  259. defined(CONFIG_CPU_SUBTYPE_SH7780) || \
  260. defined(CONFIG_CPU_SUBTYPE_SH7785) || \
  261. defined(CONFIG_CPU_SUBTYPE_SH7786)
  262. static int scif_txfill(struct uart_port *port)
  263. {
  264. return sci_in(port, SCTFDR) & 0xff;
  265. }
  266. static int scif_txroom(struct uart_port *port)
  267. {
  268. return SCIF_TXROOM_MAX - scif_txfill(port);
  269. }
  270. static int scif_rxfill(struct uart_port *port)
  271. {
  272. return sci_in(port, SCRFDR) & 0xff;
  273. }
  274. #elif defined(CONFIG_CPU_SUBTYPE_SH7763)
  275. static int scif_txfill(struct uart_port *port)
  276. {
  277. if (port->mapbase == 0xffe00000 ||
  278. port->mapbase == 0xffe08000)
  279. /* SCIF0/1*/
  280. return sci_in(port, SCTFDR) & 0xff;
  281. else
  282. /* SCIF2 */
  283. return sci_in(port, SCFDR) >> 8;
  284. }
  285. static int scif_txroom(struct uart_port *port)
  286. {
  287. if (port->mapbase == 0xffe00000 ||
  288. port->mapbase == 0xffe08000)
  289. /* SCIF0/1*/
  290. return SCIF_TXROOM_MAX - scif_txfill(port);
  291. else
  292. /* SCIF2 */
  293. return SCIF2_TXROOM_MAX - scif_txfill(port);
  294. }
  295. static int scif_rxfill(struct uart_port *port)
  296. {
  297. if ((port->mapbase == 0xffe00000) ||
  298. (port->mapbase == 0xffe08000)) {
  299. /* SCIF0/1*/
  300. return sci_in(port, SCRFDR) & 0xff;
  301. } else {
  302. /* SCIF2 */
  303. return sci_in(port, SCFDR) & SCIF2_RFDC_MASK;
  304. }
  305. }
  306. #elif defined(CONFIG_ARCH_SH7372)
  307. static int scif_txfill(struct uart_port *port)
  308. {
  309. if (port->type == PORT_SCIFA)
  310. return sci_in(port, SCFDR) >> 8;
  311. else
  312. return sci_in(port, SCTFDR);
  313. }
  314. static int scif_txroom(struct uart_port *port)
  315. {
  316. return port->fifosize - scif_txfill(port);
  317. }
  318. static int scif_rxfill(struct uart_port *port)
  319. {
  320. if (port->type == PORT_SCIFA)
  321. return sci_in(port, SCFDR) & SCIF_RFDC_MASK;
  322. else
  323. return sci_in(port, SCRFDR);
  324. }
  325. #else
  326. static int scif_txfill(struct uart_port *port)
  327. {
  328. return sci_in(port, SCFDR) >> 8;
  329. }
  330. static int scif_txroom(struct uart_port *port)
  331. {
  332. return SCIF_TXROOM_MAX - scif_txfill(port);
  333. }
  334. static int scif_rxfill(struct uart_port *port)
  335. {
  336. return sci_in(port, SCFDR) & SCIF_RFDC_MASK;
  337. }
  338. #endif
  339. static int sci_txfill(struct uart_port *port)
  340. {
  341. return !(sci_in(port, SCxSR) & SCI_TDRE);
  342. }
  343. static int sci_txroom(struct uart_port *port)
  344. {
  345. return !sci_txfill(port);
  346. }
  347. static int sci_rxfill(struct uart_port *port)
  348. {
  349. return (sci_in(port, SCxSR) & SCxSR_RDxF(port)) != 0;
  350. }
  351. /* ********************************************************************** *
  352. * the interrupt related routines *
  353. * ********************************************************************** */
  354. static void sci_transmit_chars(struct uart_port *port)
  355. {
  356. struct circ_buf *xmit = &port->state->xmit;
  357. unsigned int stopped = uart_tx_stopped(port);
  358. unsigned short status;
  359. unsigned short ctrl;
  360. int count;
  361. status = sci_in(port, SCxSR);
  362. if (!(status & SCxSR_TDxE(port))) {
  363. ctrl = sci_in(port, SCSCR);
  364. if (uart_circ_empty(xmit))
  365. ctrl &= ~SCI_CTRL_FLAGS_TIE;
  366. else
  367. ctrl |= SCI_CTRL_FLAGS_TIE;
  368. sci_out(port, SCSCR, ctrl);
  369. return;
  370. }
  371. if (port->type == PORT_SCI)
  372. count = sci_txroom(port);
  373. else
  374. count = scif_txroom(port);
  375. do {
  376. unsigned char c;
  377. if (port->x_char) {
  378. c = port->x_char;
  379. port->x_char = 0;
  380. } else if (!uart_circ_empty(xmit) && !stopped) {
  381. c = xmit->buf[xmit->tail];
  382. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  383. } else {
  384. break;
  385. }
  386. sci_out(port, SCxTDR, c);
  387. port->icount.tx++;
  388. } while (--count > 0);
  389. sci_out(port, SCxSR, SCxSR_TDxE_CLEAR(port));
  390. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  391. uart_write_wakeup(port);
  392. if (uart_circ_empty(xmit)) {
  393. sci_stop_tx(port);
  394. } else {
  395. ctrl = sci_in(port, SCSCR);
  396. if (port->type != PORT_SCI) {
  397. sci_in(port, SCxSR); /* Dummy read */
  398. sci_out(port, SCxSR, SCxSR_TDxE_CLEAR(port));
  399. }
  400. ctrl |= SCI_CTRL_FLAGS_TIE;
  401. sci_out(port, SCSCR, ctrl);
  402. }
  403. }
  404. /* On SH3, SCIF may read end-of-break as a space->mark char */
  405. #define STEPFN(c) ({int __c = (c); (((__c-1)|(__c)) == -1); })
  406. static inline void sci_receive_chars(struct uart_port *port)
  407. {
  408. struct sci_port *sci_port = to_sci_port(port);
  409. struct tty_struct *tty = port->state->port.tty;
  410. int i, count, copied = 0;
  411. unsigned short status;
  412. unsigned char flag;
  413. status = sci_in(port, SCxSR);
  414. if (!(status & SCxSR_RDxF(port)))
  415. return;
  416. while (1) {
  417. if (port->type == PORT_SCI)
  418. count = sci_rxfill(port);
  419. else
  420. count = scif_rxfill(port);
  421. /* Don't copy more bytes than there is room for in the buffer */
  422. count = tty_buffer_request_room(tty, count);
  423. /* If for any reason we can't copy more data, we're done! */
  424. if (count == 0)
  425. break;
  426. if (port->type == PORT_SCI) {
  427. char c = sci_in(port, SCxRDR);
  428. if (uart_handle_sysrq_char(port, c) ||
  429. sci_port->break_flag)
  430. count = 0;
  431. else
  432. tty_insert_flip_char(tty, c, TTY_NORMAL);
  433. } else {
  434. for (i = 0; i < count; i++) {
  435. char c = sci_in(port, SCxRDR);
  436. status = sci_in(port, SCxSR);
  437. #if defined(CONFIG_CPU_SH3)
  438. /* Skip "chars" during break */
  439. if (sci_port->break_flag) {
  440. if ((c == 0) &&
  441. (status & SCxSR_FER(port))) {
  442. count--; i--;
  443. continue;
  444. }
  445. /* Nonzero => end-of-break */
  446. dev_dbg(port->dev, "debounce<%02x>\n", c);
  447. sci_port->break_flag = 0;
  448. if (STEPFN(c)) {
  449. count--; i--;
  450. continue;
  451. }
  452. }
  453. #endif /* CONFIG_CPU_SH3 */
  454. if (uart_handle_sysrq_char(port, c)) {
  455. count--; i--;
  456. continue;
  457. }
  458. /* Store data and status */
  459. if (status & SCxSR_FER(port)) {
  460. flag = TTY_FRAME;
  461. dev_notice(port->dev, "frame error\n");
  462. } else if (status & SCxSR_PER(port)) {
  463. flag = TTY_PARITY;
  464. dev_notice(port->dev, "parity error\n");
  465. } else
  466. flag = TTY_NORMAL;
  467. tty_insert_flip_char(tty, c, flag);
  468. }
  469. }
  470. sci_in(port, SCxSR); /* dummy read */
  471. sci_out(port, SCxSR, SCxSR_RDxF_CLEAR(port));
  472. copied += count;
  473. port->icount.rx += count;
  474. }
  475. if (copied) {
  476. /* Tell the rest of the system the news. New characters! */
  477. tty_flip_buffer_push(tty);
  478. } else {
  479. sci_in(port, SCxSR); /* dummy read */
  480. sci_out(port, SCxSR, SCxSR_RDxF_CLEAR(port));
  481. }
  482. }
  483. #define SCI_BREAK_JIFFIES (HZ/20)
  484. /* The sci generates interrupts during the break,
  485. * 1 per millisecond or so during the break period, for 9600 baud.
  486. * So dont bother disabling interrupts.
  487. * But dont want more than 1 break event.
  488. * Use a kernel timer to periodically poll the rx line until
  489. * the break is finished.
  490. */
  491. static void sci_schedule_break_timer(struct sci_port *port)
  492. {
  493. port->break_timer.expires = jiffies + SCI_BREAK_JIFFIES;
  494. add_timer(&port->break_timer);
  495. }
  496. /* Ensure that two consecutive samples find the break over. */
  497. static void sci_break_timer(unsigned long data)
  498. {
  499. struct sci_port *port = (struct sci_port *)data;
  500. if (sci_rxd_in(&port->port) == 0) {
  501. port->break_flag = 1;
  502. sci_schedule_break_timer(port);
  503. } else if (port->break_flag == 1) {
  504. /* break is over. */
  505. port->break_flag = 2;
  506. sci_schedule_break_timer(port);
  507. } else
  508. port->break_flag = 0;
  509. }
  510. static inline int sci_handle_errors(struct uart_port *port)
  511. {
  512. int copied = 0;
  513. unsigned short status = sci_in(port, SCxSR);
  514. struct tty_struct *tty = port->state->port.tty;
  515. if (status & SCxSR_ORER(port)) {
  516. /* overrun error */
  517. if (tty_insert_flip_char(tty, 0, TTY_OVERRUN))
  518. copied++;
  519. dev_notice(port->dev, "overrun error");
  520. }
  521. if (status & SCxSR_FER(port)) {
  522. if (sci_rxd_in(port) == 0) {
  523. /* Notify of BREAK */
  524. struct sci_port *sci_port = to_sci_port(port);
  525. if (!sci_port->break_flag) {
  526. sci_port->break_flag = 1;
  527. sci_schedule_break_timer(sci_port);
  528. /* Do sysrq handling. */
  529. if (uart_handle_break(port))
  530. return 0;
  531. dev_dbg(port->dev, "BREAK detected\n");
  532. if (tty_insert_flip_char(tty, 0, TTY_BREAK))
  533. copied++;
  534. }
  535. } else {
  536. /* frame error */
  537. if (tty_insert_flip_char(tty, 0, TTY_FRAME))
  538. copied++;
  539. dev_notice(port->dev, "frame error\n");
  540. }
  541. }
  542. if (status & SCxSR_PER(port)) {
  543. /* parity error */
  544. if (tty_insert_flip_char(tty, 0, TTY_PARITY))
  545. copied++;
  546. dev_notice(port->dev, "parity error");
  547. }
  548. if (copied)
  549. tty_flip_buffer_push(tty);
  550. return copied;
  551. }
  552. static inline int sci_handle_fifo_overrun(struct uart_port *port)
  553. {
  554. struct tty_struct *tty = port->state->port.tty;
  555. int copied = 0;
  556. if (port->type != PORT_SCIF)
  557. return 0;
  558. if ((sci_in(port, SCLSR) & SCIF_ORER) != 0) {
  559. sci_out(port, SCLSR, 0);
  560. tty_insert_flip_char(tty, 0, TTY_OVERRUN);
  561. tty_flip_buffer_push(tty);
  562. dev_notice(port->dev, "overrun error\n");
  563. copied++;
  564. }
  565. return copied;
  566. }
  567. static inline int sci_handle_breaks(struct uart_port *port)
  568. {
  569. int copied = 0;
  570. unsigned short status = sci_in(port, SCxSR);
  571. struct tty_struct *tty = port->state->port.tty;
  572. struct sci_port *s = to_sci_port(port);
  573. if (uart_handle_break(port))
  574. return 0;
  575. if (!s->break_flag && status & SCxSR_BRK(port)) {
  576. #if defined(CONFIG_CPU_SH3)
  577. /* Debounce break */
  578. s->break_flag = 1;
  579. #endif
  580. /* Notify of BREAK */
  581. if (tty_insert_flip_char(tty, 0, TTY_BREAK))
  582. copied++;
  583. dev_dbg(port->dev, "BREAK detected\n");
  584. }
  585. if (copied)
  586. tty_flip_buffer_push(tty);
  587. copied += sci_handle_fifo_overrun(port);
  588. return copied;
  589. }
  590. static irqreturn_t sci_rx_interrupt(int irq, void *ptr)
  591. {
  592. #ifdef CONFIG_SERIAL_SH_SCI_DMA
  593. struct uart_port *port = ptr;
  594. struct sci_port *s = to_sci_port(port);
  595. if (s->chan_rx) {
  596. u16 scr = sci_in(port, SCSCR);
  597. u16 ssr = sci_in(port, SCxSR);
  598. /* Disable future Rx interrupts */
  599. if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
  600. disable_irq_nosync(irq);
  601. scr |= 0x4000;
  602. } else {
  603. scr &= ~SCI_CTRL_FLAGS_RIE;
  604. }
  605. sci_out(port, SCSCR, scr);
  606. /* Clear current interrupt */
  607. sci_out(port, SCxSR, ssr & ~(1 | SCxSR_RDxF(port)));
  608. dev_dbg(port->dev, "Rx IRQ %lu: setup t-out in %u jiffies\n",
  609. jiffies, s->rx_timeout);
  610. mod_timer(&s->rx_timer, jiffies + s->rx_timeout);
  611. return IRQ_HANDLED;
  612. }
  613. #endif
  614. /* I think sci_receive_chars has to be called irrespective
  615. * of whether the I_IXOFF is set, otherwise, how is the interrupt
  616. * to be disabled?
  617. */
  618. sci_receive_chars(ptr);
  619. return IRQ_HANDLED;
  620. }
  621. static irqreturn_t sci_tx_interrupt(int irq, void *ptr)
  622. {
  623. struct uart_port *port = ptr;
  624. unsigned long flags;
  625. spin_lock_irqsave(&port->lock, flags);
  626. sci_transmit_chars(port);
  627. spin_unlock_irqrestore(&port->lock, flags);
  628. return IRQ_HANDLED;
  629. }
  630. static irqreturn_t sci_er_interrupt(int irq, void *ptr)
  631. {
  632. struct uart_port *port = ptr;
  633. /* Handle errors */
  634. if (port->type == PORT_SCI) {
  635. if (sci_handle_errors(port)) {
  636. /* discard character in rx buffer */
  637. sci_in(port, SCxSR);
  638. sci_out(port, SCxSR, SCxSR_RDxF_CLEAR(port));
  639. }
  640. } else {
  641. sci_handle_fifo_overrun(port);
  642. sci_rx_interrupt(irq, ptr);
  643. }
  644. sci_out(port, SCxSR, SCxSR_ERROR_CLEAR(port));
  645. /* Kick the transmission */
  646. sci_tx_interrupt(irq, ptr);
  647. return IRQ_HANDLED;
  648. }
  649. static irqreturn_t sci_br_interrupt(int irq, void *ptr)
  650. {
  651. struct uart_port *port = ptr;
  652. /* Handle BREAKs */
  653. sci_handle_breaks(port);
  654. sci_out(port, SCxSR, SCxSR_BREAK_CLEAR(port));
  655. return IRQ_HANDLED;
  656. }
  657. static irqreturn_t sci_mpxed_interrupt(int irq, void *ptr)
  658. {
  659. unsigned short ssr_status, scr_status, err_enabled;
  660. struct uart_port *port = ptr;
  661. struct sci_port *s = to_sci_port(port);
  662. irqreturn_t ret = IRQ_NONE;
  663. ssr_status = sci_in(port, SCxSR);
  664. scr_status = sci_in(port, SCSCR);
  665. err_enabled = scr_status & (SCI_CTRL_FLAGS_REIE | SCI_CTRL_FLAGS_RIE);
  666. /* Tx Interrupt */
  667. if ((ssr_status & SCxSR_TDxE(port)) && (scr_status & SCI_CTRL_FLAGS_TIE) &&
  668. !s->chan_tx)
  669. ret = sci_tx_interrupt(irq, ptr);
  670. /*
  671. * Rx Interrupt: if we're using DMA, the DMA controller clears RDF /
  672. * DR flags
  673. */
  674. if (((ssr_status & SCxSR_RDxF(port)) || s->chan_rx) &&
  675. (scr_status & SCI_CTRL_FLAGS_RIE))
  676. ret = sci_rx_interrupt(irq, ptr);
  677. /* Error Interrupt */
  678. if ((ssr_status & SCxSR_ERRORS(port)) && err_enabled)
  679. ret = sci_er_interrupt(irq, ptr);
  680. /* Break Interrupt */
  681. if ((ssr_status & SCxSR_BRK(port)) && err_enabled)
  682. ret = sci_br_interrupt(irq, ptr);
  683. return ret;
  684. }
  685. /*
  686. * Here we define a transistion notifier so that we can update all of our
  687. * ports' baud rate when the peripheral clock changes.
  688. */
  689. static int sci_notifier(struct notifier_block *self,
  690. unsigned long phase, void *p)
  691. {
  692. struct sh_sci_priv *priv = container_of(self,
  693. struct sh_sci_priv, clk_nb);
  694. struct sci_port *sci_port;
  695. unsigned long flags;
  696. if ((phase == CPUFREQ_POSTCHANGE) ||
  697. (phase == CPUFREQ_RESUMECHANGE)) {
  698. spin_lock_irqsave(&priv->lock, flags);
  699. list_for_each_entry(sci_port, &priv->ports, node)
  700. sci_port->port.uartclk = clk_get_rate(sci_port->iclk);
  701. spin_unlock_irqrestore(&priv->lock, flags);
  702. }
  703. return NOTIFY_OK;
  704. }
  705. static void sci_clk_enable(struct uart_port *port)
  706. {
  707. struct sci_port *sci_port = to_sci_port(port);
  708. clk_enable(sci_port->iclk);
  709. sci_port->port.uartclk = clk_get_rate(sci_port->iclk);
  710. clk_enable(sci_port->fclk);
  711. }
  712. static void sci_clk_disable(struct uart_port *port)
  713. {
  714. struct sci_port *sci_port = to_sci_port(port);
  715. clk_disable(sci_port->fclk);
  716. clk_disable(sci_port->iclk);
  717. }
  718. static int sci_request_irq(struct sci_port *port)
  719. {
  720. int i;
  721. irqreturn_t (*handlers[4])(int irq, void *ptr) = {
  722. sci_er_interrupt, sci_rx_interrupt, sci_tx_interrupt,
  723. sci_br_interrupt,
  724. };
  725. const char *desc[] = { "SCI Receive Error", "SCI Receive Data Full",
  726. "SCI Transmit Data Empty", "SCI Break" };
  727. if (port->irqs[0] == port->irqs[1]) {
  728. if (unlikely(!port->irqs[0]))
  729. return -ENODEV;
  730. if (request_irq(port->irqs[0], sci_mpxed_interrupt,
  731. IRQF_DISABLED, "sci", port)) {
  732. dev_err(port->port.dev, "Can't allocate IRQ\n");
  733. return -ENODEV;
  734. }
  735. } else {
  736. for (i = 0; i < ARRAY_SIZE(handlers); i++) {
  737. if (unlikely(!port->irqs[i]))
  738. continue;
  739. if (request_irq(port->irqs[i], handlers[i],
  740. IRQF_DISABLED, desc[i], port)) {
  741. dev_err(port->port.dev, "Can't allocate IRQ\n");
  742. return -ENODEV;
  743. }
  744. }
  745. }
  746. return 0;
  747. }
  748. static void sci_free_irq(struct sci_port *port)
  749. {
  750. int i;
  751. if (port->irqs[0] == port->irqs[1])
  752. free_irq(port->irqs[0], port);
  753. else {
  754. for (i = 0; i < ARRAY_SIZE(port->irqs); i++) {
  755. if (!port->irqs[i])
  756. continue;
  757. free_irq(port->irqs[i], port);
  758. }
  759. }
  760. }
  761. static unsigned int sci_tx_empty(struct uart_port *port)
  762. {
  763. unsigned short status = sci_in(port, SCxSR);
  764. unsigned short in_tx_fifo = scif_txfill(port);
  765. return (status & SCxSR_TEND(port)) && !in_tx_fifo ? TIOCSER_TEMT : 0;
  766. }
  767. static void sci_set_mctrl(struct uart_port *port, unsigned int mctrl)
  768. {
  769. /* This routine is used for seting signals of: DTR, DCD, CTS/RTS */
  770. /* We use SCIF's hardware for CTS/RTS, so don't need any for that. */
  771. /* If you have signals for DTR and DCD, please implement here. */
  772. }
  773. static unsigned int sci_get_mctrl(struct uart_port *port)
  774. {
  775. /* This routine is used for getting signals of: DTR, DCD, DSR, RI,
  776. and CTS/RTS */
  777. return TIOCM_DTR | TIOCM_RTS | TIOCM_DSR;
  778. }
  779. #ifdef CONFIG_SERIAL_SH_SCI_DMA
  780. static void sci_dma_tx_complete(void *arg)
  781. {
  782. struct sci_port *s = arg;
  783. struct uart_port *port = &s->port;
  784. struct circ_buf *xmit = &port->state->xmit;
  785. unsigned long flags;
  786. dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
  787. spin_lock_irqsave(&port->lock, flags);
  788. xmit->tail += sg_dma_len(&s->sg_tx);
  789. xmit->tail &= UART_XMIT_SIZE - 1;
  790. port->icount.tx += sg_dma_len(&s->sg_tx);
  791. async_tx_ack(s->desc_tx);
  792. s->cookie_tx = -EINVAL;
  793. s->desc_tx = NULL;
  794. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  795. uart_write_wakeup(port);
  796. if (!uart_circ_empty(xmit)) {
  797. schedule_work(&s->work_tx);
  798. } else if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
  799. u16 ctrl = sci_in(port, SCSCR);
  800. sci_out(port, SCSCR, ctrl & ~SCI_CTRL_FLAGS_TIE);
  801. }
  802. spin_unlock_irqrestore(&port->lock, flags);
  803. }
  804. /* Locking: called with port lock held */
  805. static int sci_dma_rx_push(struct sci_port *s, struct tty_struct *tty,
  806. size_t count)
  807. {
  808. struct uart_port *port = &s->port;
  809. int i, active, room;
  810. room = tty_buffer_request_room(tty, count);
  811. if (s->active_rx == s->cookie_rx[0]) {
  812. active = 0;
  813. } else if (s->active_rx == s->cookie_rx[1]) {
  814. active = 1;
  815. } else {
  816. dev_err(port->dev, "cookie %d not found!\n", s->active_rx);
  817. return 0;
  818. }
  819. if (room < count)
  820. dev_warn(port->dev, "Rx overrun: dropping %u bytes\n",
  821. count - room);
  822. if (!room)
  823. return room;
  824. for (i = 0; i < room; i++)
  825. tty_insert_flip_char(tty, ((u8 *)sg_virt(&s->sg_rx[active]))[i],
  826. TTY_NORMAL);
  827. port->icount.rx += room;
  828. return room;
  829. }
  830. static void sci_dma_rx_complete(void *arg)
  831. {
  832. struct sci_port *s = arg;
  833. struct uart_port *port = &s->port;
  834. struct tty_struct *tty = port->state->port.tty;
  835. unsigned long flags;
  836. int count;
  837. dev_dbg(port->dev, "%s(%d) active #%d\n", __func__, port->line, s->active_rx);
  838. spin_lock_irqsave(&port->lock, flags);
  839. count = sci_dma_rx_push(s, tty, s->buf_len_rx);
  840. mod_timer(&s->rx_timer, jiffies + s->rx_timeout);
  841. spin_unlock_irqrestore(&port->lock, flags);
  842. if (count)
  843. tty_flip_buffer_push(tty);
  844. schedule_work(&s->work_rx);
  845. }
  846. static void sci_start_rx(struct uart_port *port);
  847. static void sci_start_tx(struct uart_port *port);
  848. static void sci_rx_dma_release(struct sci_port *s, bool enable_pio)
  849. {
  850. struct dma_chan *chan = s->chan_rx;
  851. struct uart_port *port = &s->port;
  852. s->chan_rx = NULL;
  853. s->cookie_rx[0] = s->cookie_rx[1] = -EINVAL;
  854. dma_release_channel(chan);
  855. if (sg_dma_address(&s->sg_rx[0]))
  856. dma_free_coherent(port->dev, s->buf_len_rx * 2,
  857. sg_virt(&s->sg_rx[0]), sg_dma_address(&s->sg_rx[0]));
  858. if (enable_pio)
  859. sci_start_rx(port);
  860. }
  861. static void sci_tx_dma_release(struct sci_port *s, bool enable_pio)
  862. {
  863. struct dma_chan *chan = s->chan_tx;
  864. struct uart_port *port = &s->port;
  865. s->chan_tx = NULL;
  866. s->cookie_tx = -EINVAL;
  867. dma_release_channel(chan);
  868. if (enable_pio)
  869. sci_start_tx(port);
  870. }
  871. static void sci_submit_rx(struct sci_port *s)
  872. {
  873. struct dma_chan *chan = s->chan_rx;
  874. int i;
  875. for (i = 0; i < 2; i++) {
  876. struct scatterlist *sg = &s->sg_rx[i];
  877. struct dma_async_tx_descriptor *desc;
  878. desc = chan->device->device_prep_slave_sg(chan,
  879. sg, 1, DMA_FROM_DEVICE, DMA_PREP_INTERRUPT);
  880. if (desc) {
  881. s->desc_rx[i] = desc;
  882. desc->callback = sci_dma_rx_complete;
  883. desc->callback_param = s;
  884. s->cookie_rx[i] = desc->tx_submit(desc);
  885. }
  886. if (!desc || s->cookie_rx[i] < 0) {
  887. if (i) {
  888. async_tx_ack(s->desc_rx[0]);
  889. s->cookie_rx[0] = -EINVAL;
  890. }
  891. if (desc) {
  892. async_tx_ack(desc);
  893. s->cookie_rx[i] = -EINVAL;
  894. }
  895. dev_warn(s->port.dev,
  896. "failed to re-start DMA, using PIO\n");
  897. sci_rx_dma_release(s, true);
  898. return;
  899. }
  900. dev_dbg(s->port.dev, "%s(): cookie %d to #%d\n", __func__,
  901. s->cookie_rx[i], i);
  902. }
  903. s->active_rx = s->cookie_rx[0];
  904. dma_async_issue_pending(chan);
  905. }
  906. static void work_fn_rx(struct work_struct *work)
  907. {
  908. struct sci_port *s = container_of(work, struct sci_port, work_rx);
  909. struct uart_port *port = &s->port;
  910. struct dma_async_tx_descriptor *desc;
  911. int new;
  912. if (s->active_rx == s->cookie_rx[0]) {
  913. new = 0;
  914. } else if (s->active_rx == s->cookie_rx[1]) {
  915. new = 1;
  916. } else {
  917. dev_err(port->dev, "cookie %d not found!\n", s->active_rx);
  918. return;
  919. }
  920. desc = s->desc_rx[new];
  921. if (dma_async_is_tx_complete(s->chan_rx, s->active_rx, NULL, NULL) !=
  922. DMA_SUCCESS) {
  923. /* Handle incomplete DMA receive */
  924. struct tty_struct *tty = port->state->port.tty;
  925. struct dma_chan *chan = s->chan_rx;
  926. struct sh_desc *sh_desc = container_of(desc, struct sh_desc,
  927. async_tx);
  928. unsigned long flags;
  929. int count;
  930. chan->device->device_control(chan, DMA_TERMINATE_ALL, 0);
  931. dev_dbg(port->dev, "Read %u bytes with cookie %d\n",
  932. sh_desc->partial, sh_desc->cookie);
  933. spin_lock_irqsave(&port->lock, flags);
  934. count = sci_dma_rx_push(s, tty, sh_desc->partial);
  935. spin_unlock_irqrestore(&port->lock, flags);
  936. if (count)
  937. tty_flip_buffer_push(tty);
  938. sci_submit_rx(s);
  939. return;
  940. }
  941. s->cookie_rx[new] = desc->tx_submit(desc);
  942. if (s->cookie_rx[new] < 0) {
  943. dev_warn(port->dev, "Failed submitting Rx DMA descriptor\n");
  944. sci_rx_dma_release(s, true);
  945. return;
  946. }
  947. s->active_rx = s->cookie_rx[!new];
  948. dev_dbg(port->dev, "%s: cookie %d #%d, new active #%d\n", __func__,
  949. s->cookie_rx[new], new, s->active_rx);
  950. }
  951. static void work_fn_tx(struct work_struct *work)
  952. {
  953. struct sci_port *s = container_of(work, struct sci_port, work_tx);
  954. struct dma_async_tx_descriptor *desc;
  955. struct dma_chan *chan = s->chan_tx;
  956. struct uart_port *port = &s->port;
  957. struct circ_buf *xmit = &port->state->xmit;
  958. struct scatterlist *sg = &s->sg_tx;
  959. /*
  960. * DMA is idle now.
  961. * Port xmit buffer is already mapped, and it is one page... Just adjust
  962. * offsets and lengths. Since it is a circular buffer, we have to
  963. * transmit till the end, and then the rest. Take the port lock to get a
  964. * consistent xmit buffer state.
  965. */
  966. spin_lock_irq(&port->lock);
  967. sg->offset = xmit->tail & (UART_XMIT_SIZE - 1);
  968. sg_dma_address(sg) = (sg_dma_address(sg) & ~(UART_XMIT_SIZE - 1)) +
  969. sg->offset;
  970. sg_dma_len(sg) = min((int)CIRC_CNT(xmit->head, xmit->tail, UART_XMIT_SIZE),
  971. CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE));
  972. spin_unlock_irq(&port->lock);
  973. BUG_ON(!sg_dma_len(sg));
  974. desc = chan->device->device_prep_slave_sg(chan,
  975. sg, s->sg_len_tx, DMA_TO_DEVICE,
  976. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  977. if (!desc) {
  978. /* switch to PIO */
  979. sci_tx_dma_release(s, true);
  980. return;
  981. }
  982. dma_sync_sg_for_device(port->dev, sg, 1, DMA_TO_DEVICE);
  983. spin_lock_irq(&port->lock);
  984. s->desc_tx = desc;
  985. desc->callback = sci_dma_tx_complete;
  986. desc->callback_param = s;
  987. spin_unlock_irq(&port->lock);
  988. s->cookie_tx = desc->tx_submit(desc);
  989. if (s->cookie_tx < 0) {
  990. dev_warn(port->dev, "Failed submitting Tx DMA descriptor\n");
  991. /* switch to PIO */
  992. sci_tx_dma_release(s, true);
  993. return;
  994. }
  995. dev_dbg(port->dev, "%s: %p: %d...%d, cookie %d\n", __func__,
  996. xmit->buf, xmit->tail, xmit->head, s->cookie_tx);
  997. dma_async_issue_pending(chan);
  998. }
  999. #endif
  1000. static void sci_start_tx(struct uart_port *port)
  1001. {
  1002. struct sci_port *s = to_sci_port(port);
  1003. unsigned short ctrl;
  1004. #ifdef CONFIG_SERIAL_SH_SCI_DMA
  1005. if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
  1006. u16 new, scr = sci_in(port, SCSCR);
  1007. if (s->chan_tx)
  1008. new = scr | 0x8000;
  1009. else
  1010. new = scr & ~0x8000;
  1011. if (new != scr)
  1012. sci_out(port, SCSCR, new);
  1013. }
  1014. if (s->chan_tx && !uart_circ_empty(&s->port.state->xmit) &&
  1015. s->cookie_tx < 0)
  1016. schedule_work(&s->work_tx);
  1017. #endif
  1018. if (!s->chan_tx || port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
  1019. /* Set TIE (Transmit Interrupt Enable) bit in SCSCR */
  1020. ctrl = sci_in(port, SCSCR);
  1021. sci_out(port, SCSCR, ctrl | SCI_CTRL_FLAGS_TIE);
  1022. }
  1023. }
  1024. static void sci_stop_tx(struct uart_port *port)
  1025. {
  1026. unsigned short ctrl;
  1027. /* Clear TIE (Transmit Interrupt Enable) bit in SCSCR */
  1028. ctrl = sci_in(port, SCSCR);
  1029. if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
  1030. ctrl &= ~0x8000;
  1031. ctrl &= ~SCI_CTRL_FLAGS_TIE;
  1032. sci_out(port, SCSCR, ctrl);
  1033. }
  1034. static void sci_start_rx(struct uart_port *port)
  1035. {
  1036. unsigned short ctrl = SCI_CTRL_FLAGS_RIE | SCI_CTRL_FLAGS_REIE;
  1037. /* Set RIE (Receive Interrupt Enable) bit in SCSCR */
  1038. ctrl |= sci_in(port, SCSCR);
  1039. if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
  1040. ctrl &= ~0x4000;
  1041. sci_out(port, SCSCR, ctrl);
  1042. }
  1043. static void sci_stop_rx(struct uart_port *port)
  1044. {
  1045. unsigned short ctrl;
  1046. /* Clear RIE (Receive Interrupt Enable) bit in SCSCR */
  1047. ctrl = sci_in(port, SCSCR);
  1048. if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
  1049. ctrl &= ~0x4000;
  1050. ctrl &= ~(SCI_CTRL_FLAGS_RIE | SCI_CTRL_FLAGS_REIE);
  1051. sci_out(port, SCSCR, ctrl);
  1052. }
  1053. static void sci_enable_ms(struct uart_port *port)
  1054. {
  1055. /* Nothing here yet .. */
  1056. }
  1057. static void sci_break_ctl(struct uart_port *port, int break_state)
  1058. {
  1059. /* Nothing here yet .. */
  1060. }
  1061. #ifdef CONFIG_SERIAL_SH_SCI_DMA
  1062. static bool filter(struct dma_chan *chan, void *slave)
  1063. {
  1064. struct sh_dmae_slave *param = slave;
  1065. dev_dbg(chan->device->dev, "%s: slave ID %d\n", __func__,
  1066. param->slave_id);
  1067. if (param->dma_dev == chan->device->dev) {
  1068. chan->private = param;
  1069. return true;
  1070. } else {
  1071. return false;
  1072. }
  1073. }
  1074. static void rx_timer_fn(unsigned long arg)
  1075. {
  1076. struct sci_port *s = (struct sci_port *)arg;
  1077. struct uart_port *port = &s->port;
  1078. u16 scr = sci_in(port, SCSCR);
  1079. if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
  1080. scr &= ~0x4000;
  1081. enable_irq(s->irqs[1]);
  1082. }
  1083. sci_out(port, SCSCR, scr | SCI_CTRL_FLAGS_RIE);
  1084. dev_dbg(port->dev, "DMA Rx timed out\n");
  1085. schedule_work(&s->work_rx);
  1086. }
  1087. static void sci_request_dma(struct uart_port *port)
  1088. {
  1089. struct sci_port *s = to_sci_port(port);
  1090. struct sh_dmae_slave *param;
  1091. struct dma_chan *chan;
  1092. dma_cap_mask_t mask;
  1093. int nent;
  1094. dev_dbg(port->dev, "%s: port %d DMA %p\n", __func__,
  1095. port->line, s->dma_dev);
  1096. if (!s->dma_dev)
  1097. return;
  1098. dma_cap_zero(mask);
  1099. dma_cap_set(DMA_SLAVE, mask);
  1100. param = &s->param_tx;
  1101. /* Slave ID, e.g., SHDMA_SLAVE_SCIF0_TX */
  1102. param->slave_id = s->slave_tx;
  1103. param->dma_dev = s->dma_dev;
  1104. s->cookie_tx = -EINVAL;
  1105. chan = dma_request_channel(mask, filter, param);
  1106. dev_dbg(port->dev, "%s: TX: got channel %p\n", __func__, chan);
  1107. if (chan) {
  1108. s->chan_tx = chan;
  1109. sg_init_table(&s->sg_tx, 1);
  1110. /* UART circular tx buffer is an aligned page. */
  1111. BUG_ON((int)port->state->xmit.buf & ~PAGE_MASK);
  1112. sg_set_page(&s->sg_tx, virt_to_page(port->state->xmit.buf),
  1113. UART_XMIT_SIZE, (int)port->state->xmit.buf & ~PAGE_MASK);
  1114. nent = dma_map_sg(port->dev, &s->sg_tx, 1, DMA_TO_DEVICE);
  1115. if (!nent)
  1116. sci_tx_dma_release(s, false);
  1117. else
  1118. dev_dbg(port->dev, "%s: mapped %d@%p to %x\n", __func__,
  1119. sg_dma_len(&s->sg_tx),
  1120. port->state->xmit.buf, sg_dma_address(&s->sg_tx));
  1121. s->sg_len_tx = nent;
  1122. INIT_WORK(&s->work_tx, work_fn_tx);
  1123. }
  1124. param = &s->param_rx;
  1125. /* Slave ID, e.g., SHDMA_SLAVE_SCIF0_RX */
  1126. param->slave_id = s->slave_rx;
  1127. param->dma_dev = s->dma_dev;
  1128. chan = dma_request_channel(mask, filter, param);
  1129. dev_dbg(port->dev, "%s: RX: got channel %p\n", __func__, chan);
  1130. if (chan) {
  1131. dma_addr_t dma[2];
  1132. void *buf[2];
  1133. int i;
  1134. s->chan_rx = chan;
  1135. s->buf_len_rx = 2 * max(16, (int)port->fifosize);
  1136. buf[0] = dma_alloc_coherent(port->dev, s->buf_len_rx * 2,
  1137. &dma[0], GFP_KERNEL);
  1138. if (!buf[0]) {
  1139. dev_warn(port->dev,
  1140. "failed to allocate dma buffer, using PIO\n");
  1141. sci_rx_dma_release(s, true);
  1142. return;
  1143. }
  1144. buf[1] = buf[0] + s->buf_len_rx;
  1145. dma[1] = dma[0] + s->buf_len_rx;
  1146. for (i = 0; i < 2; i++) {
  1147. struct scatterlist *sg = &s->sg_rx[i];
  1148. sg_init_table(sg, 1);
  1149. sg_set_page(sg, virt_to_page(buf[i]), s->buf_len_rx,
  1150. (int)buf[i] & ~PAGE_MASK);
  1151. sg_dma_address(sg) = dma[i];
  1152. }
  1153. INIT_WORK(&s->work_rx, work_fn_rx);
  1154. setup_timer(&s->rx_timer, rx_timer_fn, (unsigned long)s);
  1155. sci_submit_rx(s);
  1156. }
  1157. }
  1158. static void sci_free_dma(struct uart_port *port)
  1159. {
  1160. struct sci_port *s = to_sci_port(port);
  1161. if (!s->dma_dev)
  1162. return;
  1163. if (s->chan_tx)
  1164. sci_tx_dma_release(s, false);
  1165. if (s->chan_rx)
  1166. sci_rx_dma_release(s, false);
  1167. }
  1168. #endif
  1169. static int sci_startup(struct uart_port *port)
  1170. {
  1171. struct sci_port *s = to_sci_port(port);
  1172. dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
  1173. if (s->enable)
  1174. s->enable(port);
  1175. sci_request_irq(s);
  1176. #ifdef CONFIG_SERIAL_SH_SCI_DMA
  1177. sci_request_dma(port);
  1178. #endif
  1179. sci_start_tx(port);
  1180. sci_start_rx(port);
  1181. return 0;
  1182. }
  1183. static void sci_shutdown(struct uart_port *port)
  1184. {
  1185. struct sci_port *s = to_sci_port(port);
  1186. dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
  1187. sci_stop_rx(port);
  1188. sci_stop_tx(port);
  1189. #ifdef CONFIG_SERIAL_SH_SCI_DMA
  1190. sci_free_dma(port);
  1191. #endif
  1192. sci_free_irq(s);
  1193. if (s->disable)
  1194. s->disable(port);
  1195. }
  1196. static void sci_set_termios(struct uart_port *port, struct ktermios *termios,
  1197. struct ktermios *old)
  1198. {
  1199. #ifdef CONFIG_SERIAL_SH_SCI_DMA
  1200. struct sci_port *s = to_sci_port(port);
  1201. #endif
  1202. unsigned int status, baud, smr_val, max_baud;
  1203. int t = -1;
  1204. u16 scfcr = 0;
  1205. /*
  1206. * earlyprintk comes here early on with port->uartclk set to zero.
  1207. * the clock framework is not up and running at this point so here
  1208. * we assume that 115200 is the maximum baud rate. please note that
  1209. * the baud rate is not programmed during earlyprintk - it is assumed
  1210. * that the previous boot loader has enabled required clocks and
  1211. * setup the baud rate generator hardware for us already.
  1212. */
  1213. max_baud = port->uartclk ? port->uartclk / 16 : 115200;
  1214. baud = uart_get_baud_rate(port, termios, old, 0, max_baud);
  1215. if (likely(baud && port->uartclk))
  1216. t = SCBRR_VALUE(baud, port->uartclk);
  1217. do {
  1218. status = sci_in(port, SCxSR);
  1219. } while (!(status & SCxSR_TEND(port)));
  1220. sci_out(port, SCSCR, 0x00); /* TE=0, RE=0, CKE1=0 */
  1221. if (port->type != PORT_SCI)
  1222. sci_out(port, SCFCR, scfcr | SCFCR_RFRST | SCFCR_TFRST);
  1223. smr_val = sci_in(port, SCSMR) & 3;
  1224. if ((termios->c_cflag & CSIZE) == CS7)
  1225. smr_val |= 0x40;
  1226. if (termios->c_cflag & PARENB)
  1227. smr_val |= 0x20;
  1228. if (termios->c_cflag & PARODD)
  1229. smr_val |= 0x30;
  1230. if (termios->c_cflag & CSTOPB)
  1231. smr_val |= 0x08;
  1232. uart_update_timeout(port, termios->c_cflag, baud);
  1233. sci_out(port, SCSMR, smr_val);
  1234. dev_dbg(port->dev, "%s: SMR %x, t %x, SCSCR %x\n", __func__, smr_val, t,
  1235. SCSCR_INIT(port));
  1236. if (t > 0) {
  1237. if (t >= 256) {
  1238. sci_out(port, SCSMR, (sci_in(port, SCSMR) & ~3) | 1);
  1239. t >>= 2;
  1240. } else
  1241. sci_out(port, SCSMR, sci_in(port, SCSMR) & ~3);
  1242. sci_out(port, SCBRR, t);
  1243. udelay((1000000+(baud-1)) / baud); /* Wait one bit interval */
  1244. }
  1245. sci_init_pins(port, termios->c_cflag);
  1246. sci_out(port, SCFCR, scfcr | ((termios->c_cflag & CRTSCTS) ? SCFCR_MCE : 0));
  1247. sci_out(port, SCSCR, SCSCR_INIT(port));
  1248. #ifdef CONFIG_SERIAL_SH_SCI_DMA
  1249. /*
  1250. * Calculate delay for 1.5 DMA buffers: see
  1251. * drivers/serial/serial_core.c::uart_update_timeout(). With 10 bits
  1252. * (CS8), 250Hz, 115200 baud and 64 bytes FIFO, the above function
  1253. * calculates 1 jiffie for the data plus 5 jiffies for the "slop(e)."
  1254. * Then below we calculate 3 jiffies (12ms) for 1.5 DMA buffers (3 FIFO
  1255. * sizes), but it has been found out experimentally, that this is not
  1256. * enough: the driver too often needlessly runs on a DMA timeout. 20ms
  1257. * as a minimum seem to work perfectly.
  1258. */
  1259. if (s->chan_rx) {
  1260. s->rx_timeout = (port->timeout - HZ / 50) * s->buf_len_rx * 3 /
  1261. port->fifosize / 2;
  1262. dev_dbg(port->dev,
  1263. "DMA Rx t-out %ums, tty t-out %u jiffies\n",
  1264. s->rx_timeout * 1000 / HZ, port->timeout);
  1265. if (s->rx_timeout < msecs_to_jiffies(20))
  1266. s->rx_timeout = msecs_to_jiffies(20);
  1267. }
  1268. #endif
  1269. if ((termios->c_cflag & CREAD) != 0)
  1270. sci_start_rx(port);
  1271. }
  1272. static const char *sci_type(struct uart_port *port)
  1273. {
  1274. switch (port->type) {
  1275. case PORT_IRDA:
  1276. return "irda";
  1277. case PORT_SCI:
  1278. return "sci";
  1279. case PORT_SCIF:
  1280. return "scif";
  1281. case PORT_SCIFA:
  1282. return "scifa";
  1283. case PORT_SCIFB:
  1284. return "scifb";
  1285. }
  1286. return NULL;
  1287. }
  1288. static void sci_release_port(struct uart_port *port)
  1289. {
  1290. /* Nothing here yet .. */
  1291. }
  1292. static int sci_request_port(struct uart_port *port)
  1293. {
  1294. /* Nothing here yet .. */
  1295. return 0;
  1296. }
  1297. static void sci_config_port(struct uart_port *port, int flags)
  1298. {
  1299. struct sci_port *s = to_sci_port(port);
  1300. port->type = s->type;
  1301. if (port->membase)
  1302. return;
  1303. if (port->flags & UPF_IOREMAP) {
  1304. port->membase = ioremap_nocache(port->mapbase, 0x40);
  1305. if (IS_ERR(port->membase))
  1306. dev_err(port->dev, "can't remap port#%d\n", port->line);
  1307. } else {
  1308. /*
  1309. * For the simple (and majority of) cases where we don't
  1310. * need to do any remapping, just cast the cookie
  1311. * directly.
  1312. */
  1313. port->membase = (void __iomem *)port->mapbase;
  1314. }
  1315. }
  1316. static int sci_verify_port(struct uart_port *port, struct serial_struct *ser)
  1317. {
  1318. struct sci_port *s = to_sci_port(port);
  1319. if (ser->irq != s->irqs[SCIx_TXI_IRQ] || ser->irq > nr_irqs)
  1320. return -EINVAL;
  1321. if (ser->baud_base < 2400)
  1322. /* No paper tape reader for Mitch.. */
  1323. return -EINVAL;
  1324. return 0;
  1325. }
  1326. static struct uart_ops sci_uart_ops = {
  1327. .tx_empty = sci_tx_empty,
  1328. .set_mctrl = sci_set_mctrl,
  1329. .get_mctrl = sci_get_mctrl,
  1330. .start_tx = sci_start_tx,
  1331. .stop_tx = sci_stop_tx,
  1332. .stop_rx = sci_stop_rx,
  1333. .enable_ms = sci_enable_ms,
  1334. .break_ctl = sci_break_ctl,
  1335. .startup = sci_startup,
  1336. .shutdown = sci_shutdown,
  1337. .set_termios = sci_set_termios,
  1338. .type = sci_type,
  1339. .release_port = sci_release_port,
  1340. .request_port = sci_request_port,
  1341. .config_port = sci_config_port,
  1342. .verify_port = sci_verify_port,
  1343. #ifdef CONFIG_CONSOLE_POLL
  1344. .poll_get_char = sci_poll_get_char,
  1345. .poll_put_char = sci_poll_put_char,
  1346. #endif
  1347. };
  1348. static int __devinit sci_init_single(struct platform_device *dev,
  1349. struct sci_port *sci_port,
  1350. unsigned int index,
  1351. struct plat_sci_port *p)
  1352. {
  1353. struct uart_port *port = &sci_port->port;
  1354. port->ops = &sci_uart_ops;
  1355. port->iotype = UPIO_MEM;
  1356. port->line = index;
  1357. switch (p->type) {
  1358. case PORT_SCIFB:
  1359. port->fifosize = 256;
  1360. break;
  1361. case PORT_SCIFA:
  1362. port->fifosize = 64;
  1363. break;
  1364. case PORT_SCIF:
  1365. port->fifosize = 16;
  1366. break;
  1367. default:
  1368. port->fifosize = 1;
  1369. break;
  1370. }
  1371. if (dev) {
  1372. sci_port->iclk = clk_get(&dev->dev, "sci_ick");
  1373. if (IS_ERR(sci_port->iclk)) {
  1374. sci_port->iclk = clk_get(&dev->dev, "peripheral_clk");
  1375. if (IS_ERR(sci_port->iclk)) {
  1376. dev_err(&dev->dev, "can't get iclk\n");
  1377. return PTR_ERR(sci_port->iclk);
  1378. }
  1379. }
  1380. /*
  1381. * The function clock is optional, ignore it if we can't
  1382. * find it.
  1383. */
  1384. sci_port->fclk = clk_get(&dev->dev, "sci_fck");
  1385. if (IS_ERR(sci_port->fclk))
  1386. sci_port->fclk = NULL;
  1387. sci_port->enable = sci_clk_enable;
  1388. sci_port->disable = sci_clk_disable;
  1389. port->dev = &dev->dev;
  1390. }
  1391. sci_port->break_timer.data = (unsigned long)sci_port;
  1392. sci_port->break_timer.function = sci_break_timer;
  1393. init_timer(&sci_port->break_timer);
  1394. port->mapbase = p->mapbase;
  1395. port->membase = p->membase;
  1396. port->irq = p->irqs[SCIx_TXI_IRQ];
  1397. port->flags = p->flags;
  1398. sci_port->type = port->type = p->type;
  1399. #ifdef CONFIG_SERIAL_SH_SCI_DMA
  1400. sci_port->dma_dev = p->dma_dev;
  1401. sci_port->slave_tx = p->dma_slave_tx;
  1402. sci_port->slave_rx = p->dma_slave_rx;
  1403. dev_dbg(port->dev, "%s: DMA device %p, tx %d, rx %d\n", __func__,
  1404. p->dma_dev, p->dma_slave_tx, p->dma_slave_rx);
  1405. #endif
  1406. memcpy(&sci_port->irqs, &p->irqs, sizeof(p->irqs));
  1407. return 0;
  1408. }
  1409. #ifdef CONFIG_SERIAL_SH_SCI_CONSOLE
  1410. static struct tty_driver *serial_console_device(struct console *co, int *index)
  1411. {
  1412. struct uart_driver *p = &sci_uart_driver;
  1413. *index = co->index;
  1414. return p->tty_driver;
  1415. }
  1416. static void serial_console_putchar(struct uart_port *port, int ch)
  1417. {
  1418. sci_poll_put_char(port, ch);
  1419. }
  1420. /*
  1421. * Print a string to the serial port trying not to disturb
  1422. * any possible real use of the port...
  1423. */
  1424. static void serial_console_write(struct console *co, const char *s,
  1425. unsigned count)
  1426. {
  1427. struct uart_port *port = co->data;
  1428. struct sci_port *sci_port = to_sci_port(port);
  1429. unsigned short bits;
  1430. if (sci_port->enable)
  1431. sci_port->enable(port);
  1432. uart_console_write(port, s, count, serial_console_putchar);
  1433. /* wait until fifo is empty and last bit has been transmitted */
  1434. bits = SCxSR_TDxE(port) | SCxSR_TEND(port);
  1435. while ((sci_in(port, SCxSR) & bits) != bits)
  1436. cpu_relax();
  1437. if (sci_port->disable)
  1438. sci_port->disable(port);
  1439. }
  1440. static int __devinit serial_console_setup(struct console *co, char *options)
  1441. {
  1442. struct sci_port *sci_port;
  1443. struct uart_port *port;
  1444. int baud = 115200;
  1445. int bits = 8;
  1446. int parity = 'n';
  1447. int flow = 'n';
  1448. int ret;
  1449. /*
  1450. * Check whether an invalid uart number has been specified, and
  1451. * if so, search for the first available port that does have
  1452. * console support.
  1453. */
  1454. if (co->index >= SCI_NPORTS)
  1455. co->index = 0;
  1456. if (co->data) {
  1457. port = co->data;
  1458. sci_port = to_sci_port(port);
  1459. } else {
  1460. sci_port = &sci_ports[co->index];
  1461. port = &sci_port->port;
  1462. co->data = port;
  1463. }
  1464. /*
  1465. * Also need to check port->type, we don't actually have any
  1466. * UPIO_PORT ports, but uart_report_port() handily misreports
  1467. * it anyways if we don't have a port available by the time this is
  1468. * called.
  1469. */
  1470. if (!port->type)
  1471. return -ENODEV;
  1472. sci_config_port(port, 0);
  1473. if (sci_port->enable)
  1474. sci_port->enable(port);
  1475. if (options)
  1476. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1477. ret = uart_set_options(port, co, baud, parity, bits, flow);
  1478. #if defined(__H8300H__) || defined(__H8300S__)
  1479. /* disable rx interrupt */
  1480. if (ret == 0)
  1481. sci_stop_rx(port);
  1482. #endif
  1483. /* TODO: disable clock */
  1484. return ret;
  1485. }
  1486. static struct console serial_console = {
  1487. .name = "ttySC",
  1488. .device = serial_console_device,
  1489. .write = serial_console_write,
  1490. .setup = serial_console_setup,
  1491. .flags = CON_PRINTBUFFER,
  1492. .index = -1,
  1493. };
  1494. static int __init sci_console_init(void)
  1495. {
  1496. register_console(&serial_console);
  1497. return 0;
  1498. }
  1499. console_initcall(sci_console_init);
  1500. static struct sci_port early_serial_port;
  1501. static struct console early_serial_console = {
  1502. .name = "early_ttySC",
  1503. .write = serial_console_write,
  1504. .flags = CON_PRINTBUFFER,
  1505. };
  1506. static char early_serial_buf[32];
  1507. #endif /* CONFIG_SERIAL_SH_SCI_CONSOLE */
  1508. #if defined(CONFIG_SERIAL_SH_SCI_CONSOLE)
  1509. #define SCI_CONSOLE (&serial_console)
  1510. #else
  1511. #define SCI_CONSOLE 0
  1512. #endif
  1513. static char banner[] __initdata =
  1514. KERN_INFO "SuperH SCI(F) driver initialized\n";
  1515. static struct uart_driver sci_uart_driver = {
  1516. .owner = THIS_MODULE,
  1517. .driver_name = "sci",
  1518. .dev_name = "ttySC",
  1519. .major = SCI_MAJOR,
  1520. .minor = SCI_MINOR_START,
  1521. .nr = SCI_NPORTS,
  1522. .cons = SCI_CONSOLE,
  1523. };
  1524. static int sci_remove(struct platform_device *dev)
  1525. {
  1526. struct sh_sci_priv *priv = platform_get_drvdata(dev);
  1527. struct sci_port *p;
  1528. unsigned long flags;
  1529. cpufreq_unregister_notifier(&priv->clk_nb, CPUFREQ_TRANSITION_NOTIFIER);
  1530. spin_lock_irqsave(&priv->lock, flags);
  1531. list_for_each_entry(p, &priv->ports, node) {
  1532. uart_remove_one_port(&sci_uart_driver, &p->port);
  1533. clk_put(p->iclk);
  1534. clk_put(p->fclk);
  1535. }
  1536. spin_unlock_irqrestore(&priv->lock, flags);
  1537. kfree(priv);
  1538. return 0;
  1539. }
  1540. static int __devinit sci_probe_single(struct platform_device *dev,
  1541. unsigned int index,
  1542. struct plat_sci_port *p,
  1543. struct sci_port *sciport)
  1544. {
  1545. struct sh_sci_priv *priv = platform_get_drvdata(dev);
  1546. unsigned long flags;
  1547. int ret;
  1548. /* Sanity check */
  1549. if (unlikely(index >= SCI_NPORTS)) {
  1550. dev_notice(&dev->dev, "Attempting to register port "
  1551. "%d when only %d are available.\n",
  1552. index+1, SCI_NPORTS);
  1553. dev_notice(&dev->dev, "Consider bumping "
  1554. "CONFIG_SERIAL_SH_SCI_NR_UARTS!\n");
  1555. return 0;
  1556. }
  1557. ret = sci_init_single(dev, sciport, index, p);
  1558. if (ret)
  1559. return ret;
  1560. ret = uart_add_one_port(&sci_uart_driver, &sciport->port);
  1561. if (ret)
  1562. return ret;
  1563. INIT_LIST_HEAD(&sciport->node);
  1564. spin_lock_irqsave(&priv->lock, flags);
  1565. list_add(&sciport->node, &priv->ports);
  1566. spin_unlock_irqrestore(&priv->lock, flags);
  1567. return 0;
  1568. }
  1569. /*
  1570. * Register a set of serial devices attached to a platform device. The
  1571. * list is terminated with a zero flags entry, which means we expect
  1572. * all entries to have at least UPF_BOOT_AUTOCONF set. Platforms that need
  1573. * remapping (such as sh64) should also set UPF_IOREMAP.
  1574. */
  1575. static int __devinit sci_probe(struct platform_device *dev)
  1576. {
  1577. struct plat_sci_port *p = dev->dev.platform_data;
  1578. struct sh_sci_priv *priv;
  1579. int i, ret = -EINVAL;
  1580. #ifdef CONFIG_SERIAL_SH_SCI_CONSOLE
  1581. if (is_early_platform_device(dev)) {
  1582. if (dev->id == -1)
  1583. return -ENOTSUPP;
  1584. early_serial_console.index = dev->id;
  1585. early_serial_console.data = &early_serial_port.port;
  1586. sci_init_single(NULL, &early_serial_port, dev->id, p);
  1587. serial_console_setup(&early_serial_console, early_serial_buf);
  1588. if (!strstr(early_serial_buf, "keep"))
  1589. early_serial_console.flags |= CON_BOOT;
  1590. register_console(&early_serial_console);
  1591. return 0;
  1592. }
  1593. #endif
  1594. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  1595. if (!priv)
  1596. return -ENOMEM;
  1597. INIT_LIST_HEAD(&priv->ports);
  1598. spin_lock_init(&priv->lock);
  1599. platform_set_drvdata(dev, priv);
  1600. priv->clk_nb.notifier_call = sci_notifier;
  1601. cpufreq_register_notifier(&priv->clk_nb, CPUFREQ_TRANSITION_NOTIFIER);
  1602. if (dev->id != -1) {
  1603. ret = sci_probe_single(dev, dev->id, p, &sci_ports[dev->id]);
  1604. if (ret)
  1605. goto err_unreg;
  1606. } else {
  1607. for (i = 0; p && p->flags != 0; p++, i++) {
  1608. ret = sci_probe_single(dev, i, p, &sci_ports[i]);
  1609. if (ret)
  1610. goto err_unreg;
  1611. }
  1612. }
  1613. #ifdef CONFIG_SH_STANDARD_BIOS
  1614. sh_bios_gdb_detach();
  1615. #endif
  1616. return 0;
  1617. err_unreg:
  1618. sci_remove(dev);
  1619. return ret;
  1620. }
  1621. static int sci_suspend(struct device *dev)
  1622. {
  1623. struct sh_sci_priv *priv = dev_get_drvdata(dev);
  1624. struct sci_port *p;
  1625. unsigned long flags;
  1626. spin_lock_irqsave(&priv->lock, flags);
  1627. list_for_each_entry(p, &priv->ports, node)
  1628. uart_suspend_port(&sci_uart_driver, &p->port);
  1629. spin_unlock_irqrestore(&priv->lock, flags);
  1630. return 0;
  1631. }
  1632. static int sci_resume(struct device *dev)
  1633. {
  1634. struct sh_sci_priv *priv = dev_get_drvdata(dev);
  1635. struct sci_port *p;
  1636. unsigned long flags;
  1637. spin_lock_irqsave(&priv->lock, flags);
  1638. list_for_each_entry(p, &priv->ports, node)
  1639. uart_resume_port(&sci_uart_driver, &p->port);
  1640. spin_unlock_irqrestore(&priv->lock, flags);
  1641. return 0;
  1642. }
  1643. static const struct dev_pm_ops sci_dev_pm_ops = {
  1644. .suspend = sci_suspend,
  1645. .resume = sci_resume,
  1646. };
  1647. static struct platform_driver sci_driver = {
  1648. .probe = sci_probe,
  1649. .remove = sci_remove,
  1650. .driver = {
  1651. .name = "sh-sci",
  1652. .owner = THIS_MODULE,
  1653. .pm = &sci_dev_pm_ops,
  1654. },
  1655. };
  1656. static int __init sci_init(void)
  1657. {
  1658. int ret;
  1659. printk(banner);
  1660. ret = uart_register_driver(&sci_uart_driver);
  1661. if (likely(ret == 0)) {
  1662. ret = platform_driver_register(&sci_driver);
  1663. if (unlikely(ret))
  1664. uart_unregister_driver(&sci_uart_driver);
  1665. }
  1666. return ret;
  1667. }
  1668. static void __exit sci_exit(void)
  1669. {
  1670. platform_driver_unregister(&sci_driver);
  1671. uart_unregister_driver(&sci_uart_driver);
  1672. }
  1673. #ifdef CONFIG_SERIAL_SH_SCI_CONSOLE
  1674. early_platform_init_buffer("earlyprintk", &sci_driver,
  1675. early_serial_buf, ARRAY_SIZE(early_serial_buf));
  1676. #endif
  1677. module_init(sci_init);
  1678. module_exit(sci_exit);
  1679. MODULE_LICENSE("GPL");
  1680. MODULE_ALIAS("platform:sh-sci");