msm_serial.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758
  1. /*
  2. * drivers/serial/msm_serial.c - driver for msm7k serial device and console
  3. *
  4. * Copyright (C) 2007 Google, Inc.
  5. * Author: Robert Love <rlove@google.com>
  6. *
  7. * This software is licensed under the terms of the GNU General Public
  8. * License version 2, as published by the Free Software Foundation, and
  9. * may be copied, distributed, and modified under those terms.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #if defined(CONFIG_SERIAL_MSM_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  17. # define SUPPORT_SYSRQ
  18. #endif
  19. #include <linux/hrtimer.h>
  20. #include <linux/module.h>
  21. #include <linux/io.h>
  22. #include <linux/ioport.h>
  23. #include <linux/irq.h>
  24. #include <linux/init.h>
  25. #include <linux/console.h>
  26. #include <linux/tty.h>
  27. #include <linux/tty_flip.h>
  28. #include <linux/serial_core.h>
  29. #include <linux/serial.h>
  30. #include <linux/clk.h>
  31. #include <linux/platform_device.h>
  32. #include "msm_serial.h"
  33. struct msm_port {
  34. struct uart_port uart;
  35. char name[16];
  36. struct clk *clk;
  37. unsigned int imr;
  38. };
  39. static void msm_stop_tx(struct uart_port *port)
  40. {
  41. struct msm_port *msm_port = UART_TO_MSM(port);
  42. msm_port->imr &= ~UART_IMR_TXLEV;
  43. msm_write(port, msm_port->imr, UART_IMR);
  44. }
  45. static void msm_start_tx(struct uart_port *port)
  46. {
  47. struct msm_port *msm_port = UART_TO_MSM(port);
  48. msm_port->imr |= UART_IMR_TXLEV;
  49. msm_write(port, msm_port->imr, UART_IMR);
  50. }
  51. static void msm_stop_rx(struct uart_port *port)
  52. {
  53. struct msm_port *msm_port = UART_TO_MSM(port);
  54. msm_port->imr &= ~(UART_IMR_RXLEV | UART_IMR_RXSTALE);
  55. msm_write(port, msm_port->imr, UART_IMR);
  56. }
  57. static void msm_enable_ms(struct uart_port *port)
  58. {
  59. struct msm_port *msm_port = UART_TO_MSM(port);
  60. msm_port->imr |= UART_IMR_DELTA_CTS;
  61. msm_write(port, msm_port->imr, UART_IMR);
  62. }
  63. static void handle_rx(struct uart_port *port)
  64. {
  65. struct tty_struct *tty = port->state->port.tty;
  66. unsigned int sr;
  67. /*
  68. * Handle overrun. My understanding of the hardware is that overrun
  69. * is not tied to the RX buffer, so we handle the case out of band.
  70. */
  71. if ((msm_read(port, UART_SR) & UART_SR_OVERRUN)) {
  72. port->icount.overrun++;
  73. tty_insert_flip_char(tty, 0, TTY_OVERRUN);
  74. msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
  75. }
  76. /* and now the main RX loop */
  77. while ((sr = msm_read(port, UART_SR)) & UART_SR_RX_READY) {
  78. unsigned int c;
  79. char flag = TTY_NORMAL;
  80. c = msm_read(port, UART_RF);
  81. if (sr & UART_SR_RX_BREAK) {
  82. port->icount.brk++;
  83. if (uart_handle_break(port))
  84. continue;
  85. } else if (sr & UART_SR_PAR_FRAME_ERR) {
  86. port->icount.frame++;
  87. } else {
  88. port->icount.rx++;
  89. }
  90. /* Mask conditions we're ignorning. */
  91. sr &= port->read_status_mask;
  92. if (sr & UART_SR_RX_BREAK) {
  93. flag = TTY_BREAK;
  94. } else if (sr & UART_SR_PAR_FRAME_ERR) {
  95. flag = TTY_FRAME;
  96. }
  97. if (!uart_handle_sysrq_char(port, c))
  98. tty_insert_flip_char(tty, c, flag);
  99. }
  100. tty_flip_buffer_push(tty);
  101. }
  102. static void handle_tx(struct uart_port *port)
  103. {
  104. struct circ_buf *xmit = &port->state->xmit;
  105. struct msm_port *msm_port = UART_TO_MSM(port);
  106. int sent_tx;
  107. if (port->x_char) {
  108. msm_write(port, port->x_char, UART_TF);
  109. port->icount.tx++;
  110. port->x_char = 0;
  111. }
  112. while (msm_read(port, UART_SR) & UART_SR_TX_READY) {
  113. if (uart_circ_empty(xmit)) {
  114. /* disable tx interrupts */
  115. msm_port->imr &= ~UART_IMR_TXLEV;
  116. msm_write(port, msm_port->imr, UART_IMR);
  117. break;
  118. }
  119. msm_write(port, xmit->buf[xmit->tail], UART_TF);
  120. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  121. port->icount.tx++;
  122. sent_tx = 1;
  123. }
  124. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  125. uart_write_wakeup(port);
  126. }
  127. static void handle_delta_cts(struct uart_port *port)
  128. {
  129. msm_write(port, UART_CR_CMD_RESET_CTS, UART_CR);
  130. port->icount.cts++;
  131. wake_up_interruptible(&port->state->port.delta_msr_wait);
  132. }
  133. static irqreturn_t msm_irq(int irq, void *dev_id)
  134. {
  135. struct uart_port *port = dev_id;
  136. struct msm_port *msm_port = UART_TO_MSM(port);
  137. unsigned int misr;
  138. spin_lock(&port->lock);
  139. misr = msm_read(port, UART_MISR);
  140. msm_write(port, 0, UART_IMR); /* disable interrupt */
  141. if (misr & (UART_IMR_RXLEV | UART_IMR_RXSTALE))
  142. handle_rx(port);
  143. if (misr & UART_IMR_TXLEV)
  144. handle_tx(port);
  145. if (misr & UART_IMR_DELTA_CTS)
  146. handle_delta_cts(port);
  147. msm_write(port, msm_port->imr, UART_IMR); /* restore interrupt */
  148. spin_unlock(&port->lock);
  149. return IRQ_HANDLED;
  150. }
  151. static unsigned int msm_tx_empty(struct uart_port *port)
  152. {
  153. return (msm_read(port, UART_SR) & UART_SR_TX_EMPTY) ? TIOCSER_TEMT : 0;
  154. }
  155. static unsigned int msm_get_mctrl(struct uart_port *port)
  156. {
  157. return TIOCM_CAR | TIOCM_CTS | TIOCM_DSR | TIOCM_RTS;
  158. }
  159. static void msm_set_mctrl(struct uart_port *port, unsigned int mctrl)
  160. {
  161. unsigned int mr;
  162. mr = msm_read(port, UART_MR1);
  163. if (!(mctrl & TIOCM_RTS)) {
  164. mr &= ~UART_MR1_RX_RDY_CTL;
  165. msm_write(port, mr, UART_MR1);
  166. msm_write(port, UART_CR_CMD_RESET_RFR, UART_CR);
  167. } else {
  168. mr |= UART_MR1_RX_RDY_CTL;
  169. msm_write(port, mr, UART_MR1);
  170. }
  171. }
  172. static void msm_break_ctl(struct uart_port *port, int break_ctl)
  173. {
  174. if (break_ctl)
  175. msm_write(port, UART_CR_CMD_START_BREAK, UART_CR);
  176. else
  177. msm_write(port, UART_CR_CMD_STOP_BREAK, UART_CR);
  178. }
  179. static int msm_set_baud_rate(struct uart_port *port, unsigned int baud)
  180. {
  181. unsigned int baud_code, rxstale, watermark;
  182. switch (baud) {
  183. case 300:
  184. baud_code = UART_CSR_300;
  185. rxstale = 1;
  186. break;
  187. case 600:
  188. baud_code = UART_CSR_600;
  189. rxstale = 1;
  190. break;
  191. case 1200:
  192. baud_code = UART_CSR_1200;
  193. rxstale = 1;
  194. break;
  195. case 2400:
  196. baud_code = UART_CSR_2400;
  197. rxstale = 1;
  198. break;
  199. case 4800:
  200. baud_code = UART_CSR_4800;
  201. rxstale = 1;
  202. break;
  203. case 9600:
  204. baud_code = UART_CSR_9600;
  205. rxstale = 2;
  206. break;
  207. case 14400:
  208. baud_code = UART_CSR_14400;
  209. rxstale = 3;
  210. break;
  211. case 19200:
  212. baud_code = UART_CSR_19200;
  213. rxstale = 4;
  214. break;
  215. case 28800:
  216. baud_code = UART_CSR_28800;
  217. rxstale = 6;
  218. break;
  219. case 38400:
  220. baud_code = UART_CSR_38400;
  221. rxstale = 8;
  222. break;
  223. case 57600:
  224. baud_code = UART_CSR_57600;
  225. rxstale = 16;
  226. break;
  227. case 115200:
  228. default:
  229. baud_code = UART_CSR_115200;
  230. baud = 115200;
  231. rxstale = 31;
  232. break;
  233. }
  234. msm_write(port, baud_code, UART_CSR);
  235. /* RX stale watermark */
  236. watermark = UART_IPR_STALE_LSB & rxstale;
  237. watermark |= UART_IPR_RXSTALE_LAST;
  238. watermark |= UART_IPR_STALE_TIMEOUT_MSB & (rxstale << 2);
  239. msm_write(port, watermark, UART_IPR);
  240. /* set RX watermark */
  241. watermark = (port->fifosize * 3) / 4;
  242. msm_write(port, watermark, UART_RFWR);
  243. /* set TX watermark */
  244. msm_write(port, 10, UART_TFWR);
  245. return baud;
  246. }
  247. static void msm_reset(struct uart_port *port)
  248. {
  249. /* reset everything */
  250. msm_write(port, UART_CR_CMD_RESET_RX, UART_CR);
  251. msm_write(port, UART_CR_CMD_RESET_TX, UART_CR);
  252. msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
  253. msm_write(port, UART_CR_CMD_RESET_BREAK_INT, UART_CR);
  254. msm_write(port, UART_CR_CMD_RESET_CTS, UART_CR);
  255. msm_write(port, UART_CR_CMD_SET_RFR, UART_CR);
  256. }
  257. static void msm_init_clock(struct uart_port *port)
  258. {
  259. struct msm_port *msm_port = UART_TO_MSM(port);
  260. clk_enable(msm_port->clk);
  261. msm_serial_set_mnd_regs(port);
  262. }
  263. static int msm_startup(struct uart_port *port)
  264. {
  265. struct msm_port *msm_port = UART_TO_MSM(port);
  266. unsigned int data, rfr_level;
  267. int ret;
  268. snprintf(msm_port->name, sizeof(msm_port->name),
  269. "msm_serial%d", port->line);
  270. ret = request_irq(port->irq, msm_irq, IRQF_TRIGGER_HIGH,
  271. msm_port->name, port);
  272. if (unlikely(ret))
  273. return ret;
  274. msm_init_clock(port);
  275. if (likely(port->fifosize > 12))
  276. rfr_level = port->fifosize - 12;
  277. else
  278. rfr_level = port->fifosize;
  279. /* set automatic RFR level */
  280. data = msm_read(port, UART_MR1);
  281. data &= ~UART_MR1_AUTO_RFR_LEVEL1;
  282. data &= ~UART_MR1_AUTO_RFR_LEVEL0;
  283. data |= UART_MR1_AUTO_RFR_LEVEL1 & (rfr_level << 2);
  284. data |= UART_MR1_AUTO_RFR_LEVEL0 & rfr_level;
  285. msm_write(port, data, UART_MR1);
  286. /* make sure that RXSTALE count is non-zero */
  287. data = msm_read(port, UART_IPR);
  288. if (unlikely(!data)) {
  289. data |= UART_IPR_RXSTALE_LAST;
  290. data |= UART_IPR_STALE_LSB;
  291. msm_write(port, data, UART_IPR);
  292. }
  293. msm_reset(port);
  294. msm_write(port, 0x05, UART_CR); /* enable TX & RX */
  295. /* turn on RX and CTS interrupts */
  296. msm_port->imr = UART_IMR_RXLEV | UART_IMR_RXSTALE |
  297. UART_IMR_CURRENT_CTS;
  298. msm_write(port, msm_port->imr, UART_IMR);
  299. return 0;
  300. }
  301. static void msm_shutdown(struct uart_port *port)
  302. {
  303. struct msm_port *msm_port = UART_TO_MSM(port);
  304. msm_port->imr = 0;
  305. msm_write(port, 0, UART_IMR); /* disable interrupts */
  306. clk_disable(msm_port->clk);
  307. free_irq(port->irq, port);
  308. }
  309. static void msm_set_termios(struct uart_port *port, struct ktermios *termios,
  310. struct ktermios *old)
  311. {
  312. unsigned long flags;
  313. unsigned int baud, mr;
  314. spin_lock_irqsave(&port->lock, flags);
  315. /* calculate and set baud rate */
  316. baud = uart_get_baud_rate(port, termios, old, 300, 115200);
  317. baud = msm_set_baud_rate(port, baud);
  318. if (tty_termios_baud_rate(termios))
  319. tty_termios_encode_baud_rate(termios, baud, baud);
  320. /* calculate parity */
  321. mr = msm_read(port, UART_MR2);
  322. mr &= ~UART_MR2_PARITY_MODE;
  323. if (termios->c_cflag & PARENB) {
  324. if (termios->c_cflag & PARODD)
  325. mr |= UART_MR2_PARITY_MODE_ODD;
  326. else if (termios->c_cflag & CMSPAR)
  327. mr |= UART_MR2_PARITY_MODE_SPACE;
  328. else
  329. mr |= UART_MR2_PARITY_MODE_EVEN;
  330. }
  331. /* calculate bits per char */
  332. mr &= ~UART_MR2_BITS_PER_CHAR;
  333. switch (termios->c_cflag & CSIZE) {
  334. case CS5:
  335. mr |= UART_MR2_BITS_PER_CHAR_5;
  336. break;
  337. case CS6:
  338. mr |= UART_MR2_BITS_PER_CHAR_6;
  339. break;
  340. case CS7:
  341. mr |= UART_MR2_BITS_PER_CHAR_7;
  342. break;
  343. case CS8:
  344. default:
  345. mr |= UART_MR2_BITS_PER_CHAR_8;
  346. break;
  347. }
  348. /* calculate stop bits */
  349. mr &= ~(UART_MR2_STOP_BIT_LEN_ONE | UART_MR2_STOP_BIT_LEN_TWO);
  350. if (termios->c_cflag & CSTOPB)
  351. mr |= UART_MR2_STOP_BIT_LEN_TWO;
  352. else
  353. mr |= UART_MR2_STOP_BIT_LEN_ONE;
  354. /* set parity, bits per char, and stop bit */
  355. msm_write(port, mr, UART_MR2);
  356. /* calculate and set hardware flow control */
  357. mr = msm_read(port, UART_MR1);
  358. mr &= ~(UART_MR1_CTS_CTL | UART_MR1_RX_RDY_CTL);
  359. if (termios->c_cflag & CRTSCTS) {
  360. mr |= UART_MR1_CTS_CTL;
  361. mr |= UART_MR1_RX_RDY_CTL;
  362. }
  363. msm_write(port, mr, UART_MR1);
  364. /* Configure status bits to ignore based on termio flags. */
  365. port->read_status_mask = 0;
  366. if (termios->c_iflag & INPCK)
  367. port->read_status_mask |= UART_SR_PAR_FRAME_ERR;
  368. if (termios->c_iflag & (BRKINT | PARMRK))
  369. port->read_status_mask |= UART_SR_RX_BREAK;
  370. uart_update_timeout(port, termios->c_cflag, baud);
  371. spin_unlock_irqrestore(&port->lock, flags);
  372. }
  373. static const char *msm_type(struct uart_port *port)
  374. {
  375. return "MSM";
  376. }
  377. static void msm_release_port(struct uart_port *port)
  378. {
  379. struct platform_device *pdev = to_platform_device(port->dev);
  380. struct resource *resource;
  381. resource_size_t size;
  382. resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  383. if (unlikely(!resource))
  384. return;
  385. size = resource->end - resource->start + 1;
  386. release_mem_region(port->mapbase, size);
  387. iounmap(port->membase);
  388. port->membase = NULL;
  389. }
  390. static int msm_request_port(struct uart_port *port)
  391. {
  392. struct platform_device *pdev = to_platform_device(port->dev);
  393. struct resource *resource;
  394. resource_size_t size;
  395. resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  396. if (unlikely(!resource))
  397. return -ENXIO;
  398. size = resource->end - resource->start + 1;
  399. if (unlikely(!request_mem_region(port->mapbase, size, "msm_serial")))
  400. return -EBUSY;
  401. port->membase = ioremap(port->mapbase, size);
  402. if (!port->membase) {
  403. release_mem_region(port->mapbase, size);
  404. return -EBUSY;
  405. }
  406. return 0;
  407. }
  408. static void msm_config_port(struct uart_port *port, int flags)
  409. {
  410. if (flags & UART_CONFIG_TYPE) {
  411. port->type = PORT_MSM;
  412. msm_request_port(port);
  413. }
  414. }
  415. static int msm_verify_port(struct uart_port *port, struct serial_struct *ser)
  416. {
  417. if (unlikely(ser->type != PORT_UNKNOWN && ser->type != PORT_MSM))
  418. return -EINVAL;
  419. if (unlikely(port->irq != ser->irq))
  420. return -EINVAL;
  421. return 0;
  422. }
  423. static void msm_power(struct uart_port *port, unsigned int state,
  424. unsigned int oldstate)
  425. {
  426. struct msm_port *msm_port = UART_TO_MSM(port);
  427. switch (state) {
  428. case 0:
  429. clk_enable(msm_port->clk);
  430. break;
  431. case 3:
  432. clk_disable(msm_port->clk);
  433. break;
  434. default:
  435. printk(KERN_ERR "msm_serial: Unknown PM state %d\n", state);
  436. }
  437. }
  438. static struct uart_ops msm_uart_pops = {
  439. .tx_empty = msm_tx_empty,
  440. .set_mctrl = msm_set_mctrl,
  441. .get_mctrl = msm_get_mctrl,
  442. .stop_tx = msm_stop_tx,
  443. .start_tx = msm_start_tx,
  444. .stop_rx = msm_stop_rx,
  445. .enable_ms = msm_enable_ms,
  446. .break_ctl = msm_break_ctl,
  447. .startup = msm_startup,
  448. .shutdown = msm_shutdown,
  449. .set_termios = msm_set_termios,
  450. .type = msm_type,
  451. .release_port = msm_release_port,
  452. .request_port = msm_request_port,
  453. .config_port = msm_config_port,
  454. .verify_port = msm_verify_port,
  455. .pm = msm_power,
  456. };
  457. static struct msm_port msm_uart_ports[] = {
  458. {
  459. .uart = {
  460. .iotype = UPIO_MEM,
  461. .ops = &msm_uart_pops,
  462. .flags = UPF_BOOT_AUTOCONF,
  463. .fifosize = 512,
  464. .line = 0,
  465. },
  466. },
  467. {
  468. .uart = {
  469. .iotype = UPIO_MEM,
  470. .ops = &msm_uart_pops,
  471. .flags = UPF_BOOT_AUTOCONF,
  472. .fifosize = 512,
  473. .line = 1,
  474. },
  475. },
  476. {
  477. .uart = {
  478. .iotype = UPIO_MEM,
  479. .ops = &msm_uart_pops,
  480. .flags = UPF_BOOT_AUTOCONF,
  481. .fifosize = 64,
  482. .line = 2,
  483. },
  484. },
  485. };
  486. #define UART_NR ARRAY_SIZE(msm_uart_ports)
  487. static inline struct uart_port *get_port_from_line(unsigned int line)
  488. {
  489. return &msm_uart_ports[line].uart;
  490. }
  491. #ifdef CONFIG_SERIAL_MSM_CONSOLE
  492. static void msm_console_putchar(struct uart_port *port, int c)
  493. {
  494. while (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
  495. ;
  496. msm_write(port, c, UART_TF);
  497. }
  498. static void msm_console_write(struct console *co, const char *s,
  499. unsigned int count)
  500. {
  501. struct uart_port *port;
  502. struct msm_port *msm_port;
  503. BUG_ON(co->index < 0 || co->index >= UART_NR);
  504. port = get_port_from_line(co->index);
  505. msm_port = UART_TO_MSM(port);
  506. spin_lock(&port->lock);
  507. uart_console_write(port, s, count, msm_console_putchar);
  508. spin_unlock(&port->lock);
  509. }
  510. static int __init msm_console_setup(struct console *co, char *options)
  511. {
  512. struct uart_port *port;
  513. int baud, flow, bits, parity;
  514. if (unlikely(co->index >= UART_NR || co->index < 0))
  515. return -ENXIO;
  516. port = get_port_from_line(co->index);
  517. if (unlikely(!port->membase))
  518. return -ENXIO;
  519. port->cons = co;
  520. msm_init_clock(port);
  521. if (options)
  522. uart_parse_options(options, &baud, &parity, &bits, &flow);
  523. bits = 8;
  524. parity = 'n';
  525. flow = 'n';
  526. msm_write(port, UART_MR2_BITS_PER_CHAR_8 | UART_MR2_STOP_BIT_LEN_ONE,
  527. UART_MR2); /* 8N1 */
  528. if (baud < 300 || baud > 115200)
  529. baud = 115200;
  530. msm_set_baud_rate(port, baud);
  531. msm_reset(port);
  532. printk(KERN_INFO "msm_serial: console setup on port #%d\n", port->line);
  533. return uart_set_options(port, co, baud, parity, bits, flow);
  534. }
  535. static struct uart_driver msm_uart_driver;
  536. static struct console msm_console = {
  537. .name = "ttyMSM",
  538. .write = msm_console_write,
  539. .device = uart_console_device,
  540. .setup = msm_console_setup,
  541. .flags = CON_PRINTBUFFER,
  542. .index = -1,
  543. .data = &msm_uart_driver,
  544. };
  545. #define MSM_CONSOLE (&msm_console)
  546. #else
  547. #define MSM_CONSOLE NULL
  548. #endif
  549. static struct uart_driver msm_uart_driver = {
  550. .owner = THIS_MODULE,
  551. .driver_name = "msm_serial",
  552. .dev_name = "ttyMSM",
  553. .nr = UART_NR,
  554. .cons = MSM_CONSOLE,
  555. };
  556. static int __init msm_serial_probe(struct platform_device *pdev)
  557. {
  558. struct msm_port *msm_port;
  559. struct resource *resource;
  560. struct uart_port *port;
  561. int irq;
  562. if (unlikely(pdev->id < 0 || pdev->id >= UART_NR))
  563. return -ENXIO;
  564. printk(KERN_INFO "msm_serial: detected port #%d\n", pdev->id);
  565. port = get_port_from_line(pdev->id);
  566. port->dev = &pdev->dev;
  567. msm_port = UART_TO_MSM(port);
  568. msm_port->clk = clk_get(&pdev->dev, "uart_clk");
  569. if (IS_ERR(msm_port->clk))
  570. return PTR_ERR(msm_port->clk);
  571. port->uartclk = clk_get_rate(msm_port->clk);
  572. printk(KERN_INFO "uartclk = %d\n", port->uartclk);
  573. resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  574. if (unlikely(!resource))
  575. return -ENXIO;
  576. port->mapbase = resource->start;
  577. irq = platform_get_irq(pdev, 0);
  578. if (unlikely(irq < 0))
  579. return -ENXIO;
  580. port->irq = irq;
  581. platform_set_drvdata(pdev, port);
  582. return uart_add_one_port(&msm_uart_driver, port);
  583. }
  584. static int __devexit msm_serial_remove(struct platform_device *pdev)
  585. {
  586. struct msm_port *msm_port = platform_get_drvdata(pdev);
  587. clk_put(msm_port->clk);
  588. return 0;
  589. }
  590. static struct platform_driver msm_platform_driver = {
  591. .remove = msm_serial_remove,
  592. .driver = {
  593. .name = "msm_serial",
  594. .owner = THIS_MODULE,
  595. },
  596. };
  597. static int __init msm_serial_init(void)
  598. {
  599. int ret;
  600. ret = uart_register_driver(&msm_uart_driver);
  601. if (unlikely(ret))
  602. return ret;
  603. ret = platform_driver_probe(&msm_platform_driver, msm_serial_probe);
  604. if (unlikely(ret))
  605. uart_unregister_driver(&msm_uart_driver);
  606. printk(KERN_INFO "msm_serial: driver initialized\n");
  607. return ret;
  608. }
  609. static void __exit msm_serial_exit(void)
  610. {
  611. #ifdef CONFIG_SERIAL_MSM_CONSOLE
  612. unregister_console(&msm_console);
  613. #endif
  614. platform_driver_unregister(&msm_platform_driver);
  615. uart_unregister_driver(&msm_uart_driver);
  616. }
  617. module_init(msm_serial_init);
  618. module_exit(msm_serial_exit);
  619. MODULE_AUTHOR("Robert Love <rlove@google.com>");
  620. MODULE_DESCRIPTION("Driver for msm7x serial device");
  621. MODULE_LICENSE("GPL");