8250_pci.c 97 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850
  1. /*
  2. * linux/drivers/char/8250_pci.c
  3. *
  4. * Probe module for 8250/16550-type PCI serial ports.
  5. *
  6. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  7. *
  8. * Copyright (C) 2001 Russell King, All Rights Reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/init.h>
  16. #include <linux/pci.h>
  17. #include <linux/string.h>
  18. #include <linux/kernel.h>
  19. #include <linux/slab.h>
  20. #include <linux/delay.h>
  21. #include <linux/tty.h>
  22. #include <linux/serial_core.h>
  23. #include <linux/8250_pci.h>
  24. #include <linux/bitops.h>
  25. #include <asm/byteorder.h>
  26. #include <asm/io.h>
  27. #include "8250.h"
  28. #undef SERIAL_DEBUG_PCI
  29. /*
  30. * init function returns:
  31. * > 0 - number of ports
  32. * = 0 - use board->num_ports
  33. * < 0 - error
  34. */
  35. struct pci_serial_quirk {
  36. u32 vendor;
  37. u32 device;
  38. u32 subvendor;
  39. u32 subdevice;
  40. int (*init)(struct pci_dev *dev);
  41. int (*setup)(struct serial_private *,
  42. const struct pciserial_board *,
  43. struct uart_port *, int);
  44. void (*exit)(struct pci_dev *dev);
  45. };
  46. #define PCI_NUM_BAR_RESOURCES 6
  47. struct serial_private {
  48. struct pci_dev *dev;
  49. unsigned int nr;
  50. void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
  51. struct pci_serial_quirk *quirk;
  52. int line[0];
  53. };
  54. static void moan_device(const char *str, struct pci_dev *dev)
  55. {
  56. printk(KERN_WARNING
  57. "%s: %s\n"
  58. "Please send the output of lspci -vv, this\n"
  59. "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
  60. "manufacturer and name of serial board or\n"
  61. "modem board to rmk+serial@arm.linux.org.uk.\n",
  62. pci_name(dev), str, dev->vendor, dev->device,
  63. dev->subsystem_vendor, dev->subsystem_device);
  64. }
  65. static int
  66. setup_port(struct serial_private *priv, struct uart_port *port,
  67. int bar, int offset, int regshift)
  68. {
  69. struct pci_dev *dev = priv->dev;
  70. unsigned long base, len;
  71. if (bar >= PCI_NUM_BAR_RESOURCES)
  72. return -EINVAL;
  73. base = pci_resource_start(dev, bar);
  74. if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
  75. len = pci_resource_len(dev, bar);
  76. if (!priv->remapped_bar[bar])
  77. priv->remapped_bar[bar] = ioremap_nocache(base, len);
  78. if (!priv->remapped_bar[bar])
  79. return -ENOMEM;
  80. port->iotype = UPIO_MEM;
  81. port->iobase = 0;
  82. port->mapbase = base + offset;
  83. port->membase = priv->remapped_bar[bar] + offset;
  84. port->regshift = regshift;
  85. } else {
  86. port->iotype = UPIO_PORT;
  87. port->iobase = base + offset;
  88. port->mapbase = 0;
  89. port->membase = NULL;
  90. port->regshift = 0;
  91. }
  92. return 0;
  93. }
  94. /*
  95. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  96. */
  97. static int addidata_apci7800_setup(struct serial_private *priv,
  98. const struct pciserial_board *board,
  99. struct uart_port *port, int idx)
  100. {
  101. unsigned int bar = 0, offset = board->first_offset;
  102. bar = FL_GET_BASE(board->flags);
  103. if (idx < 2) {
  104. offset += idx * board->uart_offset;
  105. } else if ((idx >= 2) && (idx < 4)) {
  106. bar += 1;
  107. offset += ((idx - 2) * board->uart_offset);
  108. } else if ((idx >= 4) && (idx < 6)) {
  109. bar += 2;
  110. offset += ((idx - 4) * board->uart_offset);
  111. } else if (idx >= 6) {
  112. bar += 3;
  113. offset += ((idx - 6) * board->uart_offset);
  114. }
  115. return setup_port(priv, port, bar, offset, board->reg_shift);
  116. }
  117. /*
  118. * AFAVLAB uses a different mixture of BARs and offsets
  119. * Not that ugly ;) -- HW
  120. */
  121. static int
  122. afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
  123. struct uart_port *port, int idx)
  124. {
  125. unsigned int bar, offset = board->first_offset;
  126. bar = FL_GET_BASE(board->flags);
  127. if (idx < 4)
  128. bar += idx;
  129. else {
  130. bar = 4;
  131. offset += (idx - 4) * board->uart_offset;
  132. }
  133. return setup_port(priv, port, bar, offset, board->reg_shift);
  134. }
  135. /*
  136. * HP's Remote Management Console. The Diva chip came in several
  137. * different versions. N-class, L2000 and A500 have two Diva chips, each
  138. * with 3 UARTs (the third UART on the second chip is unused). Superdome
  139. * and Keystone have one Diva chip with 3 UARTs. Some later machines have
  140. * one Diva chip, but it has been expanded to 5 UARTs.
  141. */
  142. static int pci_hp_diva_init(struct pci_dev *dev)
  143. {
  144. int rc = 0;
  145. switch (dev->subsystem_device) {
  146. case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
  147. case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
  148. case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
  149. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  150. rc = 3;
  151. break;
  152. case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
  153. rc = 2;
  154. break;
  155. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  156. rc = 4;
  157. break;
  158. case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
  159. case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
  160. rc = 1;
  161. break;
  162. }
  163. return rc;
  164. }
  165. /*
  166. * HP's Diva chip puts the 4th/5th serial port further out, and
  167. * some serial ports are supposed to be hidden on certain models.
  168. */
  169. static int
  170. pci_hp_diva_setup(struct serial_private *priv,
  171. const struct pciserial_board *board,
  172. struct uart_port *port, int idx)
  173. {
  174. unsigned int offset = board->first_offset;
  175. unsigned int bar = FL_GET_BASE(board->flags);
  176. switch (priv->dev->subsystem_device) {
  177. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  178. if (idx == 3)
  179. idx++;
  180. break;
  181. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  182. if (idx > 0)
  183. idx++;
  184. if (idx > 2)
  185. idx++;
  186. break;
  187. }
  188. if (idx > 2)
  189. offset = 0x18;
  190. offset += idx * board->uart_offset;
  191. return setup_port(priv, port, bar, offset, board->reg_shift);
  192. }
  193. /*
  194. * Added for EKF Intel i960 serial boards
  195. */
  196. static int pci_inteli960ni_init(struct pci_dev *dev)
  197. {
  198. unsigned long oldval;
  199. if (!(dev->subsystem_device & 0x1000))
  200. return -ENODEV;
  201. /* is firmware started? */
  202. pci_read_config_dword(dev, 0x44, (void *)&oldval);
  203. if (oldval == 0x00001000L) { /* RESET value */
  204. printk(KERN_DEBUG "Local i960 firmware missing");
  205. return -ENODEV;
  206. }
  207. return 0;
  208. }
  209. /*
  210. * Some PCI serial cards using the PLX 9050 PCI interface chip require
  211. * that the card interrupt be explicitly enabled or disabled. This
  212. * seems to be mainly needed on card using the PLX which also use I/O
  213. * mapped memory.
  214. */
  215. static int pci_plx9050_init(struct pci_dev *dev)
  216. {
  217. u8 irq_config;
  218. void __iomem *p;
  219. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
  220. moan_device("no memory in bar 0", dev);
  221. return 0;
  222. }
  223. irq_config = 0x41;
  224. if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
  225. dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
  226. irq_config = 0x43;
  227. if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
  228. (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
  229. /*
  230. * As the megawolf cards have the int pins active
  231. * high, and have 2 UART chips, both ints must be
  232. * enabled on the 9050. Also, the UARTS are set in
  233. * 16450 mode by default, so we have to enable the
  234. * 16C950 'enhanced' mode so that we can use the
  235. * deep FIFOs
  236. */
  237. irq_config = 0x5b;
  238. /*
  239. * enable/disable interrupts
  240. */
  241. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  242. if (p == NULL)
  243. return -ENOMEM;
  244. writel(irq_config, p + 0x4c);
  245. /*
  246. * Read the register back to ensure that it took effect.
  247. */
  248. readl(p + 0x4c);
  249. iounmap(p);
  250. return 0;
  251. }
  252. static void __devexit pci_plx9050_exit(struct pci_dev *dev)
  253. {
  254. u8 __iomem *p;
  255. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
  256. return;
  257. /*
  258. * disable interrupts
  259. */
  260. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  261. if (p != NULL) {
  262. writel(0, p + 0x4c);
  263. /*
  264. * Read the register back to ensure that it took effect.
  265. */
  266. readl(p + 0x4c);
  267. iounmap(p);
  268. }
  269. }
  270. #define NI8420_INT_ENABLE_REG 0x38
  271. #define NI8420_INT_ENABLE_BIT 0x2000
  272. static void __devexit pci_ni8420_exit(struct pci_dev *dev)
  273. {
  274. void __iomem *p;
  275. unsigned long base, len;
  276. unsigned int bar = 0;
  277. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  278. moan_device("no memory in bar", dev);
  279. return;
  280. }
  281. base = pci_resource_start(dev, bar);
  282. len = pci_resource_len(dev, bar);
  283. p = ioremap_nocache(base, len);
  284. if (p == NULL)
  285. return;
  286. /* Disable the CPU Interrupt */
  287. writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
  288. p + NI8420_INT_ENABLE_REG);
  289. iounmap(p);
  290. }
  291. /* MITE registers */
  292. #define MITE_IOWBSR1 0xc4
  293. #define MITE_IOWCR1 0xf4
  294. #define MITE_LCIMR1 0x08
  295. #define MITE_LCIMR2 0x10
  296. #define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
  297. static void __devexit pci_ni8430_exit(struct pci_dev *dev)
  298. {
  299. void __iomem *p;
  300. unsigned long base, len;
  301. unsigned int bar = 0;
  302. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  303. moan_device("no memory in bar", dev);
  304. return;
  305. }
  306. base = pci_resource_start(dev, bar);
  307. len = pci_resource_len(dev, bar);
  308. p = ioremap_nocache(base, len);
  309. if (p == NULL)
  310. return;
  311. /* Disable the CPU Interrupt */
  312. writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
  313. iounmap(p);
  314. }
  315. /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
  316. static int
  317. sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
  318. struct uart_port *port, int idx)
  319. {
  320. unsigned int bar, offset = board->first_offset;
  321. bar = 0;
  322. if (idx < 4) {
  323. /* first four channels map to 0, 0x100, 0x200, 0x300 */
  324. offset += idx * board->uart_offset;
  325. } else if (idx < 8) {
  326. /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
  327. offset += idx * board->uart_offset + 0xC00;
  328. } else /* we have only 8 ports on PMC-OCTALPRO */
  329. return 1;
  330. return setup_port(priv, port, bar, offset, board->reg_shift);
  331. }
  332. /*
  333. * This does initialization for PMC OCTALPRO cards:
  334. * maps the device memory, resets the UARTs (needed, bc
  335. * if the module is removed and inserted again, the card
  336. * is in the sleep mode) and enables global interrupt.
  337. */
  338. /* global control register offset for SBS PMC-OctalPro */
  339. #define OCT_REG_CR_OFF 0x500
  340. static int sbs_init(struct pci_dev *dev)
  341. {
  342. u8 __iomem *p;
  343. p = pci_ioremap_bar(dev, 0);
  344. if (p == NULL)
  345. return -ENOMEM;
  346. /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
  347. writeb(0x10, p + OCT_REG_CR_OFF);
  348. udelay(50);
  349. writeb(0x0, p + OCT_REG_CR_OFF);
  350. /* Set bit-2 (INTENABLE) of Control Register */
  351. writeb(0x4, p + OCT_REG_CR_OFF);
  352. iounmap(p);
  353. return 0;
  354. }
  355. /*
  356. * Disables the global interrupt of PMC-OctalPro
  357. */
  358. static void __devexit sbs_exit(struct pci_dev *dev)
  359. {
  360. u8 __iomem *p;
  361. p = pci_ioremap_bar(dev, 0);
  362. /* FIXME: What if resource_len < OCT_REG_CR_OFF */
  363. if (p != NULL)
  364. writeb(0, p + OCT_REG_CR_OFF);
  365. iounmap(p);
  366. }
  367. /*
  368. * SIIG serial cards have an PCI interface chip which also controls
  369. * the UART clocking frequency. Each UART can be clocked independently
  370. * (except cards equiped with 4 UARTs) and initial clocking settings
  371. * are stored in the EEPROM chip. It can cause problems because this
  372. * version of serial driver doesn't support differently clocked UART's
  373. * on single PCI card. To prevent this, initialization functions set
  374. * high frequency clocking for all UART's on given card. It is safe (I
  375. * hope) because it doesn't touch EEPROM settings to prevent conflicts
  376. * with other OSes (like M$ DOS).
  377. *
  378. * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
  379. *
  380. * There is two family of SIIG serial cards with different PCI
  381. * interface chip and different configuration methods:
  382. * - 10x cards have control registers in IO and/or memory space;
  383. * - 20x cards have control registers in standard PCI configuration space.
  384. *
  385. * Note: all 10x cards have PCI device ids 0x10..
  386. * all 20x cards have PCI device ids 0x20..
  387. *
  388. * There are also Quartet Serial cards which use Oxford Semiconductor
  389. * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
  390. *
  391. * Note: some SIIG cards are probed by the parport_serial object.
  392. */
  393. #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
  394. #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
  395. static int pci_siig10x_init(struct pci_dev *dev)
  396. {
  397. u16 data;
  398. void __iomem *p;
  399. switch (dev->device & 0xfff8) {
  400. case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
  401. data = 0xffdf;
  402. break;
  403. case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
  404. data = 0xf7ff;
  405. break;
  406. default: /* 1S1P, 4S */
  407. data = 0xfffb;
  408. break;
  409. }
  410. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  411. if (p == NULL)
  412. return -ENOMEM;
  413. writew(readw(p + 0x28) & data, p + 0x28);
  414. readw(p + 0x28);
  415. iounmap(p);
  416. return 0;
  417. }
  418. #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
  419. #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
  420. static int pci_siig20x_init(struct pci_dev *dev)
  421. {
  422. u8 data;
  423. /* Change clock frequency for the first UART. */
  424. pci_read_config_byte(dev, 0x6f, &data);
  425. pci_write_config_byte(dev, 0x6f, data & 0xef);
  426. /* If this card has 2 UART, we have to do the same with second UART. */
  427. if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
  428. ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
  429. pci_read_config_byte(dev, 0x73, &data);
  430. pci_write_config_byte(dev, 0x73, data & 0xef);
  431. }
  432. return 0;
  433. }
  434. static int pci_siig_init(struct pci_dev *dev)
  435. {
  436. unsigned int type = dev->device & 0xff00;
  437. if (type == 0x1000)
  438. return pci_siig10x_init(dev);
  439. else if (type == 0x2000)
  440. return pci_siig20x_init(dev);
  441. moan_device("Unknown SIIG card", dev);
  442. return -ENODEV;
  443. }
  444. static int pci_siig_setup(struct serial_private *priv,
  445. const struct pciserial_board *board,
  446. struct uart_port *port, int idx)
  447. {
  448. unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
  449. if (idx > 3) {
  450. bar = 4;
  451. offset = (idx - 4) * 8;
  452. }
  453. return setup_port(priv, port, bar, offset, 0);
  454. }
  455. /*
  456. * Timedia has an explosion of boards, and to avoid the PCI table from
  457. * growing *huge*, we use this function to collapse some 70 entries
  458. * in the PCI table into one, for sanity's and compactness's sake.
  459. */
  460. static const unsigned short timedia_single_port[] = {
  461. 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
  462. };
  463. static const unsigned short timedia_dual_port[] = {
  464. 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
  465. 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
  466. 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
  467. 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
  468. 0xD079, 0
  469. };
  470. static const unsigned short timedia_quad_port[] = {
  471. 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
  472. 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
  473. 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
  474. 0xB157, 0
  475. };
  476. static const unsigned short timedia_eight_port[] = {
  477. 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
  478. 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
  479. };
  480. static const struct timedia_struct {
  481. int num;
  482. const unsigned short *ids;
  483. } timedia_data[] = {
  484. { 1, timedia_single_port },
  485. { 2, timedia_dual_port },
  486. { 4, timedia_quad_port },
  487. { 8, timedia_eight_port }
  488. };
  489. static int pci_timedia_init(struct pci_dev *dev)
  490. {
  491. const unsigned short *ids;
  492. int i, j;
  493. for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
  494. ids = timedia_data[i].ids;
  495. for (j = 0; ids[j]; j++)
  496. if (dev->subsystem_device == ids[j])
  497. return timedia_data[i].num;
  498. }
  499. return 0;
  500. }
  501. /*
  502. * Timedia/SUNIX uses a mixture of BARs and offsets
  503. * Ugh, this is ugly as all hell --- TYT
  504. */
  505. static int
  506. pci_timedia_setup(struct serial_private *priv,
  507. const struct pciserial_board *board,
  508. struct uart_port *port, int idx)
  509. {
  510. unsigned int bar = 0, offset = board->first_offset;
  511. switch (idx) {
  512. case 0:
  513. bar = 0;
  514. break;
  515. case 1:
  516. offset = board->uart_offset;
  517. bar = 0;
  518. break;
  519. case 2:
  520. bar = 1;
  521. break;
  522. case 3:
  523. offset = board->uart_offset;
  524. /* FALLTHROUGH */
  525. case 4: /* BAR 2 */
  526. case 5: /* BAR 3 */
  527. case 6: /* BAR 4 */
  528. case 7: /* BAR 5 */
  529. bar = idx - 2;
  530. }
  531. return setup_port(priv, port, bar, offset, board->reg_shift);
  532. }
  533. /*
  534. * Some Titan cards are also a little weird
  535. */
  536. static int
  537. titan_400l_800l_setup(struct serial_private *priv,
  538. const struct pciserial_board *board,
  539. struct uart_port *port, int idx)
  540. {
  541. unsigned int bar, offset = board->first_offset;
  542. switch (idx) {
  543. case 0:
  544. bar = 1;
  545. break;
  546. case 1:
  547. bar = 2;
  548. break;
  549. default:
  550. bar = 4;
  551. offset = (idx - 2) * board->uart_offset;
  552. }
  553. return setup_port(priv, port, bar, offset, board->reg_shift);
  554. }
  555. static int pci_xircom_init(struct pci_dev *dev)
  556. {
  557. msleep(100);
  558. return 0;
  559. }
  560. static int pci_ni8420_init(struct pci_dev *dev)
  561. {
  562. void __iomem *p;
  563. unsigned long base, len;
  564. unsigned int bar = 0;
  565. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  566. moan_device("no memory in bar", dev);
  567. return 0;
  568. }
  569. base = pci_resource_start(dev, bar);
  570. len = pci_resource_len(dev, bar);
  571. p = ioremap_nocache(base, len);
  572. if (p == NULL)
  573. return -ENOMEM;
  574. /* Enable CPU Interrupt */
  575. writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
  576. p + NI8420_INT_ENABLE_REG);
  577. iounmap(p);
  578. return 0;
  579. }
  580. #define MITE_IOWBSR1_WSIZE 0xa
  581. #define MITE_IOWBSR1_WIN_OFFSET 0x800
  582. #define MITE_IOWBSR1_WENAB (1 << 7)
  583. #define MITE_LCIMR1_IO_IE_0 (1 << 24)
  584. #define MITE_LCIMR2_SET_CPU_IE (1 << 31)
  585. #define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
  586. static int pci_ni8430_init(struct pci_dev *dev)
  587. {
  588. void __iomem *p;
  589. unsigned long base, len;
  590. u32 device_window;
  591. unsigned int bar = 0;
  592. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  593. moan_device("no memory in bar", dev);
  594. return 0;
  595. }
  596. base = pci_resource_start(dev, bar);
  597. len = pci_resource_len(dev, bar);
  598. p = ioremap_nocache(base, len);
  599. if (p == NULL)
  600. return -ENOMEM;
  601. /* Set device window address and size in BAR0 */
  602. device_window = ((base + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
  603. | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
  604. writel(device_window, p + MITE_IOWBSR1);
  605. /* Set window access to go to RAMSEL IO address space */
  606. writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
  607. p + MITE_IOWCR1);
  608. /* Enable IO Bus Interrupt 0 */
  609. writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
  610. /* Enable CPU Interrupt */
  611. writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
  612. iounmap(p);
  613. return 0;
  614. }
  615. /* UART Port Control Register */
  616. #define NI8430_PORTCON 0x0f
  617. #define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
  618. static int
  619. pci_ni8430_setup(struct serial_private *priv,
  620. const struct pciserial_board *board,
  621. struct uart_port *port, int idx)
  622. {
  623. void __iomem *p;
  624. unsigned long base, len;
  625. unsigned int bar, offset = board->first_offset;
  626. if (idx >= board->num_ports)
  627. return 1;
  628. bar = FL_GET_BASE(board->flags);
  629. offset += idx * board->uart_offset;
  630. base = pci_resource_start(priv->dev, bar);
  631. len = pci_resource_len(priv->dev, bar);
  632. p = ioremap_nocache(base, len);
  633. /* enable the transciever */
  634. writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
  635. p + offset + NI8430_PORTCON);
  636. iounmap(p);
  637. return setup_port(priv, port, bar, offset, board->reg_shift);
  638. }
  639. static int pci_netmos_init(struct pci_dev *dev)
  640. {
  641. /* subdevice 0x00PS means <P> parallel, <S> serial */
  642. unsigned int num_serial = dev->subsystem_device & 0xf;
  643. if ((dev->device == PCI_DEVICE_ID_NETMOS_9901) ||
  644. (dev->device == PCI_DEVICE_ID_NETMOS_9865))
  645. return 0;
  646. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  647. dev->subsystem_device == 0x0299)
  648. return 0;
  649. if (num_serial == 0)
  650. return -ENODEV;
  651. return num_serial;
  652. }
  653. /*
  654. * These chips are available with optionally one parallel port and up to
  655. * two serial ports. Unfortunately they all have the same product id.
  656. *
  657. * Basic configuration is done over a region of 32 I/O ports. The base
  658. * ioport is called INTA or INTC, depending on docs/other drivers.
  659. *
  660. * The region of the 32 I/O ports is configured in POSIO0R...
  661. */
  662. /* registers */
  663. #define ITE_887x_MISCR 0x9c
  664. #define ITE_887x_INTCBAR 0x78
  665. #define ITE_887x_UARTBAR 0x7c
  666. #define ITE_887x_PS0BAR 0x10
  667. #define ITE_887x_POSIO0 0x60
  668. /* I/O space size */
  669. #define ITE_887x_IOSIZE 32
  670. /* I/O space size (bits 26-24; 8 bytes = 011b) */
  671. #define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
  672. /* I/O space size (bits 26-24; 32 bytes = 101b) */
  673. #define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
  674. /* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
  675. #define ITE_887x_POSIO_SPEED (3 << 29)
  676. /* enable IO_Space bit */
  677. #define ITE_887x_POSIO_ENABLE (1 << 31)
  678. static int pci_ite887x_init(struct pci_dev *dev)
  679. {
  680. /* inta_addr are the configuration addresses of the ITE */
  681. static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
  682. 0x200, 0x280, 0 };
  683. int ret, i, type;
  684. struct resource *iobase = NULL;
  685. u32 miscr, uartbar, ioport;
  686. /* search for the base-ioport */
  687. i = 0;
  688. while (inta_addr[i] && iobase == NULL) {
  689. iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
  690. "ite887x");
  691. if (iobase != NULL) {
  692. /* write POSIO0R - speed | size | ioport */
  693. pci_write_config_dword(dev, ITE_887x_POSIO0,
  694. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  695. ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
  696. /* write INTCBAR - ioport */
  697. pci_write_config_dword(dev, ITE_887x_INTCBAR,
  698. inta_addr[i]);
  699. ret = inb(inta_addr[i]);
  700. if (ret != 0xff) {
  701. /* ioport connected */
  702. break;
  703. }
  704. release_region(iobase->start, ITE_887x_IOSIZE);
  705. iobase = NULL;
  706. }
  707. i++;
  708. }
  709. if (!inta_addr[i]) {
  710. printk(KERN_ERR "ite887x: could not find iobase\n");
  711. return -ENODEV;
  712. }
  713. /* start of undocumented type checking (see parport_pc.c) */
  714. type = inb(iobase->start + 0x18) & 0x0f;
  715. switch (type) {
  716. case 0x2: /* ITE8871 (1P) */
  717. case 0xa: /* ITE8875 (1P) */
  718. ret = 0;
  719. break;
  720. case 0xe: /* ITE8872 (2S1P) */
  721. ret = 2;
  722. break;
  723. case 0x6: /* ITE8873 (1S) */
  724. ret = 1;
  725. break;
  726. case 0x8: /* ITE8874 (2S) */
  727. ret = 2;
  728. break;
  729. default:
  730. moan_device("Unknown ITE887x", dev);
  731. ret = -ENODEV;
  732. }
  733. /* configure all serial ports */
  734. for (i = 0; i < ret; i++) {
  735. /* read the I/O port from the device */
  736. pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
  737. &ioport);
  738. ioport &= 0x0000FF00; /* the actual base address */
  739. pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
  740. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  741. ITE_887x_POSIO_IOSIZE_8 | ioport);
  742. /* write the ioport to the UARTBAR */
  743. pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
  744. uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
  745. uartbar |= (ioport << (16 * i)); /* set the ioport */
  746. pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
  747. /* get current config */
  748. pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
  749. /* disable interrupts (UARTx_Routing[3:0]) */
  750. miscr &= ~(0xf << (12 - 4 * i));
  751. /* activate the UART (UARTx_En) */
  752. miscr |= 1 << (23 - i);
  753. /* write new config with activated UART */
  754. pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
  755. }
  756. if (ret <= 0) {
  757. /* the device has no UARTs if we get here */
  758. release_region(iobase->start, ITE_887x_IOSIZE);
  759. }
  760. return ret;
  761. }
  762. static void __devexit pci_ite887x_exit(struct pci_dev *dev)
  763. {
  764. u32 ioport;
  765. /* the ioport is bit 0-15 in POSIO0R */
  766. pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
  767. ioport &= 0xffff;
  768. release_region(ioport, ITE_887x_IOSIZE);
  769. }
  770. /*
  771. * Oxford Semiconductor Inc.
  772. * Check that device is part of the Tornado range of devices, then determine
  773. * the number of ports available on the device.
  774. */
  775. static int pci_oxsemi_tornado_init(struct pci_dev *dev)
  776. {
  777. u8 __iomem *p;
  778. unsigned long deviceID;
  779. unsigned int number_uarts = 0;
  780. /* OxSemi Tornado devices are all 0xCxxx */
  781. if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
  782. (dev->device & 0xF000) != 0xC000)
  783. return 0;
  784. p = pci_iomap(dev, 0, 5);
  785. if (p == NULL)
  786. return -ENOMEM;
  787. deviceID = ioread32(p);
  788. /* Tornado device */
  789. if (deviceID == 0x07000200) {
  790. number_uarts = ioread8(p + 4);
  791. printk(KERN_DEBUG
  792. "%d ports detected on Oxford PCI Express device\n",
  793. number_uarts);
  794. }
  795. pci_iounmap(dev, p);
  796. return number_uarts;
  797. }
  798. static int
  799. pci_default_setup(struct serial_private *priv,
  800. const struct pciserial_board *board,
  801. struct uart_port *port, int idx)
  802. {
  803. unsigned int bar, offset = board->first_offset, maxnr;
  804. bar = FL_GET_BASE(board->flags);
  805. if (board->flags & FL_BASE_BARS)
  806. bar += idx;
  807. else
  808. offset += idx * board->uart_offset;
  809. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
  810. (board->reg_shift + 3);
  811. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  812. return 1;
  813. return setup_port(priv, port, bar, offset, board->reg_shift);
  814. }
  815. static int
  816. ce4100_serial_setup(struct serial_private *priv,
  817. const struct pciserial_board *board,
  818. struct uart_port *port, int idx)
  819. {
  820. int ret;
  821. ret = setup_port(priv, port, 0, 0, board->reg_shift);
  822. port->iotype = UPIO_MEM32;
  823. port->type = PORT_XSCALE;
  824. port->flags = (port->flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
  825. port->regshift = 2;
  826. return ret;
  827. }
  828. static int skip_tx_en_setup(struct serial_private *priv,
  829. const struct pciserial_board *board,
  830. struct uart_port *port, int idx)
  831. {
  832. port->flags |= UPF_NO_TXEN_TEST;
  833. printk(KERN_DEBUG "serial8250: skipping TxEn test for device "
  834. "[%04x:%04x] subsystem [%04x:%04x]\n",
  835. priv->dev->vendor,
  836. priv->dev->device,
  837. priv->dev->subsystem_vendor,
  838. priv->dev->subsystem_device);
  839. return pci_default_setup(priv, board, port, idx);
  840. }
  841. /* This should be in linux/pci_ids.h */
  842. #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
  843. #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
  844. #define PCI_DEVICE_ID_OCTPRO 0x0001
  845. #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
  846. #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
  847. #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
  848. #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
  849. #define PCI_VENDOR_ID_ADVANTECH 0x13fe
  850. #define PCI_DEVICE_ID_INTEL_CE4100_UART 0x2e66
  851. #define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
  852. #define PCI_DEVICE_ID_TITAN_200I 0x8028
  853. #define PCI_DEVICE_ID_TITAN_400I 0x8048
  854. #define PCI_DEVICE_ID_TITAN_800I 0x8088
  855. #define PCI_DEVICE_ID_TITAN_800EH 0xA007
  856. #define PCI_DEVICE_ID_TITAN_800EHB 0xA008
  857. #define PCI_DEVICE_ID_TITAN_400EH 0xA009
  858. #define PCI_DEVICE_ID_TITAN_100E 0xA010
  859. #define PCI_DEVICE_ID_TITAN_200E 0xA012
  860. #define PCI_DEVICE_ID_TITAN_400E 0xA013
  861. #define PCI_DEVICE_ID_TITAN_800E 0xA014
  862. #define PCI_DEVICE_ID_TITAN_200EI 0xA016
  863. #define PCI_DEVICE_ID_TITAN_200EISI 0xA017
  864. #define PCI_DEVICE_ID_OXSEMI_16PCI958 0x9538
  865. /* Unknown vendors/cards - this should not be in linux/pci_ids.h */
  866. #define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
  867. /*
  868. * Master list of serial port init/setup/exit quirks.
  869. * This does not describe the general nature of the port.
  870. * (ie, baud base, number and location of ports, etc)
  871. *
  872. * This list is ordered alphabetically by vendor then device.
  873. * Specific entries must come before more generic entries.
  874. */
  875. static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
  876. /*
  877. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  878. */
  879. {
  880. .vendor = PCI_VENDOR_ID_ADDIDATA_OLD,
  881. .device = PCI_DEVICE_ID_ADDIDATA_APCI7800,
  882. .subvendor = PCI_ANY_ID,
  883. .subdevice = PCI_ANY_ID,
  884. .setup = addidata_apci7800_setup,
  885. },
  886. /*
  887. * AFAVLAB cards - these may be called via parport_serial
  888. * It is not clear whether this applies to all products.
  889. */
  890. {
  891. .vendor = PCI_VENDOR_ID_AFAVLAB,
  892. .device = PCI_ANY_ID,
  893. .subvendor = PCI_ANY_ID,
  894. .subdevice = PCI_ANY_ID,
  895. .setup = afavlab_setup,
  896. },
  897. /*
  898. * HP Diva
  899. */
  900. {
  901. .vendor = PCI_VENDOR_ID_HP,
  902. .device = PCI_DEVICE_ID_HP_DIVA,
  903. .subvendor = PCI_ANY_ID,
  904. .subdevice = PCI_ANY_ID,
  905. .init = pci_hp_diva_init,
  906. .setup = pci_hp_diva_setup,
  907. },
  908. /*
  909. * Intel
  910. */
  911. {
  912. .vendor = PCI_VENDOR_ID_INTEL,
  913. .device = PCI_DEVICE_ID_INTEL_80960_RP,
  914. .subvendor = 0xe4bf,
  915. .subdevice = PCI_ANY_ID,
  916. .init = pci_inteli960ni_init,
  917. .setup = pci_default_setup,
  918. },
  919. {
  920. .vendor = PCI_VENDOR_ID_INTEL,
  921. .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
  922. .subvendor = PCI_ANY_ID,
  923. .subdevice = PCI_ANY_ID,
  924. .setup = skip_tx_en_setup,
  925. },
  926. {
  927. .vendor = PCI_VENDOR_ID_INTEL,
  928. .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
  929. .subvendor = PCI_ANY_ID,
  930. .subdevice = PCI_ANY_ID,
  931. .setup = skip_tx_en_setup,
  932. },
  933. {
  934. .vendor = PCI_VENDOR_ID_INTEL,
  935. .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
  936. .subvendor = PCI_ANY_ID,
  937. .subdevice = PCI_ANY_ID,
  938. .setup = skip_tx_en_setup,
  939. },
  940. {
  941. .vendor = PCI_VENDOR_ID_INTEL,
  942. .device = PCI_DEVICE_ID_INTEL_CE4100_UART,
  943. .subvendor = PCI_ANY_ID,
  944. .subdevice = PCI_ANY_ID,
  945. .setup = ce4100_serial_setup,
  946. },
  947. /*
  948. * ITE
  949. */
  950. {
  951. .vendor = PCI_VENDOR_ID_ITE,
  952. .device = PCI_DEVICE_ID_ITE_8872,
  953. .subvendor = PCI_ANY_ID,
  954. .subdevice = PCI_ANY_ID,
  955. .init = pci_ite887x_init,
  956. .setup = pci_default_setup,
  957. .exit = __devexit_p(pci_ite887x_exit),
  958. },
  959. /*
  960. * National Instruments
  961. */
  962. {
  963. .vendor = PCI_VENDOR_ID_NI,
  964. .device = PCI_DEVICE_ID_NI_PCI23216,
  965. .subvendor = PCI_ANY_ID,
  966. .subdevice = PCI_ANY_ID,
  967. .init = pci_ni8420_init,
  968. .setup = pci_default_setup,
  969. .exit = __devexit_p(pci_ni8420_exit),
  970. },
  971. {
  972. .vendor = PCI_VENDOR_ID_NI,
  973. .device = PCI_DEVICE_ID_NI_PCI2328,
  974. .subvendor = PCI_ANY_ID,
  975. .subdevice = PCI_ANY_ID,
  976. .init = pci_ni8420_init,
  977. .setup = pci_default_setup,
  978. .exit = __devexit_p(pci_ni8420_exit),
  979. },
  980. {
  981. .vendor = PCI_VENDOR_ID_NI,
  982. .device = PCI_DEVICE_ID_NI_PCI2324,
  983. .subvendor = PCI_ANY_ID,
  984. .subdevice = PCI_ANY_ID,
  985. .init = pci_ni8420_init,
  986. .setup = pci_default_setup,
  987. .exit = __devexit_p(pci_ni8420_exit),
  988. },
  989. {
  990. .vendor = PCI_VENDOR_ID_NI,
  991. .device = PCI_DEVICE_ID_NI_PCI2322,
  992. .subvendor = PCI_ANY_ID,
  993. .subdevice = PCI_ANY_ID,
  994. .init = pci_ni8420_init,
  995. .setup = pci_default_setup,
  996. .exit = __devexit_p(pci_ni8420_exit),
  997. },
  998. {
  999. .vendor = PCI_VENDOR_ID_NI,
  1000. .device = PCI_DEVICE_ID_NI_PCI2324I,
  1001. .subvendor = PCI_ANY_ID,
  1002. .subdevice = PCI_ANY_ID,
  1003. .init = pci_ni8420_init,
  1004. .setup = pci_default_setup,
  1005. .exit = __devexit_p(pci_ni8420_exit),
  1006. },
  1007. {
  1008. .vendor = PCI_VENDOR_ID_NI,
  1009. .device = PCI_DEVICE_ID_NI_PCI2322I,
  1010. .subvendor = PCI_ANY_ID,
  1011. .subdevice = PCI_ANY_ID,
  1012. .init = pci_ni8420_init,
  1013. .setup = pci_default_setup,
  1014. .exit = __devexit_p(pci_ni8420_exit),
  1015. },
  1016. {
  1017. .vendor = PCI_VENDOR_ID_NI,
  1018. .device = PCI_DEVICE_ID_NI_PXI8420_23216,
  1019. .subvendor = PCI_ANY_ID,
  1020. .subdevice = PCI_ANY_ID,
  1021. .init = pci_ni8420_init,
  1022. .setup = pci_default_setup,
  1023. .exit = __devexit_p(pci_ni8420_exit),
  1024. },
  1025. {
  1026. .vendor = PCI_VENDOR_ID_NI,
  1027. .device = PCI_DEVICE_ID_NI_PXI8420_2328,
  1028. .subvendor = PCI_ANY_ID,
  1029. .subdevice = PCI_ANY_ID,
  1030. .init = pci_ni8420_init,
  1031. .setup = pci_default_setup,
  1032. .exit = __devexit_p(pci_ni8420_exit),
  1033. },
  1034. {
  1035. .vendor = PCI_VENDOR_ID_NI,
  1036. .device = PCI_DEVICE_ID_NI_PXI8420_2324,
  1037. .subvendor = PCI_ANY_ID,
  1038. .subdevice = PCI_ANY_ID,
  1039. .init = pci_ni8420_init,
  1040. .setup = pci_default_setup,
  1041. .exit = __devexit_p(pci_ni8420_exit),
  1042. },
  1043. {
  1044. .vendor = PCI_VENDOR_ID_NI,
  1045. .device = PCI_DEVICE_ID_NI_PXI8420_2322,
  1046. .subvendor = PCI_ANY_ID,
  1047. .subdevice = PCI_ANY_ID,
  1048. .init = pci_ni8420_init,
  1049. .setup = pci_default_setup,
  1050. .exit = __devexit_p(pci_ni8420_exit),
  1051. },
  1052. {
  1053. .vendor = PCI_VENDOR_ID_NI,
  1054. .device = PCI_DEVICE_ID_NI_PXI8422_2324,
  1055. .subvendor = PCI_ANY_ID,
  1056. .subdevice = PCI_ANY_ID,
  1057. .init = pci_ni8420_init,
  1058. .setup = pci_default_setup,
  1059. .exit = __devexit_p(pci_ni8420_exit),
  1060. },
  1061. {
  1062. .vendor = PCI_VENDOR_ID_NI,
  1063. .device = PCI_DEVICE_ID_NI_PXI8422_2322,
  1064. .subvendor = PCI_ANY_ID,
  1065. .subdevice = PCI_ANY_ID,
  1066. .init = pci_ni8420_init,
  1067. .setup = pci_default_setup,
  1068. .exit = __devexit_p(pci_ni8420_exit),
  1069. },
  1070. {
  1071. .vendor = PCI_VENDOR_ID_NI,
  1072. .device = PCI_ANY_ID,
  1073. .subvendor = PCI_ANY_ID,
  1074. .subdevice = PCI_ANY_ID,
  1075. .init = pci_ni8430_init,
  1076. .setup = pci_ni8430_setup,
  1077. .exit = __devexit_p(pci_ni8430_exit),
  1078. },
  1079. /*
  1080. * Panacom
  1081. */
  1082. {
  1083. .vendor = PCI_VENDOR_ID_PANACOM,
  1084. .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
  1085. .subvendor = PCI_ANY_ID,
  1086. .subdevice = PCI_ANY_ID,
  1087. .init = pci_plx9050_init,
  1088. .setup = pci_default_setup,
  1089. .exit = __devexit_p(pci_plx9050_exit),
  1090. },
  1091. {
  1092. .vendor = PCI_VENDOR_ID_PANACOM,
  1093. .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
  1094. .subvendor = PCI_ANY_ID,
  1095. .subdevice = PCI_ANY_ID,
  1096. .init = pci_plx9050_init,
  1097. .setup = pci_default_setup,
  1098. .exit = __devexit_p(pci_plx9050_exit),
  1099. },
  1100. /*
  1101. * PLX
  1102. */
  1103. {
  1104. .vendor = PCI_VENDOR_ID_PLX,
  1105. .device = PCI_DEVICE_ID_PLX_9030,
  1106. .subvendor = PCI_SUBVENDOR_ID_PERLE,
  1107. .subdevice = PCI_ANY_ID,
  1108. .setup = pci_default_setup,
  1109. },
  1110. {
  1111. .vendor = PCI_VENDOR_ID_PLX,
  1112. .device = PCI_DEVICE_ID_PLX_9050,
  1113. .subvendor = PCI_SUBVENDOR_ID_EXSYS,
  1114. .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
  1115. .init = pci_plx9050_init,
  1116. .setup = pci_default_setup,
  1117. .exit = __devexit_p(pci_plx9050_exit),
  1118. },
  1119. {
  1120. .vendor = PCI_VENDOR_ID_PLX,
  1121. .device = PCI_DEVICE_ID_PLX_9050,
  1122. .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
  1123. .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
  1124. .init = pci_plx9050_init,
  1125. .setup = pci_default_setup,
  1126. .exit = __devexit_p(pci_plx9050_exit),
  1127. },
  1128. {
  1129. .vendor = PCI_VENDOR_ID_PLX,
  1130. .device = PCI_DEVICE_ID_PLX_9050,
  1131. .subvendor = PCI_VENDOR_ID_PLX,
  1132. .subdevice = PCI_SUBDEVICE_ID_UNKNOWN_0x1584,
  1133. .init = pci_plx9050_init,
  1134. .setup = pci_default_setup,
  1135. .exit = __devexit_p(pci_plx9050_exit),
  1136. },
  1137. {
  1138. .vendor = PCI_VENDOR_ID_PLX,
  1139. .device = PCI_DEVICE_ID_PLX_ROMULUS,
  1140. .subvendor = PCI_VENDOR_ID_PLX,
  1141. .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
  1142. .init = pci_plx9050_init,
  1143. .setup = pci_default_setup,
  1144. .exit = __devexit_p(pci_plx9050_exit),
  1145. },
  1146. /*
  1147. * SBS Technologies, Inc., PMC-OCTALPRO 232
  1148. */
  1149. {
  1150. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1151. .device = PCI_DEVICE_ID_OCTPRO,
  1152. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1153. .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
  1154. .init = sbs_init,
  1155. .setup = sbs_setup,
  1156. .exit = __devexit_p(sbs_exit),
  1157. },
  1158. /*
  1159. * SBS Technologies, Inc., PMC-OCTALPRO 422
  1160. */
  1161. {
  1162. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1163. .device = PCI_DEVICE_ID_OCTPRO,
  1164. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1165. .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
  1166. .init = sbs_init,
  1167. .setup = sbs_setup,
  1168. .exit = __devexit_p(sbs_exit),
  1169. },
  1170. /*
  1171. * SBS Technologies, Inc., P-Octal 232
  1172. */
  1173. {
  1174. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1175. .device = PCI_DEVICE_ID_OCTPRO,
  1176. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1177. .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
  1178. .init = sbs_init,
  1179. .setup = sbs_setup,
  1180. .exit = __devexit_p(sbs_exit),
  1181. },
  1182. /*
  1183. * SBS Technologies, Inc., P-Octal 422
  1184. */
  1185. {
  1186. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1187. .device = PCI_DEVICE_ID_OCTPRO,
  1188. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1189. .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
  1190. .init = sbs_init,
  1191. .setup = sbs_setup,
  1192. .exit = __devexit_p(sbs_exit),
  1193. },
  1194. /*
  1195. * SIIG cards - these may be called via parport_serial
  1196. */
  1197. {
  1198. .vendor = PCI_VENDOR_ID_SIIG,
  1199. .device = PCI_ANY_ID,
  1200. .subvendor = PCI_ANY_ID,
  1201. .subdevice = PCI_ANY_ID,
  1202. .init = pci_siig_init,
  1203. .setup = pci_siig_setup,
  1204. },
  1205. /*
  1206. * Titan cards
  1207. */
  1208. {
  1209. .vendor = PCI_VENDOR_ID_TITAN,
  1210. .device = PCI_DEVICE_ID_TITAN_400L,
  1211. .subvendor = PCI_ANY_ID,
  1212. .subdevice = PCI_ANY_ID,
  1213. .setup = titan_400l_800l_setup,
  1214. },
  1215. {
  1216. .vendor = PCI_VENDOR_ID_TITAN,
  1217. .device = PCI_DEVICE_ID_TITAN_800L,
  1218. .subvendor = PCI_ANY_ID,
  1219. .subdevice = PCI_ANY_ID,
  1220. .setup = titan_400l_800l_setup,
  1221. },
  1222. /*
  1223. * Timedia cards
  1224. */
  1225. {
  1226. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1227. .device = PCI_DEVICE_ID_TIMEDIA_1889,
  1228. .subvendor = PCI_VENDOR_ID_TIMEDIA,
  1229. .subdevice = PCI_ANY_ID,
  1230. .init = pci_timedia_init,
  1231. .setup = pci_timedia_setup,
  1232. },
  1233. {
  1234. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1235. .device = PCI_ANY_ID,
  1236. .subvendor = PCI_ANY_ID,
  1237. .subdevice = PCI_ANY_ID,
  1238. .setup = pci_timedia_setup,
  1239. },
  1240. /*
  1241. * Xircom cards
  1242. */
  1243. {
  1244. .vendor = PCI_VENDOR_ID_XIRCOM,
  1245. .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  1246. .subvendor = PCI_ANY_ID,
  1247. .subdevice = PCI_ANY_ID,
  1248. .init = pci_xircom_init,
  1249. .setup = pci_default_setup,
  1250. },
  1251. /*
  1252. * Netmos cards - these may be called via parport_serial
  1253. */
  1254. {
  1255. .vendor = PCI_VENDOR_ID_NETMOS,
  1256. .device = PCI_ANY_ID,
  1257. .subvendor = PCI_ANY_ID,
  1258. .subdevice = PCI_ANY_ID,
  1259. .init = pci_netmos_init,
  1260. .setup = pci_default_setup,
  1261. },
  1262. /*
  1263. * For Oxford Semiconductor and Mainpine
  1264. */
  1265. {
  1266. .vendor = PCI_VENDOR_ID_OXSEMI,
  1267. .device = PCI_ANY_ID,
  1268. .subvendor = PCI_ANY_ID,
  1269. .subdevice = PCI_ANY_ID,
  1270. .init = pci_oxsemi_tornado_init,
  1271. .setup = pci_default_setup,
  1272. },
  1273. {
  1274. .vendor = PCI_VENDOR_ID_MAINPINE,
  1275. .device = PCI_ANY_ID,
  1276. .subvendor = PCI_ANY_ID,
  1277. .subdevice = PCI_ANY_ID,
  1278. .init = pci_oxsemi_tornado_init,
  1279. .setup = pci_default_setup,
  1280. },
  1281. /*
  1282. * Default "match everything" terminator entry
  1283. */
  1284. {
  1285. .vendor = PCI_ANY_ID,
  1286. .device = PCI_ANY_ID,
  1287. .subvendor = PCI_ANY_ID,
  1288. .subdevice = PCI_ANY_ID,
  1289. .setup = pci_default_setup,
  1290. }
  1291. };
  1292. static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
  1293. {
  1294. return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
  1295. }
  1296. static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
  1297. {
  1298. struct pci_serial_quirk *quirk;
  1299. for (quirk = pci_serial_quirks; ; quirk++)
  1300. if (quirk_id_matches(quirk->vendor, dev->vendor) &&
  1301. quirk_id_matches(quirk->device, dev->device) &&
  1302. quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
  1303. quirk_id_matches(quirk->subdevice, dev->subsystem_device))
  1304. break;
  1305. return quirk;
  1306. }
  1307. static inline int get_pci_irq(struct pci_dev *dev,
  1308. const struct pciserial_board *board)
  1309. {
  1310. if (board->flags & FL_NOIRQ)
  1311. return 0;
  1312. else
  1313. return dev->irq;
  1314. }
  1315. /*
  1316. * This is the configuration table for all of the PCI serial boards
  1317. * which we support. It is directly indexed by the pci_board_num_t enum
  1318. * value, which is encoded in the pci_device_id PCI probe table's
  1319. * driver_data member.
  1320. *
  1321. * The makeup of these names are:
  1322. * pbn_bn{_bt}_n_baud{_offsetinhex}
  1323. *
  1324. * bn = PCI BAR number
  1325. * bt = Index using PCI BARs
  1326. * n = number of serial ports
  1327. * baud = baud rate
  1328. * offsetinhex = offset for each sequential port (in hex)
  1329. *
  1330. * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
  1331. *
  1332. * Please note: in theory if n = 1, _bt infix should make no difference.
  1333. * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
  1334. */
  1335. enum pci_board_num_t {
  1336. pbn_default = 0,
  1337. pbn_b0_1_115200,
  1338. pbn_b0_2_115200,
  1339. pbn_b0_4_115200,
  1340. pbn_b0_5_115200,
  1341. pbn_b0_8_115200,
  1342. pbn_b0_1_921600,
  1343. pbn_b0_2_921600,
  1344. pbn_b0_4_921600,
  1345. pbn_b0_2_1130000,
  1346. pbn_b0_4_1152000,
  1347. pbn_b0_2_1843200,
  1348. pbn_b0_4_1843200,
  1349. pbn_b0_2_1843200_200,
  1350. pbn_b0_4_1843200_200,
  1351. pbn_b0_8_1843200_200,
  1352. pbn_b0_1_4000000,
  1353. pbn_b0_bt_1_115200,
  1354. pbn_b0_bt_2_115200,
  1355. pbn_b0_bt_4_115200,
  1356. pbn_b0_bt_8_115200,
  1357. pbn_b0_bt_1_460800,
  1358. pbn_b0_bt_2_460800,
  1359. pbn_b0_bt_4_460800,
  1360. pbn_b0_bt_1_921600,
  1361. pbn_b0_bt_2_921600,
  1362. pbn_b0_bt_4_921600,
  1363. pbn_b0_bt_8_921600,
  1364. pbn_b1_1_115200,
  1365. pbn_b1_2_115200,
  1366. pbn_b1_4_115200,
  1367. pbn_b1_8_115200,
  1368. pbn_b1_16_115200,
  1369. pbn_b1_1_921600,
  1370. pbn_b1_2_921600,
  1371. pbn_b1_4_921600,
  1372. pbn_b1_8_921600,
  1373. pbn_b1_2_1250000,
  1374. pbn_b1_bt_1_115200,
  1375. pbn_b1_bt_2_115200,
  1376. pbn_b1_bt_4_115200,
  1377. pbn_b1_bt_2_921600,
  1378. pbn_b1_1_1382400,
  1379. pbn_b1_2_1382400,
  1380. pbn_b1_4_1382400,
  1381. pbn_b1_8_1382400,
  1382. pbn_b2_1_115200,
  1383. pbn_b2_2_115200,
  1384. pbn_b2_4_115200,
  1385. pbn_b2_8_115200,
  1386. pbn_b2_1_460800,
  1387. pbn_b2_4_460800,
  1388. pbn_b2_8_460800,
  1389. pbn_b2_16_460800,
  1390. pbn_b2_1_921600,
  1391. pbn_b2_4_921600,
  1392. pbn_b2_8_921600,
  1393. pbn_b2_8_1152000,
  1394. pbn_b2_bt_1_115200,
  1395. pbn_b2_bt_2_115200,
  1396. pbn_b2_bt_4_115200,
  1397. pbn_b2_bt_2_921600,
  1398. pbn_b2_bt_4_921600,
  1399. pbn_b3_2_115200,
  1400. pbn_b3_4_115200,
  1401. pbn_b3_8_115200,
  1402. pbn_b4_bt_2_921600,
  1403. pbn_b4_bt_4_921600,
  1404. pbn_b4_bt_8_921600,
  1405. /*
  1406. * Board-specific versions.
  1407. */
  1408. pbn_panacom,
  1409. pbn_panacom2,
  1410. pbn_panacom4,
  1411. pbn_exsys_4055,
  1412. pbn_plx_romulus,
  1413. pbn_oxsemi,
  1414. pbn_oxsemi_1_4000000,
  1415. pbn_oxsemi_2_4000000,
  1416. pbn_oxsemi_4_4000000,
  1417. pbn_oxsemi_8_4000000,
  1418. pbn_intel_i960,
  1419. pbn_sgi_ioc3,
  1420. pbn_computone_4,
  1421. pbn_computone_6,
  1422. pbn_computone_8,
  1423. pbn_sbsxrsio,
  1424. pbn_exar_XR17C152,
  1425. pbn_exar_XR17C154,
  1426. pbn_exar_XR17C158,
  1427. pbn_exar_ibm_saturn,
  1428. pbn_pasemi_1682M,
  1429. pbn_ni8430_2,
  1430. pbn_ni8430_4,
  1431. pbn_ni8430_8,
  1432. pbn_ni8430_16,
  1433. pbn_ADDIDATA_PCIe_1_3906250,
  1434. pbn_ADDIDATA_PCIe_2_3906250,
  1435. pbn_ADDIDATA_PCIe_4_3906250,
  1436. pbn_ADDIDATA_PCIe_8_3906250,
  1437. pbn_ce4100_1_115200,
  1438. };
  1439. /*
  1440. * uart_offset - the space between channels
  1441. * reg_shift - describes how the UART registers are mapped
  1442. * to PCI memory by the card.
  1443. * For example IER register on SBS, Inc. PMC-OctPro is located at
  1444. * offset 0x10 from the UART base, while UART_IER is defined as 1
  1445. * in include/linux/serial_reg.h,
  1446. * see first lines of serial_in() and serial_out() in 8250.c
  1447. */
  1448. static struct pciserial_board pci_boards[] __devinitdata = {
  1449. [pbn_default] = {
  1450. .flags = FL_BASE0,
  1451. .num_ports = 1,
  1452. .base_baud = 115200,
  1453. .uart_offset = 8,
  1454. },
  1455. [pbn_b0_1_115200] = {
  1456. .flags = FL_BASE0,
  1457. .num_ports = 1,
  1458. .base_baud = 115200,
  1459. .uart_offset = 8,
  1460. },
  1461. [pbn_b0_2_115200] = {
  1462. .flags = FL_BASE0,
  1463. .num_ports = 2,
  1464. .base_baud = 115200,
  1465. .uart_offset = 8,
  1466. },
  1467. [pbn_b0_4_115200] = {
  1468. .flags = FL_BASE0,
  1469. .num_ports = 4,
  1470. .base_baud = 115200,
  1471. .uart_offset = 8,
  1472. },
  1473. [pbn_b0_5_115200] = {
  1474. .flags = FL_BASE0,
  1475. .num_ports = 5,
  1476. .base_baud = 115200,
  1477. .uart_offset = 8,
  1478. },
  1479. [pbn_b0_8_115200] = {
  1480. .flags = FL_BASE0,
  1481. .num_ports = 8,
  1482. .base_baud = 115200,
  1483. .uart_offset = 8,
  1484. },
  1485. [pbn_b0_1_921600] = {
  1486. .flags = FL_BASE0,
  1487. .num_ports = 1,
  1488. .base_baud = 921600,
  1489. .uart_offset = 8,
  1490. },
  1491. [pbn_b0_2_921600] = {
  1492. .flags = FL_BASE0,
  1493. .num_ports = 2,
  1494. .base_baud = 921600,
  1495. .uart_offset = 8,
  1496. },
  1497. [pbn_b0_4_921600] = {
  1498. .flags = FL_BASE0,
  1499. .num_ports = 4,
  1500. .base_baud = 921600,
  1501. .uart_offset = 8,
  1502. },
  1503. [pbn_b0_2_1130000] = {
  1504. .flags = FL_BASE0,
  1505. .num_ports = 2,
  1506. .base_baud = 1130000,
  1507. .uart_offset = 8,
  1508. },
  1509. [pbn_b0_4_1152000] = {
  1510. .flags = FL_BASE0,
  1511. .num_ports = 4,
  1512. .base_baud = 1152000,
  1513. .uart_offset = 8,
  1514. },
  1515. [pbn_b0_2_1843200] = {
  1516. .flags = FL_BASE0,
  1517. .num_ports = 2,
  1518. .base_baud = 1843200,
  1519. .uart_offset = 8,
  1520. },
  1521. [pbn_b0_4_1843200] = {
  1522. .flags = FL_BASE0,
  1523. .num_ports = 4,
  1524. .base_baud = 1843200,
  1525. .uart_offset = 8,
  1526. },
  1527. [pbn_b0_2_1843200_200] = {
  1528. .flags = FL_BASE0,
  1529. .num_ports = 2,
  1530. .base_baud = 1843200,
  1531. .uart_offset = 0x200,
  1532. },
  1533. [pbn_b0_4_1843200_200] = {
  1534. .flags = FL_BASE0,
  1535. .num_ports = 4,
  1536. .base_baud = 1843200,
  1537. .uart_offset = 0x200,
  1538. },
  1539. [pbn_b0_8_1843200_200] = {
  1540. .flags = FL_BASE0,
  1541. .num_ports = 8,
  1542. .base_baud = 1843200,
  1543. .uart_offset = 0x200,
  1544. },
  1545. [pbn_b0_1_4000000] = {
  1546. .flags = FL_BASE0,
  1547. .num_ports = 1,
  1548. .base_baud = 4000000,
  1549. .uart_offset = 8,
  1550. },
  1551. [pbn_b0_bt_1_115200] = {
  1552. .flags = FL_BASE0|FL_BASE_BARS,
  1553. .num_ports = 1,
  1554. .base_baud = 115200,
  1555. .uart_offset = 8,
  1556. },
  1557. [pbn_b0_bt_2_115200] = {
  1558. .flags = FL_BASE0|FL_BASE_BARS,
  1559. .num_ports = 2,
  1560. .base_baud = 115200,
  1561. .uart_offset = 8,
  1562. },
  1563. [pbn_b0_bt_4_115200] = {
  1564. .flags = FL_BASE0|FL_BASE_BARS,
  1565. .num_ports = 4,
  1566. .base_baud = 115200,
  1567. .uart_offset = 8,
  1568. },
  1569. [pbn_b0_bt_8_115200] = {
  1570. .flags = FL_BASE0|FL_BASE_BARS,
  1571. .num_ports = 8,
  1572. .base_baud = 115200,
  1573. .uart_offset = 8,
  1574. },
  1575. [pbn_b0_bt_1_460800] = {
  1576. .flags = FL_BASE0|FL_BASE_BARS,
  1577. .num_ports = 1,
  1578. .base_baud = 460800,
  1579. .uart_offset = 8,
  1580. },
  1581. [pbn_b0_bt_2_460800] = {
  1582. .flags = FL_BASE0|FL_BASE_BARS,
  1583. .num_ports = 2,
  1584. .base_baud = 460800,
  1585. .uart_offset = 8,
  1586. },
  1587. [pbn_b0_bt_4_460800] = {
  1588. .flags = FL_BASE0|FL_BASE_BARS,
  1589. .num_ports = 4,
  1590. .base_baud = 460800,
  1591. .uart_offset = 8,
  1592. },
  1593. [pbn_b0_bt_1_921600] = {
  1594. .flags = FL_BASE0|FL_BASE_BARS,
  1595. .num_ports = 1,
  1596. .base_baud = 921600,
  1597. .uart_offset = 8,
  1598. },
  1599. [pbn_b0_bt_2_921600] = {
  1600. .flags = FL_BASE0|FL_BASE_BARS,
  1601. .num_ports = 2,
  1602. .base_baud = 921600,
  1603. .uart_offset = 8,
  1604. },
  1605. [pbn_b0_bt_4_921600] = {
  1606. .flags = FL_BASE0|FL_BASE_BARS,
  1607. .num_ports = 4,
  1608. .base_baud = 921600,
  1609. .uart_offset = 8,
  1610. },
  1611. [pbn_b0_bt_8_921600] = {
  1612. .flags = FL_BASE0|FL_BASE_BARS,
  1613. .num_ports = 8,
  1614. .base_baud = 921600,
  1615. .uart_offset = 8,
  1616. },
  1617. [pbn_b1_1_115200] = {
  1618. .flags = FL_BASE1,
  1619. .num_ports = 1,
  1620. .base_baud = 115200,
  1621. .uart_offset = 8,
  1622. },
  1623. [pbn_b1_2_115200] = {
  1624. .flags = FL_BASE1,
  1625. .num_ports = 2,
  1626. .base_baud = 115200,
  1627. .uart_offset = 8,
  1628. },
  1629. [pbn_b1_4_115200] = {
  1630. .flags = FL_BASE1,
  1631. .num_ports = 4,
  1632. .base_baud = 115200,
  1633. .uart_offset = 8,
  1634. },
  1635. [pbn_b1_8_115200] = {
  1636. .flags = FL_BASE1,
  1637. .num_ports = 8,
  1638. .base_baud = 115200,
  1639. .uart_offset = 8,
  1640. },
  1641. [pbn_b1_16_115200] = {
  1642. .flags = FL_BASE1,
  1643. .num_ports = 16,
  1644. .base_baud = 115200,
  1645. .uart_offset = 8,
  1646. },
  1647. [pbn_b1_1_921600] = {
  1648. .flags = FL_BASE1,
  1649. .num_ports = 1,
  1650. .base_baud = 921600,
  1651. .uart_offset = 8,
  1652. },
  1653. [pbn_b1_2_921600] = {
  1654. .flags = FL_BASE1,
  1655. .num_ports = 2,
  1656. .base_baud = 921600,
  1657. .uart_offset = 8,
  1658. },
  1659. [pbn_b1_4_921600] = {
  1660. .flags = FL_BASE1,
  1661. .num_ports = 4,
  1662. .base_baud = 921600,
  1663. .uart_offset = 8,
  1664. },
  1665. [pbn_b1_8_921600] = {
  1666. .flags = FL_BASE1,
  1667. .num_ports = 8,
  1668. .base_baud = 921600,
  1669. .uart_offset = 8,
  1670. },
  1671. [pbn_b1_2_1250000] = {
  1672. .flags = FL_BASE1,
  1673. .num_ports = 2,
  1674. .base_baud = 1250000,
  1675. .uart_offset = 8,
  1676. },
  1677. [pbn_b1_bt_1_115200] = {
  1678. .flags = FL_BASE1|FL_BASE_BARS,
  1679. .num_ports = 1,
  1680. .base_baud = 115200,
  1681. .uart_offset = 8,
  1682. },
  1683. [pbn_b1_bt_2_115200] = {
  1684. .flags = FL_BASE1|FL_BASE_BARS,
  1685. .num_ports = 2,
  1686. .base_baud = 115200,
  1687. .uart_offset = 8,
  1688. },
  1689. [pbn_b1_bt_4_115200] = {
  1690. .flags = FL_BASE1|FL_BASE_BARS,
  1691. .num_ports = 4,
  1692. .base_baud = 115200,
  1693. .uart_offset = 8,
  1694. },
  1695. [pbn_b1_bt_2_921600] = {
  1696. .flags = FL_BASE1|FL_BASE_BARS,
  1697. .num_ports = 2,
  1698. .base_baud = 921600,
  1699. .uart_offset = 8,
  1700. },
  1701. [pbn_b1_1_1382400] = {
  1702. .flags = FL_BASE1,
  1703. .num_ports = 1,
  1704. .base_baud = 1382400,
  1705. .uart_offset = 8,
  1706. },
  1707. [pbn_b1_2_1382400] = {
  1708. .flags = FL_BASE1,
  1709. .num_ports = 2,
  1710. .base_baud = 1382400,
  1711. .uart_offset = 8,
  1712. },
  1713. [pbn_b1_4_1382400] = {
  1714. .flags = FL_BASE1,
  1715. .num_ports = 4,
  1716. .base_baud = 1382400,
  1717. .uart_offset = 8,
  1718. },
  1719. [pbn_b1_8_1382400] = {
  1720. .flags = FL_BASE1,
  1721. .num_ports = 8,
  1722. .base_baud = 1382400,
  1723. .uart_offset = 8,
  1724. },
  1725. [pbn_b2_1_115200] = {
  1726. .flags = FL_BASE2,
  1727. .num_ports = 1,
  1728. .base_baud = 115200,
  1729. .uart_offset = 8,
  1730. },
  1731. [pbn_b2_2_115200] = {
  1732. .flags = FL_BASE2,
  1733. .num_ports = 2,
  1734. .base_baud = 115200,
  1735. .uart_offset = 8,
  1736. },
  1737. [pbn_b2_4_115200] = {
  1738. .flags = FL_BASE2,
  1739. .num_ports = 4,
  1740. .base_baud = 115200,
  1741. .uart_offset = 8,
  1742. },
  1743. [pbn_b2_8_115200] = {
  1744. .flags = FL_BASE2,
  1745. .num_ports = 8,
  1746. .base_baud = 115200,
  1747. .uart_offset = 8,
  1748. },
  1749. [pbn_b2_1_460800] = {
  1750. .flags = FL_BASE2,
  1751. .num_ports = 1,
  1752. .base_baud = 460800,
  1753. .uart_offset = 8,
  1754. },
  1755. [pbn_b2_4_460800] = {
  1756. .flags = FL_BASE2,
  1757. .num_ports = 4,
  1758. .base_baud = 460800,
  1759. .uart_offset = 8,
  1760. },
  1761. [pbn_b2_8_460800] = {
  1762. .flags = FL_BASE2,
  1763. .num_ports = 8,
  1764. .base_baud = 460800,
  1765. .uart_offset = 8,
  1766. },
  1767. [pbn_b2_16_460800] = {
  1768. .flags = FL_BASE2,
  1769. .num_ports = 16,
  1770. .base_baud = 460800,
  1771. .uart_offset = 8,
  1772. },
  1773. [pbn_b2_1_921600] = {
  1774. .flags = FL_BASE2,
  1775. .num_ports = 1,
  1776. .base_baud = 921600,
  1777. .uart_offset = 8,
  1778. },
  1779. [pbn_b2_4_921600] = {
  1780. .flags = FL_BASE2,
  1781. .num_ports = 4,
  1782. .base_baud = 921600,
  1783. .uart_offset = 8,
  1784. },
  1785. [pbn_b2_8_921600] = {
  1786. .flags = FL_BASE2,
  1787. .num_ports = 8,
  1788. .base_baud = 921600,
  1789. .uart_offset = 8,
  1790. },
  1791. [pbn_b2_8_1152000] = {
  1792. .flags = FL_BASE2,
  1793. .num_ports = 8,
  1794. .base_baud = 1152000,
  1795. .uart_offset = 8,
  1796. },
  1797. [pbn_b2_bt_1_115200] = {
  1798. .flags = FL_BASE2|FL_BASE_BARS,
  1799. .num_ports = 1,
  1800. .base_baud = 115200,
  1801. .uart_offset = 8,
  1802. },
  1803. [pbn_b2_bt_2_115200] = {
  1804. .flags = FL_BASE2|FL_BASE_BARS,
  1805. .num_ports = 2,
  1806. .base_baud = 115200,
  1807. .uart_offset = 8,
  1808. },
  1809. [pbn_b2_bt_4_115200] = {
  1810. .flags = FL_BASE2|FL_BASE_BARS,
  1811. .num_ports = 4,
  1812. .base_baud = 115200,
  1813. .uart_offset = 8,
  1814. },
  1815. [pbn_b2_bt_2_921600] = {
  1816. .flags = FL_BASE2|FL_BASE_BARS,
  1817. .num_ports = 2,
  1818. .base_baud = 921600,
  1819. .uart_offset = 8,
  1820. },
  1821. [pbn_b2_bt_4_921600] = {
  1822. .flags = FL_BASE2|FL_BASE_BARS,
  1823. .num_ports = 4,
  1824. .base_baud = 921600,
  1825. .uart_offset = 8,
  1826. },
  1827. [pbn_b3_2_115200] = {
  1828. .flags = FL_BASE3,
  1829. .num_ports = 2,
  1830. .base_baud = 115200,
  1831. .uart_offset = 8,
  1832. },
  1833. [pbn_b3_4_115200] = {
  1834. .flags = FL_BASE3,
  1835. .num_ports = 4,
  1836. .base_baud = 115200,
  1837. .uart_offset = 8,
  1838. },
  1839. [pbn_b3_8_115200] = {
  1840. .flags = FL_BASE3,
  1841. .num_ports = 8,
  1842. .base_baud = 115200,
  1843. .uart_offset = 8,
  1844. },
  1845. [pbn_b4_bt_2_921600] = {
  1846. .flags = FL_BASE4,
  1847. .num_ports = 2,
  1848. .base_baud = 921600,
  1849. .uart_offset = 8,
  1850. },
  1851. [pbn_b4_bt_4_921600] = {
  1852. .flags = FL_BASE4,
  1853. .num_ports = 4,
  1854. .base_baud = 921600,
  1855. .uart_offset = 8,
  1856. },
  1857. [pbn_b4_bt_8_921600] = {
  1858. .flags = FL_BASE4,
  1859. .num_ports = 8,
  1860. .base_baud = 921600,
  1861. .uart_offset = 8,
  1862. },
  1863. /*
  1864. * Entries following this are board-specific.
  1865. */
  1866. /*
  1867. * Panacom - IOMEM
  1868. */
  1869. [pbn_panacom] = {
  1870. .flags = FL_BASE2,
  1871. .num_ports = 2,
  1872. .base_baud = 921600,
  1873. .uart_offset = 0x400,
  1874. .reg_shift = 7,
  1875. },
  1876. [pbn_panacom2] = {
  1877. .flags = FL_BASE2|FL_BASE_BARS,
  1878. .num_ports = 2,
  1879. .base_baud = 921600,
  1880. .uart_offset = 0x400,
  1881. .reg_shift = 7,
  1882. },
  1883. [pbn_panacom4] = {
  1884. .flags = FL_BASE2|FL_BASE_BARS,
  1885. .num_ports = 4,
  1886. .base_baud = 921600,
  1887. .uart_offset = 0x400,
  1888. .reg_shift = 7,
  1889. },
  1890. [pbn_exsys_4055] = {
  1891. .flags = FL_BASE2,
  1892. .num_ports = 4,
  1893. .base_baud = 115200,
  1894. .uart_offset = 8,
  1895. },
  1896. /* I think this entry is broken - the first_offset looks wrong --rmk */
  1897. [pbn_plx_romulus] = {
  1898. .flags = FL_BASE2,
  1899. .num_ports = 4,
  1900. .base_baud = 921600,
  1901. .uart_offset = 8 << 2,
  1902. .reg_shift = 2,
  1903. .first_offset = 0x03,
  1904. },
  1905. /*
  1906. * This board uses the size of PCI Base region 0 to
  1907. * signal now many ports are available
  1908. */
  1909. [pbn_oxsemi] = {
  1910. .flags = FL_BASE0|FL_REGION_SZ_CAP,
  1911. .num_ports = 32,
  1912. .base_baud = 115200,
  1913. .uart_offset = 8,
  1914. },
  1915. [pbn_oxsemi_1_4000000] = {
  1916. .flags = FL_BASE0,
  1917. .num_ports = 1,
  1918. .base_baud = 4000000,
  1919. .uart_offset = 0x200,
  1920. .first_offset = 0x1000,
  1921. },
  1922. [pbn_oxsemi_2_4000000] = {
  1923. .flags = FL_BASE0,
  1924. .num_ports = 2,
  1925. .base_baud = 4000000,
  1926. .uart_offset = 0x200,
  1927. .first_offset = 0x1000,
  1928. },
  1929. [pbn_oxsemi_4_4000000] = {
  1930. .flags = FL_BASE0,
  1931. .num_ports = 4,
  1932. .base_baud = 4000000,
  1933. .uart_offset = 0x200,
  1934. .first_offset = 0x1000,
  1935. },
  1936. [pbn_oxsemi_8_4000000] = {
  1937. .flags = FL_BASE0,
  1938. .num_ports = 8,
  1939. .base_baud = 4000000,
  1940. .uart_offset = 0x200,
  1941. .first_offset = 0x1000,
  1942. },
  1943. /*
  1944. * EKF addition for i960 Boards form EKF with serial port.
  1945. * Max 256 ports.
  1946. */
  1947. [pbn_intel_i960] = {
  1948. .flags = FL_BASE0,
  1949. .num_ports = 32,
  1950. .base_baud = 921600,
  1951. .uart_offset = 8 << 2,
  1952. .reg_shift = 2,
  1953. .first_offset = 0x10000,
  1954. },
  1955. [pbn_sgi_ioc3] = {
  1956. .flags = FL_BASE0|FL_NOIRQ,
  1957. .num_ports = 1,
  1958. .base_baud = 458333,
  1959. .uart_offset = 8,
  1960. .reg_shift = 0,
  1961. .first_offset = 0x20178,
  1962. },
  1963. /*
  1964. * Computone - uses IOMEM.
  1965. */
  1966. [pbn_computone_4] = {
  1967. .flags = FL_BASE0,
  1968. .num_ports = 4,
  1969. .base_baud = 921600,
  1970. .uart_offset = 0x40,
  1971. .reg_shift = 2,
  1972. .first_offset = 0x200,
  1973. },
  1974. [pbn_computone_6] = {
  1975. .flags = FL_BASE0,
  1976. .num_ports = 6,
  1977. .base_baud = 921600,
  1978. .uart_offset = 0x40,
  1979. .reg_shift = 2,
  1980. .first_offset = 0x200,
  1981. },
  1982. [pbn_computone_8] = {
  1983. .flags = FL_BASE0,
  1984. .num_ports = 8,
  1985. .base_baud = 921600,
  1986. .uart_offset = 0x40,
  1987. .reg_shift = 2,
  1988. .first_offset = 0x200,
  1989. },
  1990. [pbn_sbsxrsio] = {
  1991. .flags = FL_BASE0,
  1992. .num_ports = 8,
  1993. .base_baud = 460800,
  1994. .uart_offset = 256,
  1995. .reg_shift = 4,
  1996. },
  1997. /*
  1998. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  1999. * Only basic 16550A support.
  2000. * XR17C15[24] are not tested, but they should work.
  2001. */
  2002. [pbn_exar_XR17C152] = {
  2003. .flags = FL_BASE0,
  2004. .num_ports = 2,
  2005. .base_baud = 921600,
  2006. .uart_offset = 0x200,
  2007. },
  2008. [pbn_exar_XR17C154] = {
  2009. .flags = FL_BASE0,
  2010. .num_ports = 4,
  2011. .base_baud = 921600,
  2012. .uart_offset = 0x200,
  2013. },
  2014. [pbn_exar_XR17C158] = {
  2015. .flags = FL_BASE0,
  2016. .num_ports = 8,
  2017. .base_baud = 921600,
  2018. .uart_offset = 0x200,
  2019. },
  2020. [pbn_exar_ibm_saturn] = {
  2021. .flags = FL_BASE0,
  2022. .num_ports = 1,
  2023. .base_baud = 921600,
  2024. .uart_offset = 0x200,
  2025. },
  2026. /*
  2027. * PA Semi PWRficient PA6T-1682M on-chip UART
  2028. */
  2029. [pbn_pasemi_1682M] = {
  2030. .flags = FL_BASE0,
  2031. .num_ports = 1,
  2032. .base_baud = 8333333,
  2033. },
  2034. /*
  2035. * National Instruments 843x
  2036. */
  2037. [pbn_ni8430_16] = {
  2038. .flags = FL_BASE0,
  2039. .num_ports = 16,
  2040. .base_baud = 3686400,
  2041. .uart_offset = 0x10,
  2042. .first_offset = 0x800,
  2043. },
  2044. [pbn_ni8430_8] = {
  2045. .flags = FL_BASE0,
  2046. .num_ports = 8,
  2047. .base_baud = 3686400,
  2048. .uart_offset = 0x10,
  2049. .first_offset = 0x800,
  2050. },
  2051. [pbn_ni8430_4] = {
  2052. .flags = FL_BASE0,
  2053. .num_ports = 4,
  2054. .base_baud = 3686400,
  2055. .uart_offset = 0x10,
  2056. .first_offset = 0x800,
  2057. },
  2058. [pbn_ni8430_2] = {
  2059. .flags = FL_BASE0,
  2060. .num_ports = 2,
  2061. .base_baud = 3686400,
  2062. .uart_offset = 0x10,
  2063. .first_offset = 0x800,
  2064. },
  2065. /*
  2066. * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com>
  2067. */
  2068. [pbn_ADDIDATA_PCIe_1_3906250] = {
  2069. .flags = FL_BASE0,
  2070. .num_ports = 1,
  2071. .base_baud = 3906250,
  2072. .uart_offset = 0x200,
  2073. .first_offset = 0x1000,
  2074. },
  2075. [pbn_ADDIDATA_PCIe_2_3906250] = {
  2076. .flags = FL_BASE0,
  2077. .num_ports = 2,
  2078. .base_baud = 3906250,
  2079. .uart_offset = 0x200,
  2080. .first_offset = 0x1000,
  2081. },
  2082. [pbn_ADDIDATA_PCIe_4_3906250] = {
  2083. .flags = FL_BASE0,
  2084. .num_ports = 4,
  2085. .base_baud = 3906250,
  2086. .uart_offset = 0x200,
  2087. .first_offset = 0x1000,
  2088. },
  2089. [pbn_ADDIDATA_PCIe_8_3906250] = {
  2090. .flags = FL_BASE0,
  2091. .num_ports = 8,
  2092. .base_baud = 3906250,
  2093. .uart_offset = 0x200,
  2094. .first_offset = 0x1000,
  2095. },
  2096. [pbn_ce4100_1_115200] = {
  2097. .flags = FL_BASE0,
  2098. .num_ports = 1,
  2099. .base_baud = 921600,
  2100. .reg_shift = 2,
  2101. },
  2102. };
  2103. static const struct pci_device_id softmodem_blacklist[] = {
  2104. { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
  2105. { PCI_VDEVICE(MOTOROLA, 0x3052), }, /* Motorola Si3052-based modem */
  2106. { PCI_DEVICE(0x1543, 0x3052), }, /* Si3052-based modem, default IDs */
  2107. };
  2108. /*
  2109. * Given a complete unknown PCI device, try to use some heuristics to
  2110. * guess what the configuration might be, based on the pitiful PCI
  2111. * serial specs. Returns 0 on success, 1 on failure.
  2112. */
  2113. static int __devinit
  2114. serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
  2115. {
  2116. const struct pci_device_id *blacklist;
  2117. int num_iomem, num_port, first_port = -1, i;
  2118. /*
  2119. * If it is not a communications device or the programming
  2120. * interface is greater than 6, give up.
  2121. *
  2122. * (Should we try to make guesses for multiport serial devices
  2123. * later?)
  2124. */
  2125. if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
  2126. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
  2127. (dev->class & 0xff) > 6)
  2128. return -ENODEV;
  2129. /*
  2130. * Do not access blacklisted devices that are known not to
  2131. * feature serial ports.
  2132. */
  2133. for (blacklist = softmodem_blacklist;
  2134. blacklist < softmodem_blacklist + ARRAY_SIZE(softmodem_blacklist);
  2135. blacklist++) {
  2136. if (dev->vendor == blacklist->vendor &&
  2137. dev->device == blacklist->device)
  2138. return -ENODEV;
  2139. }
  2140. num_iomem = num_port = 0;
  2141. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2142. if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
  2143. num_port++;
  2144. if (first_port == -1)
  2145. first_port = i;
  2146. }
  2147. if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
  2148. num_iomem++;
  2149. }
  2150. /*
  2151. * If there is 1 or 0 iomem regions, and exactly one port,
  2152. * use it. We guess the number of ports based on the IO
  2153. * region size.
  2154. */
  2155. if (num_iomem <= 1 && num_port == 1) {
  2156. board->flags = first_port;
  2157. board->num_ports = pci_resource_len(dev, first_port) / 8;
  2158. return 0;
  2159. }
  2160. /*
  2161. * Now guess if we've got a board which indexes by BARs.
  2162. * Each IO BAR should be 8 bytes, and they should follow
  2163. * consecutively.
  2164. */
  2165. first_port = -1;
  2166. num_port = 0;
  2167. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2168. if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
  2169. pci_resource_len(dev, i) == 8 &&
  2170. (first_port == -1 || (first_port + num_port) == i)) {
  2171. num_port++;
  2172. if (first_port == -1)
  2173. first_port = i;
  2174. }
  2175. }
  2176. if (num_port > 1) {
  2177. board->flags = first_port | FL_BASE_BARS;
  2178. board->num_ports = num_port;
  2179. return 0;
  2180. }
  2181. return -ENODEV;
  2182. }
  2183. static inline int
  2184. serial_pci_matches(const struct pciserial_board *board,
  2185. const struct pciserial_board *guessed)
  2186. {
  2187. return
  2188. board->num_ports == guessed->num_ports &&
  2189. board->base_baud == guessed->base_baud &&
  2190. board->uart_offset == guessed->uart_offset &&
  2191. board->reg_shift == guessed->reg_shift &&
  2192. board->first_offset == guessed->first_offset;
  2193. }
  2194. struct serial_private *
  2195. pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
  2196. {
  2197. struct uart_port serial_port;
  2198. struct serial_private *priv;
  2199. struct pci_serial_quirk *quirk;
  2200. int rc, nr_ports, i;
  2201. nr_ports = board->num_ports;
  2202. /*
  2203. * Find an init and setup quirks.
  2204. */
  2205. quirk = find_quirk(dev);
  2206. /*
  2207. * Run the new-style initialization function.
  2208. * The initialization function returns:
  2209. * <0 - error
  2210. * 0 - use board->num_ports
  2211. * >0 - number of ports
  2212. */
  2213. if (quirk->init) {
  2214. rc = quirk->init(dev);
  2215. if (rc < 0) {
  2216. priv = ERR_PTR(rc);
  2217. goto err_out;
  2218. }
  2219. if (rc)
  2220. nr_ports = rc;
  2221. }
  2222. priv = kzalloc(sizeof(struct serial_private) +
  2223. sizeof(unsigned int) * nr_ports,
  2224. GFP_KERNEL);
  2225. if (!priv) {
  2226. priv = ERR_PTR(-ENOMEM);
  2227. goto err_deinit;
  2228. }
  2229. priv->dev = dev;
  2230. priv->quirk = quirk;
  2231. memset(&serial_port, 0, sizeof(struct uart_port));
  2232. serial_port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
  2233. serial_port.uartclk = board->base_baud * 16;
  2234. serial_port.irq = get_pci_irq(dev, board);
  2235. serial_port.dev = &dev->dev;
  2236. for (i = 0; i < nr_ports; i++) {
  2237. if (quirk->setup(priv, board, &serial_port, i))
  2238. break;
  2239. #ifdef SERIAL_DEBUG_PCI
  2240. printk(KERN_DEBUG "Setup PCI port: port %lx, irq %d, type %d\n",
  2241. serial_port.iobase, serial_port.irq, serial_port.iotype);
  2242. #endif
  2243. priv->line[i] = serial8250_register_port(&serial_port);
  2244. if (priv->line[i] < 0) {
  2245. printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), priv->line[i]);
  2246. break;
  2247. }
  2248. }
  2249. priv->nr = i;
  2250. return priv;
  2251. err_deinit:
  2252. if (quirk->exit)
  2253. quirk->exit(dev);
  2254. err_out:
  2255. return priv;
  2256. }
  2257. EXPORT_SYMBOL_GPL(pciserial_init_ports);
  2258. void pciserial_remove_ports(struct serial_private *priv)
  2259. {
  2260. struct pci_serial_quirk *quirk;
  2261. int i;
  2262. for (i = 0; i < priv->nr; i++)
  2263. serial8250_unregister_port(priv->line[i]);
  2264. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2265. if (priv->remapped_bar[i])
  2266. iounmap(priv->remapped_bar[i]);
  2267. priv->remapped_bar[i] = NULL;
  2268. }
  2269. /*
  2270. * Find the exit quirks.
  2271. */
  2272. quirk = find_quirk(priv->dev);
  2273. if (quirk->exit)
  2274. quirk->exit(priv->dev);
  2275. kfree(priv);
  2276. }
  2277. EXPORT_SYMBOL_GPL(pciserial_remove_ports);
  2278. void pciserial_suspend_ports(struct serial_private *priv)
  2279. {
  2280. int i;
  2281. for (i = 0; i < priv->nr; i++)
  2282. if (priv->line[i] >= 0)
  2283. serial8250_suspend_port(priv->line[i]);
  2284. }
  2285. EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
  2286. void pciserial_resume_ports(struct serial_private *priv)
  2287. {
  2288. int i;
  2289. /*
  2290. * Ensure that the board is correctly configured.
  2291. */
  2292. if (priv->quirk->init)
  2293. priv->quirk->init(priv->dev);
  2294. for (i = 0; i < priv->nr; i++)
  2295. if (priv->line[i] >= 0)
  2296. serial8250_resume_port(priv->line[i]);
  2297. }
  2298. EXPORT_SYMBOL_GPL(pciserial_resume_ports);
  2299. /*
  2300. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  2301. * to the arrangement of serial ports on a PCI card.
  2302. */
  2303. static int __devinit
  2304. pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  2305. {
  2306. struct serial_private *priv;
  2307. const struct pciserial_board *board;
  2308. struct pciserial_board tmp;
  2309. int rc;
  2310. if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
  2311. printk(KERN_ERR "pci_init_one: invalid driver_data: %ld\n",
  2312. ent->driver_data);
  2313. return -EINVAL;
  2314. }
  2315. board = &pci_boards[ent->driver_data];
  2316. rc = pci_enable_device(dev);
  2317. if (rc)
  2318. return rc;
  2319. if (ent->driver_data == pbn_default) {
  2320. /*
  2321. * Use a copy of the pci_board entry for this;
  2322. * avoid changing entries in the table.
  2323. */
  2324. memcpy(&tmp, board, sizeof(struct pciserial_board));
  2325. board = &tmp;
  2326. /*
  2327. * We matched one of our class entries. Try to
  2328. * determine the parameters of this board.
  2329. */
  2330. rc = serial_pci_guess_board(dev, &tmp);
  2331. if (rc)
  2332. goto disable;
  2333. } else {
  2334. /*
  2335. * We matched an explicit entry. If we are able to
  2336. * detect this boards settings with our heuristic,
  2337. * then we no longer need this entry.
  2338. */
  2339. memcpy(&tmp, &pci_boards[pbn_default],
  2340. sizeof(struct pciserial_board));
  2341. rc = serial_pci_guess_board(dev, &tmp);
  2342. if (rc == 0 && serial_pci_matches(board, &tmp))
  2343. moan_device("Redundant entry in serial pci_table.",
  2344. dev);
  2345. }
  2346. priv = pciserial_init_ports(dev, board);
  2347. if (!IS_ERR(priv)) {
  2348. pci_set_drvdata(dev, priv);
  2349. return 0;
  2350. }
  2351. rc = PTR_ERR(priv);
  2352. disable:
  2353. pci_disable_device(dev);
  2354. return rc;
  2355. }
  2356. static void __devexit pciserial_remove_one(struct pci_dev *dev)
  2357. {
  2358. struct serial_private *priv = pci_get_drvdata(dev);
  2359. pci_set_drvdata(dev, NULL);
  2360. pciserial_remove_ports(priv);
  2361. pci_disable_device(dev);
  2362. }
  2363. #ifdef CONFIG_PM
  2364. static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
  2365. {
  2366. struct serial_private *priv = pci_get_drvdata(dev);
  2367. if (priv)
  2368. pciserial_suspend_ports(priv);
  2369. pci_save_state(dev);
  2370. pci_set_power_state(dev, pci_choose_state(dev, state));
  2371. return 0;
  2372. }
  2373. static int pciserial_resume_one(struct pci_dev *dev)
  2374. {
  2375. int err;
  2376. struct serial_private *priv = pci_get_drvdata(dev);
  2377. pci_set_power_state(dev, PCI_D0);
  2378. pci_restore_state(dev);
  2379. if (priv) {
  2380. /*
  2381. * The device may have been disabled. Re-enable it.
  2382. */
  2383. err = pci_enable_device(dev);
  2384. /* FIXME: We cannot simply error out here */
  2385. if (err)
  2386. printk(KERN_ERR "pciserial: Unable to re-enable ports, trying to continue.\n");
  2387. pciserial_resume_ports(priv);
  2388. }
  2389. return 0;
  2390. }
  2391. #endif
  2392. static struct pci_device_id serial_pci_tbl[] = {
  2393. /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
  2394. { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
  2395. PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
  2396. pbn_b2_8_921600 },
  2397. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2398. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2399. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  2400. pbn_b1_8_1382400 },
  2401. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2402. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2403. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  2404. pbn_b1_4_1382400 },
  2405. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2406. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2407. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  2408. pbn_b1_2_1382400 },
  2409. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2410. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2411. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  2412. pbn_b1_8_1382400 },
  2413. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2414. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2415. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  2416. pbn_b1_4_1382400 },
  2417. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2418. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2419. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  2420. pbn_b1_2_1382400 },
  2421. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2422. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2423. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
  2424. pbn_b1_8_921600 },
  2425. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2426. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2427. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
  2428. pbn_b1_8_921600 },
  2429. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2430. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2431. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
  2432. pbn_b1_4_921600 },
  2433. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2434. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2435. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
  2436. pbn_b1_4_921600 },
  2437. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2438. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2439. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
  2440. pbn_b1_2_921600 },
  2441. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2442. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2443. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
  2444. pbn_b1_8_921600 },
  2445. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2446. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2447. PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
  2448. pbn_b1_8_921600 },
  2449. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2450. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2451. PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
  2452. pbn_b1_4_921600 },
  2453. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2454. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2455. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
  2456. pbn_b1_2_1250000 },
  2457. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2458. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2459. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
  2460. pbn_b0_2_1843200 },
  2461. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2462. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2463. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
  2464. pbn_b0_4_1843200 },
  2465. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2466. PCI_VENDOR_ID_AFAVLAB,
  2467. PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
  2468. pbn_b0_4_1152000 },
  2469. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2470. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2471. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
  2472. pbn_b0_2_1843200_200 },
  2473. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2474. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2475. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
  2476. pbn_b0_4_1843200_200 },
  2477. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2478. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2479. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
  2480. pbn_b0_8_1843200_200 },
  2481. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2482. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2483. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
  2484. pbn_b0_2_1843200_200 },
  2485. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2486. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2487. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
  2488. pbn_b0_4_1843200_200 },
  2489. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2490. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2491. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
  2492. pbn_b0_8_1843200_200 },
  2493. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2494. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2495. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
  2496. pbn_b0_2_1843200_200 },
  2497. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2498. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2499. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
  2500. pbn_b0_4_1843200_200 },
  2501. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2502. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2503. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
  2504. pbn_b0_8_1843200_200 },
  2505. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2506. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2507. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
  2508. pbn_b0_2_1843200_200 },
  2509. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2510. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2511. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
  2512. pbn_b0_4_1843200_200 },
  2513. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2514. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2515. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
  2516. pbn_b0_8_1843200_200 },
  2517. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2518. PCI_VENDOR_ID_IBM, PCI_SUBDEVICE_ID_IBM_SATURN_SERIAL_ONE_PORT,
  2519. 0, 0, pbn_exar_ibm_saturn },
  2520. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
  2521. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2522. pbn_b2_bt_1_115200 },
  2523. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
  2524. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2525. pbn_b2_bt_2_115200 },
  2526. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
  2527. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2528. pbn_b2_bt_4_115200 },
  2529. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
  2530. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2531. pbn_b2_bt_2_115200 },
  2532. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
  2533. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2534. pbn_b2_bt_4_115200 },
  2535. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
  2536. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2537. pbn_b2_8_115200 },
  2538. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
  2539. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2540. pbn_b2_8_460800 },
  2541. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
  2542. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2543. pbn_b2_8_115200 },
  2544. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
  2545. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2546. pbn_b2_bt_2_115200 },
  2547. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
  2548. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2549. pbn_b2_bt_2_921600 },
  2550. /*
  2551. * VScom SPCOM800, from sl@s.pl
  2552. */
  2553. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
  2554. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2555. pbn_b2_8_921600 },
  2556. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
  2557. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2558. pbn_b2_4_921600 },
  2559. /* Unknown card - subdevice 0x1584 */
  2560. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2561. PCI_VENDOR_ID_PLX,
  2562. PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
  2563. pbn_b0_4_115200 },
  2564. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2565. PCI_SUBVENDOR_ID_KEYSPAN,
  2566. PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
  2567. pbn_panacom },
  2568. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
  2569. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2570. pbn_panacom4 },
  2571. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
  2572. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2573. pbn_panacom2 },
  2574. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  2575. PCI_VENDOR_ID_ESDGMBH,
  2576. PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
  2577. pbn_b2_4_115200 },
  2578. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2579. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2580. PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
  2581. pbn_b2_4_460800 },
  2582. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2583. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2584. PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
  2585. pbn_b2_8_460800 },
  2586. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2587. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2588. PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
  2589. pbn_b2_16_460800 },
  2590. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2591. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2592. PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
  2593. pbn_b2_16_460800 },
  2594. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2595. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  2596. PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
  2597. pbn_b2_4_460800 },
  2598. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2599. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  2600. PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
  2601. pbn_b2_8_460800 },
  2602. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2603. PCI_SUBVENDOR_ID_EXSYS,
  2604. PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
  2605. pbn_exsys_4055 },
  2606. /*
  2607. * Megawolf Romulus PCI Serial Card, from Mike Hudson
  2608. * (Exoray@isys.ca)
  2609. */
  2610. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
  2611. 0x10b5, 0x106a, 0, 0,
  2612. pbn_plx_romulus },
  2613. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
  2614. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2615. pbn_b1_4_115200 },
  2616. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
  2617. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2618. pbn_b1_2_115200 },
  2619. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
  2620. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2621. pbn_b1_8_115200 },
  2622. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
  2623. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2624. pbn_b1_8_115200 },
  2625. { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2626. PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
  2627. 0, 0,
  2628. pbn_b0_4_921600 },
  2629. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2630. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
  2631. 0, 0,
  2632. pbn_b0_4_1152000 },
  2633. { PCI_VENDOR_ID_OXSEMI, 0x9505,
  2634. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2635. pbn_b0_bt_2_921600 },
  2636. /*
  2637. * The below card is a little controversial since it is the
  2638. * subject of a PCI vendor/device ID clash. (See
  2639. * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
  2640. * For now just used the hex ID 0x950a.
  2641. */
  2642. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  2643. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_SERIAL, 0, 0,
  2644. pbn_b0_2_115200 },
  2645. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  2646. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2647. pbn_b0_2_1130000 },
  2648. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
  2649. PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
  2650. pbn_b0_1_921600 },
  2651. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2652. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2653. pbn_b0_4_115200 },
  2654. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
  2655. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2656. pbn_b0_bt_2_921600 },
  2657. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI958,
  2658. PCI_ANY_ID , PCI_ANY_ID, 0, 0,
  2659. pbn_b2_8_1152000 },
  2660. /*
  2661. * Oxford Semiconductor Inc. Tornado PCI express device range.
  2662. */
  2663. { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
  2664. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2665. pbn_b0_1_4000000 },
  2666. { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
  2667. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2668. pbn_b0_1_4000000 },
  2669. { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
  2670. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2671. pbn_oxsemi_1_4000000 },
  2672. { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
  2673. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2674. pbn_oxsemi_1_4000000 },
  2675. { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
  2676. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2677. pbn_b0_1_4000000 },
  2678. { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
  2679. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2680. pbn_b0_1_4000000 },
  2681. { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
  2682. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2683. pbn_oxsemi_1_4000000 },
  2684. { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
  2685. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2686. pbn_oxsemi_1_4000000 },
  2687. { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
  2688. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2689. pbn_b0_1_4000000 },
  2690. { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
  2691. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2692. pbn_b0_1_4000000 },
  2693. { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
  2694. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2695. pbn_b0_1_4000000 },
  2696. { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
  2697. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2698. pbn_b0_1_4000000 },
  2699. { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
  2700. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2701. pbn_oxsemi_2_4000000 },
  2702. { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
  2703. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2704. pbn_oxsemi_2_4000000 },
  2705. { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
  2706. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2707. pbn_oxsemi_4_4000000 },
  2708. { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
  2709. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2710. pbn_oxsemi_4_4000000 },
  2711. { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
  2712. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2713. pbn_oxsemi_8_4000000 },
  2714. { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
  2715. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2716. pbn_oxsemi_8_4000000 },
  2717. { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
  2718. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2719. pbn_oxsemi_1_4000000 },
  2720. { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
  2721. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2722. pbn_oxsemi_1_4000000 },
  2723. { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
  2724. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2725. pbn_oxsemi_1_4000000 },
  2726. { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
  2727. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2728. pbn_oxsemi_1_4000000 },
  2729. { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
  2730. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2731. pbn_oxsemi_1_4000000 },
  2732. { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
  2733. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2734. pbn_oxsemi_1_4000000 },
  2735. { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
  2736. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2737. pbn_oxsemi_1_4000000 },
  2738. { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
  2739. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2740. pbn_oxsemi_1_4000000 },
  2741. { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
  2742. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2743. pbn_oxsemi_1_4000000 },
  2744. { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
  2745. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2746. pbn_oxsemi_1_4000000 },
  2747. { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
  2748. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2749. pbn_oxsemi_1_4000000 },
  2750. { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
  2751. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2752. pbn_oxsemi_1_4000000 },
  2753. { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
  2754. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2755. pbn_oxsemi_1_4000000 },
  2756. { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
  2757. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2758. pbn_oxsemi_1_4000000 },
  2759. { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
  2760. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2761. pbn_oxsemi_1_4000000 },
  2762. { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
  2763. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2764. pbn_oxsemi_1_4000000 },
  2765. { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
  2766. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2767. pbn_oxsemi_1_4000000 },
  2768. { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
  2769. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2770. pbn_oxsemi_1_4000000 },
  2771. { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
  2772. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2773. pbn_oxsemi_1_4000000 },
  2774. { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
  2775. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2776. pbn_oxsemi_1_4000000 },
  2777. { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
  2778. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2779. pbn_oxsemi_1_4000000 },
  2780. { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
  2781. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2782. pbn_oxsemi_1_4000000 },
  2783. { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
  2784. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2785. pbn_oxsemi_1_4000000 },
  2786. { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
  2787. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2788. pbn_oxsemi_1_4000000 },
  2789. { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
  2790. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2791. pbn_oxsemi_1_4000000 },
  2792. { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
  2793. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2794. pbn_oxsemi_1_4000000 },
  2795. /*
  2796. * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
  2797. */
  2798. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
  2799. PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
  2800. pbn_oxsemi_1_4000000 },
  2801. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
  2802. PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
  2803. pbn_oxsemi_2_4000000 },
  2804. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
  2805. PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
  2806. pbn_oxsemi_4_4000000 },
  2807. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
  2808. PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
  2809. pbn_oxsemi_8_4000000 },
  2810. /*
  2811. * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
  2812. * from skokodyn@yahoo.com
  2813. */
  2814. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2815. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
  2816. pbn_sbsxrsio },
  2817. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2818. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
  2819. pbn_sbsxrsio },
  2820. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2821. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
  2822. pbn_sbsxrsio },
  2823. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2824. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
  2825. pbn_sbsxrsio },
  2826. /*
  2827. * Digitan DS560-558, from jimd@esoft.com
  2828. */
  2829. { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
  2830. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2831. pbn_b1_1_115200 },
  2832. /*
  2833. * Titan Electronic cards
  2834. * The 400L and 800L have a custom setup quirk.
  2835. */
  2836. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
  2837. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2838. pbn_b0_1_921600 },
  2839. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
  2840. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2841. pbn_b0_2_921600 },
  2842. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
  2843. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2844. pbn_b0_4_921600 },
  2845. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
  2846. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2847. pbn_b0_4_921600 },
  2848. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
  2849. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2850. pbn_b1_1_921600 },
  2851. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
  2852. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2853. pbn_b1_bt_2_921600 },
  2854. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
  2855. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2856. pbn_b0_bt_4_921600 },
  2857. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
  2858. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2859. pbn_b0_bt_8_921600 },
  2860. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200I,
  2861. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2862. pbn_b4_bt_2_921600 },
  2863. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400I,
  2864. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2865. pbn_b4_bt_4_921600 },
  2866. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800I,
  2867. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2868. pbn_b4_bt_8_921600 },
  2869. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400EH,
  2870. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2871. pbn_b0_4_921600 },
  2872. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EH,
  2873. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2874. pbn_b0_4_921600 },
  2875. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EHB,
  2876. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2877. pbn_b0_4_921600 },
  2878. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100E,
  2879. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2880. pbn_oxsemi_1_4000000 },
  2881. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200E,
  2882. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2883. pbn_oxsemi_2_4000000 },
  2884. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400E,
  2885. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2886. pbn_oxsemi_4_4000000 },
  2887. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800E,
  2888. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2889. pbn_oxsemi_8_4000000 },
  2890. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EI,
  2891. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2892. pbn_oxsemi_2_4000000 },
  2893. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EISI,
  2894. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2895. pbn_oxsemi_2_4000000 },
  2896. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
  2897. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2898. pbn_b2_1_460800 },
  2899. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
  2900. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2901. pbn_b2_1_460800 },
  2902. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
  2903. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2904. pbn_b2_1_460800 },
  2905. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
  2906. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2907. pbn_b2_bt_2_921600 },
  2908. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
  2909. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2910. pbn_b2_bt_2_921600 },
  2911. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
  2912. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2913. pbn_b2_bt_2_921600 },
  2914. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
  2915. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2916. pbn_b2_bt_4_921600 },
  2917. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
  2918. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2919. pbn_b2_bt_4_921600 },
  2920. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
  2921. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2922. pbn_b2_bt_4_921600 },
  2923. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
  2924. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2925. pbn_b0_1_921600 },
  2926. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
  2927. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2928. pbn_b0_1_921600 },
  2929. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
  2930. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2931. pbn_b0_1_921600 },
  2932. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
  2933. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2934. pbn_b0_bt_2_921600 },
  2935. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
  2936. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2937. pbn_b0_bt_2_921600 },
  2938. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
  2939. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2940. pbn_b0_bt_2_921600 },
  2941. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
  2942. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2943. pbn_b0_bt_4_921600 },
  2944. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
  2945. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2946. pbn_b0_bt_4_921600 },
  2947. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
  2948. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2949. pbn_b0_bt_4_921600 },
  2950. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
  2951. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2952. pbn_b0_bt_8_921600 },
  2953. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
  2954. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2955. pbn_b0_bt_8_921600 },
  2956. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
  2957. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2958. pbn_b0_bt_8_921600 },
  2959. /*
  2960. * Computone devices submitted by Doug McNash dmcnash@computone.com
  2961. */
  2962. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  2963. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
  2964. 0, 0, pbn_computone_4 },
  2965. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  2966. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
  2967. 0, 0, pbn_computone_8 },
  2968. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  2969. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
  2970. 0, 0, pbn_computone_6 },
  2971. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
  2972. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2973. pbn_oxsemi },
  2974. { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
  2975. PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
  2976. pbn_b0_bt_1_921600 },
  2977. /*
  2978. * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
  2979. */
  2980. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
  2981. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2982. pbn_b0_bt_8_115200 },
  2983. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
  2984. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2985. pbn_b0_bt_8_115200 },
  2986. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
  2987. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2988. pbn_b0_bt_2_115200 },
  2989. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
  2990. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2991. pbn_b0_bt_2_115200 },
  2992. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
  2993. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2994. pbn_b0_bt_2_115200 },
  2995. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_A,
  2996. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2997. pbn_b0_bt_2_115200 },
  2998. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_B,
  2999. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3000. pbn_b0_bt_2_115200 },
  3001. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
  3002. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3003. pbn_b0_bt_4_460800 },
  3004. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
  3005. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3006. pbn_b0_bt_4_460800 },
  3007. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
  3008. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3009. pbn_b0_bt_2_460800 },
  3010. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
  3011. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3012. pbn_b0_bt_2_460800 },
  3013. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
  3014. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3015. pbn_b0_bt_2_460800 },
  3016. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
  3017. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3018. pbn_b0_bt_1_115200 },
  3019. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
  3020. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3021. pbn_b0_bt_1_460800 },
  3022. /*
  3023. * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
  3024. * Cards are identified by their subsystem vendor IDs, which
  3025. * (in hex) match the model number.
  3026. *
  3027. * Note that JC140x are RS422/485 cards which require ox950
  3028. * ACR = 0x10, and as such are not currently fully supported.
  3029. */
  3030. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3031. 0x1204, 0x0004, 0, 0,
  3032. pbn_b0_4_921600 },
  3033. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3034. 0x1208, 0x0004, 0, 0,
  3035. pbn_b0_4_921600 },
  3036. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3037. 0x1402, 0x0002, 0, 0,
  3038. pbn_b0_2_921600 }, */
  3039. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3040. 0x1404, 0x0004, 0, 0,
  3041. pbn_b0_4_921600 }, */
  3042. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
  3043. 0x1208, 0x0004, 0, 0,
  3044. pbn_b0_4_921600 },
  3045. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  3046. 0x1204, 0x0004, 0, 0,
  3047. pbn_b0_4_921600 },
  3048. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  3049. 0x1208, 0x0004, 0, 0,
  3050. pbn_b0_4_921600 },
  3051. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF3,
  3052. 0x1208, 0x0004, 0, 0,
  3053. pbn_b0_4_921600 },
  3054. /*
  3055. * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
  3056. */
  3057. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
  3058. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3059. pbn_b1_1_1382400 },
  3060. /*
  3061. * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
  3062. */
  3063. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
  3064. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3065. pbn_b1_1_1382400 },
  3066. /*
  3067. * RAStel 2 port modem, gerg@moreton.com.au
  3068. */
  3069. { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
  3070. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3071. pbn_b2_bt_2_115200 },
  3072. /*
  3073. * EKF addition for i960 Boards form EKF with serial port
  3074. */
  3075. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
  3076. 0xE4BF, PCI_ANY_ID, 0, 0,
  3077. pbn_intel_i960 },
  3078. /*
  3079. * Xircom Cardbus/Ethernet combos
  3080. */
  3081. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  3082. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3083. pbn_b0_1_115200 },
  3084. /*
  3085. * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
  3086. */
  3087. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
  3088. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3089. pbn_b0_1_115200 },
  3090. /*
  3091. * Untested PCI modems, sent in from various folks...
  3092. */
  3093. /*
  3094. * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
  3095. */
  3096. { PCI_VENDOR_ID_ROCKWELL, 0x1004,
  3097. 0x1048, 0x1500, 0, 0,
  3098. pbn_b1_1_115200 },
  3099. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
  3100. 0xFF00, 0, 0, 0,
  3101. pbn_sgi_ioc3 },
  3102. /*
  3103. * HP Diva card
  3104. */
  3105. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  3106. PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
  3107. pbn_b1_1_115200 },
  3108. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  3109. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3110. pbn_b0_5_115200 },
  3111. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
  3112. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3113. pbn_b2_1_115200 },
  3114. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
  3115. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3116. pbn_b3_2_115200 },
  3117. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
  3118. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3119. pbn_b3_4_115200 },
  3120. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
  3121. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3122. pbn_b3_8_115200 },
  3123. /*
  3124. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  3125. */
  3126. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3127. PCI_ANY_ID, PCI_ANY_ID,
  3128. 0,
  3129. 0, pbn_exar_XR17C152 },
  3130. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3131. PCI_ANY_ID, PCI_ANY_ID,
  3132. 0,
  3133. 0, pbn_exar_XR17C154 },
  3134. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3135. PCI_ANY_ID, PCI_ANY_ID,
  3136. 0,
  3137. 0, pbn_exar_XR17C158 },
  3138. /*
  3139. * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
  3140. */
  3141. { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
  3142. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3143. pbn_b0_1_115200 },
  3144. /*
  3145. * ITE
  3146. */
  3147. { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
  3148. PCI_ANY_ID, PCI_ANY_ID,
  3149. 0, 0,
  3150. pbn_b1_bt_1_115200 },
  3151. /*
  3152. * IntaShield IS-200
  3153. */
  3154. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
  3155. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
  3156. pbn_b2_2_115200 },
  3157. /*
  3158. * IntaShield IS-400
  3159. */
  3160. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
  3161. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
  3162. pbn_b2_4_115200 },
  3163. /*
  3164. * Perle PCI-RAS cards
  3165. */
  3166. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  3167. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
  3168. 0, 0, pbn_b2_4_921600 },
  3169. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  3170. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
  3171. 0, 0, pbn_b2_8_921600 },
  3172. /*
  3173. * Mainpine series cards: Fairly standard layout but fools
  3174. * parts of the autodetect in some cases and uses otherwise
  3175. * unmatched communications subclasses in the PCI Express case
  3176. */
  3177. { /* RockForceDUO */
  3178. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3179. PCI_VENDOR_ID_MAINPINE, 0x0200,
  3180. 0, 0, pbn_b0_2_115200 },
  3181. { /* RockForceQUATRO */
  3182. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3183. PCI_VENDOR_ID_MAINPINE, 0x0300,
  3184. 0, 0, pbn_b0_4_115200 },
  3185. { /* RockForceDUO+ */
  3186. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3187. PCI_VENDOR_ID_MAINPINE, 0x0400,
  3188. 0, 0, pbn_b0_2_115200 },
  3189. { /* RockForceQUATRO+ */
  3190. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3191. PCI_VENDOR_ID_MAINPINE, 0x0500,
  3192. 0, 0, pbn_b0_4_115200 },
  3193. { /* RockForce+ */
  3194. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3195. PCI_VENDOR_ID_MAINPINE, 0x0600,
  3196. 0, 0, pbn_b0_2_115200 },
  3197. { /* RockForce+ */
  3198. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3199. PCI_VENDOR_ID_MAINPINE, 0x0700,
  3200. 0, 0, pbn_b0_4_115200 },
  3201. { /* RockForceOCTO+ */
  3202. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3203. PCI_VENDOR_ID_MAINPINE, 0x0800,
  3204. 0, 0, pbn_b0_8_115200 },
  3205. { /* RockForceDUO+ */
  3206. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3207. PCI_VENDOR_ID_MAINPINE, 0x0C00,
  3208. 0, 0, pbn_b0_2_115200 },
  3209. { /* RockForceQUARTRO+ */
  3210. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3211. PCI_VENDOR_ID_MAINPINE, 0x0D00,
  3212. 0, 0, pbn_b0_4_115200 },
  3213. { /* RockForceOCTO+ */
  3214. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3215. PCI_VENDOR_ID_MAINPINE, 0x1D00,
  3216. 0, 0, pbn_b0_8_115200 },
  3217. { /* RockForceD1 */
  3218. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3219. PCI_VENDOR_ID_MAINPINE, 0x2000,
  3220. 0, 0, pbn_b0_1_115200 },
  3221. { /* RockForceF1 */
  3222. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3223. PCI_VENDOR_ID_MAINPINE, 0x2100,
  3224. 0, 0, pbn_b0_1_115200 },
  3225. { /* RockForceD2 */
  3226. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3227. PCI_VENDOR_ID_MAINPINE, 0x2200,
  3228. 0, 0, pbn_b0_2_115200 },
  3229. { /* RockForceF2 */
  3230. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3231. PCI_VENDOR_ID_MAINPINE, 0x2300,
  3232. 0, 0, pbn_b0_2_115200 },
  3233. { /* RockForceD4 */
  3234. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3235. PCI_VENDOR_ID_MAINPINE, 0x2400,
  3236. 0, 0, pbn_b0_4_115200 },
  3237. { /* RockForceF4 */
  3238. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3239. PCI_VENDOR_ID_MAINPINE, 0x2500,
  3240. 0, 0, pbn_b0_4_115200 },
  3241. { /* RockForceD8 */
  3242. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3243. PCI_VENDOR_ID_MAINPINE, 0x2600,
  3244. 0, 0, pbn_b0_8_115200 },
  3245. { /* RockForceF8 */
  3246. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3247. PCI_VENDOR_ID_MAINPINE, 0x2700,
  3248. 0, 0, pbn_b0_8_115200 },
  3249. { /* IQ Express D1 */
  3250. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3251. PCI_VENDOR_ID_MAINPINE, 0x3000,
  3252. 0, 0, pbn_b0_1_115200 },
  3253. { /* IQ Express F1 */
  3254. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3255. PCI_VENDOR_ID_MAINPINE, 0x3100,
  3256. 0, 0, pbn_b0_1_115200 },
  3257. { /* IQ Express D2 */
  3258. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3259. PCI_VENDOR_ID_MAINPINE, 0x3200,
  3260. 0, 0, pbn_b0_2_115200 },
  3261. { /* IQ Express F2 */
  3262. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3263. PCI_VENDOR_ID_MAINPINE, 0x3300,
  3264. 0, 0, pbn_b0_2_115200 },
  3265. { /* IQ Express D4 */
  3266. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3267. PCI_VENDOR_ID_MAINPINE, 0x3400,
  3268. 0, 0, pbn_b0_4_115200 },
  3269. { /* IQ Express F4 */
  3270. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3271. PCI_VENDOR_ID_MAINPINE, 0x3500,
  3272. 0, 0, pbn_b0_4_115200 },
  3273. { /* IQ Express D8 */
  3274. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3275. PCI_VENDOR_ID_MAINPINE, 0x3C00,
  3276. 0, 0, pbn_b0_8_115200 },
  3277. { /* IQ Express F8 */
  3278. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3279. PCI_VENDOR_ID_MAINPINE, 0x3D00,
  3280. 0, 0, pbn_b0_8_115200 },
  3281. /*
  3282. * PA Semi PA6T-1682M on-chip UART
  3283. */
  3284. { PCI_VENDOR_ID_PASEMI, 0xa004,
  3285. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3286. pbn_pasemi_1682M },
  3287. /*
  3288. * National Instruments
  3289. */
  3290. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
  3291. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3292. pbn_b1_16_115200 },
  3293. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
  3294. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3295. pbn_b1_8_115200 },
  3296. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
  3297. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3298. pbn_b1_bt_4_115200 },
  3299. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
  3300. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3301. pbn_b1_bt_2_115200 },
  3302. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
  3303. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3304. pbn_b1_bt_4_115200 },
  3305. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
  3306. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3307. pbn_b1_bt_2_115200 },
  3308. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
  3309. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3310. pbn_b1_16_115200 },
  3311. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
  3312. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3313. pbn_b1_8_115200 },
  3314. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
  3315. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3316. pbn_b1_bt_4_115200 },
  3317. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
  3318. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3319. pbn_b1_bt_2_115200 },
  3320. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
  3321. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3322. pbn_b1_bt_4_115200 },
  3323. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
  3324. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3325. pbn_b1_bt_2_115200 },
  3326. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
  3327. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3328. pbn_ni8430_2 },
  3329. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
  3330. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3331. pbn_ni8430_2 },
  3332. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
  3333. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3334. pbn_ni8430_4 },
  3335. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
  3336. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3337. pbn_ni8430_4 },
  3338. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
  3339. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3340. pbn_ni8430_8 },
  3341. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
  3342. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3343. pbn_ni8430_8 },
  3344. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
  3345. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3346. pbn_ni8430_16 },
  3347. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
  3348. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3349. pbn_ni8430_16 },
  3350. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
  3351. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3352. pbn_ni8430_2 },
  3353. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
  3354. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3355. pbn_ni8430_2 },
  3356. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
  3357. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3358. pbn_ni8430_4 },
  3359. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
  3360. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3361. pbn_ni8430_4 },
  3362. /*
  3363. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  3364. */
  3365. { PCI_VENDOR_ID_ADDIDATA,
  3366. PCI_DEVICE_ID_ADDIDATA_APCI7500,
  3367. PCI_ANY_ID,
  3368. PCI_ANY_ID,
  3369. 0,
  3370. 0,
  3371. pbn_b0_4_115200 },
  3372. { PCI_VENDOR_ID_ADDIDATA,
  3373. PCI_DEVICE_ID_ADDIDATA_APCI7420,
  3374. PCI_ANY_ID,
  3375. PCI_ANY_ID,
  3376. 0,
  3377. 0,
  3378. pbn_b0_2_115200 },
  3379. { PCI_VENDOR_ID_ADDIDATA,
  3380. PCI_DEVICE_ID_ADDIDATA_APCI7300,
  3381. PCI_ANY_ID,
  3382. PCI_ANY_ID,
  3383. 0,
  3384. 0,
  3385. pbn_b0_1_115200 },
  3386. { PCI_VENDOR_ID_ADDIDATA_OLD,
  3387. PCI_DEVICE_ID_ADDIDATA_APCI7800,
  3388. PCI_ANY_ID,
  3389. PCI_ANY_ID,
  3390. 0,
  3391. 0,
  3392. pbn_b1_8_115200 },
  3393. { PCI_VENDOR_ID_ADDIDATA,
  3394. PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
  3395. PCI_ANY_ID,
  3396. PCI_ANY_ID,
  3397. 0,
  3398. 0,
  3399. pbn_b0_4_115200 },
  3400. { PCI_VENDOR_ID_ADDIDATA,
  3401. PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
  3402. PCI_ANY_ID,
  3403. PCI_ANY_ID,
  3404. 0,
  3405. 0,
  3406. pbn_b0_2_115200 },
  3407. { PCI_VENDOR_ID_ADDIDATA,
  3408. PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
  3409. PCI_ANY_ID,
  3410. PCI_ANY_ID,
  3411. 0,
  3412. 0,
  3413. pbn_b0_1_115200 },
  3414. { PCI_VENDOR_ID_ADDIDATA,
  3415. PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
  3416. PCI_ANY_ID,
  3417. PCI_ANY_ID,
  3418. 0,
  3419. 0,
  3420. pbn_b0_4_115200 },
  3421. { PCI_VENDOR_ID_ADDIDATA,
  3422. PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
  3423. PCI_ANY_ID,
  3424. PCI_ANY_ID,
  3425. 0,
  3426. 0,
  3427. pbn_b0_2_115200 },
  3428. { PCI_VENDOR_ID_ADDIDATA,
  3429. PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
  3430. PCI_ANY_ID,
  3431. PCI_ANY_ID,
  3432. 0,
  3433. 0,
  3434. pbn_b0_1_115200 },
  3435. { PCI_VENDOR_ID_ADDIDATA,
  3436. PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
  3437. PCI_ANY_ID,
  3438. PCI_ANY_ID,
  3439. 0,
  3440. 0,
  3441. pbn_b0_8_115200 },
  3442. { PCI_VENDOR_ID_ADDIDATA,
  3443. PCI_DEVICE_ID_ADDIDATA_APCIe7500,
  3444. PCI_ANY_ID,
  3445. PCI_ANY_ID,
  3446. 0,
  3447. 0,
  3448. pbn_ADDIDATA_PCIe_4_3906250 },
  3449. { PCI_VENDOR_ID_ADDIDATA,
  3450. PCI_DEVICE_ID_ADDIDATA_APCIe7420,
  3451. PCI_ANY_ID,
  3452. PCI_ANY_ID,
  3453. 0,
  3454. 0,
  3455. pbn_ADDIDATA_PCIe_2_3906250 },
  3456. { PCI_VENDOR_ID_ADDIDATA,
  3457. PCI_DEVICE_ID_ADDIDATA_APCIe7300,
  3458. PCI_ANY_ID,
  3459. PCI_ANY_ID,
  3460. 0,
  3461. 0,
  3462. pbn_ADDIDATA_PCIe_1_3906250 },
  3463. { PCI_VENDOR_ID_ADDIDATA,
  3464. PCI_DEVICE_ID_ADDIDATA_APCIe7800,
  3465. PCI_ANY_ID,
  3466. PCI_ANY_ID,
  3467. 0,
  3468. 0,
  3469. pbn_ADDIDATA_PCIe_8_3906250 },
  3470. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
  3471. PCI_VENDOR_ID_IBM, 0x0299,
  3472. 0, 0, pbn_b0_bt_2_115200 },
  3473. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901,
  3474. 0xA000, 0x1000,
  3475. 0, 0, pbn_b0_1_115200 },
  3476. /*
  3477. * Best Connectivity PCI Multi I/O cards
  3478. */
  3479. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  3480. 0xA000, 0x1000,
  3481. 0, 0, pbn_b0_1_115200 },
  3482. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  3483. 0xA000, 0x3004,
  3484. 0, 0, pbn_b0_bt_4_115200 },
  3485. /* Intel CE4100 */
  3486. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CE4100_UART,
  3487. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3488. pbn_ce4100_1_115200 },
  3489. /*
  3490. * These entries match devices with class COMMUNICATION_SERIAL,
  3491. * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
  3492. */
  3493. { PCI_ANY_ID, PCI_ANY_ID,
  3494. PCI_ANY_ID, PCI_ANY_ID,
  3495. PCI_CLASS_COMMUNICATION_SERIAL << 8,
  3496. 0xffff00, pbn_default },
  3497. { PCI_ANY_ID, PCI_ANY_ID,
  3498. PCI_ANY_ID, PCI_ANY_ID,
  3499. PCI_CLASS_COMMUNICATION_MODEM << 8,
  3500. 0xffff00, pbn_default },
  3501. { PCI_ANY_ID, PCI_ANY_ID,
  3502. PCI_ANY_ID, PCI_ANY_ID,
  3503. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
  3504. 0xffff00, pbn_default },
  3505. { 0, }
  3506. };
  3507. static struct pci_driver serial_pci_driver = {
  3508. .name = "serial",
  3509. .probe = pciserial_init_one,
  3510. .remove = __devexit_p(pciserial_remove_one),
  3511. #ifdef CONFIG_PM
  3512. .suspend = pciserial_suspend_one,
  3513. .resume = pciserial_resume_one,
  3514. #endif
  3515. .id_table = serial_pci_tbl,
  3516. };
  3517. static int __init serial8250_pci_init(void)
  3518. {
  3519. return pci_register_driver(&serial_pci_driver);
  3520. }
  3521. static void __exit serial8250_pci_exit(void)
  3522. {
  3523. pci_unregister_driver(&serial_pci_driver);
  3524. }
  3525. module_init(serial8250_pci_init);
  3526. module_exit(serial8250_pci_exit);
  3527. MODULE_LICENSE("GPL");
  3528. MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
  3529. MODULE_DEVICE_TABLE(pci, serial_pci_tbl);