rtc-davinci.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674
  1. /*
  2. * DaVinci Power Management and Real Time Clock Driver for TI platforms
  3. *
  4. * Copyright (C) 2009 Texas Instruments, Inc
  5. *
  6. * Author: Miguel Aguilar <miguel.aguilar@ridgerun.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/kernel.h>
  23. #include <linux/init.h>
  24. #include <linux/module.h>
  25. #include <linux/ioport.h>
  26. #include <linux/delay.h>
  27. #include <linux/spinlock.h>
  28. #include <linux/rtc.h>
  29. #include <linux/bcd.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/io.h>
  32. #include <linux/slab.h>
  33. /*
  34. * The DaVinci RTC is a simple RTC with the following
  35. * Sec: 0 - 59 : BCD count
  36. * Min: 0 - 59 : BCD count
  37. * Hour: 0 - 23 : BCD count
  38. * Day: 0 - 0x7FFF(32767) : Binary count ( Over 89 years )
  39. */
  40. /* PRTC interface registers */
  41. #define DAVINCI_PRTCIF_PID 0x00
  42. #define PRTCIF_CTLR 0x04
  43. #define PRTCIF_LDATA 0x08
  44. #define PRTCIF_UDATA 0x0C
  45. #define PRTCIF_INTEN 0x10
  46. #define PRTCIF_INTFLG 0x14
  47. /* PRTCIF_CTLR bit fields */
  48. #define PRTCIF_CTLR_BUSY BIT(31)
  49. #define PRTCIF_CTLR_SIZE BIT(25)
  50. #define PRTCIF_CTLR_DIR BIT(24)
  51. #define PRTCIF_CTLR_BENU_MSB BIT(23)
  52. #define PRTCIF_CTLR_BENU_3RD_BYTE BIT(22)
  53. #define PRTCIF_CTLR_BENU_2ND_BYTE BIT(21)
  54. #define PRTCIF_CTLR_BENU_LSB BIT(20)
  55. #define PRTCIF_CTLR_BENU_MASK (0x00F00000)
  56. #define PRTCIF_CTLR_BENL_MSB BIT(19)
  57. #define PRTCIF_CTLR_BENL_3RD_BYTE BIT(18)
  58. #define PRTCIF_CTLR_BENL_2ND_BYTE BIT(17)
  59. #define PRTCIF_CTLR_BENL_LSB BIT(16)
  60. #define PRTCIF_CTLR_BENL_MASK (0x000F0000)
  61. /* PRTCIF_INTEN bit fields */
  62. #define PRTCIF_INTEN_RTCSS BIT(1)
  63. #define PRTCIF_INTEN_RTCIF BIT(0)
  64. #define PRTCIF_INTEN_MASK (PRTCIF_INTEN_RTCSS \
  65. | PRTCIF_INTEN_RTCIF)
  66. /* PRTCIF_INTFLG bit fields */
  67. #define PRTCIF_INTFLG_RTCSS BIT(1)
  68. #define PRTCIF_INTFLG_RTCIF BIT(0)
  69. #define PRTCIF_INTFLG_MASK (PRTCIF_INTFLG_RTCSS \
  70. | PRTCIF_INTFLG_RTCIF)
  71. /* PRTC subsystem registers */
  72. #define PRTCSS_RTC_INTC_EXTENA1 (0x0C)
  73. #define PRTCSS_RTC_CTRL (0x10)
  74. #define PRTCSS_RTC_WDT (0x11)
  75. #define PRTCSS_RTC_TMR0 (0x12)
  76. #define PRTCSS_RTC_TMR1 (0x13)
  77. #define PRTCSS_RTC_CCTRL (0x14)
  78. #define PRTCSS_RTC_SEC (0x15)
  79. #define PRTCSS_RTC_MIN (0x16)
  80. #define PRTCSS_RTC_HOUR (0x17)
  81. #define PRTCSS_RTC_DAY0 (0x18)
  82. #define PRTCSS_RTC_DAY1 (0x19)
  83. #define PRTCSS_RTC_AMIN (0x1A)
  84. #define PRTCSS_RTC_AHOUR (0x1B)
  85. #define PRTCSS_RTC_ADAY0 (0x1C)
  86. #define PRTCSS_RTC_ADAY1 (0x1D)
  87. #define PRTCSS_RTC_CLKC_CNT (0x20)
  88. /* PRTCSS_RTC_INTC_EXTENA1 */
  89. #define PRTCSS_RTC_INTC_EXTENA1_MASK (0x07)
  90. /* PRTCSS_RTC_CTRL bit fields */
  91. #define PRTCSS_RTC_CTRL_WDTBUS BIT(7)
  92. #define PRTCSS_RTC_CTRL_WEN BIT(6)
  93. #define PRTCSS_RTC_CTRL_WDRT BIT(5)
  94. #define PRTCSS_RTC_CTRL_WDTFLG BIT(4)
  95. #define PRTCSS_RTC_CTRL_TE BIT(3)
  96. #define PRTCSS_RTC_CTRL_TIEN BIT(2)
  97. #define PRTCSS_RTC_CTRL_TMRFLG BIT(1)
  98. #define PRTCSS_RTC_CTRL_TMMD BIT(0)
  99. /* PRTCSS_RTC_CCTRL bit fields */
  100. #define PRTCSS_RTC_CCTRL_CALBUSY BIT(7)
  101. #define PRTCSS_RTC_CCTRL_DAEN BIT(5)
  102. #define PRTCSS_RTC_CCTRL_HAEN BIT(4)
  103. #define PRTCSS_RTC_CCTRL_MAEN BIT(3)
  104. #define PRTCSS_RTC_CCTRL_ALMFLG BIT(2)
  105. #define PRTCSS_RTC_CCTRL_AIEN BIT(1)
  106. #define PRTCSS_RTC_CCTRL_CAEN BIT(0)
  107. static DEFINE_SPINLOCK(davinci_rtc_lock);
  108. struct davinci_rtc {
  109. struct rtc_device *rtc;
  110. void __iomem *base;
  111. resource_size_t pbase;
  112. size_t base_size;
  113. int irq;
  114. };
  115. static inline void rtcif_write(struct davinci_rtc *davinci_rtc,
  116. u32 val, u32 addr)
  117. {
  118. writel(val, davinci_rtc->base + addr);
  119. }
  120. static inline u32 rtcif_read(struct davinci_rtc *davinci_rtc, u32 addr)
  121. {
  122. return readl(davinci_rtc->base + addr);
  123. }
  124. static inline void rtcif_wait(struct davinci_rtc *davinci_rtc)
  125. {
  126. while (rtcif_read(davinci_rtc, PRTCIF_CTLR) & PRTCIF_CTLR_BUSY)
  127. cpu_relax();
  128. }
  129. static inline void rtcss_write(struct davinci_rtc *davinci_rtc,
  130. unsigned long val, u8 addr)
  131. {
  132. rtcif_wait(davinci_rtc);
  133. rtcif_write(davinci_rtc, PRTCIF_CTLR_BENL_LSB | addr, PRTCIF_CTLR);
  134. rtcif_write(davinci_rtc, val, PRTCIF_LDATA);
  135. rtcif_wait(davinci_rtc);
  136. }
  137. static inline u8 rtcss_read(struct davinci_rtc *davinci_rtc, u8 addr)
  138. {
  139. rtcif_wait(davinci_rtc);
  140. rtcif_write(davinci_rtc, PRTCIF_CTLR_DIR | PRTCIF_CTLR_BENL_LSB | addr,
  141. PRTCIF_CTLR);
  142. rtcif_wait(davinci_rtc);
  143. return rtcif_read(davinci_rtc, PRTCIF_LDATA);
  144. }
  145. static inline void davinci_rtcss_calendar_wait(struct davinci_rtc *davinci_rtc)
  146. {
  147. while (rtcss_read(davinci_rtc, PRTCSS_RTC_CCTRL) &
  148. PRTCSS_RTC_CCTRL_CALBUSY)
  149. cpu_relax();
  150. }
  151. static irqreturn_t davinci_rtc_interrupt(int irq, void *class_dev)
  152. {
  153. struct davinci_rtc *davinci_rtc = class_dev;
  154. unsigned long events = 0;
  155. u32 irq_flg;
  156. u8 alm_irq, tmr_irq;
  157. u8 rtc_ctrl, rtc_cctrl;
  158. int ret = IRQ_NONE;
  159. irq_flg = rtcif_read(davinci_rtc, PRTCIF_INTFLG) &
  160. PRTCIF_INTFLG_RTCSS;
  161. alm_irq = rtcss_read(davinci_rtc, PRTCSS_RTC_CCTRL) &
  162. PRTCSS_RTC_CCTRL_ALMFLG;
  163. tmr_irq = rtcss_read(davinci_rtc, PRTCSS_RTC_CTRL) &
  164. PRTCSS_RTC_CTRL_TMRFLG;
  165. if (irq_flg) {
  166. if (alm_irq) {
  167. events |= RTC_IRQF | RTC_AF;
  168. rtc_cctrl = rtcss_read(davinci_rtc, PRTCSS_RTC_CCTRL);
  169. rtc_cctrl |= PRTCSS_RTC_CCTRL_ALMFLG;
  170. rtcss_write(davinci_rtc, rtc_cctrl, PRTCSS_RTC_CCTRL);
  171. } else if (tmr_irq) {
  172. events |= RTC_IRQF | RTC_PF;
  173. rtc_ctrl = rtcss_read(davinci_rtc, PRTCSS_RTC_CTRL);
  174. rtc_ctrl |= PRTCSS_RTC_CTRL_TMRFLG;
  175. rtcss_write(davinci_rtc, rtc_ctrl, PRTCSS_RTC_CTRL);
  176. }
  177. rtcif_write(davinci_rtc, PRTCIF_INTFLG_RTCSS,
  178. PRTCIF_INTFLG);
  179. rtc_update_irq(davinci_rtc->rtc, 1, events);
  180. ret = IRQ_HANDLED;
  181. }
  182. return ret;
  183. }
  184. static int
  185. davinci_rtc_ioctl(struct device *dev, unsigned int cmd, unsigned long arg)
  186. {
  187. struct davinci_rtc *davinci_rtc = dev_get_drvdata(dev);
  188. u8 rtc_ctrl;
  189. unsigned long flags;
  190. int ret = 0;
  191. spin_lock_irqsave(&davinci_rtc_lock, flags);
  192. rtc_ctrl = rtcss_read(davinci_rtc, PRTCSS_RTC_CTRL);
  193. switch (cmd) {
  194. case RTC_WIE_ON:
  195. rtc_ctrl |= PRTCSS_RTC_CTRL_WEN | PRTCSS_RTC_CTRL_WDTFLG;
  196. break;
  197. case RTC_WIE_OFF:
  198. rtc_ctrl &= ~PRTCSS_RTC_CTRL_WEN;
  199. break;
  200. case RTC_UIE_OFF:
  201. case RTC_UIE_ON:
  202. ret = -ENOTTY;
  203. break;
  204. default:
  205. ret = -ENOIOCTLCMD;
  206. }
  207. rtcss_write(davinci_rtc, rtc_ctrl, PRTCSS_RTC_CTRL);
  208. spin_unlock_irqrestore(&davinci_rtc_lock, flags);
  209. return ret;
  210. }
  211. static int convertfromdays(u16 days, struct rtc_time *tm)
  212. {
  213. int tmp_days, year, mon;
  214. for (year = 2000;; year++) {
  215. tmp_days = rtc_year_days(1, 12, year);
  216. if (days >= tmp_days)
  217. days -= tmp_days;
  218. else {
  219. for (mon = 0;; mon++) {
  220. tmp_days = rtc_month_days(mon, year);
  221. if (days >= tmp_days) {
  222. days -= tmp_days;
  223. } else {
  224. tm->tm_year = year - 1900;
  225. tm->tm_mon = mon;
  226. tm->tm_mday = days + 1;
  227. break;
  228. }
  229. }
  230. break;
  231. }
  232. }
  233. return 0;
  234. }
  235. static int convert2days(u16 *days, struct rtc_time *tm)
  236. {
  237. int i;
  238. *days = 0;
  239. /* epoch == 1900 */
  240. if (tm->tm_year < 100 || tm->tm_year > 199)
  241. return -EINVAL;
  242. for (i = 2000; i < 1900 + tm->tm_year; i++)
  243. *days += rtc_year_days(1, 12, i);
  244. *days += rtc_year_days(tm->tm_mday, tm->tm_mon, 1900 + tm->tm_year);
  245. return 0;
  246. }
  247. static int davinci_rtc_read_time(struct device *dev, struct rtc_time *tm)
  248. {
  249. struct davinci_rtc *davinci_rtc = dev_get_drvdata(dev);
  250. u16 days = 0;
  251. u8 day0, day1;
  252. unsigned long flags;
  253. spin_lock_irqsave(&davinci_rtc_lock, flags);
  254. davinci_rtcss_calendar_wait(davinci_rtc);
  255. tm->tm_sec = bcd2bin(rtcss_read(davinci_rtc, PRTCSS_RTC_SEC));
  256. davinci_rtcss_calendar_wait(davinci_rtc);
  257. tm->tm_min = bcd2bin(rtcss_read(davinci_rtc, PRTCSS_RTC_MIN));
  258. davinci_rtcss_calendar_wait(davinci_rtc);
  259. tm->tm_hour = bcd2bin(rtcss_read(davinci_rtc, PRTCSS_RTC_HOUR));
  260. davinci_rtcss_calendar_wait(davinci_rtc);
  261. day0 = rtcss_read(davinci_rtc, PRTCSS_RTC_DAY0);
  262. davinci_rtcss_calendar_wait(davinci_rtc);
  263. day1 = rtcss_read(davinci_rtc, PRTCSS_RTC_DAY1);
  264. spin_unlock_irqrestore(&davinci_rtc_lock, flags);
  265. days |= day1;
  266. days <<= 8;
  267. days |= day0;
  268. if (convertfromdays(days, tm) < 0)
  269. return -EINVAL;
  270. return 0;
  271. }
  272. static int davinci_rtc_set_time(struct device *dev, struct rtc_time *tm)
  273. {
  274. struct davinci_rtc *davinci_rtc = dev_get_drvdata(dev);
  275. u16 days;
  276. u8 rtc_cctrl;
  277. unsigned long flags;
  278. if (convert2days(&days, tm) < 0)
  279. return -EINVAL;
  280. spin_lock_irqsave(&davinci_rtc_lock, flags);
  281. davinci_rtcss_calendar_wait(davinci_rtc);
  282. rtcss_write(davinci_rtc, bin2bcd(tm->tm_sec), PRTCSS_RTC_SEC);
  283. davinci_rtcss_calendar_wait(davinci_rtc);
  284. rtcss_write(davinci_rtc, bin2bcd(tm->tm_min), PRTCSS_RTC_MIN);
  285. davinci_rtcss_calendar_wait(davinci_rtc);
  286. rtcss_write(davinci_rtc, bin2bcd(tm->tm_hour), PRTCSS_RTC_HOUR);
  287. davinci_rtcss_calendar_wait(davinci_rtc);
  288. rtcss_write(davinci_rtc, days & 0xFF, PRTCSS_RTC_DAY0);
  289. davinci_rtcss_calendar_wait(davinci_rtc);
  290. rtcss_write(davinci_rtc, (days & 0xFF00) >> 8, PRTCSS_RTC_DAY1);
  291. rtc_cctrl = rtcss_read(davinci_rtc, PRTCSS_RTC_CCTRL);
  292. rtc_cctrl |= PRTCSS_RTC_CCTRL_CAEN;
  293. rtcss_write(davinci_rtc, rtc_cctrl, PRTCSS_RTC_CCTRL);
  294. spin_unlock_irqrestore(&davinci_rtc_lock, flags);
  295. return 0;
  296. }
  297. static int davinci_rtc_alarm_irq_enable(struct device *dev,
  298. unsigned int enabled)
  299. {
  300. struct davinci_rtc *davinci_rtc = dev_get_drvdata(dev);
  301. unsigned long flags;
  302. u8 rtc_cctrl = rtcss_read(davinci_rtc, PRTCSS_RTC_CCTRL);
  303. spin_lock_irqsave(&davinci_rtc_lock, flags);
  304. if (enabled)
  305. rtc_cctrl |= PRTCSS_RTC_CCTRL_DAEN |
  306. PRTCSS_RTC_CCTRL_HAEN |
  307. PRTCSS_RTC_CCTRL_MAEN |
  308. PRTCSS_RTC_CCTRL_ALMFLG |
  309. PRTCSS_RTC_CCTRL_AIEN;
  310. else
  311. rtc_cctrl &= ~PRTCSS_RTC_CCTRL_AIEN;
  312. davinci_rtcss_calendar_wait(davinci_rtc);
  313. rtcss_write(davinci_rtc, rtc_cctrl, PRTCSS_RTC_CCTRL);
  314. spin_unlock_irqrestore(&davinci_rtc_lock, flags);
  315. return 0;
  316. }
  317. static int davinci_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alm)
  318. {
  319. struct davinci_rtc *davinci_rtc = dev_get_drvdata(dev);
  320. u16 days = 0;
  321. u8 day0, day1;
  322. unsigned long flags;
  323. spin_lock_irqsave(&davinci_rtc_lock, flags);
  324. davinci_rtcss_calendar_wait(davinci_rtc);
  325. alm->time.tm_min = bcd2bin(rtcss_read(davinci_rtc, PRTCSS_RTC_AMIN));
  326. davinci_rtcss_calendar_wait(davinci_rtc);
  327. alm->time.tm_hour = bcd2bin(rtcss_read(davinci_rtc, PRTCSS_RTC_AHOUR));
  328. davinci_rtcss_calendar_wait(davinci_rtc);
  329. day0 = rtcss_read(davinci_rtc, PRTCSS_RTC_ADAY0);
  330. davinci_rtcss_calendar_wait(davinci_rtc);
  331. day1 = rtcss_read(davinci_rtc, PRTCSS_RTC_ADAY1);
  332. spin_unlock_irqrestore(&davinci_rtc_lock, flags);
  333. days |= day1;
  334. days <<= 8;
  335. days |= day0;
  336. if (convertfromdays(days, &alm->time) < 0)
  337. return -EINVAL;
  338. alm->pending = !!(rtcss_read(davinci_rtc,
  339. PRTCSS_RTC_CCTRL) &
  340. PRTCSS_RTC_CCTRL_AIEN);
  341. alm->enabled = alm->pending && device_may_wakeup(dev);
  342. return 0;
  343. }
  344. static int davinci_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alm)
  345. {
  346. struct davinci_rtc *davinci_rtc = dev_get_drvdata(dev);
  347. unsigned long flags;
  348. u16 days;
  349. if (alm->time.tm_mday <= 0 && alm->time.tm_mon < 0
  350. && alm->time.tm_year < 0) {
  351. struct rtc_time tm;
  352. unsigned long now, then;
  353. davinci_rtc_read_time(dev, &tm);
  354. rtc_tm_to_time(&tm, &now);
  355. alm->time.tm_mday = tm.tm_mday;
  356. alm->time.tm_mon = tm.tm_mon;
  357. alm->time.tm_year = tm.tm_year;
  358. rtc_tm_to_time(&alm->time, &then);
  359. if (then < now) {
  360. rtc_time_to_tm(now + 24 * 60 * 60, &tm);
  361. alm->time.tm_mday = tm.tm_mday;
  362. alm->time.tm_mon = tm.tm_mon;
  363. alm->time.tm_year = tm.tm_year;
  364. }
  365. }
  366. if (convert2days(&days, &alm->time) < 0)
  367. return -EINVAL;
  368. spin_lock_irqsave(&davinci_rtc_lock, flags);
  369. davinci_rtcss_calendar_wait(davinci_rtc);
  370. rtcss_write(davinci_rtc, bin2bcd(alm->time.tm_min), PRTCSS_RTC_AMIN);
  371. davinci_rtcss_calendar_wait(davinci_rtc);
  372. rtcss_write(davinci_rtc, bin2bcd(alm->time.tm_hour), PRTCSS_RTC_AHOUR);
  373. davinci_rtcss_calendar_wait(davinci_rtc);
  374. rtcss_write(davinci_rtc, days & 0xFF, PRTCSS_RTC_ADAY0);
  375. davinci_rtcss_calendar_wait(davinci_rtc);
  376. rtcss_write(davinci_rtc, (days & 0xFF00) >> 8, PRTCSS_RTC_ADAY1);
  377. spin_unlock_irqrestore(&davinci_rtc_lock, flags);
  378. return 0;
  379. }
  380. static int davinci_rtc_irq_set_state(struct device *dev, int enabled)
  381. {
  382. struct davinci_rtc *davinci_rtc = dev_get_drvdata(dev);
  383. unsigned long flags;
  384. u8 rtc_ctrl;
  385. spin_lock_irqsave(&davinci_rtc_lock, flags);
  386. rtc_ctrl = rtcss_read(davinci_rtc, PRTCSS_RTC_CTRL);
  387. if (enabled) {
  388. while (rtcss_read(davinci_rtc, PRTCSS_RTC_CTRL)
  389. & PRTCSS_RTC_CTRL_WDTBUS)
  390. cpu_relax();
  391. rtc_ctrl |= PRTCSS_RTC_CTRL_TE;
  392. rtcss_write(davinci_rtc, rtc_ctrl, PRTCSS_RTC_CTRL);
  393. rtcss_write(davinci_rtc, 0x0, PRTCSS_RTC_CLKC_CNT);
  394. rtc_ctrl |= PRTCSS_RTC_CTRL_TIEN |
  395. PRTCSS_RTC_CTRL_TMMD |
  396. PRTCSS_RTC_CTRL_TMRFLG;
  397. } else
  398. rtc_ctrl &= ~PRTCSS_RTC_CTRL_TIEN;
  399. rtcss_write(davinci_rtc, rtc_ctrl, PRTCSS_RTC_CTRL);
  400. spin_unlock_irqrestore(&davinci_rtc_lock, flags);
  401. return 0;
  402. }
  403. static int davinci_rtc_irq_set_freq(struct device *dev, int freq)
  404. {
  405. struct davinci_rtc *davinci_rtc = dev_get_drvdata(dev);
  406. unsigned long flags;
  407. u16 tmr_counter = (0x8000 >> (ffs(freq) - 1));
  408. spin_lock_irqsave(&davinci_rtc_lock, flags);
  409. rtcss_write(davinci_rtc, tmr_counter & 0xFF, PRTCSS_RTC_TMR0);
  410. rtcss_write(davinci_rtc, (tmr_counter & 0xFF00) >> 8, PRTCSS_RTC_TMR1);
  411. spin_unlock_irqrestore(&davinci_rtc_lock, flags);
  412. return 0;
  413. }
  414. static struct rtc_class_ops davinci_rtc_ops = {
  415. .ioctl = davinci_rtc_ioctl,
  416. .read_time = davinci_rtc_read_time,
  417. .set_time = davinci_rtc_set_time,
  418. .alarm_irq_enable = davinci_rtc_alarm_irq_enable,
  419. .read_alarm = davinci_rtc_read_alarm,
  420. .set_alarm = davinci_rtc_set_alarm,
  421. .irq_set_state = davinci_rtc_irq_set_state,
  422. .irq_set_freq = davinci_rtc_irq_set_freq,
  423. };
  424. static int __init davinci_rtc_probe(struct platform_device *pdev)
  425. {
  426. struct device *dev = &pdev->dev;
  427. struct davinci_rtc *davinci_rtc;
  428. struct resource *res, *mem;
  429. int ret = 0;
  430. davinci_rtc = kzalloc(sizeof(struct davinci_rtc), GFP_KERNEL);
  431. if (!davinci_rtc) {
  432. dev_dbg(dev, "could not allocate memory for private data\n");
  433. return -ENOMEM;
  434. }
  435. davinci_rtc->irq = platform_get_irq(pdev, 0);
  436. if (davinci_rtc->irq < 0) {
  437. dev_err(dev, "no RTC irq\n");
  438. ret = davinci_rtc->irq;
  439. goto fail1;
  440. }
  441. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  442. if (!res) {
  443. dev_err(dev, "no mem resource\n");
  444. ret = -EINVAL;
  445. goto fail1;
  446. }
  447. davinci_rtc->pbase = res->start;
  448. davinci_rtc->base_size = resource_size(res);
  449. mem = request_mem_region(davinci_rtc->pbase, davinci_rtc->base_size,
  450. pdev->name);
  451. if (!mem) {
  452. dev_err(dev, "RTC registers at %08x are not free\n",
  453. davinci_rtc->pbase);
  454. ret = -EBUSY;
  455. goto fail1;
  456. }
  457. davinci_rtc->base = ioremap(davinci_rtc->pbase, davinci_rtc->base_size);
  458. if (!davinci_rtc->base) {
  459. dev_err(dev, "unable to ioremap MEM resource\n");
  460. ret = -ENOMEM;
  461. goto fail2;
  462. }
  463. davinci_rtc->rtc = rtc_device_register(pdev->name, &pdev->dev,
  464. &davinci_rtc_ops, THIS_MODULE);
  465. if (IS_ERR(davinci_rtc->rtc)) {
  466. dev_err(dev, "unable to register RTC device, err %ld\n",
  467. PTR_ERR(davinci_rtc->rtc));
  468. goto fail3;
  469. }
  470. rtcif_write(davinci_rtc, PRTCIF_INTFLG_RTCSS, PRTCIF_INTFLG);
  471. rtcif_write(davinci_rtc, 0, PRTCIF_INTEN);
  472. rtcss_write(davinci_rtc, 0, PRTCSS_RTC_INTC_EXTENA1);
  473. rtcss_write(davinci_rtc, 0, PRTCSS_RTC_CTRL);
  474. rtcss_write(davinci_rtc, 0, PRTCSS_RTC_CCTRL);
  475. ret = request_irq(davinci_rtc->irq, davinci_rtc_interrupt,
  476. IRQF_DISABLED, "davinci_rtc", davinci_rtc);
  477. if (ret < 0) {
  478. dev_err(dev, "unable to register davinci RTC interrupt\n");
  479. goto fail4;
  480. }
  481. /* Enable interrupts */
  482. rtcif_write(davinci_rtc, PRTCIF_INTEN_RTCSS, PRTCIF_INTEN);
  483. rtcss_write(davinci_rtc, PRTCSS_RTC_INTC_EXTENA1_MASK,
  484. PRTCSS_RTC_INTC_EXTENA1);
  485. rtcss_write(davinci_rtc, PRTCSS_RTC_CCTRL_CAEN, PRTCSS_RTC_CCTRL);
  486. platform_set_drvdata(pdev, davinci_rtc);
  487. device_init_wakeup(&pdev->dev, 0);
  488. return 0;
  489. fail4:
  490. rtc_device_unregister(davinci_rtc->rtc);
  491. fail3:
  492. iounmap(davinci_rtc->base);
  493. fail2:
  494. release_mem_region(davinci_rtc->pbase, davinci_rtc->base_size);
  495. fail1:
  496. kfree(davinci_rtc);
  497. return ret;
  498. }
  499. static int __devexit davinci_rtc_remove(struct platform_device *pdev)
  500. {
  501. struct davinci_rtc *davinci_rtc = platform_get_drvdata(pdev);
  502. device_init_wakeup(&pdev->dev, 0);
  503. rtcif_write(davinci_rtc, 0, PRTCIF_INTEN);
  504. free_irq(davinci_rtc->irq, davinci_rtc);
  505. rtc_device_unregister(davinci_rtc->rtc);
  506. iounmap(davinci_rtc->base);
  507. release_mem_region(davinci_rtc->pbase, davinci_rtc->base_size);
  508. platform_set_drvdata(pdev, NULL);
  509. kfree(davinci_rtc);
  510. return 0;
  511. }
  512. static struct platform_driver davinci_rtc_driver = {
  513. .probe = davinci_rtc_probe,
  514. .remove = __devexit_p(davinci_rtc_remove),
  515. .driver = {
  516. .name = "rtc_davinci",
  517. .owner = THIS_MODULE,
  518. },
  519. };
  520. static int __init rtc_init(void)
  521. {
  522. return platform_driver_probe(&davinci_rtc_driver, davinci_rtc_probe);
  523. }
  524. module_init(rtc_init);
  525. static void __exit rtc_exit(void)
  526. {
  527. platform_driver_unregister(&davinci_rtc_driver);
  528. }
  529. module_exit(rtc_exit);
  530. MODULE_AUTHOR("Miguel Aguilar <miguel.aguilar@ridgerun.com>");
  531. MODULE_DESCRIPTION("Texas Instruments DaVinci PRTC Driver");
  532. MODULE_LICENSE("GPL");