wm8350-regulator.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623
  1. /*
  2. * wm8350.c -- Voltage and current regulation for the Wolfson WM8350 PMIC
  3. *
  4. * Copyright 2007, 2008 Wolfson Microelectronics PLC.
  5. *
  6. * Author: Liam Girdwood
  7. * linux@wolfsonmicro.com
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the
  11. * Free Software Foundation; either version 2 of the License, or (at your
  12. * option) any later version.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/moduleparam.h>
  16. #include <linux/init.h>
  17. #include <linux/bitops.h>
  18. #include <linux/err.h>
  19. #include <linux/i2c.h>
  20. #include <linux/mfd/wm8350/core.h>
  21. #include <linux/mfd/wm8350/pmic.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/regulator/driver.h>
  24. #include <linux/regulator/machine.h>
  25. /* Maximum value possible for VSEL */
  26. #define WM8350_DCDC_MAX_VSEL 0x66
  27. /* Microamps */
  28. static const int isink_cur[] = {
  29. 4,
  30. 5,
  31. 6,
  32. 7,
  33. 8,
  34. 10,
  35. 11,
  36. 14,
  37. 16,
  38. 19,
  39. 23,
  40. 27,
  41. 32,
  42. 39,
  43. 46,
  44. 54,
  45. 65,
  46. 77,
  47. 92,
  48. 109,
  49. 130,
  50. 154,
  51. 183,
  52. 218,
  53. 259,
  54. 308,
  55. 367,
  56. 436,
  57. 518,
  58. 616,
  59. 733,
  60. 872,
  61. 1037,
  62. 1233,
  63. 1466,
  64. 1744,
  65. 2073,
  66. 2466,
  67. 2933,
  68. 3487,
  69. 4147,
  70. 4932,
  71. 5865,
  72. 6975,
  73. 8294,
  74. 9864,
  75. 11730,
  76. 13949,
  77. 16589,
  78. 19728,
  79. 23460,
  80. 27899,
  81. 33178,
  82. 39455,
  83. 46920,
  84. 55798,
  85. 66355,
  86. 78910,
  87. 93840,
  88. 111596,
  89. 132710,
  90. 157820,
  91. 187681,
  92. 223191
  93. };
  94. static int get_isink_val(int min_uA, int max_uA, u16 *setting)
  95. {
  96. int i;
  97. for (i = ARRAY_SIZE(isink_cur) - 1; i >= 0; i--) {
  98. if (min_uA <= isink_cur[i] && max_uA >= isink_cur[i]) {
  99. *setting = i;
  100. return 0;
  101. }
  102. }
  103. return -EINVAL;
  104. }
  105. static inline int wm8350_ldo_val_to_mvolts(unsigned int val)
  106. {
  107. if (val < 16)
  108. return (val * 50) + 900;
  109. else
  110. return ((val - 16) * 100) + 1800;
  111. }
  112. static inline unsigned int wm8350_ldo_mvolts_to_val(int mV)
  113. {
  114. if (mV < 1800)
  115. return (mV - 900) / 50;
  116. else
  117. return ((mV - 1800) / 100) + 16;
  118. }
  119. static inline int wm8350_dcdc_val_to_mvolts(unsigned int val)
  120. {
  121. return (val * 25) + 850;
  122. }
  123. static inline unsigned int wm8350_dcdc_mvolts_to_val(int mV)
  124. {
  125. return (mV - 850) / 25;
  126. }
  127. static int wm8350_isink_set_current(struct regulator_dev *rdev, int min_uA,
  128. int max_uA)
  129. {
  130. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  131. int isink = rdev_get_id(rdev);
  132. u16 val, setting;
  133. int ret;
  134. ret = get_isink_val(min_uA, max_uA, &setting);
  135. if (ret != 0)
  136. return ret;
  137. switch (isink) {
  138. case WM8350_ISINK_A:
  139. val = wm8350_reg_read(wm8350, WM8350_CURRENT_SINK_DRIVER_A) &
  140. ~WM8350_CS1_ISEL_MASK;
  141. wm8350_reg_write(wm8350, WM8350_CURRENT_SINK_DRIVER_A,
  142. val | setting);
  143. break;
  144. case WM8350_ISINK_B:
  145. val = wm8350_reg_read(wm8350, WM8350_CURRENT_SINK_DRIVER_B) &
  146. ~WM8350_CS1_ISEL_MASK;
  147. wm8350_reg_write(wm8350, WM8350_CURRENT_SINK_DRIVER_B,
  148. val | setting);
  149. break;
  150. default:
  151. return -EINVAL;
  152. }
  153. return 0;
  154. }
  155. static int wm8350_isink_get_current(struct regulator_dev *rdev)
  156. {
  157. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  158. int isink = rdev_get_id(rdev);
  159. u16 val;
  160. switch (isink) {
  161. case WM8350_ISINK_A:
  162. val = wm8350_reg_read(wm8350, WM8350_CURRENT_SINK_DRIVER_A) &
  163. WM8350_CS1_ISEL_MASK;
  164. break;
  165. case WM8350_ISINK_B:
  166. val = wm8350_reg_read(wm8350, WM8350_CURRENT_SINK_DRIVER_B) &
  167. WM8350_CS1_ISEL_MASK;
  168. break;
  169. default:
  170. return 0;
  171. }
  172. return (isink_cur[val] + 50) / 100;
  173. }
  174. /* turn on ISINK followed by DCDC */
  175. static int wm8350_isink_enable(struct regulator_dev *rdev)
  176. {
  177. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  178. int isink = rdev_get_id(rdev);
  179. switch (isink) {
  180. case WM8350_ISINK_A:
  181. switch (wm8350->pmic.isink_A_dcdc) {
  182. case WM8350_DCDC_2:
  183. case WM8350_DCDC_5:
  184. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_7,
  185. WM8350_CS1_ENA);
  186. wm8350_set_bits(wm8350, WM8350_CSA_FLASH_CONTROL,
  187. WM8350_CS1_DRIVE);
  188. wm8350_set_bits(wm8350, WM8350_DCDC_LDO_REQUESTED,
  189. 1 << (wm8350->pmic.isink_A_dcdc -
  190. WM8350_DCDC_1));
  191. break;
  192. default:
  193. return -EINVAL;
  194. }
  195. break;
  196. case WM8350_ISINK_B:
  197. switch (wm8350->pmic.isink_B_dcdc) {
  198. case WM8350_DCDC_2:
  199. case WM8350_DCDC_5:
  200. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_7,
  201. WM8350_CS2_ENA);
  202. wm8350_set_bits(wm8350, WM8350_CSB_FLASH_CONTROL,
  203. WM8350_CS2_DRIVE);
  204. wm8350_set_bits(wm8350, WM8350_DCDC_LDO_REQUESTED,
  205. 1 << (wm8350->pmic.isink_B_dcdc -
  206. WM8350_DCDC_1));
  207. break;
  208. default:
  209. return -EINVAL;
  210. }
  211. break;
  212. default:
  213. return -EINVAL;
  214. }
  215. return 0;
  216. }
  217. static int wm8350_isink_disable(struct regulator_dev *rdev)
  218. {
  219. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  220. int isink = rdev_get_id(rdev);
  221. switch (isink) {
  222. case WM8350_ISINK_A:
  223. switch (wm8350->pmic.isink_A_dcdc) {
  224. case WM8350_DCDC_2:
  225. case WM8350_DCDC_5:
  226. wm8350_clear_bits(wm8350, WM8350_DCDC_LDO_REQUESTED,
  227. 1 << (wm8350->pmic.isink_A_dcdc -
  228. WM8350_DCDC_1));
  229. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_7,
  230. WM8350_CS1_ENA);
  231. break;
  232. default:
  233. return -EINVAL;
  234. }
  235. break;
  236. case WM8350_ISINK_B:
  237. switch (wm8350->pmic.isink_B_dcdc) {
  238. case WM8350_DCDC_2:
  239. case WM8350_DCDC_5:
  240. wm8350_clear_bits(wm8350, WM8350_DCDC_LDO_REQUESTED,
  241. 1 << (wm8350->pmic.isink_B_dcdc -
  242. WM8350_DCDC_1));
  243. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_7,
  244. WM8350_CS2_ENA);
  245. break;
  246. default:
  247. return -EINVAL;
  248. }
  249. break;
  250. default:
  251. return -EINVAL;
  252. }
  253. return 0;
  254. }
  255. static int wm8350_isink_is_enabled(struct regulator_dev *rdev)
  256. {
  257. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  258. int isink = rdev_get_id(rdev);
  259. switch (isink) {
  260. case WM8350_ISINK_A:
  261. return wm8350_reg_read(wm8350, WM8350_CURRENT_SINK_DRIVER_A) &
  262. 0x8000;
  263. case WM8350_ISINK_B:
  264. return wm8350_reg_read(wm8350, WM8350_CURRENT_SINK_DRIVER_B) &
  265. 0x8000;
  266. }
  267. return -EINVAL;
  268. }
  269. static int wm8350_isink_enable_time(struct regulator_dev *rdev)
  270. {
  271. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  272. int isink = rdev_get_id(rdev);
  273. int reg;
  274. switch (isink) {
  275. case WM8350_ISINK_A:
  276. reg = wm8350_reg_read(wm8350, WM8350_CSA_FLASH_CONTROL);
  277. break;
  278. case WM8350_ISINK_B:
  279. reg = wm8350_reg_read(wm8350, WM8350_CSB_FLASH_CONTROL);
  280. break;
  281. default:
  282. return -EINVAL;
  283. }
  284. if (reg & WM8350_CS1_FLASH_MODE) {
  285. switch (reg & WM8350_CS1_ON_RAMP_MASK) {
  286. case 0:
  287. return 0;
  288. case 1:
  289. return 1950;
  290. case 2:
  291. return 3910;
  292. case 3:
  293. return 7800;
  294. }
  295. } else {
  296. switch (reg & WM8350_CS1_ON_RAMP_MASK) {
  297. case 0:
  298. return 0;
  299. case 1:
  300. return 250000;
  301. case 2:
  302. return 500000;
  303. case 3:
  304. return 1000000;
  305. }
  306. }
  307. return -EINVAL;
  308. }
  309. int wm8350_isink_set_flash(struct wm8350 *wm8350, int isink, u16 mode,
  310. u16 trigger, u16 duration, u16 on_ramp, u16 off_ramp,
  311. u16 drive)
  312. {
  313. switch (isink) {
  314. case WM8350_ISINK_A:
  315. wm8350_reg_write(wm8350, WM8350_CSA_FLASH_CONTROL,
  316. (mode ? WM8350_CS1_FLASH_MODE : 0) |
  317. (trigger ? WM8350_CS1_TRIGSRC : 0) |
  318. duration | on_ramp | off_ramp | drive);
  319. break;
  320. case WM8350_ISINK_B:
  321. wm8350_reg_write(wm8350, WM8350_CSB_FLASH_CONTROL,
  322. (mode ? WM8350_CS2_FLASH_MODE : 0) |
  323. (trigger ? WM8350_CS2_TRIGSRC : 0) |
  324. duration | on_ramp | off_ramp | drive);
  325. break;
  326. default:
  327. return -EINVAL;
  328. }
  329. return 0;
  330. }
  331. EXPORT_SYMBOL_GPL(wm8350_isink_set_flash);
  332. static int wm8350_dcdc_set_voltage(struct regulator_dev *rdev, int min_uV,
  333. int max_uV)
  334. {
  335. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  336. int volt_reg, dcdc = rdev_get_id(rdev), mV,
  337. min_mV = min_uV / 1000, max_mV = max_uV / 1000;
  338. u16 val;
  339. if (min_mV < 850 || min_mV > 4025)
  340. return -EINVAL;
  341. if (max_mV < 850 || max_mV > 4025)
  342. return -EINVAL;
  343. /* step size is 25mV */
  344. mV = (min_mV - 826) / 25;
  345. if (wm8350_dcdc_val_to_mvolts(mV) > max_mV)
  346. return -EINVAL;
  347. BUG_ON(wm8350_dcdc_val_to_mvolts(mV) < min_mV);
  348. switch (dcdc) {
  349. case WM8350_DCDC_1:
  350. volt_reg = WM8350_DCDC1_CONTROL;
  351. break;
  352. case WM8350_DCDC_3:
  353. volt_reg = WM8350_DCDC3_CONTROL;
  354. break;
  355. case WM8350_DCDC_4:
  356. volt_reg = WM8350_DCDC4_CONTROL;
  357. break;
  358. case WM8350_DCDC_6:
  359. volt_reg = WM8350_DCDC6_CONTROL;
  360. break;
  361. case WM8350_DCDC_2:
  362. case WM8350_DCDC_5:
  363. default:
  364. return -EINVAL;
  365. }
  366. /* all DCDCs have same mV bits */
  367. val = wm8350_reg_read(wm8350, volt_reg) & ~WM8350_DC1_VSEL_MASK;
  368. wm8350_reg_write(wm8350, volt_reg, val | mV);
  369. return 0;
  370. }
  371. static int wm8350_dcdc_get_voltage(struct regulator_dev *rdev)
  372. {
  373. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  374. int volt_reg, dcdc = rdev_get_id(rdev);
  375. u16 val;
  376. switch (dcdc) {
  377. case WM8350_DCDC_1:
  378. volt_reg = WM8350_DCDC1_CONTROL;
  379. break;
  380. case WM8350_DCDC_3:
  381. volt_reg = WM8350_DCDC3_CONTROL;
  382. break;
  383. case WM8350_DCDC_4:
  384. volt_reg = WM8350_DCDC4_CONTROL;
  385. break;
  386. case WM8350_DCDC_6:
  387. volt_reg = WM8350_DCDC6_CONTROL;
  388. break;
  389. case WM8350_DCDC_2:
  390. case WM8350_DCDC_5:
  391. default:
  392. return -EINVAL;
  393. }
  394. /* all DCDCs have same mV bits */
  395. val = wm8350_reg_read(wm8350, volt_reg) & WM8350_DC1_VSEL_MASK;
  396. return wm8350_dcdc_val_to_mvolts(val) * 1000;
  397. }
  398. static int wm8350_dcdc_list_voltage(struct regulator_dev *rdev,
  399. unsigned selector)
  400. {
  401. if (selector > WM8350_DCDC_MAX_VSEL)
  402. return -EINVAL;
  403. return wm8350_dcdc_val_to_mvolts(selector) * 1000;
  404. }
  405. static int wm8350_dcdc_set_suspend_voltage(struct regulator_dev *rdev, int uV)
  406. {
  407. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  408. int volt_reg, mV = uV / 1000, dcdc = rdev_get_id(rdev);
  409. u16 val;
  410. dev_dbg(wm8350->dev, "%s %d mV %d\n", __func__, dcdc, mV);
  411. if (mV && (mV < 850 || mV > 4025)) {
  412. dev_err(wm8350->dev,
  413. "DCDC%d suspend voltage %d mV out of range\n",
  414. dcdc, mV);
  415. return -EINVAL;
  416. }
  417. if (mV == 0)
  418. mV = 850;
  419. switch (dcdc) {
  420. case WM8350_DCDC_1:
  421. volt_reg = WM8350_DCDC1_LOW_POWER;
  422. break;
  423. case WM8350_DCDC_3:
  424. volt_reg = WM8350_DCDC3_LOW_POWER;
  425. break;
  426. case WM8350_DCDC_4:
  427. volt_reg = WM8350_DCDC4_LOW_POWER;
  428. break;
  429. case WM8350_DCDC_6:
  430. volt_reg = WM8350_DCDC6_LOW_POWER;
  431. break;
  432. case WM8350_DCDC_2:
  433. case WM8350_DCDC_5:
  434. default:
  435. return -EINVAL;
  436. }
  437. /* all DCDCs have same mV bits */
  438. val = wm8350_reg_read(wm8350, volt_reg) & ~WM8350_DC1_VSEL_MASK;
  439. wm8350_reg_write(wm8350, volt_reg,
  440. val | wm8350_dcdc_mvolts_to_val(mV));
  441. return 0;
  442. }
  443. static int wm8350_dcdc_set_suspend_enable(struct regulator_dev *rdev)
  444. {
  445. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  446. int dcdc = rdev_get_id(rdev);
  447. u16 val;
  448. switch (dcdc) {
  449. case WM8350_DCDC_1:
  450. val = wm8350_reg_read(wm8350, WM8350_DCDC1_LOW_POWER)
  451. & ~WM8350_DCDC_HIB_MODE_MASK;
  452. wm8350_reg_write(wm8350, WM8350_DCDC1_LOW_POWER,
  453. wm8350->pmic.dcdc1_hib_mode);
  454. break;
  455. case WM8350_DCDC_3:
  456. val = wm8350_reg_read(wm8350, WM8350_DCDC3_LOW_POWER)
  457. & ~WM8350_DCDC_HIB_MODE_MASK;
  458. wm8350_reg_write(wm8350, WM8350_DCDC3_LOW_POWER,
  459. wm8350->pmic.dcdc3_hib_mode);
  460. break;
  461. case WM8350_DCDC_4:
  462. val = wm8350_reg_read(wm8350, WM8350_DCDC4_LOW_POWER)
  463. & ~WM8350_DCDC_HIB_MODE_MASK;
  464. wm8350_reg_write(wm8350, WM8350_DCDC4_LOW_POWER,
  465. wm8350->pmic.dcdc4_hib_mode);
  466. break;
  467. case WM8350_DCDC_6:
  468. val = wm8350_reg_read(wm8350, WM8350_DCDC6_LOW_POWER)
  469. & ~WM8350_DCDC_HIB_MODE_MASK;
  470. wm8350_reg_write(wm8350, WM8350_DCDC6_LOW_POWER,
  471. wm8350->pmic.dcdc6_hib_mode);
  472. break;
  473. case WM8350_DCDC_2:
  474. case WM8350_DCDC_5:
  475. default:
  476. return -EINVAL;
  477. }
  478. return 0;
  479. }
  480. static int wm8350_dcdc_set_suspend_disable(struct regulator_dev *rdev)
  481. {
  482. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  483. int dcdc = rdev_get_id(rdev);
  484. u16 val;
  485. switch (dcdc) {
  486. case WM8350_DCDC_1:
  487. val = wm8350_reg_read(wm8350, WM8350_DCDC1_LOW_POWER);
  488. wm8350->pmic.dcdc1_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  489. wm8350_reg_write(wm8350, WM8350_DCDC1_LOW_POWER,
  490. WM8350_DCDC_HIB_MODE_DIS);
  491. break;
  492. case WM8350_DCDC_3:
  493. val = wm8350_reg_read(wm8350, WM8350_DCDC3_LOW_POWER);
  494. wm8350->pmic.dcdc3_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  495. wm8350_reg_write(wm8350, WM8350_DCDC3_LOW_POWER,
  496. WM8350_DCDC_HIB_MODE_DIS);
  497. break;
  498. case WM8350_DCDC_4:
  499. val = wm8350_reg_read(wm8350, WM8350_DCDC4_LOW_POWER);
  500. wm8350->pmic.dcdc4_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  501. wm8350_reg_write(wm8350, WM8350_DCDC4_LOW_POWER,
  502. WM8350_DCDC_HIB_MODE_DIS);
  503. break;
  504. case WM8350_DCDC_6:
  505. val = wm8350_reg_read(wm8350, WM8350_DCDC6_LOW_POWER);
  506. wm8350->pmic.dcdc6_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  507. wm8350_reg_write(wm8350, WM8350_DCDC6_LOW_POWER,
  508. WM8350_DCDC_HIB_MODE_DIS);
  509. break;
  510. case WM8350_DCDC_2:
  511. case WM8350_DCDC_5:
  512. default:
  513. return -EINVAL;
  514. }
  515. return 0;
  516. }
  517. static int wm8350_dcdc25_set_suspend_enable(struct regulator_dev *rdev)
  518. {
  519. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  520. int dcdc = rdev_get_id(rdev);
  521. u16 val;
  522. switch (dcdc) {
  523. case WM8350_DCDC_2:
  524. val = wm8350_reg_read(wm8350, WM8350_DCDC2_CONTROL)
  525. & ~WM8350_DC2_HIB_MODE_MASK;
  526. wm8350_reg_write(wm8350, WM8350_DCDC2_CONTROL, val |
  527. WM8350_DC2_HIB_MODE_ACTIVE);
  528. break;
  529. case WM8350_DCDC_5:
  530. val = wm8350_reg_read(wm8350, WM8350_DCDC5_CONTROL)
  531. & ~WM8350_DC2_HIB_MODE_MASK;
  532. wm8350_reg_write(wm8350, WM8350_DCDC5_CONTROL, val |
  533. WM8350_DC5_HIB_MODE_ACTIVE);
  534. break;
  535. default:
  536. return -EINVAL;
  537. }
  538. return 0;
  539. }
  540. static int wm8350_dcdc25_set_suspend_disable(struct regulator_dev *rdev)
  541. {
  542. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  543. int dcdc = rdev_get_id(rdev);
  544. u16 val;
  545. switch (dcdc) {
  546. case WM8350_DCDC_2:
  547. val = wm8350_reg_read(wm8350, WM8350_DCDC2_CONTROL)
  548. & ~WM8350_DC2_HIB_MODE_MASK;
  549. wm8350_reg_write(wm8350, WM8350_DCDC2_CONTROL, val |
  550. WM8350_DC2_HIB_MODE_DISABLE);
  551. break;
  552. case WM8350_DCDC_5:
  553. val = wm8350_reg_read(wm8350, WM8350_DCDC5_CONTROL)
  554. & ~WM8350_DC2_HIB_MODE_MASK;
  555. wm8350_reg_write(wm8350, WM8350_DCDC5_CONTROL, val |
  556. WM8350_DC2_HIB_MODE_DISABLE);
  557. break;
  558. default:
  559. return -EINVAL;
  560. }
  561. return 0;
  562. }
  563. static int wm8350_dcdc_set_suspend_mode(struct regulator_dev *rdev,
  564. unsigned int mode)
  565. {
  566. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  567. int dcdc = rdev_get_id(rdev);
  568. u16 *hib_mode;
  569. switch (dcdc) {
  570. case WM8350_DCDC_1:
  571. hib_mode = &wm8350->pmic.dcdc1_hib_mode;
  572. break;
  573. case WM8350_DCDC_3:
  574. hib_mode = &wm8350->pmic.dcdc3_hib_mode;
  575. break;
  576. case WM8350_DCDC_4:
  577. hib_mode = &wm8350->pmic.dcdc4_hib_mode;
  578. break;
  579. case WM8350_DCDC_6:
  580. hib_mode = &wm8350->pmic.dcdc6_hib_mode;
  581. break;
  582. case WM8350_DCDC_2:
  583. case WM8350_DCDC_5:
  584. default:
  585. return -EINVAL;
  586. }
  587. switch (mode) {
  588. case REGULATOR_MODE_NORMAL:
  589. *hib_mode = WM8350_DCDC_HIB_MODE_IMAGE;
  590. break;
  591. case REGULATOR_MODE_IDLE:
  592. *hib_mode = WM8350_DCDC_HIB_MODE_STANDBY;
  593. break;
  594. case REGULATOR_MODE_STANDBY:
  595. *hib_mode = WM8350_DCDC_HIB_MODE_LDO_IM;
  596. break;
  597. default:
  598. return -EINVAL;
  599. }
  600. return 0;
  601. }
  602. static int wm8350_ldo_set_suspend_voltage(struct regulator_dev *rdev, int uV)
  603. {
  604. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  605. int volt_reg, mV = uV / 1000, ldo = rdev_get_id(rdev);
  606. u16 val;
  607. dev_dbg(wm8350->dev, "%s %d mV %d\n", __func__, ldo, mV);
  608. if (mV < 900 || mV > 3300) {
  609. dev_err(wm8350->dev, "LDO%d voltage %d mV out of range\n",
  610. ldo, mV);
  611. return -EINVAL;
  612. }
  613. switch (ldo) {
  614. case WM8350_LDO_1:
  615. volt_reg = WM8350_LDO1_LOW_POWER;
  616. break;
  617. case WM8350_LDO_2:
  618. volt_reg = WM8350_LDO2_LOW_POWER;
  619. break;
  620. case WM8350_LDO_3:
  621. volt_reg = WM8350_LDO3_LOW_POWER;
  622. break;
  623. case WM8350_LDO_4:
  624. volt_reg = WM8350_LDO4_LOW_POWER;
  625. break;
  626. default:
  627. return -EINVAL;
  628. }
  629. /* all LDOs have same mV bits */
  630. val = wm8350_reg_read(wm8350, volt_reg) & ~WM8350_LDO1_VSEL_MASK;
  631. wm8350_reg_write(wm8350, volt_reg,
  632. val | wm8350_ldo_mvolts_to_val(mV));
  633. return 0;
  634. }
  635. static int wm8350_ldo_set_suspend_enable(struct regulator_dev *rdev)
  636. {
  637. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  638. int volt_reg, ldo = rdev_get_id(rdev);
  639. u16 val;
  640. switch (ldo) {
  641. case WM8350_LDO_1:
  642. volt_reg = WM8350_LDO1_LOW_POWER;
  643. break;
  644. case WM8350_LDO_2:
  645. volt_reg = WM8350_LDO2_LOW_POWER;
  646. break;
  647. case WM8350_LDO_3:
  648. volt_reg = WM8350_LDO3_LOW_POWER;
  649. break;
  650. case WM8350_LDO_4:
  651. volt_reg = WM8350_LDO4_LOW_POWER;
  652. break;
  653. default:
  654. return -EINVAL;
  655. }
  656. /* all LDOs have same mV bits */
  657. val = wm8350_reg_read(wm8350, volt_reg) & ~WM8350_LDO1_HIB_MODE_MASK;
  658. wm8350_reg_write(wm8350, volt_reg, val);
  659. return 0;
  660. }
  661. static int wm8350_ldo_set_suspend_disable(struct regulator_dev *rdev)
  662. {
  663. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  664. int volt_reg, ldo = rdev_get_id(rdev);
  665. u16 val;
  666. switch (ldo) {
  667. case WM8350_LDO_1:
  668. volt_reg = WM8350_LDO1_LOW_POWER;
  669. break;
  670. case WM8350_LDO_2:
  671. volt_reg = WM8350_LDO2_LOW_POWER;
  672. break;
  673. case WM8350_LDO_3:
  674. volt_reg = WM8350_LDO3_LOW_POWER;
  675. break;
  676. case WM8350_LDO_4:
  677. volt_reg = WM8350_LDO4_LOW_POWER;
  678. break;
  679. default:
  680. return -EINVAL;
  681. }
  682. /* all LDOs have same mV bits */
  683. val = wm8350_reg_read(wm8350, volt_reg) & ~WM8350_LDO1_HIB_MODE_MASK;
  684. wm8350_reg_write(wm8350, volt_reg, WM8350_LDO1_HIB_MODE_DIS);
  685. return 0;
  686. }
  687. static int wm8350_ldo_set_voltage(struct regulator_dev *rdev, int min_uV,
  688. int max_uV)
  689. {
  690. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  691. int volt_reg, ldo = rdev_get_id(rdev), mV, min_mV = min_uV / 1000,
  692. max_mV = max_uV / 1000;
  693. u16 val;
  694. if (min_mV < 900 || min_mV > 3300)
  695. return -EINVAL;
  696. if (max_mV < 900 || max_mV > 3300)
  697. return -EINVAL;
  698. if (min_mV < 1800) {
  699. /* step size is 50mV < 1800mV */
  700. mV = (min_mV - 851) / 50;
  701. if (wm8350_ldo_val_to_mvolts(mV) > max_mV)
  702. return -EINVAL;
  703. BUG_ON(wm8350_ldo_val_to_mvolts(mV) < min_mV);
  704. } else {
  705. /* step size is 100mV > 1800mV */
  706. mV = ((min_mV - 1701) / 100) + 16;
  707. if (wm8350_ldo_val_to_mvolts(mV) > max_mV)
  708. return -EINVAL;
  709. BUG_ON(wm8350_ldo_val_to_mvolts(mV) < min_mV);
  710. }
  711. switch (ldo) {
  712. case WM8350_LDO_1:
  713. volt_reg = WM8350_LDO1_CONTROL;
  714. break;
  715. case WM8350_LDO_2:
  716. volt_reg = WM8350_LDO2_CONTROL;
  717. break;
  718. case WM8350_LDO_3:
  719. volt_reg = WM8350_LDO3_CONTROL;
  720. break;
  721. case WM8350_LDO_4:
  722. volt_reg = WM8350_LDO4_CONTROL;
  723. break;
  724. default:
  725. return -EINVAL;
  726. }
  727. /* all LDOs have same mV bits */
  728. val = wm8350_reg_read(wm8350, volt_reg) & ~WM8350_LDO1_VSEL_MASK;
  729. wm8350_reg_write(wm8350, volt_reg, val | mV);
  730. return 0;
  731. }
  732. static int wm8350_ldo_get_voltage(struct regulator_dev *rdev)
  733. {
  734. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  735. int volt_reg, ldo = rdev_get_id(rdev);
  736. u16 val;
  737. switch (ldo) {
  738. case WM8350_LDO_1:
  739. volt_reg = WM8350_LDO1_CONTROL;
  740. break;
  741. case WM8350_LDO_2:
  742. volt_reg = WM8350_LDO2_CONTROL;
  743. break;
  744. case WM8350_LDO_3:
  745. volt_reg = WM8350_LDO3_CONTROL;
  746. break;
  747. case WM8350_LDO_4:
  748. volt_reg = WM8350_LDO4_CONTROL;
  749. break;
  750. default:
  751. return -EINVAL;
  752. }
  753. /* all LDOs have same mV bits */
  754. val = wm8350_reg_read(wm8350, volt_reg) & WM8350_LDO1_VSEL_MASK;
  755. return wm8350_ldo_val_to_mvolts(val) * 1000;
  756. }
  757. static int wm8350_ldo_list_voltage(struct regulator_dev *rdev,
  758. unsigned selector)
  759. {
  760. if (selector > WM8350_LDO1_VSEL_MASK)
  761. return -EINVAL;
  762. return wm8350_ldo_val_to_mvolts(selector) * 1000;
  763. }
  764. int wm8350_dcdc_set_slot(struct wm8350 *wm8350, int dcdc, u16 start,
  765. u16 stop, u16 fault)
  766. {
  767. int slot_reg;
  768. u16 val;
  769. dev_dbg(wm8350->dev, "%s %d start %d stop %d\n",
  770. __func__, dcdc, start, stop);
  771. /* slot valid ? */
  772. if (start > 15 || stop > 15)
  773. return -EINVAL;
  774. switch (dcdc) {
  775. case WM8350_DCDC_1:
  776. slot_reg = WM8350_DCDC1_TIMEOUTS;
  777. break;
  778. case WM8350_DCDC_2:
  779. slot_reg = WM8350_DCDC2_TIMEOUTS;
  780. break;
  781. case WM8350_DCDC_3:
  782. slot_reg = WM8350_DCDC3_TIMEOUTS;
  783. break;
  784. case WM8350_DCDC_4:
  785. slot_reg = WM8350_DCDC4_TIMEOUTS;
  786. break;
  787. case WM8350_DCDC_5:
  788. slot_reg = WM8350_DCDC5_TIMEOUTS;
  789. break;
  790. case WM8350_DCDC_6:
  791. slot_reg = WM8350_DCDC6_TIMEOUTS;
  792. break;
  793. default:
  794. return -EINVAL;
  795. }
  796. val = wm8350_reg_read(wm8350, slot_reg) &
  797. ~(WM8350_DC1_ENSLOT_MASK | WM8350_DC1_SDSLOT_MASK |
  798. WM8350_DC1_ERRACT_MASK);
  799. wm8350_reg_write(wm8350, slot_reg,
  800. val | (start << WM8350_DC1_ENSLOT_SHIFT) |
  801. (stop << WM8350_DC1_SDSLOT_SHIFT) |
  802. (fault << WM8350_DC1_ERRACT_SHIFT));
  803. return 0;
  804. }
  805. EXPORT_SYMBOL_GPL(wm8350_dcdc_set_slot);
  806. int wm8350_ldo_set_slot(struct wm8350 *wm8350, int ldo, u16 start, u16 stop)
  807. {
  808. int slot_reg;
  809. u16 val;
  810. dev_dbg(wm8350->dev, "%s %d start %d stop %d\n",
  811. __func__, ldo, start, stop);
  812. /* slot valid ? */
  813. if (start > 15 || stop > 15)
  814. return -EINVAL;
  815. switch (ldo) {
  816. case WM8350_LDO_1:
  817. slot_reg = WM8350_LDO1_TIMEOUTS;
  818. break;
  819. case WM8350_LDO_2:
  820. slot_reg = WM8350_LDO2_TIMEOUTS;
  821. break;
  822. case WM8350_LDO_3:
  823. slot_reg = WM8350_LDO3_TIMEOUTS;
  824. break;
  825. case WM8350_LDO_4:
  826. slot_reg = WM8350_LDO4_TIMEOUTS;
  827. break;
  828. default:
  829. return -EINVAL;
  830. }
  831. val = wm8350_reg_read(wm8350, slot_reg) & ~WM8350_LDO1_SDSLOT_MASK;
  832. wm8350_reg_write(wm8350, slot_reg, val | ((start << 10) | (stop << 6)));
  833. return 0;
  834. }
  835. EXPORT_SYMBOL_GPL(wm8350_ldo_set_slot);
  836. int wm8350_dcdc25_set_mode(struct wm8350 *wm8350, int dcdc, u16 mode,
  837. u16 ilim, u16 ramp, u16 feedback)
  838. {
  839. u16 val;
  840. dev_dbg(wm8350->dev, "%s %d mode: %s %s\n", __func__, dcdc,
  841. mode ? "normal" : "boost", ilim ? "low" : "normal");
  842. switch (dcdc) {
  843. case WM8350_DCDC_2:
  844. val = wm8350_reg_read(wm8350, WM8350_DCDC2_CONTROL)
  845. & ~(WM8350_DC2_MODE_MASK | WM8350_DC2_ILIM_MASK |
  846. WM8350_DC2_RMP_MASK | WM8350_DC2_FBSRC_MASK);
  847. wm8350_reg_write(wm8350, WM8350_DCDC2_CONTROL, val |
  848. (mode << WM8350_DC2_MODE_SHIFT) |
  849. (ilim << WM8350_DC2_ILIM_SHIFT) |
  850. (ramp << WM8350_DC2_RMP_SHIFT) |
  851. (feedback << WM8350_DC2_FBSRC_SHIFT));
  852. break;
  853. case WM8350_DCDC_5:
  854. val = wm8350_reg_read(wm8350, WM8350_DCDC5_CONTROL)
  855. & ~(WM8350_DC5_MODE_MASK | WM8350_DC5_ILIM_MASK |
  856. WM8350_DC5_RMP_MASK | WM8350_DC5_FBSRC_MASK);
  857. wm8350_reg_write(wm8350, WM8350_DCDC5_CONTROL, val |
  858. (mode << WM8350_DC5_MODE_SHIFT) |
  859. (ilim << WM8350_DC5_ILIM_SHIFT) |
  860. (ramp << WM8350_DC5_RMP_SHIFT) |
  861. (feedback << WM8350_DC5_FBSRC_SHIFT));
  862. break;
  863. default:
  864. return -EINVAL;
  865. }
  866. return 0;
  867. }
  868. EXPORT_SYMBOL_GPL(wm8350_dcdc25_set_mode);
  869. static int wm8350_dcdc_enable(struct regulator_dev *rdev)
  870. {
  871. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  872. int dcdc = rdev_get_id(rdev);
  873. u16 shift;
  874. if (dcdc < WM8350_DCDC_1 || dcdc > WM8350_DCDC_6)
  875. return -EINVAL;
  876. shift = dcdc - WM8350_DCDC_1;
  877. wm8350_set_bits(wm8350, WM8350_DCDC_LDO_REQUESTED, 1 << shift);
  878. return 0;
  879. }
  880. static int wm8350_dcdc_disable(struct regulator_dev *rdev)
  881. {
  882. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  883. int dcdc = rdev_get_id(rdev);
  884. u16 shift;
  885. if (dcdc < WM8350_DCDC_1 || dcdc > WM8350_DCDC_6)
  886. return -EINVAL;
  887. shift = dcdc - WM8350_DCDC_1;
  888. wm8350_clear_bits(wm8350, WM8350_DCDC_LDO_REQUESTED, 1 << shift);
  889. return 0;
  890. }
  891. static int wm8350_ldo_enable(struct regulator_dev *rdev)
  892. {
  893. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  894. int ldo = rdev_get_id(rdev);
  895. u16 shift;
  896. if (ldo < WM8350_LDO_1 || ldo > WM8350_LDO_4)
  897. return -EINVAL;
  898. shift = (ldo - WM8350_LDO_1) + 8;
  899. wm8350_set_bits(wm8350, WM8350_DCDC_LDO_REQUESTED, 1 << shift);
  900. return 0;
  901. }
  902. static int wm8350_ldo_disable(struct regulator_dev *rdev)
  903. {
  904. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  905. int ldo = rdev_get_id(rdev);
  906. u16 shift;
  907. if (ldo < WM8350_LDO_1 || ldo > WM8350_LDO_4)
  908. return -EINVAL;
  909. shift = (ldo - WM8350_LDO_1) + 8;
  910. wm8350_clear_bits(wm8350, WM8350_DCDC_LDO_REQUESTED, 1 << shift);
  911. return 0;
  912. }
  913. static int force_continuous_enable(struct wm8350 *wm8350, int dcdc, int enable)
  914. {
  915. int reg = 0, ret;
  916. switch (dcdc) {
  917. case WM8350_DCDC_1:
  918. reg = WM8350_DCDC1_FORCE_PWM;
  919. break;
  920. case WM8350_DCDC_3:
  921. reg = WM8350_DCDC3_FORCE_PWM;
  922. break;
  923. case WM8350_DCDC_4:
  924. reg = WM8350_DCDC4_FORCE_PWM;
  925. break;
  926. case WM8350_DCDC_6:
  927. reg = WM8350_DCDC6_FORCE_PWM;
  928. break;
  929. default:
  930. return -EINVAL;
  931. }
  932. if (enable)
  933. ret = wm8350_set_bits(wm8350, reg,
  934. WM8350_DCDC1_FORCE_PWM_ENA);
  935. else
  936. ret = wm8350_clear_bits(wm8350, reg,
  937. WM8350_DCDC1_FORCE_PWM_ENA);
  938. return ret;
  939. }
  940. static int wm8350_dcdc_set_mode(struct regulator_dev *rdev, unsigned int mode)
  941. {
  942. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  943. int dcdc = rdev_get_id(rdev);
  944. u16 val;
  945. if (dcdc < WM8350_DCDC_1 || dcdc > WM8350_DCDC_6)
  946. return -EINVAL;
  947. if (dcdc == WM8350_DCDC_2 || dcdc == WM8350_DCDC_5)
  948. return -EINVAL;
  949. val = 1 << (dcdc - WM8350_DCDC_1);
  950. switch (mode) {
  951. case REGULATOR_MODE_FAST:
  952. /* force continuous mode */
  953. wm8350_set_bits(wm8350, WM8350_DCDC_ACTIVE_OPTIONS, val);
  954. wm8350_clear_bits(wm8350, WM8350_DCDC_SLEEP_OPTIONS, val);
  955. force_continuous_enable(wm8350, dcdc, 1);
  956. break;
  957. case REGULATOR_MODE_NORMAL:
  958. /* active / pulse skipping */
  959. wm8350_set_bits(wm8350, WM8350_DCDC_ACTIVE_OPTIONS, val);
  960. wm8350_clear_bits(wm8350, WM8350_DCDC_SLEEP_OPTIONS, val);
  961. force_continuous_enable(wm8350, dcdc, 0);
  962. break;
  963. case REGULATOR_MODE_IDLE:
  964. /* standby mode */
  965. force_continuous_enable(wm8350, dcdc, 0);
  966. wm8350_clear_bits(wm8350, WM8350_DCDC_SLEEP_OPTIONS, val);
  967. wm8350_clear_bits(wm8350, WM8350_DCDC_ACTIVE_OPTIONS, val);
  968. break;
  969. case REGULATOR_MODE_STANDBY:
  970. /* LDO mode */
  971. force_continuous_enable(wm8350, dcdc, 0);
  972. wm8350_set_bits(wm8350, WM8350_DCDC_SLEEP_OPTIONS, val);
  973. break;
  974. }
  975. return 0;
  976. }
  977. static unsigned int wm8350_dcdc_get_mode(struct regulator_dev *rdev)
  978. {
  979. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  980. int dcdc = rdev_get_id(rdev);
  981. u16 mask, sleep, active, force;
  982. int mode = REGULATOR_MODE_NORMAL;
  983. int reg;
  984. switch (dcdc) {
  985. case WM8350_DCDC_1:
  986. reg = WM8350_DCDC1_FORCE_PWM;
  987. break;
  988. case WM8350_DCDC_3:
  989. reg = WM8350_DCDC3_FORCE_PWM;
  990. break;
  991. case WM8350_DCDC_4:
  992. reg = WM8350_DCDC4_FORCE_PWM;
  993. break;
  994. case WM8350_DCDC_6:
  995. reg = WM8350_DCDC6_FORCE_PWM;
  996. break;
  997. default:
  998. return -EINVAL;
  999. }
  1000. mask = 1 << (dcdc - WM8350_DCDC_1);
  1001. active = wm8350_reg_read(wm8350, WM8350_DCDC_ACTIVE_OPTIONS) & mask;
  1002. force = wm8350_reg_read(wm8350, reg) & WM8350_DCDC1_FORCE_PWM_ENA;
  1003. sleep = wm8350_reg_read(wm8350, WM8350_DCDC_SLEEP_OPTIONS) & mask;
  1004. dev_dbg(wm8350->dev, "mask %x active %x sleep %x force %x",
  1005. mask, active, sleep, force);
  1006. if (active && !sleep) {
  1007. if (force)
  1008. mode = REGULATOR_MODE_FAST;
  1009. else
  1010. mode = REGULATOR_MODE_NORMAL;
  1011. } else if (!active && !sleep)
  1012. mode = REGULATOR_MODE_IDLE;
  1013. else if (sleep)
  1014. mode = REGULATOR_MODE_STANDBY;
  1015. return mode;
  1016. }
  1017. static unsigned int wm8350_ldo_get_mode(struct regulator_dev *rdev)
  1018. {
  1019. return REGULATOR_MODE_NORMAL;
  1020. }
  1021. struct wm8350_dcdc_efficiency {
  1022. int uA_load_min;
  1023. int uA_load_max;
  1024. unsigned int mode;
  1025. };
  1026. static const struct wm8350_dcdc_efficiency dcdc1_6_efficiency[] = {
  1027. {0, 10000, REGULATOR_MODE_STANDBY}, /* 0 - 10mA - LDO */
  1028. {10000, 100000, REGULATOR_MODE_IDLE}, /* 10mA - 100mA - Standby */
  1029. {100000, 1000000, REGULATOR_MODE_NORMAL}, /* > 100mA - Active */
  1030. {-1, -1, REGULATOR_MODE_NORMAL},
  1031. };
  1032. static const struct wm8350_dcdc_efficiency dcdc3_4_efficiency[] = {
  1033. {0, 10000, REGULATOR_MODE_STANDBY}, /* 0 - 10mA - LDO */
  1034. {10000, 100000, REGULATOR_MODE_IDLE}, /* 10mA - 100mA - Standby */
  1035. {100000, 800000, REGULATOR_MODE_NORMAL}, /* > 100mA - Active */
  1036. {-1, -1, REGULATOR_MODE_NORMAL},
  1037. };
  1038. static unsigned int get_mode(int uA, const struct wm8350_dcdc_efficiency *eff)
  1039. {
  1040. int i = 0;
  1041. while (eff[i].uA_load_min != -1) {
  1042. if (uA >= eff[i].uA_load_min && uA <= eff[i].uA_load_max)
  1043. return eff[i].mode;
  1044. }
  1045. return REGULATOR_MODE_NORMAL;
  1046. }
  1047. /* Query the regulator for it's most efficient mode @ uV,uA
  1048. * WM8350 regulator efficiency is pretty similar over
  1049. * different input and output uV.
  1050. */
  1051. static unsigned int wm8350_dcdc_get_optimum_mode(struct regulator_dev *rdev,
  1052. int input_uV, int output_uV,
  1053. int output_uA)
  1054. {
  1055. int dcdc = rdev_get_id(rdev), mode;
  1056. switch (dcdc) {
  1057. case WM8350_DCDC_1:
  1058. case WM8350_DCDC_6:
  1059. mode = get_mode(output_uA, dcdc1_6_efficiency);
  1060. break;
  1061. case WM8350_DCDC_3:
  1062. case WM8350_DCDC_4:
  1063. mode = get_mode(output_uA, dcdc3_4_efficiency);
  1064. break;
  1065. default:
  1066. mode = REGULATOR_MODE_NORMAL;
  1067. break;
  1068. }
  1069. return mode;
  1070. }
  1071. static int wm8350_dcdc_is_enabled(struct regulator_dev *rdev)
  1072. {
  1073. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  1074. int dcdc = rdev_get_id(rdev), shift;
  1075. if (dcdc < WM8350_DCDC_1 || dcdc > WM8350_DCDC_6)
  1076. return -EINVAL;
  1077. shift = dcdc - WM8350_DCDC_1;
  1078. return wm8350_reg_read(wm8350, WM8350_DCDC_LDO_REQUESTED)
  1079. & (1 << shift);
  1080. }
  1081. static int wm8350_ldo_is_enabled(struct regulator_dev *rdev)
  1082. {
  1083. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  1084. int ldo = rdev_get_id(rdev), shift;
  1085. if (ldo < WM8350_LDO_1 || ldo > WM8350_LDO_4)
  1086. return -EINVAL;
  1087. shift = (ldo - WM8350_LDO_1) + 8;
  1088. return wm8350_reg_read(wm8350, WM8350_DCDC_LDO_REQUESTED)
  1089. & (1 << shift);
  1090. }
  1091. static struct regulator_ops wm8350_dcdc_ops = {
  1092. .set_voltage = wm8350_dcdc_set_voltage,
  1093. .get_voltage = wm8350_dcdc_get_voltage,
  1094. .list_voltage = wm8350_dcdc_list_voltage,
  1095. .enable = wm8350_dcdc_enable,
  1096. .disable = wm8350_dcdc_disable,
  1097. .get_mode = wm8350_dcdc_get_mode,
  1098. .set_mode = wm8350_dcdc_set_mode,
  1099. .get_optimum_mode = wm8350_dcdc_get_optimum_mode,
  1100. .is_enabled = wm8350_dcdc_is_enabled,
  1101. .set_suspend_voltage = wm8350_dcdc_set_suspend_voltage,
  1102. .set_suspend_enable = wm8350_dcdc_set_suspend_enable,
  1103. .set_suspend_disable = wm8350_dcdc_set_suspend_disable,
  1104. .set_suspend_mode = wm8350_dcdc_set_suspend_mode,
  1105. };
  1106. static struct regulator_ops wm8350_dcdc2_5_ops = {
  1107. .enable = wm8350_dcdc_enable,
  1108. .disable = wm8350_dcdc_disable,
  1109. .is_enabled = wm8350_dcdc_is_enabled,
  1110. .set_suspend_enable = wm8350_dcdc25_set_suspend_enable,
  1111. .set_suspend_disable = wm8350_dcdc25_set_suspend_disable,
  1112. };
  1113. static struct regulator_ops wm8350_ldo_ops = {
  1114. .set_voltage = wm8350_ldo_set_voltage,
  1115. .get_voltage = wm8350_ldo_get_voltage,
  1116. .list_voltage = wm8350_ldo_list_voltage,
  1117. .enable = wm8350_ldo_enable,
  1118. .disable = wm8350_ldo_disable,
  1119. .is_enabled = wm8350_ldo_is_enabled,
  1120. .get_mode = wm8350_ldo_get_mode,
  1121. .set_suspend_voltage = wm8350_ldo_set_suspend_voltage,
  1122. .set_suspend_enable = wm8350_ldo_set_suspend_enable,
  1123. .set_suspend_disable = wm8350_ldo_set_suspend_disable,
  1124. };
  1125. static struct regulator_ops wm8350_isink_ops = {
  1126. .set_current_limit = wm8350_isink_set_current,
  1127. .get_current_limit = wm8350_isink_get_current,
  1128. .enable = wm8350_isink_enable,
  1129. .disable = wm8350_isink_disable,
  1130. .is_enabled = wm8350_isink_is_enabled,
  1131. .enable_time = wm8350_isink_enable_time,
  1132. };
  1133. static struct regulator_desc wm8350_reg[NUM_WM8350_REGULATORS] = {
  1134. {
  1135. .name = "DCDC1",
  1136. .id = WM8350_DCDC_1,
  1137. .ops = &wm8350_dcdc_ops,
  1138. .irq = WM8350_IRQ_UV_DC1,
  1139. .type = REGULATOR_VOLTAGE,
  1140. .n_voltages = WM8350_DCDC_MAX_VSEL + 1,
  1141. .owner = THIS_MODULE,
  1142. },
  1143. {
  1144. .name = "DCDC2",
  1145. .id = WM8350_DCDC_2,
  1146. .ops = &wm8350_dcdc2_5_ops,
  1147. .irq = WM8350_IRQ_UV_DC2,
  1148. .type = REGULATOR_VOLTAGE,
  1149. .owner = THIS_MODULE,
  1150. },
  1151. {
  1152. .name = "DCDC3",
  1153. .id = WM8350_DCDC_3,
  1154. .ops = &wm8350_dcdc_ops,
  1155. .irq = WM8350_IRQ_UV_DC3,
  1156. .type = REGULATOR_VOLTAGE,
  1157. .n_voltages = WM8350_DCDC_MAX_VSEL + 1,
  1158. .owner = THIS_MODULE,
  1159. },
  1160. {
  1161. .name = "DCDC4",
  1162. .id = WM8350_DCDC_4,
  1163. .ops = &wm8350_dcdc_ops,
  1164. .irq = WM8350_IRQ_UV_DC4,
  1165. .type = REGULATOR_VOLTAGE,
  1166. .n_voltages = WM8350_DCDC_MAX_VSEL + 1,
  1167. .owner = THIS_MODULE,
  1168. },
  1169. {
  1170. .name = "DCDC5",
  1171. .id = WM8350_DCDC_5,
  1172. .ops = &wm8350_dcdc2_5_ops,
  1173. .irq = WM8350_IRQ_UV_DC5,
  1174. .type = REGULATOR_VOLTAGE,
  1175. .owner = THIS_MODULE,
  1176. },
  1177. {
  1178. .name = "DCDC6",
  1179. .id = WM8350_DCDC_6,
  1180. .ops = &wm8350_dcdc_ops,
  1181. .irq = WM8350_IRQ_UV_DC6,
  1182. .type = REGULATOR_VOLTAGE,
  1183. .n_voltages = WM8350_DCDC_MAX_VSEL + 1,
  1184. .owner = THIS_MODULE,
  1185. },
  1186. {
  1187. .name = "LDO1",
  1188. .id = WM8350_LDO_1,
  1189. .ops = &wm8350_ldo_ops,
  1190. .irq = WM8350_IRQ_UV_LDO1,
  1191. .type = REGULATOR_VOLTAGE,
  1192. .n_voltages = WM8350_LDO1_VSEL_MASK + 1,
  1193. .owner = THIS_MODULE,
  1194. },
  1195. {
  1196. .name = "LDO2",
  1197. .id = WM8350_LDO_2,
  1198. .ops = &wm8350_ldo_ops,
  1199. .irq = WM8350_IRQ_UV_LDO2,
  1200. .type = REGULATOR_VOLTAGE,
  1201. .n_voltages = WM8350_LDO2_VSEL_MASK + 1,
  1202. .owner = THIS_MODULE,
  1203. },
  1204. {
  1205. .name = "LDO3",
  1206. .id = WM8350_LDO_3,
  1207. .ops = &wm8350_ldo_ops,
  1208. .irq = WM8350_IRQ_UV_LDO3,
  1209. .type = REGULATOR_VOLTAGE,
  1210. .n_voltages = WM8350_LDO3_VSEL_MASK + 1,
  1211. .owner = THIS_MODULE,
  1212. },
  1213. {
  1214. .name = "LDO4",
  1215. .id = WM8350_LDO_4,
  1216. .ops = &wm8350_ldo_ops,
  1217. .irq = WM8350_IRQ_UV_LDO4,
  1218. .type = REGULATOR_VOLTAGE,
  1219. .n_voltages = WM8350_LDO4_VSEL_MASK + 1,
  1220. .owner = THIS_MODULE,
  1221. },
  1222. {
  1223. .name = "ISINKA",
  1224. .id = WM8350_ISINK_A,
  1225. .ops = &wm8350_isink_ops,
  1226. .irq = WM8350_IRQ_CS1,
  1227. .type = REGULATOR_CURRENT,
  1228. .owner = THIS_MODULE,
  1229. },
  1230. {
  1231. .name = "ISINKB",
  1232. .id = WM8350_ISINK_B,
  1233. .ops = &wm8350_isink_ops,
  1234. .irq = WM8350_IRQ_CS2,
  1235. .type = REGULATOR_CURRENT,
  1236. .owner = THIS_MODULE,
  1237. },
  1238. };
  1239. static irqreturn_t pmic_uv_handler(int irq, void *data)
  1240. {
  1241. struct regulator_dev *rdev = (struct regulator_dev *)data;
  1242. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  1243. mutex_lock(&rdev->mutex);
  1244. if (irq == WM8350_IRQ_CS1 || irq == WM8350_IRQ_CS2)
  1245. regulator_notifier_call_chain(rdev,
  1246. REGULATOR_EVENT_REGULATION_OUT,
  1247. wm8350);
  1248. else
  1249. regulator_notifier_call_chain(rdev,
  1250. REGULATOR_EVENT_UNDER_VOLTAGE,
  1251. wm8350);
  1252. mutex_unlock(&rdev->mutex);
  1253. return IRQ_HANDLED;
  1254. }
  1255. static int wm8350_regulator_probe(struct platform_device *pdev)
  1256. {
  1257. struct wm8350 *wm8350 = dev_get_drvdata(&pdev->dev);
  1258. struct regulator_dev *rdev;
  1259. int ret;
  1260. u16 val;
  1261. if (pdev->id < WM8350_DCDC_1 || pdev->id > WM8350_ISINK_B)
  1262. return -ENODEV;
  1263. /* do any regulatior specific init */
  1264. switch (pdev->id) {
  1265. case WM8350_DCDC_1:
  1266. val = wm8350_reg_read(wm8350, WM8350_DCDC1_LOW_POWER);
  1267. wm8350->pmic.dcdc1_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  1268. break;
  1269. case WM8350_DCDC_3:
  1270. val = wm8350_reg_read(wm8350, WM8350_DCDC3_LOW_POWER);
  1271. wm8350->pmic.dcdc3_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  1272. break;
  1273. case WM8350_DCDC_4:
  1274. val = wm8350_reg_read(wm8350, WM8350_DCDC4_LOW_POWER);
  1275. wm8350->pmic.dcdc4_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  1276. break;
  1277. case WM8350_DCDC_6:
  1278. val = wm8350_reg_read(wm8350, WM8350_DCDC6_LOW_POWER);
  1279. wm8350->pmic.dcdc6_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  1280. break;
  1281. }
  1282. /* register regulator */
  1283. rdev = regulator_register(&wm8350_reg[pdev->id], &pdev->dev,
  1284. pdev->dev.platform_data,
  1285. dev_get_drvdata(&pdev->dev));
  1286. if (IS_ERR(rdev)) {
  1287. dev_err(&pdev->dev, "failed to register %s\n",
  1288. wm8350_reg[pdev->id].name);
  1289. return PTR_ERR(rdev);
  1290. }
  1291. /* register regulator IRQ */
  1292. ret = wm8350_register_irq(wm8350, wm8350_reg[pdev->id].irq,
  1293. pmic_uv_handler, 0, "UV", rdev);
  1294. if (ret < 0) {
  1295. regulator_unregister(rdev);
  1296. dev_err(&pdev->dev, "failed to register regulator %s IRQ\n",
  1297. wm8350_reg[pdev->id].name);
  1298. return ret;
  1299. }
  1300. return 0;
  1301. }
  1302. static int wm8350_regulator_remove(struct platform_device *pdev)
  1303. {
  1304. struct regulator_dev *rdev = platform_get_drvdata(pdev);
  1305. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  1306. wm8350_free_irq(wm8350, wm8350_reg[pdev->id].irq, rdev);
  1307. regulator_unregister(rdev);
  1308. return 0;
  1309. }
  1310. int wm8350_register_regulator(struct wm8350 *wm8350, int reg,
  1311. struct regulator_init_data *initdata)
  1312. {
  1313. struct platform_device *pdev;
  1314. int ret;
  1315. if (reg < 0 || reg >= NUM_WM8350_REGULATORS)
  1316. return -EINVAL;
  1317. if (wm8350->pmic.pdev[reg])
  1318. return -EBUSY;
  1319. if (reg >= WM8350_DCDC_1 && reg <= WM8350_DCDC_6 &&
  1320. reg > wm8350->pmic.max_dcdc)
  1321. return -ENODEV;
  1322. if (reg >= WM8350_ISINK_A && reg <= WM8350_ISINK_B &&
  1323. reg > wm8350->pmic.max_isink)
  1324. return -ENODEV;
  1325. pdev = platform_device_alloc("wm8350-regulator", reg);
  1326. if (!pdev)
  1327. return -ENOMEM;
  1328. wm8350->pmic.pdev[reg] = pdev;
  1329. initdata->driver_data = wm8350;
  1330. pdev->dev.platform_data = initdata;
  1331. pdev->dev.parent = wm8350->dev;
  1332. platform_set_drvdata(pdev, wm8350);
  1333. ret = platform_device_add(pdev);
  1334. if (ret != 0) {
  1335. dev_err(wm8350->dev, "Failed to register regulator %d: %d\n",
  1336. reg, ret);
  1337. platform_device_put(pdev);
  1338. wm8350->pmic.pdev[reg] = NULL;
  1339. }
  1340. return ret;
  1341. }
  1342. EXPORT_SYMBOL_GPL(wm8350_register_regulator);
  1343. /**
  1344. * wm8350_register_led - Register a WM8350 LED output
  1345. *
  1346. * @param wm8350 The WM8350 device to configure.
  1347. * @param lednum LED device index to create.
  1348. * @param dcdc The DCDC to use for the LED.
  1349. * @param isink The ISINK to use for the LED.
  1350. * @param pdata Configuration for the LED.
  1351. *
  1352. * The WM8350 supports the use of an ISINK together with a DCDC to
  1353. * provide a power-efficient LED driver. This function registers the
  1354. * regulators and instantiates the platform device for a LED. The
  1355. * operating modes for the LED regulators must be configured using
  1356. * wm8350_isink_set_flash(), wm8350_dcdc25_set_mode() and
  1357. * wm8350_dcdc_set_slot() prior to calling this function.
  1358. */
  1359. int wm8350_register_led(struct wm8350 *wm8350, int lednum, int dcdc, int isink,
  1360. struct wm8350_led_platform_data *pdata)
  1361. {
  1362. struct wm8350_led *led;
  1363. struct platform_device *pdev;
  1364. int ret;
  1365. if (lednum >= ARRAY_SIZE(wm8350->pmic.led) || lednum < 0) {
  1366. dev_err(wm8350->dev, "Invalid LED index %d\n", lednum);
  1367. return -ENODEV;
  1368. }
  1369. led = &wm8350->pmic.led[lednum];
  1370. if (led->pdev) {
  1371. dev_err(wm8350->dev, "LED %d already allocated\n", lednum);
  1372. return -EINVAL;
  1373. }
  1374. pdev = platform_device_alloc("wm8350-led", lednum);
  1375. if (pdev == NULL) {
  1376. dev_err(wm8350->dev, "Failed to allocate LED %d\n", lednum);
  1377. return -ENOMEM;
  1378. }
  1379. led->isink_consumer.dev = &pdev->dev;
  1380. led->isink_consumer.supply = "led_isink";
  1381. led->isink_init.num_consumer_supplies = 1;
  1382. led->isink_init.consumer_supplies = &led->isink_consumer;
  1383. led->isink_init.constraints.min_uA = 0;
  1384. led->isink_init.constraints.max_uA = pdata->max_uA;
  1385. led->isink_init.constraints.valid_ops_mask
  1386. = REGULATOR_CHANGE_CURRENT | REGULATOR_CHANGE_STATUS;
  1387. led->isink_init.constraints.valid_modes_mask = REGULATOR_MODE_NORMAL;
  1388. ret = wm8350_register_regulator(wm8350, isink, &led->isink_init);
  1389. if (ret != 0) {
  1390. platform_device_put(pdev);
  1391. return ret;
  1392. }
  1393. led->dcdc_consumer.dev = &pdev->dev;
  1394. led->dcdc_consumer.supply = "led_vcc";
  1395. led->dcdc_init.num_consumer_supplies = 1;
  1396. led->dcdc_init.consumer_supplies = &led->dcdc_consumer;
  1397. led->dcdc_init.constraints.valid_modes_mask = REGULATOR_MODE_NORMAL;
  1398. led->dcdc_init.constraints.valid_ops_mask = REGULATOR_CHANGE_STATUS;
  1399. ret = wm8350_register_regulator(wm8350, dcdc, &led->dcdc_init);
  1400. if (ret != 0) {
  1401. platform_device_put(pdev);
  1402. return ret;
  1403. }
  1404. switch (isink) {
  1405. case WM8350_ISINK_A:
  1406. wm8350->pmic.isink_A_dcdc = dcdc;
  1407. break;
  1408. case WM8350_ISINK_B:
  1409. wm8350->pmic.isink_B_dcdc = dcdc;
  1410. break;
  1411. }
  1412. pdev->dev.platform_data = pdata;
  1413. pdev->dev.parent = wm8350->dev;
  1414. ret = platform_device_add(pdev);
  1415. if (ret != 0) {
  1416. dev_err(wm8350->dev, "Failed to register LED %d: %d\n",
  1417. lednum, ret);
  1418. platform_device_put(pdev);
  1419. return ret;
  1420. }
  1421. led->pdev = pdev;
  1422. return 0;
  1423. }
  1424. EXPORT_SYMBOL_GPL(wm8350_register_led);
  1425. static struct platform_driver wm8350_regulator_driver = {
  1426. .probe = wm8350_regulator_probe,
  1427. .remove = wm8350_regulator_remove,
  1428. .driver = {
  1429. .name = "wm8350-regulator",
  1430. },
  1431. };
  1432. static int __init wm8350_regulator_init(void)
  1433. {
  1434. return platform_driver_register(&wm8350_regulator_driver);
  1435. }
  1436. subsys_initcall(wm8350_regulator_init);
  1437. static void __exit wm8350_regulator_exit(void)
  1438. {
  1439. platform_driver_unregister(&wm8350_regulator_driver);
  1440. }
  1441. module_exit(wm8350_regulator_exit);
  1442. /* Module information */
  1443. MODULE_AUTHOR("Liam Girdwood");
  1444. MODULE_DESCRIPTION("WM8350 voltage and current regulator driver");
  1445. MODULE_LICENSE("GPL");
  1446. MODULE_ALIAS("platform:wm8350-regulator");