omap2.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824
  1. /*
  2. * linux/drivers/mtd/onenand/omap2.c
  3. *
  4. * OneNAND driver for OMAP2 / OMAP3
  5. *
  6. * Copyright © 2005-2006 Nokia Corporation
  7. *
  8. * Author: Jarkko Lavinen <jarkko.lavinen@nokia.com> and Juha Yrjölä
  9. * IRQ and DMA support written by Timo Teras
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License version 2 as published by
  13. * the Free Software Foundation.
  14. *
  15. * This program is distributed in the hope that it will be useful, but WITHOUT
  16. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  17. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  18. * more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along with
  21. * this program; see the file COPYING. If not, write to the Free Software
  22. * Foundation, 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  23. *
  24. */
  25. #include <linux/device.h>
  26. #include <linux/module.h>
  27. #include <linux/init.h>
  28. #include <linux/mtd/mtd.h>
  29. #include <linux/mtd/onenand.h>
  30. #include <linux/mtd/partitions.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/delay.h>
  34. #include <linux/dma-mapping.h>
  35. #include <linux/io.h>
  36. #include <linux/slab.h>
  37. #include <asm/mach/flash.h>
  38. #include <plat/gpmc.h>
  39. #include <plat/onenand.h>
  40. #include <mach/gpio.h>
  41. #include <plat/dma.h>
  42. #include <plat/board.h>
  43. #define DRIVER_NAME "omap2-onenand"
  44. #define ONENAND_IO_SIZE SZ_128K
  45. #define ONENAND_BUFRAM_SIZE (1024 * 5)
  46. struct omap2_onenand {
  47. struct platform_device *pdev;
  48. int gpmc_cs;
  49. unsigned long phys_base;
  50. int gpio_irq;
  51. struct mtd_info mtd;
  52. struct mtd_partition *parts;
  53. struct onenand_chip onenand;
  54. struct completion irq_done;
  55. struct completion dma_done;
  56. int dma_channel;
  57. int freq;
  58. int (*setup)(void __iomem *base, int freq);
  59. };
  60. static void omap2_onenand_dma_cb(int lch, u16 ch_status, void *data)
  61. {
  62. struct omap2_onenand *c = data;
  63. complete(&c->dma_done);
  64. }
  65. static irqreturn_t omap2_onenand_interrupt(int irq, void *dev_id)
  66. {
  67. struct omap2_onenand *c = dev_id;
  68. complete(&c->irq_done);
  69. return IRQ_HANDLED;
  70. }
  71. static inline unsigned short read_reg(struct omap2_onenand *c, int reg)
  72. {
  73. return readw(c->onenand.base + reg);
  74. }
  75. static inline void write_reg(struct omap2_onenand *c, unsigned short value,
  76. int reg)
  77. {
  78. writew(value, c->onenand.base + reg);
  79. }
  80. static void wait_err(char *msg, int state, unsigned int ctrl, unsigned int intr)
  81. {
  82. printk(KERN_ERR "onenand_wait: %s! state %d ctrl 0x%04x intr 0x%04x\n",
  83. msg, state, ctrl, intr);
  84. }
  85. static void wait_warn(char *msg, int state, unsigned int ctrl,
  86. unsigned int intr)
  87. {
  88. printk(KERN_WARNING "onenand_wait: %s! state %d ctrl 0x%04x "
  89. "intr 0x%04x\n", msg, state, ctrl, intr);
  90. }
  91. static int omap2_onenand_wait(struct mtd_info *mtd, int state)
  92. {
  93. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  94. unsigned int intr = 0;
  95. unsigned int ctrl;
  96. unsigned long timeout;
  97. u32 syscfg;
  98. if (state == FL_RESETING || state == FL_PREPARING_ERASE ||
  99. state == FL_VERIFYING_ERASE) {
  100. int i = 21;
  101. unsigned int intr_flags = ONENAND_INT_MASTER;
  102. switch (state) {
  103. case FL_RESETING:
  104. intr_flags |= ONENAND_INT_RESET;
  105. break;
  106. case FL_PREPARING_ERASE:
  107. intr_flags |= ONENAND_INT_ERASE;
  108. break;
  109. case FL_VERIFYING_ERASE:
  110. i = 101;
  111. break;
  112. }
  113. while (--i) {
  114. udelay(1);
  115. intr = read_reg(c, ONENAND_REG_INTERRUPT);
  116. if (intr & ONENAND_INT_MASTER)
  117. break;
  118. }
  119. ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
  120. if (ctrl & ONENAND_CTRL_ERROR) {
  121. wait_err("controller error", state, ctrl, intr);
  122. return -EIO;
  123. }
  124. if ((intr & intr_flags) != intr_flags) {
  125. wait_err("timeout", state, ctrl, intr);
  126. return -EIO;
  127. }
  128. return 0;
  129. }
  130. if (state != FL_READING) {
  131. int result;
  132. /* Turn interrupts on */
  133. syscfg = read_reg(c, ONENAND_REG_SYS_CFG1);
  134. if (!(syscfg & ONENAND_SYS_CFG1_IOBE)) {
  135. syscfg |= ONENAND_SYS_CFG1_IOBE;
  136. write_reg(c, syscfg, ONENAND_REG_SYS_CFG1);
  137. if (cpu_is_omap34xx())
  138. /* Add a delay to let GPIO settle */
  139. syscfg = read_reg(c, ONENAND_REG_SYS_CFG1);
  140. }
  141. INIT_COMPLETION(c->irq_done);
  142. if (c->gpio_irq) {
  143. result = gpio_get_value(c->gpio_irq);
  144. if (result == -1) {
  145. ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
  146. intr = read_reg(c, ONENAND_REG_INTERRUPT);
  147. wait_err("gpio error", state, ctrl, intr);
  148. return -EIO;
  149. }
  150. } else
  151. result = 0;
  152. if (result == 0) {
  153. int retry_cnt = 0;
  154. retry:
  155. result = wait_for_completion_timeout(&c->irq_done,
  156. msecs_to_jiffies(20));
  157. if (result == 0) {
  158. /* Timeout after 20ms */
  159. ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
  160. if (ctrl & ONENAND_CTRL_ONGO) {
  161. /*
  162. * The operation seems to be still going
  163. * so give it some more time.
  164. */
  165. retry_cnt += 1;
  166. if (retry_cnt < 3)
  167. goto retry;
  168. intr = read_reg(c,
  169. ONENAND_REG_INTERRUPT);
  170. wait_err("timeout", state, ctrl, intr);
  171. return -EIO;
  172. }
  173. intr = read_reg(c, ONENAND_REG_INTERRUPT);
  174. if ((intr & ONENAND_INT_MASTER) == 0)
  175. wait_warn("timeout", state, ctrl, intr);
  176. }
  177. }
  178. } else {
  179. int retry_cnt = 0;
  180. /* Turn interrupts off */
  181. syscfg = read_reg(c, ONENAND_REG_SYS_CFG1);
  182. syscfg &= ~ONENAND_SYS_CFG1_IOBE;
  183. write_reg(c, syscfg, ONENAND_REG_SYS_CFG1);
  184. timeout = jiffies + msecs_to_jiffies(20);
  185. while (1) {
  186. if (time_before(jiffies, timeout)) {
  187. intr = read_reg(c, ONENAND_REG_INTERRUPT);
  188. if (intr & ONENAND_INT_MASTER)
  189. break;
  190. } else {
  191. /* Timeout after 20ms */
  192. ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
  193. if (ctrl & ONENAND_CTRL_ONGO) {
  194. /*
  195. * The operation seems to be still going
  196. * so give it some more time.
  197. */
  198. retry_cnt += 1;
  199. if (retry_cnt < 3) {
  200. timeout = jiffies +
  201. msecs_to_jiffies(20);
  202. continue;
  203. }
  204. }
  205. break;
  206. }
  207. }
  208. }
  209. intr = read_reg(c, ONENAND_REG_INTERRUPT);
  210. ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
  211. if (intr & ONENAND_INT_READ) {
  212. int ecc = read_reg(c, ONENAND_REG_ECC_STATUS);
  213. if (ecc) {
  214. unsigned int addr1, addr8;
  215. addr1 = read_reg(c, ONENAND_REG_START_ADDRESS1);
  216. addr8 = read_reg(c, ONENAND_REG_START_ADDRESS8);
  217. if (ecc & ONENAND_ECC_2BIT_ALL) {
  218. printk(KERN_ERR "onenand_wait: ECC error = "
  219. "0x%04x, addr1 %#x, addr8 %#x\n",
  220. ecc, addr1, addr8);
  221. mtd->ecc_stats.failed++;
  222. return -EBADMSG;
  223. } else if (ecc & ONENAND_ECC_1BIT_ALL) {
  224. printk(KERN_NOTICE "onenand_wait: correctable "
  225. "ECC error = 0x%04x, addr1 %#x, "
  226. "addr8 %#x\n", ecc, addr1, addr8);
  227. mtd->ecc_stats.corrected++;
  228. }
  229. }
  230. } else if (state == FL_READING) {
  231. wait_err("timeout", state, ctrl, intr);
  232. return -EIO;
  233. }
  234. if (ctrl & ONENAND_CTRL_ERROR) {
  235. wait_err("controller error", state, ctrl, intr);
  236. if (ctrl & ONENAND_CTRL_LOCK)
  237. printk(KERN_ERR "onenand_wait: "
  238. "Device is write protected!!!\n");
  239. return -EIO;
  240. }
  241. if (ctrl & 0xFE9F)
  242. wait_warn("unexpected controller status", state, ctrl, intr);
  243. return 0;
  244. }
  245. static inline int omap2_onenand_bufferram_offset(struct mtd_info *mtd, int area)
  246. {
  247. struct onenand_chip *this = mtd->priv;
  248. if (ONENAND_CURRENT_BUFFERRAM(this)) {
  249. if (area == ONENAND_DATARAM)
  250. return this->writesize;
  251. if (area == ONENAND_SPARERAM)
  252. return mtd->oobsize;
  253. }
  254. return 0;
  255. }
  256. #if defined(CONFIG_ARCH_OMAP3) || defined(MULTI_OMAP2)
  257. static int omap3_onenand_read_bufferram(struct mtd_info *mtd, int area,
  258. unsigned char *buffer, int offset,
  259. size_t count)
  260. {
  261. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  262. struct onenand_chip *this = mtd->priv;
  263. dma_addr_t dma_src, dma_dst;
  264. int bram_offset;
  265. unsigned long timeout;
  266. void *buf = (void *)buffer;
  267. size_t xtra;
  268. volatile unsigned *done;
  269. bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
  270. if (bram_offset & 3 || (size_t)buf & 3 || count < 384)
  271. goto out_copy;
  272. /* panic_write() may be in an interrupt context */
  273. if (in_interrupt() || oops_in_progress)
  274. goto out_copy;
  275. if (buf >= high_memory) {
  276. struct page *p1;
  277. if (((size_t)buf & PAGE_MASK) !=
  278. ((size_t)(buf + count - 1) & PAGE_MASK))
  279. goto out_copy;
  280. p1 = vmalloc_to_page(buf);
  281. if (!p1)
  282. goto out_copy;
  283. buf = page_address(p1) + ((size_t)buf & ~PAGE_MASK);
  284. }
  285. xtra = count & 3;
  286. if (xtra) {
  287. count -= xtra;
  288. memcpy(buf + count, this->base + bram_offset + count, xtra);
  289. }
  290. dma_src = c->phys_base + bram_offset;
  291. dma_dst = dma_map_single(&c->pdev->dev, buf, count, DMA_FROM_DEVICE);
  292. if (dma_mapping_error(&c->pdev->dev, dma_dst)) {
  293. dev_err(&c->pdev->dev,
  294. "Couldn't DMA map a %d byte buffer\n",
  295. count);
  296. goto out_copy;
  297. }
  298. omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S32,
  299. count >> 2, 1, 0, 0, 0);
  300. omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  301. dma_src, 0, 0);
  302. omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  303. dma_dst, 0, 0);
  304. INIT_COMPLETION(c->dma_done);
  305. omap_start_dma(c->dma_channel);
  306. timeout = jiffies + msecs_to_jiffies(20);
  307. done = &c->dma_done.done;
  308. while (time_before(jiffies, timeout))
  309. if (*done)
  310. break;
  311. dma_unmap_single(&c->pdev->dev, dma_dst, count, DMA_FROM_DEVICE);
  312. if (!*done) {
  313. dev_err(&c->pdev->dev, "timeout waiting for DMA\n");
  314. goto out_copy;
  315. }
  316. return 0;
  317. out_copy:
  318. memcpy(buf, this->base + bram_offset, count);
  319. return 0;
  320. }
  321. static int omap3_onenand_write_bufferram(struct mtd_info *mtd, int area,
  322. const unsigned char *buffer,
  323. int offset, size_t count)
  324. {
  325. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  326. struct onenand_chip *this = mtd->priv;
  327. dma_addr_t dma_src, dma_dst;
  328. int bram_offset;
  329. unsigned long timeout;
  330. void *buf = (void *)buffer;
  331. volatile unsigned *done;
  332. bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
  333. if (bram_offset & 3 || (size_t)buf & 3 || count < 384)
  334. goto out_copy;
  335. /* panic_write() may be in an interrupt context */
  336. if (in_interrupt() || oops_in_progress)
  337. goto out_copy;
  338. if (buf >= high_memory) {
  339. struct page *p1;
  340. if (((size_t)buf & PAGE_MASK) !=
  341. ((size_t)(buf + count - 1) & PAGE_MASK))
  342. goto out_copy;
  343. p1 = vmalloc_to_page(buf);
  344. if (!p1)
  345. goto out_copy;
  346. buf = page_address(p1) + ((size_t)buf & ~PAGE_MASK);
  347. }
  348. dma_src = dma_map_single(&c->pdev->dev, buf, count, DMA_TO_DEVICE);
  349. dma_dst = c->phys_base + bram_offset;
  350. if (dma_mapping_error(&c->pdev->dev, dma_src)) {
  351. dev_err(&c->pdev->dev,
  352. "Couldn't DMA map a %d byte buffer\n",
  353. count);
  354. return -1;
  355. }
  356. omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S32,
  357. count >> 2, 1, 0, 0, 0);
  358. omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  359. dma_src, 0, 0);
  360. omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  361. dma_dst, 0, 0);
  362. INIT_COMPLETION(c->dma_done);
  363. omap_start_dma(c->dma_channel);
  364. timeout = jiffies + msecs_to_jiffies(20);
  365. done = &c->dma_done.done;
  366. while (time_before(jiffies, timeout))
  367. if (*done)
  368. break;
  369. dma_unmap_single(&c->pdev->dev, dma_src, count, DMA_TO_DEVICE);
  370. if (!*done) {
  371. dev_err(&c->pdev->dev, "timeout waiting for DMA\n");
  372. goto out_copy;
  373. }
  374. return 0;
  375. out_copy:
  376. memcpy(this->base + bram_offset, buf, count);
  377. return 0;
  378. }
  379. #else
  380. int omap3_onenand_read_bufferram(struct mtd_info *mtd, int area,
  381. unsigned char *buffer, int offset,
  382. size_t count);
  383. int omap3_onenand_write_bufferram(struct mtd_info *mtd, int area,
  384. const unsigned char *buffer,
  385. int offset, size_t count);
  386. #endif
  387. #if defined(CONFIG_ARCH_OMAP2) || defined(MULTI_OMAP2)
  388. static int omap2_onenand_read_bufferram(struct mtd_info *mtd, int area,
  389. unsigned char *buffer, int offset,
  390. size_t count)
  391. {
  392. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  393. struct onenand_chip *this = mtd->priv;
  394. dma_addr_t dma_src, dma_dst;
  395. int bram_offset;
  396. bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
  397. /* DMA is not used. Revisit PM requirements before enabling it. */
  398. if (1 || (c->dma_channel < 0) ||
  399. ((void *) buffer >= (void *) high_memory) || (bram_offset & 3) ||
  400. (((unsigned int) buffer) & 3) || (count < 1024) || (count & 3)) {
  401. memcpy(buffer, (__force void *)(this->base + bram_offset),
  402. count);
  403. return 0;
  404. }
  405. dma_src = c->phys_base + bram_offset;
  406. dma_dst = dma_map_single(&c->pdev->dev, buffer, count,
  407. DMA_FROM_DEVICE);
  408. if (dma_mapping_error(&c->pdev->dev, dma_dst)) {
  409. dev_err(&c->pdev->dev,
  410. "Couldn't DMA map a %d byte buffer\n",
  411. count);
  412. return -1;
  413. }
  414. omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S32,
  415. count / 4, 1, 0, 0, 0);
  416. omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  417. dma_src, 0, 0);
  418. omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  419. dma_dst, 0, 0);
  420. INIT_COMPLETION(c->dma_done);
  421. omap_start_dma(c->dma_channel);
  422. wait_for_completion(&c->dma_done);
  423. dma_unmap_single(&c->pdev->dev, dma_dst, count, DMA_FROM_DEVICE);
  424. return 0;
  425. }
  426. static int omap2_onenand_write_bufferram(struct mtd_info *mtd, int area,
  427. const unsigned char *buffer,
  428. int offset, size_t count)
  429. {
  430. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  431. struct onenand_chip *this = mtd->priv;
  432. dma_addr_t dma_src, dma_dst;
  433. int bram_offset;
  434. bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
  435. /* DMA is not used. Revisit PM requirements before enabling it. */
  436. if (1 || (c->dma_channel < 0) ||
  437. ((void *) buffer >= (void *) high_memory) || (bram_offset & 3) ||
  438. (((unsigned int) buffer) & 3) || (count < 1024) || (count & 3)) {
  439. memcpy((__force void *)(this->base + bram_offset), buffer,
  440. count);
  441. return 0;
  442. }
  443. dma_src = dma_map_single(&c->pdev->dev, (void *) buffer, count,
  444. DMA_TO_DEVICE);
  445. dma_dst = c->phys_base + bram_offset;
  446. if (dma_mapping_error(&c->pdev->dev, dma_src)) {
  447. dev_err(&c->pdev->dev,
  448. "Couldn't DMA map a %d byte buffer\n",
  449. count);
  450. return -1;
  451. }
  452. omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S16,
  453. count / 2, 1, 0, 0, 0);
  454. omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  455. dma_src, 0, 0);
  456. omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  457. dma_dst, 0, 0);
  458. INIT_COMPLETION(c->dma_done);
  459. omap_start_dma(c->dma_channel);
  460. wait_for_completion(&c->dma_done);
  461. dma_unmap_single(&c->pdev->dev, dma_src, count, DMA_TO_DEVICE);
  462. return 0;
  463. }
  464. #else
  465. int omap2_onenand_read_bufferram(struct mtd_info *mtd, int area,
  466. unsigned char *buffer, int offset,
  467. size_t count);
  468. int omap2_onenand_write_bufferram(struct mtd_info *mtd, int area,
  469. const unsigned char *buffer,
  470. int offset, size_t count);
  471. #endif
  472. static struct platform_driver omap2_onenand_driver;
  473. static int __adjust_timing(struct device *dev, void *data)
  474. {
  475. int ret = 0;
  476. struct omap2_onenand *c;
  477. c = dev_get_drvdata(dev);
  478. BUG_ON(c->setup == NULL);
  479. /* DMA is not in use so this is all that is needed */
  480. /* Revisit for OMAP3! */
  481. ret = c->setup(c->onenand.base, c->freq);
  482. return ret;
  483. }
  484. int omap2_onenand_rephase(void)
  485. {
  486. return driver_for_each_device(&omap2_onenand_driver.driver, NULL,
  487. NULL, __adjust_timing);
  488. }
  489. static void omap2_onenand_shutdown(struct platform_device *pdev)
  490. {
  491. struct omap2_onenand *c = dev_get_drvdata(&pdev->dev);
  492. /* With certain content in the buffer RAM, the OMAP boot ROM code
  493. * can recognize the flash chip incorrectly. Zero it out before
  494. * soft reset.
  495. */
  496. memset((__force void *)c->onenand.base, 0, ONENAND_BUFRAM_SIZE);
  497. }
  498. static int __devinit omap2_onenand_probe(struct platform_device *pdev)
  499. {
  500. struct omap_onenand_platform_data *pdata;
  501. struct omap2_onenand *c;
  502. int r;
  503. pdata = pdev->dev.platform_data;
  504. if (pdata == NULL) {
  505. dev_err(&pdev->dev, "platform data missing\n");
  506. return -ENODEV;
  507. }
  508. c = kzalloc(sizeof(struct omap2_onenand), GFP_KERNEL);
  509. if (!c)
  510. return -ENOMEM;
  511. init_completion(&c->irq_done);
  512. init_completion(&c->dma_done);
  513. c->gpmc_cs = pdata->cs;
  514. c->gpio_irq = pdata->gpio_irq;
  515. c->dma_channel = pdata->dma_channel;
  516. if (c->dma_channel < 0) {
  517. /* if -1, don't use DMA */
  518. c->gpio_irq = 0;
  519. }
  520. r = gpmc_cs_request(c->gpmc_cs, ONENAND_IO_SIZE, &c->phys_base);
  521. if (r < 0) {
  522. dev_err(&pdev->dev, "Cannot request GPMC CS\n");
  523. goto err_kfree;
  524. }
  525. if (request_mem_region(c->phys_base, ONENAND_IO_SIZE,
  526. pdev->dev.driver->name) == NULL) {
  527. dev_err(&pdev->dev, "Cannot reserve memory region at 0x%08lx, "
  528. "size: 0x%x\n", c->phys_base, ONENAND_IO_SIZE);
  529. r = -EBUSY;
  530. goto err_free_cs;
  531. }
  532. c->onenand.base = ioremap(c->phys_base, ONENAND_IO_SIZE);
  533. if (c->onenand.base == NULL) {
  534. r = -ENOMEM;
  535. goto err_release_mem_region;
  536. }
  537. if (pdata->onenand_setup != NULL) {
  538. r = pdata->onenand_setup(c->onenand.base, c->freq);
  539. if (r < 0) {
  540. dev_err(&pdev->dev, "Onenand platform setup failed: "
  541. "%d\n", r);
  542. goto err_iounmap;
  543. }
  544. c->setup = pdata->onenand_setup;
  545. }
  546. if (c->gpio_irq) {
  547. if ((r = gpio_request(c->gpio_irq, "OneNAND irq")) < 0) {
  548. dev_err(&pdev->dev, "Failed to request GPIO%d for "
  549. "OneNAND\n", c->gpio_irq);
  550. goto err_iounmap;
  551. }
  552. gpio_direction_input(c->gpio_irq);
  553. if ((r = request_irq(gpio_to_irq(c->gpio_irq),
  554. omap2_onenand_interrupt, IRQF_TRIGGER_RISING,
  555. pdev->dev.driver->name, c)) < 0)
  556. goto err_release_gpio;
  557. }
  558. if (c->dma_channel >= 0) {
  559. r = omap_request_dma(0, pdev->dev.driver->name,
  560. omap2_onenand_dma_cb, (void *) c,
  561. &c->dma_channel);
  562. if (r == 0) {
  563. omap_set_dma_write_mode(c->dma_channel,
  564. OMAP_DMA_WRITE_NON_POSTED);
  565. omap_set_dma_src_data_pack(c->dma_channel, 1);
  566. omap_set_dma_src_burst_mode(c->dma_channel,
  567. OMAP_DMA_DATA_BURST_8);
  568. omap_set_dma_dest_data_pack(c->dma_channel, 1);
  569. omap_set_dma_dest_burst_mode(c->dma_channel,
  570. OMAP_DMA_DATA_BURST_8);
  571. } else {
  572. dev_info(&pdev->dev,
  573. "failed to allocate DMA for OneNAND, "
  574. "using PIO instead\n");
  575. c->dma_channel = -1;
  576. }
  577. }
  578. dev_info(&pdev->dev, "initializing on CS%d, phys base 0x%08lx, virtual "
  579. "base %p\n", c->gpmc_cs, c->phys_base,
  580. c->onenand.base);
  581. c->pdev = pdev;
  582. c->mtd.name = dev_name(&pdev->dev);
  583. c->mtd.priv = &c->onenand;
  584. c->mtd.owner = THIS_MODULE;
  585. c->mtd.dev.parent = &pdev->dev;
  586. if (c->dma_channel >= 0) {
  587. struct onenand_chip *this = &c->onenand;
  588. this->wait = omap2_onenand_wait;
  589. if (cpu_is_omap34xx()) {
  590. this->read_bufferram = omap3_onenand_read_bufferram;
  591. this->write_bufferram = omap3_onenand_write_bufferram;
  592. } else {
  593. this->read_bufferram = omap2_onenand_read_bufferram;
  594. this->write_bufferram = omap2_onenand_write_bufferram;
  595. }
  596. }
  597. if ((r = onenand_scan(&c->mtd, 1)) < 0)
  598. goto err_release_dma;
  599. switch ((c->onenand.version_id >> 4) & 0xf) {
  600. case 0:
  601. c->freq = 40;
  602. break;
  603. case 1:
  604. c->freq = 54;
  605. break;
  606. case 2:
  607. c->freq = 66;
  608. break;
  609. case 3:
  610. c->freq = 83;
  611. break;
  612. case 4:
  613. c->freq = 104;
  614. break;
  615. }
  616. #ifdef CONFIG_MTD_PARTITIONS
  617. if (pdata->parts != NULL)
  618. r = add_mtd_partitions(&c->mtd, pdata->parts,
  619. pdata->nr_parts);
  620. else
  621. #endif
  622. r = add_mtd_device(&c->mtd);
  623. if (r < 0)
  624. goto err_release_onenand;
  625. platform_set_drvdata(pdev, c);
  626. return 0;
  627. err_release_onenand:
  628. onenand_release(&c->mtd);
  629. err_release_dma:
  630. if (c->dma_channel != -1)
  631. omap_free_dma(c->dma_channel);
  632. if (c->gpio_irq)
  633. free_irq(gpio_to_irq(c->gpio_irq), c);
  634. err_release_gpio:
  635. if (c->gpio_irq)
  636. gpio_free(c->gpio_irq);
  637. err_iounmap:
  638. iounmap(c->onenand.base);
  639. err_release_mem_region:
  640. release_mem_region(c->phys_base, ONENAND_IO_SIZE);
  641. err_free_cs:
  642. gpmc_cs_free(c->gpmc_cs);
  643. err_kfree:
  644. kfree(c);
  645. return r;
  646. }
  647. static int __devexit omap2_onenand_remove(struct platform_device *pdev)
  648. {
  649. struct omap2_onenand *c = dev_get_drvdata(&pdev->dev);
  650. BUG_ON(c == NULL);
  651. #ifdef CONFIG_MTD_PARTITIONS
  652. if (c->parts)
  653. del_mtd_partitions(&c->mtd);
  654. else
  655. del_mtd_device(&c->mtd);
  656. #else
  657. del_mtd_device(&c->mtd);
  658. #endif
  659. onenand_release(&c->mtd);
  660. if (c->dma_channel != -1)
  661. omap_free_dma(c->dma_channel);
  662. omap2_onenand_shutdown(pdev);
  663. platform_set_drvdata(pdev, NULL);
  664. if (c->gpio_irq) {
  665. free_irq(gpio_to_irq(c->gpio_irq), c);
  666. gpio_free(c->gpio_irq);
  667. }
  668. iounmap(c->onenand.base);
  669. release_mem_region(c->phys_base, ONENAND_IO_SIZE);
  670. gpmc_cs_free(c->gpmc_cs);
  671. kfree(c);
  672. return 0;
  673. }
  674. static struct platform_driver omap2_onenand_driver = {
  675. .probe = omap2_onenand_probe,
  676. .remove = __devexit_p(omap2_onenand_remove),
  677. .shutdown = omap2_onenand_shutdown,
  678. .driver = {
  679. .name = DRIVER_NAME,
  680. .owner = THIS_MODULE,
  681. },
  682. };
  683. static int __init omap2_onenand_init(void)
  684. {
  685. printk(KERN_INFO "OneNAND driver initializing\n");
  686. return platform_driver_register(&omap2_onenand_driver);
  687. }
  688. static void __exit omap2_onenand_exit(void)
  689. {
  690. platform_driver_unregister(&omap2_onenand_driver);
  691. }
  692. module_init(omap2_onenand_init);
  693. module_exit(omap2_onenand_exit);
  694. MODULE_ALIAS(DRIVER_NAME);
  695. MODULE_LICENSE("GPL");
  696. MODULE_AUTHOR("Jarkko Lavinen <jarkko.lavinen@nokia.com>");
  697. MODULE_DESCRIPTION("Glue layer for OneNAND flash on OMAP2 / OMAP3");