sdhci.h 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330
  1. /*
  2. * linux/drivers/mmc/host/sdhci.h - Secure Digital Host Controller Interface driver
  3. *
  4. * Header file for Host Controller registers and I/O accessors.
  5. *
  6. * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or (at
  11. * your option) any later version.
  12. */
  13. #ifndef __SDHCI_HW_H
  14. #define __SDHCI_HW_H
  15. #include <linux/scatterlist.h>
  16. #include <linux/compiler.h>
  17. #include <linux/types.h>
  18. #include <linux/io.h>
  19. #include <linux/mmc/sdhci.h>
  20. /*
  21. * Controller registers
  22. */
  23. #define SDHCI_DMA_ADDRESS 0x00
  24. #define SDHCI_BLOCK_SIZE 0x04
  25. #define SDHCI_MAKE_BLKSZ(dma, blksz) (((dma & 0x7) << 12) | (blksz & 0xFFF))
  26. #define SDHCI_BLOCK_COUNT 0x06
  27. #define SDHCI_ARGUMENT 0x08
  28. #define SDHCI_TRANSFER_MODE 0x0C
  29. #define SDHCI_TRNS_DMA 0x01
  30. #define SDHCI_TRNS_BLK_CNT_EN 0x02
  31. #define SDHCI_TRNS_ACMD12 0x04
  32. #define SDHCI_TRNS_READ 0x10
  33. #define SDHCI_TRNS_MULTI 0x20
  34. #define SDHCI_COMMAND 0x0E
  35. #define SDHCI_CMD_RESP_MASK 0x03
  36. #define SDHCI_CMD_CRC 0x08
  37. #define SDHCI_CMD_INDEX 0x10
  38. #define SDHCI_CMD_DATA 0x20
  39. #define SDHCI_CMD_RESP_NONE 0x00
  40. #define SDHCI_CMD_RESP_LONG 0x01
  41. #define SDHCI_CMD_RESP_SHORT 0x02
  42. #define SDHCI_CMD_RESP_SHORT_BUSY 0x03
  43. #define SDHCI_MAKE_CMD(c, f) (((c & 0xff) << 8) | (f & 0xff))
  44. #define SDHCI_GET_CMD(c) ((c>>8) & 0x3f)
  45. #define SDHCI_RESPONSE 0x10
  46. #define SDHCI_BUFFER 0x20
  47. #define SDHCI_PRESENT_STATE 0x24
  48. #define SDHCI_CMD_INHIBIT 0x00000001
  49. #define SDHCI_DATA_INHIBIT 0x00000002
  50. #define SDHCI_DOING_WRITE 0x00000100
  51. #define SDHCI_DOING_READ 0x00000200
  52. #define SDHCI_SPACE_AVAILABLE 0x00000400
  53. #define SDHCI_DATA_AVAILABLE 0x00000800
  54. #define SDHCI_CARD_PRESENT 0x00010000
  55. #define SDHCI_WRITE_PROTECT 0x00080000
  56. #define SDHCI_HOST_CONTROL 0x28
  57. #define SDHCI_CTRL_LED 0x01
  58. #define SDHCI_CTRL_4BITBUS 0x02
  59. #define SDHCI_CTRL_HISPD 0x04
  60. #define SDHCI_CTRL_DMA_MASK 0x18
  61. #define SDHCI_CTRL_SDMA 0x00
  62. #define SDHCI_CTRL_ADMA1 0x08
  63. #define SDHCI_CTRL_ADMA32 0x10
  64. #define SDHCI_CTRL_ADMA64 0x18
  65. #define SDHCI_CTRL_8BITBUS 0x20
  66. #define SDHCI_POWER_CONTROL 0x29
  67. #define SDHCI_POWER_ON 0x01
  68. #define SDHCI_POWER_180 0x0A
  69. #define SDHCI_POWER_300 0x0C
  70. #define SDHCI_POWER_330 0x0E
  71. #define SDHCI_BLOCK_GAP_CONTROL 0x2A
  72. #define SDHCI_WAKE_UP_CONTROL 0x2B
  73. #define SDHCI_WAKE_ON_INT 0x01
  74. #define SDHCI_WAKE_ON_INSERT 0x02
  75. #define SDHCI_WAKE_ON_REMOVE 0x04
  76. #define SDHCI_CLOCK_CONTROL 0x2C
  77. #define SDHCI_DIVIDER_SHIFT 8
  78. #define SDHCI_DIVIDER_HI_SHIFT 6
  79. #define SDHCI_DIV_MASK 0xFF
  80. #define SDHCI_DIV_MASK_LEN 8
  81. #define SDHCI_DIV_HI_MASK 0x300
  82. #define SDHCI_CLOCK_CARD_EN 0x0004
  83. #define SDHCI_CLOCK_INT_STABLE 0x0002
  84. #define SDHCI_CLOCK_INT_EN 0x0001
  85. #define SDHCI_TIMEOUT_CONTROL 0x2E
  86. #define SDHCI_SOFTWARE_RESET 0x2F
  87. #define SDHCI_RESET_ALL 0x01
  88. #define SDHCI_RESET_CMD 0x02
  89. #define SDHCI_RESET_DATA 0x04
  90. #define SDHCI_INT_STATUS 0x30
  91. #define SDHCI_INT_ENABLE 0x34
  92. #define SDHCI_SIGNAL_ENABLE 0x38
  93. #define SDHCI_INT_RESPONSE 0x00000001
  94. #define SDHCI_INT_DATA_END 0x00000002
  95. #define SDHCI_INT_DMA_END 0x00000008
  96. #define SDHCI_INT_SPACE_AVAIL 0x00000010
  97. #define SDHCI_INT_DATA_AVAIL 0x00000020
  98. #define SDHCI_INT_CARD_INSERT 0x00000040
  99. #define SDHCI_INT_CARD_REMOVE 0x00000080
  100. #define SDHCI_INT_CARD_INT 0x00000100
  101. #define SDHCI_INT_ERROR 0x00008000
  102. #define SDHCI_INT_TIMEOUT 0x00010000
  103. #define SDHCI_INT_CRC 0x00020000
  104. #define SDHCI_INT_END_BIT 0x00040000
  105. #define SDHCI_INT_INDEX 0x00080000
  106. #define SDHCI_INT_DATA_TIMEOUT 0x00100000
  107. #define SDHCI_INT_DATA_CRC 0x00200000
  108. #define SDHCI_INT_DATA_END_BIT 0x00400000
  109. #define SDHCI_INT_BUS_POWER 0x00800000
  110. #define SDHCI_INT_ACMD12ERR 0x01000000
  111. #define SDHCI_INT_ADMA_ERROR 0x02000000
  112. #define SDHCI_INT_NORMAL_MASK 0x00007FFF
  113. #define SDHCI_INT_ERROR_MASK 0xFFFF8000
  114. #define SDHCI_INT_CMD_MASK (SDHCI_INT_RESPONSE | SDHCI_INT_TIMEOUT | \
  115. SDHCI_INT_CRC | SDHCI_INT_END_BIT | SDHCI_INT_INDEX)
  116. #define SDHCI_INT_DATA_MASK (SDHCI_INT_DATA_END | SDHCI_INT_DMA_END | \
  117. SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL | \
  118. SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_DATA_CRC | \
  119. SDHCI_INT_DATA_END_BIT | SDHCI_INT_ADMA_ERROR)
  120. #define SDHCI_INT_ALL_MASK ((unsigned int)-1)
  121. #define SDHCI_ACMD12_ERR 0x3C
  122. /* 3E-3F reserved */
  123. #define SDHCI_CAPABILITIES 0x40
  124. #define SDHCI_TIMEOUT_CLK_MASK 0x0000003F
  125. #define SDHCI_TIMEOUT_CLK_SHIFT 0
  126. #define SDHCI_TIMEOUT_CLK_UNIT 0x00000080
  127. #define SDHCI_CLOCK_BASE_MASK 0x00003F00
  128. #define SDHCI_CLOCK_V3_BASE_MASK 0x0000FF00
  129. #define SDHCI_CLOCK_BASE_SHIFT 8
  130. #define SDHCI_MAX_BLOCK_MASK 0x00030000
  131. #define SDHCI_MAX_BLOCK_SHIFT 16
  132. #define SDHCI_CAN_DO_8BIT 0x00040000
  133. #define SDHCI_CAN_DO_ADMA2 0x00080000
  134. #define SDHCI_CAN_DO_ADMA1 0x00100000
  135. #define SDHCI_CAN_DO_HISPD 0x00200000
  136. #define SDHCI_CAN_DO_SDMA 0x00400000
  137. #define SDHCI_CAN_VDD_330 0x01000000
  138. #define SDHCI_CAN_VDD_300 0x02000000
  139. #define SDHCI_CAN_VDD_180 0x04000000
  140. #define SDHCI_CAN_64BIT 0x10000000
  141. #define SDHCI_CAPABILITIES_1 0x44
  142. #define SDHCI_MAX_CURRENT 0x48
  143. /* 4C-4F reserved for more max current */
  144. #define SDHCI_SET_ACMD12_ERROR 0x50
  145. #define SDHCI_SET_INT_ERROR 0x52
  146. #define SDHCI_ADMA_ERROR 0x54
  147. /* 55-57 reserved */
  148. #define SDHCI_ADMA_ADDRESS 0x58
  149. /* 60-FB reserved */
  150. #define SDHCI_SLOT_INT_STATUS 0xFC
  151. #define SDHCI_HOST_VERSION 0xFE
  152. #define SDHCI_VENDOR_VER_MASK 0xFF00
  153. #define SDHCI_VENDOR_VER_SHIFT 8
  154. #define SDHCI_SPEC_VER_MASK 0x00FF
  155. #define SDHCI_SPEC_VER_SHIFT 0
  156. #define SDHCI_SPEC_100 0
  157. #define SDHCI_SPEC_200 1
  158. #define SDHCI_SPEC_300 2
  159. /*
  160. * End of controller registers.
  161. */
  162. #define SDHCI_MAX_DIV_SPEC_200 256
  163. #define SDHCI_MAX_DIV_SPEC_300 2046
  164. struct sdhci_ops {
  165. #ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
  166. u32 (*read_l)(struct sdhci_host *host, int reg);
  167. u16 (*read_w)(struct sdhci_host *host, int reg);
  168. u8 (*read_b)(struct sdhci_host *host, int reg);
  169. void (*write_l)(struct sdhci_host *host, u32 val, int reg);
  170. void (*write_w)(struct sdhci_host *host, u16 val, int reg);
  171. void (*write_b)(struct sdhci_host *host, u8 val, int reg);
  172. #endif
  173. void (*set_clock)(struct sdhci_host *host, unsigned int clock);
  174. int (*enable_dma)(struct sdhci_host *host);
  175. unsigned int (*get_max_clock)(struct sdhci_host *host);
  176. unsigned int (*get_min_clock)(struct sdhci_host *host);
  177. unsigned int (*get_timeout_clock)(struct sdhci_host *host);
  178. int (*platform_8bit_width)(struct sdhci_host *host,
  179. int width);
  180. void (*platform_send_init_74_clocks)(struct sdhci_host *host,
  181. u8 power_mode);
  182. unsigned int (*get_ro)(struct sdhci_host *host);
  183. };
  184. #ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
  185. static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
  186. {
  187. if (unlikely(host->ops->write_l))
  188. host->ops->write_l(host, val, reg);
  189. else
  190. writel(val, host->ioaddr + reg);
  191. }
  192. static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
  193. {
  194. if (unlikely(host->ops->write_w))
  195. host->ops->write_w(host, val, reg);
  196. else
  197. writew(val, host->ioaddr + reg);
  198. }
  199. static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
  200. {
  201. if (unlikely(host->ops->write_b))
  202. host->ops->write_b(host, val, reg);
  203. else
  204. writeb(val, host->ioaddr + reg);
  205. }
  206. static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
  207. {
  208. if (unlikely(host->ops->read_l))
  209. return host->ops->read_l(host, reg);
  210. else
  211. return readl(host->ioaddr + reg);
  212. }
  213. static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
  214. {
  215. if (unlikely(host->ops->read_w))
  216. return host->ops->read_w(host, reg);
  217. else
  218. return readw(host->ioaddr + reg);
  219. }
  220. static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
  221. {
  222. if (unlikely(host->ops->read_b))
  223. return host->ops->read_b(host, reg);
  224. else
  225. return readb(host->ioaddr + reg);
  226. }
  227. #else
  228. static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
  229. {
  230. writel(val, host->ioaddr + reg);
  231. }
  232. static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
  233. {
  234. writew(val, host->ioaddr + reg);
  235. }
  236. static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
  237. {
  238. writeb(val, host->ioaddr + reg);
  239. }
  240. static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
  241. {
  242. return readl(host->ioaddr + reg);
  243. }
  244. static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
  245. {
  246. return readw(host->ioaddr + reg);
  247. }
  248. static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
  249. {
  250. return readb(host->ioaddr + reg);
  251. }
  252. #endif /* CONFIG_MMC_SDHCI_IO_ACCESSORS */
  253. extern struct sdhci_host *sdhci_alloc_host(struct device *dev,
  254. size_t priv_size);
  255. extern void sdhci_free_host(struct sdhci_host *host);
  256. static inline void *sdhci_priv(struct sdhci_host *host)
  257. {
  258. return (void *)host->private;
  259. }
  260. extern void sdhci_card_detect(struct sdhci_host *host);
  261. extern int sdhci_add_host(struct sdhci_host *host);
  262. extern void sdhci_remove_host(struct sdhci_host *host, int dead);
  263. #ifdef CONFIG_PM
  264. extern int sdhci_suspend_host(struct sdhci_host *host, pm_message_t state);
  265. extern int sdhci_resume_host(struct sdhci_host *host);
  266. extern void sdhci_enable_irq_wakeups(struct sdhci_host *host);
  267. #endif
  268. #endif /* __SDHCI_HW_H */