jz4740_mmc.c 25 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028
  1. /*
  2. * Copyright (C) 2009-2010, Lars-Peter Clausen <lars@metafoo.de>
  3. * JZ4740 SD/MMC controller driver
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. *
  10. * You should have received a copy of the GNU General Public License along
  11. * with this program; if not, write to the Free Software Foundation, Inc.,
  12. * 675 Mass Ave, Cambridge, MA 02139, USA.
  13. *
  14. */
  15. #include <linux/mmc/host.h>
  16. #include <linux/io.h>
  17. #include <linux/irq.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/module.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/delay.h>
  22. #include <linux/scatterlist.h>
  23. #include <linux/clk.h>
  24. #include <linux/bitops.h>
  25. #include <linux/gpio.h>
  26. #include <asm/mach-jz4740/gpio.h>
  27. #include <asm/cacheflush.h>
  28. #include <linux/dma-mapping.h>
  29. #include <asm/mach-jz4740/jz4740_mmc.h>
  30. #define JZ_REG_MMC_STRPCL 0x00
  31. #define JZ_REG_MMC_STATUS 0x04
  32. #define JZ_REG_MMC_CLKRT 0x08
  33. #define JZ_REG_MMC_CMDAT 0x0C
  34. #define JZ_REG_MMC_RESTO 0x10
  35. #define JZ_REG_MMC_RDTO 0x14
  36. #define JZ_REG_MMC_BLKLEN 0x18
  37. #define JZ_REG_MMC_NOB 0x1C
  38. #define JZ_REG_MMC_SNOB 0x20
  39. #define JZ_REG_MMC_IMASK 0x24
  40. #define JZ_REG_MMC_IREG 0x28
  41. #define JZ_REG_MMC_CMD 0x2C
  42. #define JZ_REG_MMC_ARG 0x30
  43. #define JZ_REG_MMC_RESP_FIFO 0x34
  44. #define JZ_REG_MMC_RXFIFO 0x38
  45. #define JZ_REG_MMC_TXFIFO 0x3C
  46. #define JZ_MMC_STRPCL_EXIT_MULTIPLE BIT(7)
  47. #define JZ_MMC_STRPCL_EXIT_TRANSFER BIT(6)
  48. #define JZ_MMC_STRPCL_START_READWAIT BIT(5)
  49. #define JZ_MMC_STRPCL_STOP_READWAIT BIT(4)
  50. #define JZ_MMC_STRPCL_RESET BIT(3)
  51. #define JZ_MMC_STRPCL_START_OP BIT(2)
  52. #define JZ_MMC_STRPCL_CLOCK_CONTROL (BIT(1) | BIT(0))
  53. #define JZ_MMC_STRPCL_CLOCK_STOP BIT(0)
  54. #define JZ_MMC_STRPCL_CLOCK_START BIT(1)
  55. #define JZ_MMC_STATUS_IS_RESETTING BIT(15)
  56. #define JZ_MMC_STATUS_SDIO_INT_ACTIVE BIT(14)
  57. #define JZ_MMC_STATUS_PRG_DONE BIT(13)
  58. #define JZ_MMC_STATUS_DATA_TRAN_DONE BIT(12)
  59. #define JZ_MMC_STATUS_END_CMD_RES BIT(11)
  60. #define JZ_MMC_STATUS_DATA_FIFO_AFULL BIT(10)
  61. #define JZ_MMC_STATUS_IS_READWAIT BIT(9)
  62. #define JZ_MMC_STATUS_CLK_EN BIT(8)
  63. #define JZ_MMC_STATUS_DATA_FIFO_FULL BIT(7)
  64. #define JZ_MMC_STATUS_DATA_FIFO_EMPTY BIT(6)
  65. #define JZ_MMC_STATUS_CRC_RES_ERR BIT(5)
  66. #define JZ_MMC_STATUS_CRC_READ_ERROR BIT(4)
  67. #define JZ_MMC_STATUS_TIMEOUT_WRITE BIT(3)
  68. #define JZ_MMC_STATUS_CRC_WRITE_ERROR BIT(2)
  69. #define JZ_MMC_STATUS_TIMEOUT_RES BIT(1)
  70. #define JZ_MMC_STATUS_TIMEOUT_READ BIT(0)
  71. #define JZ_MMC_STATUS_READ_ERROR_MASK (BIT(4) | BIT(0))
  72. #define JZ_MMC_STATUS_WRITE_ERROR_MASK (BIT(3) | BIT(2))
  73. #define JZ_MMC_CMDAT_IO_ABORT BIT(11)
  74. #define JZ_MMC_CMDAT_BUS_WIDTH_4BIT BIT(10)
  75. #define JZ_MMC_CMDAT_DMA_EN BIT(8)
  76. #define JZ_MMC_CMDAT_INIT BIT(7)
  77. #define JZ_MMC_CMDAT_BUSY BIT(6)
  78. #define JZ_MMC_CMDAT_STREAM BIT(5)
  79. #define JZ_MMC_CMDAT_WRITE BIT(4)
  80. #define JZ_MMC_CMDAT_DATA_EN BIT(3)
  81. #define JZ_MMC_CMDAT_RESPONSE_FORMAT (BIT(2) | BIT(1) | BIT(0))
  82. #define JZ_MMC_CMDAT_RSP_R1 1
  83. #define JZ_MMC_CMDAT_RSP_R2 2
  84. #define JZ_MMC_CMDAT_RSP_R3 3
  85. #define JZ_MMC_IRQ_SDIO BIT(7)
  86. #define JZ_MMC_IRQ_TXFIFO_WR_REQ BIT(6)
  87. #define JZ_MMC_IRQ_RXFIFO_RD_REQ BIT(5)
  88. #define JZ_MMC_IRQ_END_CMD_RES BIT(2)
  89. #define JZ_MMC_IRQ_PRG_DONE BIT(1)
  90. #define JZ_MMC_IRQ_DATA_TRAN_DONE BIT(0)
  91. #define JZ_MMC_CLK_RATE 24000000
  92. enum jz4740_mmc_state {
  93. JZ4740_MMC_STATE_READ_RESPONSE,
  94. JZ4740_MMC_STATE_TRANSFER_DATA,
  95. JZ4740_MMC_STATE_SEND_STOP,
  96. JZ4740_MMC_STATE_DONE,
  97. };
  98. struct jz4740_mmc_host {
  99. struct mmc_host *mmc;
  100. struct platform_device *pdev;
  101. struct jz4740_mmc_platform_data *pdata;
  102. struct clk *clk;
  103. int irq;
  104. int card_detect_irq;
  105. struct resource *mem;
  106. void __iomem *base;
  107. struct mmc_request *req;
  108. struct mmc_command *cmd;
  109. unsigned long waiting;
  110. uint32_t cmdat;
  111. uint16_t irq_mask;
  112. spinlock_t lock;
  113. struct timer_list timeout_timer;
  114. struct sg_mapping_iter miter;
  115. enum jz4740_mmc_state state;
  116. };
  117. static void jz4740_mmc_set_irq_enabled(struct jz4740_mmc_host *host,
  118. unsigned int irq, bool enabled)
  119. {
  120. unsigned long flags;
  121. spin_lock_irqsave(&host->lock, flags);
  122. if (enabled)
  123. host->irq_mask &= ~irq;
  124. else
  125. host->irq_mask |= irq;
  126. spin_unlock_irqrestore(&host->lock, flags);
  127. writew(host->irq_mask, host->base + JZ_REG_MMC_IMASK);
  128. }
  129. static void jz4740_mmc_clock_enable(struct jz4740_mmc_host *host,
  130. bool start_transfer)
  131. {
  132. uint16_t val = JZ_MMC_STRPCL_CLOCK_START;
  133. if (start_transfer)
  134. val |= JZ_MMC_STRPCL_START_OP;
  135. writew(val, host->base + JZ_REG_MMC_STRPCL);
  136. }
  137. static void jz4740_mmc_clock_disable(struct jz4740_mmc_host *host)
  138. {
  139. uint32_t status;
  140. unsigned int timeout = 1000;
  141. writew(JZ_MMC_STRPCL_CLOCK_STOP, host->base + JZ_REG_MMC_STRPCL);
  142. do {
  143. status = readl(host->base + JZ_REG_MMC_STATUS);
  144. } while (status & JZ_MMC_STATUS_CLK_EN && --timeout);
  145. }
  146. static void jz4740_mmc_reset(struct jz4740_mmc_host *host)
  147. {
  148. uint32_t status;
  149. unsigned int timeout = 1000;
  150. writew(JZ_MMC_STRPCL_RESET, host->base + JZ_REG_MMC_STRPCL);
  151. udelay(10);
  152. do {
  153. status = readl(host->base + JZ_REG_MMC_STATUS);
  154. } while (status & JZ_MMC_STATUS_IS_RESETTING && --timeout);
  155. }
  156. static void jz4740_mmc_request_done(struct jz4740_mmc_host *host)
  157. {
  158. struct mmc_request *req;
  159. req = host->req;
  160. host->req = NULL;
  161. mmc_request_done(host->mmc, req);
  162. }
  163. static unsigned int jz4740_mmc_poll_irq(struct jz4740_mmc_host *host,
  164. unsigned int irq)
  165. {
  166. unsigned int timeout = 0x800;
  167. uint16_t status;
  168. do {
  169. status = readw(host->base + JZ_REG_MMC_IREG);
  170. } while (!(status & irq) && --timeout);
  171. if (timeout == 0) {
  172. set_bit(0, &host->waiting);
  173. mod_timer(&host->timeout_timer, jiffies + 5*HZ);
  174. jz4740_mmc_set_irq_enabled(host, irq, true);
  175. return true;
  176. }
  177. return false;
  178. }
  179. static void jz4740_mmc_transfer_check_state(struct jz4740_mmc_host *host,
  180. struct mmc_data *data)
  181. {
  182. int status;
  183. status = readl(host->base + JZ_REG_MMC_STATUS);
  184. if (status & JZ_MMC_STATUS_WRITE_ERROR_MASK) {
  185. if (status & (JZ_MMC_STATUS_TIMEOUT_WRITE)) {
  186. host->req->cmd->error = -ETIMEDOUT;
  187. data->error = -ETIMEDOUT;
  188. } else {
  189. host->req->cmd->error = -EIO;
  190. data->error = -EIO;
  191. }
  192. }
  193. }
  194. static bool jz4740_mmc_write_data(struct jz4740_mmc_host *host,
  195. struct mmc_data *data)
  196. {
  197. struct sg_mapping_iter *miter = &host->miter;
  198. void __iomem *fifo_addr = host->base + JZ_REG_MMC_TXFIFO;
  199. uint32_t *buf;
  200. bool timeout;
  201. size_t i, j;
  202. while (sg_miter_next(miter)) {
  203. buf = miter->addr;
  204. i = miter->length / 4;
  205. j = i / 8;
  206. i = i & 0x7;
  207. while (j) {
  208. timeout = jz4740_mmc_poll_irq(host, JZ_MMC_IRQ_TXFIFO_WR_REQ);
  209. if (unlikely(timeout))
  210. goto poll_timeout;
  211. writel(buf[0], fifo_addr);
  212. writel(buf[1], fifo_addr);
  213. writel(buf[2], fifo_addr);
  214. writel(buf[3], fifo_addr);
  215. writel(buf[4], fifo_addr);
  216. writel(buf[5], fifo_addr);
  217. writel(buf[6], fifo_addr);
  218. writel(buf[7], fifo_addr);
  219. buf += 8;
  220. --j;
  221. }
  222. if (unlikely(i)) {
  223. timeout = jz4740_mmc_poll_irq(host, JZ_MMC_IRQ_TXFIFO_WR_REQ);
  224. if (unlikely(timeout))
  225. goto poll_timeout;
  226. while (i) {
  227. writel(*buf, fifo_addr);
  228. ++buf;
  229. --i;
  230. }
  231. }
  232. data->bytes_xfered += miter->length;
  233. }
  234. sg_miter_stop(miter);
  235. return false;
  236. poll_timeout:
  237. miter->consumed = (void *)buf - miter->addr;
  238. data->bytes_xfered += miter->consumed;
  239. sg_miter_stop(miter);
  240. return true;
  241. }
  242. static bool jz4740_mmc_read_data(struct jz4740_mmc_host *host,
  243. struct mmc_data *data)
  244. {
  245. struct sg_mapping_iter *miter = &host->miter;
  246. void __iomem *fifo_addr = host->base + JZ_REG_MMC_RXFIFO;
  247. uint32_t *buf;
  248. uint32_t d;
  249. uint16_t status;
  250. size_t i, j;
  251. unsigned int timeout;
  252. while (sg_miter_next(miter)) {
  253. buf = miter->addr;
  254. i = miter->length;
  255. j = i / 32;
  256. i = i & 0x1f;
  257. while (j) {
  258. timeout = jz4740_mmc_poll_irq(host, JZ_MMC_IRQ_RXFIFO_RD_REQ);
  259. if (unlikely(timeout))
  260. goto poll_timeout;
  261. buf[0] = readl(fifo_addr);
  262. buf[1] = readl(fifo_addr);
  263. buf[2] = readl(fifo_addr);
  264. buf[3] = readl(fifo_addr);
  265. buf[4] = readl(fifo_addr);
  266. buf[5] = readl(fifo_addr);
  267. buf[6] = readl(fifo_addr);
  268. buf[7] = readl(fifo_addr);
  269. buf += 8;
  270. --j;
  271. }
  272. if (unlikely(i)) {
  273. timeout = jz4740_mmc_poll_irq(host, JZ_MMC_IRQ_RXFIFO_RD_REQ);
  274. if (unlikely(timeout))
  275. goto poll_timeout;
  276. while (i >= 4) {
  277. *buf++ = readl(fifo_addr);
  278. i -= 4;
  279. }
  280. if (unlikely(i > 0)) {
  281. d = readl(fifo_addr);
  282. memcpy(buf, &d, i);
  283. }
  284. }
  285. data->bytes_xfered += miter->length;
  286. /* This can go away once MIPS implements
  287. * flush_kernel_dcache_page */
  288. flush_dcache_page(miter->page);
  289. }
  290. sg_miter_stop(miter);
  291. /* For whatever reason there is sometime one word more in the fifo then
  292. * requested */
  293. timeout = 1000;
  294. status = readl(host->base + JZ_REG_MMC_STATUS);
  295. while (!(status & JZ_MMC_STATUS_DATA_FIFO_EMPTY) && --timeout) {
  296. d = readl(fifo_addr);
  297. status = readl(host->base + JZ_REG_MMC_STATUS);
  298. }
  299. return false;
  300. poll_timeout:
  301. miter->consumed = (void *)buf - miter->addr;
  302. data->bytes_xfered += miter->consumed;
  303. sg_miter_stop(miter);
  304. return true;
  305. }
  306. static void jz4740_mmc_timeout(unsigned long data)
  307. {
  308. struct jz4740_mmc_host *host = (struct jz4740_mmc_host *)data;
  309. if (!test_and_clear_bit(0, &host->waiting))
  310. return;
  311. jz4740_mmc_set_irq_enabled(host, JZ_MMC_IRQ_END_CMD_RES, false);
  312. host->req->cmd->error = -ETIMEDOUT;
  313. jz4740_mmc_request_done(host);
  314. }
  315. static void jz4740_mmc_read_response(struct jz4740_mmc_host *host,
  316. struct mmc_command *cmd)
  317. {
  318. int i;
  319. uint16_t tmp;
  320. void __iomem *fifo_addr = host->base + JZ_REG_MMC_RESP_FIFO;
  321. if (cmd->flags & MMC_RSP_136) {
  322. tmp = readw(fifo_addr);
  323. for (i = 0; i < 4; ++i) {
  324. cmd->resp[i] = tmp << 24;
  325. tmp = readw(fifo_addr);
  326. cmd->resp[i] |= tmp << 8;
  327. tmp = readw(fifo_addr);
  328. cmd->resp[i] |= tmp >> 8;
  329. }
  330. } else {
  331. cmd->resp[0] = readw(fifo_addr) << 24;
  332. cmd->resp[0] |= readw(fifo_addr) << 8;
  333. cmd->resp[0] |= readw(fifo_addr) & 0xff;
  334. }
  335. }
  336. static void jz4740_mmc_send_command(struct jz4740_mmc_host *host,
  337. struct mmc_command *cmd)
  338. {
  339. uint32_t cmdat = host->cmdat;
  340. host->cmdat &= ~JZ_MMC_CMDAT_INIT;
  341. jz4740_mmc_clock_disable(host);
  342. host->cmd = cmd;
  343. if (cmd->flags & MMC_RSP_BUSY)
  344. cmdat |= JZ_MMC_CMDAT_BUSY;
  345. switch (mmc_resp_type(cmd)) {
  346. case MMC_RSP_R1B:
  347. case MMC_RSP_R1:
  348. cmdat |= JZ_MMC_CMDAT_RSP_R1;
  349. break;
  350. case MMC_RSP_R2:
  351. cmdat |= JZ_MMC_CMDAT_RSP_R2;
  352. break;
  353. case MMC_RSP_R3:
  354. cmdat |= JZ_MMC_CMDAT_RSP_R3;
  355. break;
  356. default:
  357. break;
  358. }
  359. if (cmd->data) {
  360. cmdat |= JZ_MMC_CMDAT_DATA_EN;
  361. if (cmd->data->flags & MMC_DATA_WRITE)
  362. cmdat |= JZ_MMC_CMDAT_WRITE;
  363. if (cmd->data->flags & MMC_DATA_STREAM)
  364. cmdat |= JZ_MMC_CMDAT_STREAM;
  365. writew(cmd->data->blksz, host->base + JZ_REG_MMC_BLKLEN);
  366. writew(cmd->data->blocks, host->base + JZ_REG_MMC_NOB);
  367. }
  368. writeb(cmd->opcode, host->base + JZ_REG_MMC_CMD);
  369. writel(cmd->arg, host->base + JZ_REG_MMC_ARG);
  370. writel(cmdat, host->base + JZ_REG_MMC_CMDAT);
  371. jz4740_mmc_clock_enable(host, 1);
  372. }
  373. static void jz_mmc_prepare_data_transfer(struct jz4740_mmc_host *host)
  374. {
  375. struct mmc_command *cmd = host->req->cmd;
  376. struct mmc_data *data = cmd->data;
  377. int direction;
  378. if (data->flags & MMC_DATA_READ)
  379. direction = SG_MITER_TO_SG;
  380. else
  381. direction = SG_MITER_FROM_SG;
  382. sg_miter_start(&host->miter, data->sg, data->sg_len, direction);
  383. }
  384. static irqreturn_t jz_mmc_irq_worker(int irq, void *devid)
  385. {
  386. struct jz4740_mmc_host *host = (struct jz4740_mmc_host *)devid;
  387. struct mmc_command *cmd = host->req->cmd;
  388. struct mmc_request *req = host->req;
  389. bool timeout = false;
  390. if (cmd->error)
  391. host->state = JZ4740_MMC_STATE_DONE;
  392. switch (host->state) {
  393. case JZ4740_MMC_STATE_READ_RESPONSE:
  394. if (cmd->flags & MMC_RSP_PRESENT)
  395. jz4740_mmc_read_response(host, cmd);
  396. if (!cmd->data)
  397. break;
  398. jz_mmc_prepare_data_transfer(host);
  399. case JZ4740_MMC_STATE_TRANSFER_DATA:
  400. if (cmd->data->flags & MMC_DATA_READ)
  401. timeout = jz4740_mmc_read_data(host, cmd->data);
  402. else
  403. timeout = jz4740_mmc_write_data(host, cmd->data);
  404. if (unlikely(timeout)) {
  405. host->state = JZ4740_MMC_STATE_TRANSFER_DATA;
  406. break;
  407. }
  408. jz4740_mmc_transfer_check_state(host, cmd->data);
  409. timeout = jz4740_mmc_poll_irq(host, JZ_MMC_IRQ_DATA_TRAN_DONE);
  410. if (unlikely(timeout)) {
  411. host->state = JZ4740_MMC_STATE_SEND_STOP;
  412. break;
  413. }
  414. writew(JZ_MMC_IRQ_DATA_TRAN_DONE, host->base + JZ_REG_MMC_IREG);
  415. case JZ4740_MMC_STATE_SEND_STOP:
  416. if (!req->stop)
  417. break;
  418. jz4740_mmc_send_command(host, req->stop);
  419. timeout = jz4740_mmc_poll_irq(host, JZ_MMC_IRQ_PRG_DONE);
  420. if (timeout) {
  421. host->state = JZ4740_MMC_STATE_DONE;
  422. break;
  423. }
  424. case JZ4740_MMC_STATE_DONE:
  425. break;
  426. }
  427. if (!timeout)
  428. jz4740_mmc_request_done(host);
  429. return IRQ_HANDLED;
  430. }
  431. static irqreturn_t jz_mmc_irq(int irq, void *devid)
  432. {
  433. struct jz4740_mmc_host *host = devid;
  434. struct mmc_command *cmd = host->cmd;
  435. uint16_t irq_reg, status, tmp;
  436. irq_reg = readw(host->base + JZ_REG_MMC_IREG);
  437. tmp = irq_reg;
  438. irq_reg &= ~host->irq_mask;
  439. tmp &= ~(JZ_MMC_IRQ_TXFIFO_WR_REQ | JZ_MMC_IRQ_RXFIFO_RD_REQ |
  440. JZ_MMC_IRQ_PRG_DONE | JZ_MMC_IRQ_DATA_TRAN_DONE);
  441. if (tmp != irq_reg)
  442. writew(tmp & ~irq_reg, host->base + JZ_REG_MMC_IREG);
  443. if (irq_reg & JZ_MMC_IRQ_SDIO) {
  444. writew(JZ_MMC_IRQ_SDIO, host->base + JZ_REG_MMC_IREG);
  445. mmc_signal_sdio_irq(host->mmc);
  446. irq_reg &= ~JZ_MMC_IRQ_SDIO;
  447. }
  448. if (host->req && cmd && irq_reg) {
  449. if (test_and_clear_bit(0, &host->waiting)) {
  450. del_timer(&host->timeout_timer);
  451. status = readl(host->base + JZ_REG_MMC_STATUS);
  452. if (status & JZ_MMC_STATUS_TIMEOUT_RES) {
  453. cmd->error = -ETIMEDOUT;
  454. } else if (status & JZ_MMC_STATUS_CRC_RES_ERR) {
  455. cmd->error = -EIO;
  456. } else if (status & (JZ_MMC_STATUS_CRC_READ_ERROR |
  457. JZ_MMC_STATUS_CRC_WRITE_ERROR)) {
  458. if (cmd->data)
  459. cmd->data->error = -EIO;
  460. cmd->error = -EIO;
  461. } else if (status & (JZ_MMC_STATUS_CRC_READ_ERROR |
  462. JZ_MMC_STATUS_CRC_WRITE_ERROR)) {
  463. if (cmd->data)
  464. cmd->data->error = -EIO;
  465. cmd->error = -EIO;
  466. }
  467. jz4740_mmc_set_irq_enabled(host, irq_reg, false);
  468. writew(irq_reg, host->base + JZ_REG_MMC_IREG);
  469. return IRQ_WAKE_THREAD;
  470. }
  471. }
  472. return IRQ_HANDLED;
  473. }
  474. static int jz4740_mmc_set_clock_rate(struct jz4740_mmc_host *host, int rate)
  475. {
  476. int div = 0;
  477. int real_rate;
  478. jz4740_mmc_clock_disable(host);
  479. clk_set_rate(host->clk, JZ_MMC_CLK_RATE);
  480. real_rate = clk_get_rate(host->clk);
  481. while (real_rate > rate && div < 7) {
  482. ++div;
  483. real_rate >>= 1;
  484. }
  485. writew(div, host->base + JZ_REG_MMC_CLKRT);
  486. return real_rate;
  487. }
  488. static void jz4740_mmc_request(struct mmc_host *mmc, struct mmc_request *req)
  489. {
  490. struct jz4740_mmc_host *host = mmc_priv(mmc);
  491. host->req = req;
  492. writew(0xffff, host->base + JZ_REG_MMC_IREG);
  493. writew(JZ_MMC_IRQ_END_CMD_RES, host->base + JZ_REG_MMC_IREG);
  494. jz4740_mmc_set_irq_enabled(host, JZ_MMC_IRQ_END_CMD_RES, true);
  495. host->state = JZ4740_MMC_STATE_READ_RESPONSE;
  496. set_bit(0, &host->waiting);
  497. mod_timer(&host->timeout_timer, jiffies + 5*HZ);
  498. jz4740_mmc_send_command(host, req->cmd);
  499. }
  500. static void jz4740_mmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  501. {
  502. struct jz4740_mmc_host *host = mmc_priv(mmc);
  503. if (ios->clock)
  504. jz4740_mmc_set_clock_rate(host, ios->clock);
  505. switch (ios->power_mode) {
  506. case MMC_POWER_UP:
  507. jz4740_mmc_reset(host);
  508. if (gpio_is_valid(host->pdata->gpio_power))
  509. gpio_set_value(host->pdata->gpio_power,
  510. !host->pdata->power_active_low);
  511. host->cmdat |= JZ_MMC_CMDAT_INIT;
  512. clk_enable(host->clk);
  513. break;
  514. case MMC_POWER_ON:
  515. break;
  516. default:
  517. if (gpio_is_valid(host->pdata->gpio_power))
  518. gpio_set_value(host->pdata->gpio_power,
  519. host->pdata->power_active_low);
  520. clk_disable(host->clk);
  521. break;
  522. }
  523. switch (ios->bus_width) {
  524. case MMC_BUS_WIDTH_1:
  525. host->cmdat &= ~JZ_MMC_CMDAT_BUS_WIDTH_4BIT;
  526. break;
  527. case MMC_BUS_WIDTH_4:
  528. host->cmdat |= JZ_MMC_CMDAT_BUS_WIDTH_4BIT;
  529. break;
  530. default:
  531. break;
  532. }
  533. }
  534. static int jz4740_mmc_get_ro(struct mmc_host *mmc)
  535. {
  536. struct jz4740_mmc_host *host = mmc_priv(mmc);
  537. if (!gpio_is_valid(host->pdata->gpio_read_only))
  538. return -ENOSYS;
  539. return gpio_get_value(host->pdata->gpio_read_only) ^
  540. host->pdata->read_only_active_low;
  541. }
  542. static int jz4740_mmc_get_cd(struct mmc_host *mmc)
  543. {
  544. struct jz4740_mmc_host *host = mmc_priv(mmc);
  545. if (!gpio_is_valid(host->pdata->gpio_card_detect))
  546. return -ENOSYS;
  547. return gpio_get_value(host->pdata->gpio_card_detect) ^
  548. host->pdata->card_detect_active_low;
  549. }
  550. static irqreturn_t jz4740_mmc_card_detect_irq(int irq, void *devid)
  551. {
  552. struct jz4740_mmc_host *host = devid;
  553. mmc_detect_change(host->mmc, HZ / 2);
  554. return IRQ_HANDLED;
  555. }
  556. static void jz4740_mmc_enable_sdio_irq(struct mmc_host *mmc, int enable)
  557. {
  558. struct jz4740_mmc_host *host = mmc_priv(mmc);
  559. jz4740_mmc_set_irq_enabled(host, JZ_MMC_IRQ_SDIO, enable);
  560. }
  561. static const struct mmc_host_ops jz4740_mmc_ops = {
  562. .request = jz4740_mmc_request,
  563. .set_ios = jz4740_mmc_set_ios,
  564. .get_ro = jz4740_mmc_get_ro,
  565. .get_cd = jz4740_mmc_get_cd,
  566. .enable_sdio_irq = jz4740_mmc_enable_sdio_irq,
  567. };
  568. static const struct jz_gpio_bulk_request jz4740_mmc_pins[] = {
  569. JZ_GPIO_BULK_PIN(MSC_CMD),
  570. JZ_GPIO_BULK_PIN(MSC_CLK),
  571. JZ_GPIO_BULK_PIN(MSC_DATA0),
  572. JZ_GPIO_BULK_PIN(MSC_DATA1),
  573. JZ_GPIO_BULK_PIN(MSC_DATA2),
  574. JZ_GPIO_BULK_PIN(MSC_DATA3),
  575. };
  576. static int __devinit jz4740_mmc_request_gpio(struct device *dev, int gpio,
  577. const char *name, bool output, int value)
  578. {
  579. int ret;
  580. if (!gpio_is_valid(gpio))
  581. return 0;
  582. ret = gpio_request(gpio, name);
  583. if (ret) {
  584. dev_err(dev, "Failed to request %s gpio: %d\n", name, ret);
  585. return ret;
  586. }
  587. if (output)
  588. gpio_direction_output(gpio, value);
  589. else
  590. gpio_direction_input(gpio);
  591. return 0;
  592. }
  593. static int __devinit jz4740_mmc_request_gpios(struct platform_device *pdev)
  594. {
  595. int ret;
  596. struct jz4740_mmc_platform_data *pdata = pdev->dev.platform_data;
  597. if (!pdata)
  598. return 0;
  599. ret = jz4740_mmc_request_gpio(&pdev->dev, pdata->gpio_card_detect,
  600. "MMC detect change", false, 0);
  601. if (ret)
  602. goto err;
  603. ret = jz4740_mmc_request_gpio(&pdev->dev, pdata->gpio_read_only,
  604. "MMC read only", false, 0);
  605. if (ret)
  606. goto err_free_gpio_card_detect;
  607. ret = jz4740_mmc_request_gpio(&pdev->dev, pdata->gpio_power,
  608. "MMC read only", true, pdata->power_active_low);
  609. if (ret)
  610. goto err_free_gpio_read_only;
  611. return 0;
  612. err_free_gpio_read_only:
  613. if (gpio_is_valid(pdata->gpio_read_only))
  614. gpio_free(pdata->gpio_read_only);
  615. err_free_gpio_card_detect:
  616. if (gpio_is_valid(pdata->gpio_card_detect))
  617. gpio_free(pdata->gpio_card_detect);
  618. err:
  619. return ret;
  620. }
  621. static int __devinit jz4740_mmc_request_cd_irq(struct platform_device *pdev,
  622. struct jz4740_mmc_host *host)
  623. {
  624. struct jz4740_mmc_platform_data *pdata = pdev->dev.platform_data;
  625. if (!gpio_is_valid(pdata->gpio_card_detect))
  626. return 0;
  627. host->card_detect_irq = gpio_to_irq(pdata->gpio_card_detect);
  628. if (host->card_detect_irq < 0) {
  629. dev_warn(&pdev->dev, "Failed to get card detect irq\n");
  630. return 0;
  631. }
  632. return request_irq(host->card_detect_irq, jz4740_mmc_card_detect_irq,
  633. IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
  634. "MMC card detect", host);
  635. }
  636. static void jz4740_mmc_free_gpios(struct platform_device *pdev)
  637. {
  638. struct jz4740_mmc_platform_data *pdata = pdev->dev.platform_data;
  639. if (!pdata)
  640. return;
  641. if (gpio_is_valid(pdata->gpio_power))
  642. gpio_free(pdata->gpio_power);
  643. if (gpio_is_valid(pdata->gpio_read_only))
  644. gpio_free(pdata->gpio_read_only);
  645. if (gpio_is_valid(pdata->gpio_card_detect))
  646. gpio_free(pdata->gpio_card_detect);
  647. }
  648. static inline size_t jz4740_mmc_num_pins(struct jz4740_mmc_host *host)
  649. {
  650. size_t num_pins = ARRAY_SIZE(jz4740_mmc_pins);
  651. if (host->pdata && host->pdata->data_1bit)
  652. num_pins -= 3;
  653. return num_pins;
  654. }
  655. static int __devinit jz4740_mmc_probe(struct platform_device* pdev)
  656. {
  657. int ret;
  658. struct mmc_host *mmc;
  659. struct jz4740_mmc_host *host;
  660. struct jz4740_mmc_platform_data *pdata;
  661. pdata = pdev->dev.platform_data;
  662. mmc = mmc_alloc_host(sizeof(struct jz4740_mmc_host), &pdev->dev);
  663. if (!mmc) {
  664. dev_err(&pdev->dev, "Failed to alloc mmc host structure\n");
  665. return -ENOMEM;
  666. }
  667. host = mmc_priv(mmc);
  668. host->pdata = pdata;
  669. host->irq = platform_get_irq(pdev, 0);
  670. if (host->irq < 0) {
  671. ret = host->irq;
  672. dev_err(&pdev->dev, "Failed to get platform irq: %d\n", ret);
  673. goto err_free_host;
  674. }
  675. host->clk = clk_get(&pdev->dev, "mmc");
  676. if (!host->clk) {
  677. ret = -ENOENT;
  678. dev_err(&pdev->dev, "Failed to get mmc clock\n");
  679. goto err_free_host;
  680. }
  681. host->mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  682. if (!host->mem) {
  683. ret = -ENOENT;
  684. dev_err(&pdev->dev, "Failed to get base platform memory\n");
  685. goto err_clk_put;
  686. }
  687. host->mem = request_mem_region(host->mem->start,
  688. resource_size(host->mem), pdev->name);
  689. if (!host->mem) {
  690. ret = -EBUSY;
  691. dev_err(&pdev->dev, "Failed to request base memory region\n");
  692. goto err_clk_put;
  693. }
  694. host->base = ioremap_nocache(host->mem->start, resource_size(host->mem));
  695. if (!host->base) {
  696. ret = -EBUSY;
  697. dev_err(&pdev->dev, "Failed to ioremap base memory\n");
  698. goto err_release_mem_region;
  699. }
  700. ret = jz_gpio_bulk_request(jz4740_mmc_pins, jz4740_mmc_num_pins(host));
  701. if (ret) {
  702. dev_err(&pdev->dev, "Failed to request mmc pins: %d\n", ret);
  703. goto err_iounmap;
  704. }
  705. ret = jz4740_mmc_request_gpios(pdev);
  706. if (ret)
  707. goto err_gpio_bulk_free;
  708. mmc->ops = &jz4740_mmc_ops;
  709. mmc->f_min = JZ_MMC_CLK_RATE / 128;
  710. mmc->f_max = JZ_MMC_CLK_RATE;
  711. mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
  712. mmc->caps = (pdata && pdata->data_1bit) ? 0 : MMC_CAP_4_BIT_DATA;
  713. mmc->caps |= MMC_CAP_SDIO_IRQ;
  714. mmc->max_blk_size = (1 << 10) - 1;
  715. mmc->max_blk_count = (1 << 15) - 1;
  716. mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
  717. mmc->max_segs = 128;
  718. mmc->max_seg_size = mmc->max_req_size;
  719. host->mmc = mmc;
  720. host->pdev = pdev;
  721. spin_lock_init(&host->lock);
  722. host->irq_mask = 0xffff;
  723. ret = jz4740_mmc_request_cd_irq(pdev, host);
  724. if (ret) {
  725. dev_err(&pdev->dev, "Failed to request card detect irq\n");
  726. goto err_free_gpios;
  727. }
  728. ret = request_threaded_irq(host->irq, jz_mmc_irq, jz_mmc_irq_worker, 0,
  729. dev_name(&pdev->dev), host);
  730. if (ret) {
  731. dev_err(&pdev->dev, "Failed to request irq: %d\n", ret);
  732. goto err_free_card_detect_irq;
  733. }
  734. jz4740_mmc_reset(host);
  735. jz4740_mmc_clock_disable(host);
  736. setup_timer(&host->timeout_timer, jz4740_mmc_timeout,
  737. (unsigned long)host);
  738. /* It is not important when it times out, it just needs to timeout. */
  739. set_timer_slack(&host->timeout_timer, HZ);
  740. platform_set_drvdata(pdev, host);
  741. ret = mmc_add_host(mmc);
  742. if (ret) {
  743. dev_err(&pdev->dev, "Failed to add mmc host: %d\n", ret);
  744. goto err_free_irq;
  745. }
  746. dev_info(&pdev->dev, "JZ SD/MMC card driver registered\n");
  747. return 0;
  748. err_free_irq:
  749. free_irq(host->irq, host);
  750. err_free_card_detect_irq:
  751. if (host->card_detect_irq >= 0)
  752. free_irq(host->card_detect_irq, host);
  753. err_free_gpios:
  754. jz4740_mmc_free_gpios(pdev);
  755. err_gpio_bulk_free:
  756. jz_gpio_bulk_free(jz4740_mmc_pins, jz4740_mmc_num_pins(host));
  757. err_iounmap:
  758. iounmap(host->base);
  759. err_release_mem_region:
  760. release_mem_region(host->mem->start, resource_size(host->mem));
  761. err_clk_put:
  762. clk_put(host->clk);
  763. err_free_host:
  764. platform_set_drvdata(pdev, NULL);
  765. mmc_free_host(mmc);
  766. return ret;
  767. }
  768. static int __devexit jz4740_mmc_remove(struct platform_device *pdev)
  769. {
  770. struct jz4740_mmc_host *host = platform_get_drvdata(pdev);
  771. del_timer_sync(&host->timeout_timer);
  772. jz4740_mmc_set_irq_enabled(host, 0xff, false);
  773. jz4740_mmc_reset(host);
  774. mmc_remove_host(host->mmc);
  775. free_irq(host->irq, host);
  776. if (host->card_detect_irq >= 0)
  777. free_irq(host->card_detect_irq, host);
  778. jz4740_mmc_free_gpios(pdev);
  779. jz_gpio_bulk_free(jz4740_mmc_pins, jz4740_mmc_num_pins(host));
  780. iounmap(host->base);
  781. release_mem_region(host->mem->start, resource_size(host->mem));
  782. clk_put(host->clk);
  783. platform_set_drvdata(pdev, NULL);
  784. mmc_free_host(host->mmc);
  785. return 0;
  786. }
  787. #ifdef CONFIG_PM
  788. static int jz4740_mmc_suspend(struct device *dev)
  789. {
  790. struct jz4740_mmc_host *host = dev_get_drvdata(dev);
  791. mmc_suspend_host(host->mmc);
  792. jz_gpio_bulk_suspend(jz4740_mmc_pins, jz4740_mmc_num_pins(host));
  793. return 0;
  794. }
  795. static int jz4740_mmc_resume(struct device *dev)
  796. {
  797. struct jz4740_mmc_host *host = dev_get_drvdata(dev);
  798. jz_gpio_bulk_resume(jz4740_mmc_pins, jz4740_mmc_num_pins(host));
  799. mmc_resume_host(host->mmc);
  800. return 0;
  801. }
  802. const struct dev_pm_ops jz4740_mmc_pm_ops = {
  803. .suspend = jz4740_mmc_suspend,
  804. .resume = jz4740_mmc_resume,
  805. .poweroff = jz4740_mmc_suspend,
  806. .restore = jz4740_mmc_resume,
  807. };
  808. #define JZ4740_MMC_PM_OPS (&jz4740_mmc_pm_ops)
  809. #else
  810. #define JZ4740_MMC_PM_OPS NULL
  811. #endif
  812. static struct platform_driver jz4740_mmc_driver = {
  813. .probe = jz4740_mmc_probe,
  814. .remove = __devexit_p(jz4740_mmc_remove),
  815. .driver = {
  816. .name = "jz4740-mmc",
  817. .owner = THIS_MODULE,
  818. .pm = JZ4740_MMC_PM_OPS,
  819. },
  820. };
  821. static int __init jz4740_mmc_init(void)
  822. {
  823. return platform_driver_register(&jz4740_mmc_driver);
  824. }
  825. module_init(jz4740_mmc_init);
  826. static void __exit jz4740_mmc_exit(void)
  827. {
  828. platform_driver_unregister(&jz4740_mmc_driver);
  829. }
  830. module_exit(jz4740_mmc_exit);
  831. MODULE_DESCRIPTION("JZ4740 SD/MMC controller driver");
  832. MODULE_LICENSE("GPL");
  833. MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");