pch_phub.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717
  1. /*
  2. * Copyright (C) 2010 OKI SEMICONDUCTOR Co., LTD.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; version 2 of the License.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/kernel.h>
  19. #include <linux/types.h>
  20. #include <linux/fs.h>
  21. #include <linux/uaccess.h>
  22. #include <linux/string.h>
  23. #include <linux/pci.h>
  24. #include <linux/io.h>
  25. #include <linux/delay.h>
  26. #include <linux/mutex.h>
  27. #include <linux/if_ether.h>
  28. #include <linux/ctype.h>
  29. #define PHUB_STATUS 0x00 /* Status Register offset */
  30. #define PHUB_CONTROL 0x04 /* Control Register offset */
  31. #define PHUB_TIMEOUT 0x05 /* Time out value for Status Register */
  32. #define PCH_PHUB_ROM_WRITE_ENABLE 0x01 /* Enabling for writing ROM */
  33. #define PCH_PHUB_ROM_WRITE_DISABLE 0x00 /* Disabling for writing ROM */
  34. #define PCH_PHUB_ROM_START_ADDR 0x14 /* ROM data area start address offset */
  35. /* MAX number of INT_REDUCE_CONTROL registers */
  36. #define MAX_NUM_INT_REDUCE_CONTROL_REG 128
  37. #define PCI_DEVICE_ID_PCH1_PHUB 0x8801
  38. #define PCH_MINOR_NOS 1
  39. #define CLKCFG_CAN_50MHZ 0x12000000
  40. #define CLKCFG_CANCLK_MASK 0xFF000000
  41. /* SROM ACCESS Macro */
  42. #define PCH_WORD_ADDR_MASK (~((1 << 2) - 1))
  43. /* Registers address offset */
  44. #define PCH_PHUB_ID_REG 0x0000
  45. #define PCH_PHUB_QUEUE_PRI_VAL_REG 0x0004
  46. #define PCH_PHUB_RC_QUEUE_MAXSIZE_REG 0x0008
  47. #define PCH_PHUB_BRI_QUEUE_MAXSIZE_REG 0x000C
  48. #define PCH_PHUB_COMP_RESP_TIMEOUT_REG 0x0010
  49. #define PCH_PHUB_BUS_SLAVE_CONTROL_REG 0x0014
  50. #define PCH_PHUB_DEADLOCK_AVOID_TYPE_REG 0x0018
  51. #define PCH_PHUB_INTPIN_REG_WPERMIT_REG0 0x0020
  52. #define PCH_PHUB_INTPIN_REG_WPERMIT_REG1 0x0024
  53. #define PCH_PHUB_INTPIN_REG_WPERMIT_REG2 0x0028
  54. #define PCH_PHUB_INTPIN_REG_WPERMIT_REG3 0x002C
  55. #define PCH_PHUB_INT_REDUCE_CONTROL_REG_BASE 0x0040
  56. #define CLKCFG_REG_OFFSET 0x500
  57. #define PCH_PHUB_OROM_SIZE 15360
  58. /**
  59. * struct pch_phub_reg - PHUB register structure
  60. * @phub_id_reg: PHUB_ID register val
  61. * @q_pri_val_reg: QUEUE_PRI_VAL register val
  62. * @rc_q_maxsize_reg: RC_QUEUE_MAXSIZE register val
  63. * @bri_q_maxsize_reg: BRI_QUEUE_MAXSIZE register val
  64. * @comp_resp_timeout_reg: COMP_RESP_TIMEOUT register val
  65. * @bus_slave_control_reg: BUS_SLAVE_CONTROL_REG register val
  66. * @deadlock_avoid_type_reg: DEADLOCK_AVOID_TYPE register val
  67. * @intpin_reg_wpermit_reg0: INTPIN_REG_WPERMIT register 0 val
  68. * @intpin_reg_wpermit_reg1: INTPIN_REG_WPERMIT register 1 val
  69. * @intpin_reg_wpermit_reg2: INTPIN_REG_WPERMIT register 2 val
  70. * @intpin_reg_wpermit_reg3: INTPIN_REG_WPERMIT register 3 val
  71. * @int_reduce_control_reg: INT_REDUCE_CONTROL registers val
  72. * @clkcfg_reg: CLK CFG register val
  73. * @pch_phub_base_address: Register base address
  74. * @pch_phub_extrom_base_address: external rom base address
  75. */
  76. struct pch_phub_reg {
  77. u32 phub_id_reg;
  78. u32 q_pri_val_reg;
  79. u32 rc_q_maxsize_reg;
  80. u32 bri_q_maxsize_reg;
  81. u32 comp_resp_timeout_reg;
  82. u32 bus_slave_control_reg;
  83. u32 deadlock_avoid_type_reg;
  84. u32 intpin_reg_wpermit_reg0;
  85. u32 intpin_reg_wpermit_reg1;
  86. u32 intpin_reg_wpermit_reg2;
  87. u32 intpin_reg_wpermit_reg3;
  88. u32 int_reduce_control_reg[MAX_NUM_INT_REDUCE_CONTROL_REG];
  89. u32 clkcfg_reg;
  90. void __iomem *pch_phub_base_address;
  91. void __iomem *pch_phub_extrom_base_address;
  92. };
  93. /* SROM SPEC for MAC address assignment offset */
  94. static const int pch_phub_mac_offset[ETH_ALEN] = {0x3, 0x2, 0x1, 0x0, 0xb, 0xa};
  95. static DEFINE_MUTEX(pch_phub_mutex);
  96. /**
  97. * pch_phub_read_modify_write_reg() - Reading modifying and writing register
  98. * @reg_addr_offset: Register offset address value.
  99. * @data: Writing value.
  100. * @mask: Mask value.
  101. */
  102. static void pch_phub_read_modify_write_reg(struct pch_phub_reg *chip,
  103. unsigned int reg_addr_offset,
  104. unsigned int data, unsigned int mask)
  105. {
  106. void __iomem *reg_addr = chip->pch_phub_base_address + reg_addr_offset;
  107. iowrite32(((ioread32(reg_addr) & ~mask)) | data, reg_addr);
  108. }
  109. /* pch_phub_save_reg_conf - saves register configuration */
  110. static void pch_phub_save_reg_conf(struct pci_dev *pdev)
  111. {
  112. unsigned int i;
  113. struct pch_phub_reg *chip = pci_get_drvdata(pdev);
  114. void __iomem *p = chip->pch_phub_base_address;
  115. chip->phub_id_reg = ioread32(p + PCH_PHUB_ID_REG);
  116. chip->q_pri_val_reg = ioread32(p + PCH_PHUB_QUEUE_PRI_VAL_REG);
  117. chip->rc_q_maxsize_reg = ioread32(p + PCH_PHUB_RC_QUEUE_MAXSIZE_REG);
  118. chip->bri_q_maxsize_reg = ioread32(p + PCH_PHUB_BRI_QUEUE_MAXSIZE_REG);
  119. chip->comp_resp_timeout_reg =
  120. ioread32(p + PCH_PHUB_COMP_RESP_TIMEOUT_REG);
  121. chip->bus_slave_control_reg =
  122. ioread32(p + PCH_PHUB_BUS_SLAVE_CONTROL_REG);
  123. chip->deadlock_avoid_type_reg =
  124. ioread32(p + PCH_PHUB_DEADLOCK_AVOID_TYPE_REG);
  125. chip->intpin_reg_wpermit_reg0 =
  126. ioread32(p + PCH_PHUB_INTPIN_REG_WPERMIT_REG0);
  127. chip->intpin_reg_wpermit_reg1 =
  128. ioread32(p + PCH_PHUB_INTPIN_REG_WPERMIT_REG1);
  129. chip->intpin_reg_wpermit_reg2 =
  130. ioread32(p + PCH_PHUB_INTPIN_REG_WPERMIT_REG2);
  131. chip->intpin_reg_wpermit_reg3 =
  132. ioread32(p + PCH_PHUB_INTPIN_REG_WPERMIT_REG3);
  133. dev_dbg(&pdev->dev, "%s : "
  134. "chip->phub_id_reg=%x, "
  135. "chip->q_pri_val_reg=%x, "
  136. "chip->rc_q_maxsize_reg=%x, "
  137. "chip->bri_q_maxsize_reg=%x, "
  138. "chip->comp_resp_timeout_reg=%x, "
  139. "chip->bus_slave_control_reg=%x, "
  140. "chip->deadlock_avoid_type_reg=%x, "
  141. "chip->intpin_reg_wpermit_reg0=%x, "
  142. "chip->intpin_reg_wpermit_reg1=%x, "
  143. "chip->intpin_reg_wpermit_reg2=%x, "
  144. "chip->intpin_reg_wpermit_reg3=%x\n", __func__,
  145. chip->phub_id_reg,
  146. chip->q_pri_val_reg,
  147. chip->rc_q_maxsize_reg,
  148. chip->bri_q_maxsize_reg,
  149. chip->comp_resp_timeout_reg,
  150. chip->bus_slave_control_reg,
  151. chip->deadlock_avoid_type_reg,
  152. chip->intpin_reg_wpermit_reg0,
  153. chip->intpin_reg_wpermit_reg1,
  154. chip->intpin_reg_wpermit_reg2,
  155. chip->intpin_reg_wpermit_reg3);
  156. for (i = 0; i < MAX_NUM_INT_REDUCE_CONTROL_REG; i++) {
  157. chip->int_reduce_control_reg[i] =
  158. ioread32(p + PCH_PHUB_INT_REDUCE_CONTROL_REG_BASE + 4 * i);
  159. dev_dbg(&pdev->dev, "%s : "
  160. "chip->int_reduce_control_reg[%d]=%x\n",
  161. __func__, i, chip->int_reduce_control_reg[i]);
  162. }
  163. chip->clkcfg_reg = ioread32(p + CLKCFG_REG_OFFSET);
  164. }
  165. /* pch_phub_restore_reg_conf - restore register configuration */
  166. static void pch_phub_restore_reg_conf(struct pci_dev *pdev)
  167. {
  168. unsigned int i;
  169. struct pch_phub_reg *chip = pci_get_drvdata(pdev);
  170. void __iomem *p;
  171. p = chip->pch_phub_base_address;
  172. iowrite32(chip->phub_id_reg, p + PCH_PHUB_ID_REG);
  173. iowrite32(chip->q_pri_val_reg, p + PCH_PHUB_QUEUE_PRI_VAL_REG);
  174. iowrite32(chip->rc_q_maxsize_reg, p + PCH_PHUB_RC_QUEUE_MAXSIZE_REG);
  175. iowrite32(chip->bri_q_maxsize_reg, p + PCH_PHUB_BRI_QUEUE_MAXSIZE_REG);
  176. iowrite32(chip->comp_resp_timeout_reg,
  177. p + PCH_PHUB_COMP_RESP_TIMEOUT_REG);
  178. iowrite32(chip->bus_slave_control_reg,
  179. p + PCH_PHUB_BUS_SLAVE_CONTROL_REG);
  180. iowrite32(chip->deadlock_avoid_type_reg,
  181. p + PCH_PHUB_DEADLOCK_AVOID_TYPE_REG);
  182. iowrite32(chip->intpin_reg_wpermit_reg0,
  183. p + PCH_PHUB_INTPIN_REG_WPERMIT_REG0);
  184. iowrite32(chip->intpin_reg_wpermit_reg1,
  185. p + PCH_PHUB_INTPIN_REG_WPERMIT_REG1);
  186. iowrite32(chip->intpin_reg_wpermit_reg2,
  187. p + PCH_PHUB_INTPIN_REG_WPERMIT_REG2);
  188. iowrite32(chip->intpin_reg_wpermit_reg3,
  189. p + PCH_PHUB_INTPIN_REG_WPERMIT_REG3);
  190. dev_dbg(&pdev->dev, "%s : "
  191. "chip->phub_id_reg=%x, "
  192. "chip->q_pri_val_reg=%x, "
  193. "chip->rc_q_maxsize_reg=%x, "
  194. "chip->bri_q_maxsize_reg=%x, "
  195. "chip->comp_resp_timeout_reg=%x, "
  196. "chip->bus_slave_control_reg=%x, "
  197. "chip->deadlock_avoid_type_reg=%x, "
  198. "chip->intpin_reg_wpermit_reg0=%x, "
  199. "chip->intpin_reg_wpermit_reg1=%x, "
  200. "chip->intpin_reg_wpermit_reg2=%x, "
  201. "chip->intpin_reg_wpermit_reg3=%x\n", __func__,
  202. chip->phub_id_reg,
  203. chip->q_pri_val_reg,
  204. chip->rc_q_maxsize_reg,
  205. chip->bri_q_maxsize_reg,
  206. chip->comp_resp_timeout_reg,
  207. chip->bus_slave_control_reg,
  208. chip->deadlock_avoid_type_reg,
  209. chip->intpin_reg_wpermit_reg0,
  210. chip->intpin_reg_wpermit_reg1,
  211. chip->intpin_reg_wpermit_reg2,
  212. chip->intpin_reg_wpermit_reg3);
  213. for (i = 0; i < MAX_NUM_INT_REDUCE_CONTROL_REG; i++) {
  214. iowrite32(chip->int_reduce_control_reg[i],
  215. p + PCH_PHUB_INT_REDUCE_CONTROL_REG_BASE + 4 * i);
  216. dev_dbg(&pdev->dev, "%s : "
  217. "chip->int_reduce_control_reg[%d]=%x\n",
  218. __func__, i, chip->int_reduce_control_reg[i]);
  219. }
  220. iowrite32(chip->clkcfg_reg, p + CLKCFG_REG_OFFSET);
  221. }
  222. /**
  223. * pch_phub_read_serial_rom() - Reading Serial ROM
  224. * @offset_address: Serial ROM offset address to read.
  225. * @data: Read buffer for specified Serial ROM value.
  226. */
  227. static void pch_phub_read_serial_rom(struct pch_phub_reg *chip,
  228. unsigned int offset_address, u8 *data)
  229. {
  230. void __iomem *mem_addr = chip->pch_phub_extrom_base_address +
  231. offset_address;
  232. *data = ioread8(mem_addr);
  233. }
  234. /**
  235. * pch_phub_write_serial_rom() - Writing Serial ROM
  236. * @offset_address: Serial ROM offset address.
  237. * @data: Serial ROM value to write.
  238. */
  239. static int pch_phub_write_serial_rom(struct pch_phub_reg *chip,
  240. unsigned int offset_address, u8 data)
  241. {
  242. void __iomem *mem_addr = chip->pch_phub_extrom_base_address +
  243. (offset_address & PCH_WORD_ADDR_MASK);
  244. int i;
  245. unsigned int word_data;
  246. unsigned int pos;
  247. unsigned int mask;
  248. pos = (offset_address % 4) * 8;
  249. mask = ~(0xFF << pos);
  250. iowrite32(PCH_PHUB_ROM_WRITE_ENABLE,
  251. chip->pch_phub_extrom_base_address + PHUB_CONTROL);
  252. word_data = ioread32(mem_addr);
  253. iowrite32((word_data & mask) | (u32)data << pos, mem_addr);
  254. i = 0;
  255. while (ioread8(chip->pch_phub_extrom_base_address +
  256. PHUB_STATUS) != 0x00) {
  257. msleep(1);
  258. if (i == PHUB_TIMEOUT)
  259. return -ETIMEDOUT;
  260. i++;
  261. }
  262. iowrite32(PCH_PHUB_ROM_WRITE_DISABLE,
  263. chip->pch_phub_extrom_base_address + PHUB_CONTROL);
  264. return 0;
  265. }
  266. /**
  267. * pch_phub_read_serial_rom_val() - Read Serial ROM value
  268. * @offset_address: Serial ROM address offset value.
  269. * @data: Serial ROM value to read.
  270. */
  271. static void pch_phub_read_serial_rom_val(struct pch_phub_reg *chip,
  272. unsigned int offset_address, u8 *data)
  273. {
  274. unsigned int mem_addr;
  275. mem_addr = PCH_PHUB_ROM_START_ADDR +
  276. pch_phub_mac_offset[offset_address];
  277. pch_phub_read_serial_rom(chip, mem_addr, data);
  278. }
  279. /**
  280. * pch_phub_write_serial_rom_val() - writing Serial ROM value
  281. * @offset_address: Serial ROM address offset value.
  282. * @data: Serial ROM value.
  283. */
  284. static int pch_phub_write_serial_rom_val(struct pch_phub_reg *chip,
  285. unsigned int offset_address, u8 data)
  286. {
  287. int retval;
  288. unsigned int mem_addr;
  289. mem_addr = PCH_PHUB_ROM_START_ADDR +
  290. pch_phub_mac_offset[offset_address];
  291. retval = pch_phub_write_serial_rom(chip, mem_addr, data);
  292. return retval;
  293. }
  294. /* pch_phub_gbe_serial_rom_conf - makes Serial ROM header format configuration
  295. * for Gigabit Ethernet MAC address
  296. */
  297. static int pch_phub_gbe_serial_rom_conf(struct pch_phub_reg *chip)
  298. {
  299. int retval;
  300. retval = pch_phub_write_serial_rom(chip, 0x0b, 0xbc);
  301. retval |= pch_phub_write_serial_rom(chip, 0x0a, 0x10);
  302. retval |= pch_phub_write_serial_rom(chip, 0x09, 0x01);
  303. retval |= pch_phub_write_serial_rom(chip, 0x08, 0x02);
  304. retval |= pch_phub_write_serial_rom(chip, 0x0f, 0x00);
  305. retval |= pch_phub_write_serial_rom(chip, 0x0e, 0x00);
  306. retval |= pch_phub_write_serial_rom(chip, 0x0d, 0x00);
  307. retval |= pch_phub_write_serial_rom(chip, 0x0c, 0x80);
  308. retval |= pch_phub_write_serial_rom(chip, 0x13, 0xbc);
  309. retval |= pch_phub_write_serial_rom(chip, 0x12, 0x10);
  310. retval |= pch_phub_write_serial_rom(chip, 0x11, 0x01);
  311. retval |= pch_phub_write_serial_rom(chip, 0x10, 0x18);
  312. retval |= pch_phub_write_serial_rom(chip, 0x1b, 0xbc);
  313. retval |= pch_phub_write_serial_rom(chip, 0x1a, 0x10);
  314. retval |= pch_phub_write_serial_rom(chip, 0x19, 0x01);
  315. retval |= pch_phub_write_serial_rom(chip, 0x18, 0x19);
  316. retval |= pch_phub_write_serial_rom(chip, 0x23, 0xbc);
  317. retval |= pch_phub_write_serial_rom(chip, 0x22, 0x10);
  318. retval |= pch_phub_write_serial_rom(chip, 0x21, 0x01);
  319. retval |= pch_phub_write_serial_rom(chip, 0x20, 0x3a);
  320. retval |= pch_phub_write_serial_rom(chip, 0x27, 0x01);
  321. retval |= pch_phub_write_serial_rom(chip, 0x26, 0x00);
  322. retval |= pch_phub_write_serial_rom(chip, 0x25, 0x00);
  323. retval |= pch_phub_write_serial_rom(chip, 0x24, 0x00);
  324. return retval;
  325. }
  326. /**
  327. * pch_phub_read_gbe_mac_addr() - Read Gigabit Ethernet MAC address
  328. * @offset_address: Gigabit Ethernet MAC address offset value.
  329. * @data: Buffer of the Gigabit Ethernet MAC address value.
  330. */
  331. static void pch_phub_read_gbe_mac_addr(struct pch_phub_reg *chip, u8 *data)
  332. {
  333. int i;
  334. for (i = 0; i < ETH_ALEN; i++)
  335. pch_phub_read_serial_rom_val(chip, i, &data[i]);
  336. }
  337. /**
  338. * pch_phub_write_gbe_mac_addr() - Write MAC address
  339. * @offset_address: Gigabit Ethernet MAC address offset value.
  340. * @data: Gigabit Ethernet MAC address value.
  341. */
  342. static int pch_phub_write_gbe_mac_addr(struct pch_phub_reg *chip, u8 *data)
  343. {
  344. int retval;
  345. int i;
  346. retval = pch_phub_gbe_serial_rom_conf(chip);
  347. if (retval)
  348. return retval;
  349. for (i = 0; i < ETH_ALEN; i++) {
  350. retval = pch_phub_write_serial_rom_val(chip, i, data[i]);
  351. if (retval)
  352. return retval;
  353. }
  354. return retval;
  355. }
  356. static ssize_t pch_phub_bin_read(struct file *filp, struct kobject *kobj,
  357. struct bin_attribute *attr, char *buf,
  358. loff_t off, size_t count)
  359. {
  360. unsigned int rom_signature;
  361. unsigned char rom_length;
  362. unsigned int tmp;
  363. unsigned int addr_offset;
  364. unsigned int orom_size;
  365. int ret;
  366. int err;
  367. struct pch_phub_reg *chip =
  368. dev_get_drvdata(container_of(kobj, struct device, kobj));
  369. ret = mutex_lock_interruptible(&pch_phub_mutex);
  370. if (ret) {
  371. err = -ERESTARTSYS;
  372. goto return_err_nomutex;
  373. }
  374. /* Get Rom signature */
  375. pch_phub_read_serial_rom(chip, 0x80, (unsigned char *)&rom_signature);
  376. rom_signature &= 0xff;
  377. pch_phub_read_serial_rom(chip, 0x81, (unsigned char *)&tmp);
  378. rom_signature |= (tmp & 0xff) << 8;
  379. if (rom_signature == 0xAA55) {
  380. pch_phub_read_serial_rom(chip, 0x82, &rom_length);
  381. orom_size = rom_length * 512;
  382. if (orom_size < off) {
  383. addr_offset = 0;
  384. goto return_ok;
  385. }
  386. if (orom_size < count) {
  387. addr_offset = 0;
  388. goto return_ok;
  389. }
  390. for (addr_offset = 0; addr_offset < count; addr_offset++) {
  391. pch_phub_read_serial_rom(chip, 0x80 + addr_offset + off,
  392. &buf[addr_offset]);
  393. }
  394. } else {
  395. err = -ENODATA;
  396. goto return_err;
  397. }
  398. return_ok:
  399. mutex_unlock(&pch_phub_mutex);
  400. return addr_offset;
  401. return_err:
  402. mutex_unlock(&pch_phub_mutex);
  403. return_err_nomutex:
  404. return err;
  405. }
  406. static ssize_t pch_phub_bin_write(struct file *filp, struct kobject *kobj,
  407. struct bin_attribute *attr,
  408. char *buf, loff_t off, size_t count)
  409. {
  410. int err;
  411. unsigned int addr_offset;
  412. int ret;
  413. struct pch_phub_reg *chip =
  414. dev_get_drvdata(container_of(kobj, struct device, kobj));
  415. ret = mutex_lock_interruptible(&pch_phub_mutex);
  416. if (ret)
  417. return -ERESTARTSYS;
  418. if (off > PCH_PHUB_OROM_SIZE) {
  419. addr_offset = 0;
  420. goto return_ok;
  421. }
  422. if (count > PCH_PHUB_OROM_SIZE) {
  423. addr_offset = 0;
  424. goto return_ok;
  425. }
  426. for (addr_offset = 0; addr_offset < count; addr_offset++) {
  427. if (PCH_PHUB_OROM_SIZE < off + addr_offset)
  428. goto return_ok;
  429. ret = pch_phub_write_serial_rom(chip, 0x80 + addr_offset + off,
  430. buf[addr_offset]);
  431. if (ret) {
  432. err = ret;
  433. goto return_err;
  434. }
  435. }
  436. return_ok:
  437. mutex_unlock(&pch_phub_mutex);
  438. return addr_offset;
  439. return_err:
  440. mutex_unlock(&pch_phub_mutex);
  441. return err;
  442. }
  443. static ssize_t show_pch_mac(struct device *dev, struct device_attribute *attr,
  444. char *buf)
  445. {
  446. u8 mac[8];
  447. struct pch_phub_reg *chip = dev_get_drvdata(dev);
  448. pch_phub_read_gbe_mac_addr(chip, mac);
  449. return sprintf(buf, "%02x:%02x:%02x:%02x:%02x:%02x\n",
  450. mac[0], mac[1], mac[2], mac[3], mac[4], mac[5]);
  451. }
  452. static ssize_t store_pch_mac(struct device *dev, struct device_attribute *attr,
  453. const char *buf, size_t count)
  454. {
  455. u8 mac[6];
  456. struct pch_phub_reg *chip = dev_get_drvdata(dev);
  457. if (count != 18)
  458. return -EINVAL;
  459. sscanf(buf, "%02x:%02x:%02x:%02x:%02x:%02x",
  460. (u32 *)&mac[0], (u32 *)&mac[1], (u32 *)&mac[2], (u32 *)&mac[3],
  461. (u32 *)&mac[4], (u32 *)&mac[5]);
  462. pch_phub_write_gbe_mac_addr(chip, mac);
  463. return count;
  464. }
  465. static DEVICE_ATTR(pch_mac, S_IRUGO | S_IWUSR, show_pch_mac, store_pch_mac);
  466. static struct bin_attribute pch_bin_attr = {
  467. .attr = {
  468. .name = "pch_firmware",
  469. .mode = S_IRUGO | S_IWUSR,
  470. },
  471. .size = PCH_PHUB_OROM_SIZE + 1,
  472. .read = pch_phub_bin_read,
  473. .write = pch_phub_bin_write,
  474. };
  475. static int __devinit pch_phub_probe(struct pci_dev *pdev,
  476. const struct pci_device_id *id)
  477. {
  478. int retval;
  479. int ret;
  480. ssize_t rom_size;
  481. struct pch_phub_reg *chip;
  482. chip = kzalloc(sizeof(struct pch_phub_reg), GFP_KERNEL);
  483. if (chip == NULL)
  484. return -ENOMEM;
  485. ret = pci_enable_device(pdev);
  486. if (ret) {
  487. dev_err(&pdev->dev,
  488. "%s : pci_enable_device FAILED(ret=%d)", __func__, ret);
  489. goto err_pci_enable_dev;
  490. }
  491. dev_dbg(&pdev->dev, "%s : pci_enable_device returns %d\n", __func__,
  492. ret);
  493. ret = pci_request_regions(pdev, KBUILD_MODNAME);
  494. if (ret) {
  495. dev_err(&pdev->dev,
  496. "%s : pci_request_regions FAILED(ret=%d)", __func__, ret);
  497. goto err_req_regions;
  498. }
  499. dev_dbg(&pdev->dev, "%s : "
  500. "pci_request_regions returns %d\n", __func__, ret);
  501. chip->pch_phub_base_address = pci_iomap(pdev, 1, 0);
  502. if (chip->pch_phub_base_address == 0) {
  503. dev_err(&pdev->dev, "%s : pci_iomap FAILED", __func__);
  504. ret = -ENOMEM;
  505. goto err_pci_iomap;
  506. }
  507. dev_dbg(&pdev->dev, "%s : pci_iomap SUCCESS and value "
  508. "in pch_phub_base_address variable is %p\n", __func__,
  509. chip->pch_phub_base_address);
  510. chip->pch_phub_extrom_base_address = pci_map_rom(pdev, &rom_size);
  511. if (chip->pch_phub_extrom_base_address == 0) {
  512. dev_err(&pdev->dev, "%s : pci_map_rom FAILED", __func__);
  513. ret = -ENOMEM;
  514. goto err_pci_map;
  515. }
  516. dev_dbg(&pdev->dev, "%s : "
  517. "pci_map_rom SUCCESS and value in "
  518. "pch_phub_extrom_base_address variable is %p\n", __func__,
  519. chip->pch_phub_extrom_base_address);
  520. pci_set_drvdata(pdev, chip);
  521. retval = sysfs_create_file(&pdev->dev.kobj, &dev_attr_pch_mac.attr);
  522. if (retval)
  523. goto err_sysfs_create;
  524. retval = sysfs_create_bin_file(&pdev->dev.kobj, &pch_bin_attr);
  525. if (retval)
  526. goto exit_bin_attr;
  527. pch_phub_read_modify_write_reg(chip, (unsigned int)CLKCFG_REG_OFFSET,
  528. CLKCFG_CAN_50MHZ, CLKCFG_CANCLK_MASK);
  529. /* set the prefech value */
  530. iowrite32(0x000affaa, chip->pch_phub_base_address + 0x14);
  531. /* set the interrupt delay value */
  532. iowrite32(0x25, chip->pch_phub_base_address + 0x44);
  533. return 0;
  534. exit_bin_attr:
  535. sysfs_remove_file(&pdev->dev.kobj, &dev_attr_pch_mac.attr);
  536. err_sysfs_create:
  537. pci_unmap_rom(pdev, chip->pch_phub_extrom_base_address);
  538. err_pci_map:
  539. pci_iounmap(pdev, chip->pch_phub_base_address);
  540. err_pci_iomap:
  541. pci_release_regions(pdev);
  542. err_req_regions:
  543. pci_disable_device(pdev);
  544. err_pci_enable_dev:
  545. kfree(chip);
  546. dev_err(&pdev->dev, "%s returns %d\n", __func__, ret);
  547. return ret;
  548. }
  549. static void __devexit pch_phub_remove(struct pci_dev *pdev)
  550. {
  551. struct pch_phub_reg *chip = pci_get_drvdata(pdev);
  552. sysfs_remove_file(&pdev->dev.kobj, &dev_attr_pch_mac.attr);
  553. sysfs_remove_bin_file(&pdev->dev.kobj, &pch_bin_attr);
  554. pci_unmap_rom(pdev, chip->pch_phub_extrom_base_address);
  555. pci_iounmap(pdev, chip->pch_phub_base_address);
  556. pci_release_regions(pdev);
  557. pci_disable_device(pdev);
  558. kfree(chip);
  559. }
  560. #ifdef CONFIG_PM
  561. static int pch_phub_suspend(struct pci_dev *pdev, pm_message_t state)
  562. {
  563. int ret;
  564. pch_phub_save_reg_conf(pdev);
  565. ret = pci_save_state(pdev);
  566. if (ret) {
  567. dev_err(&pdev->dev,
  568. " %s -pci_save_state returns %d\n", __func__, ret);
  569. return ret;
  570. }
  571. pci_enable_wake(pdev, PCI_D3hot, 0);
  572. pci_disable_device(pdev);
  573. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  574. return 0;
  575. }
  576. static int pch_phub_resume(struct pci_dev *pdev)
  577. {
  578. int ret;
  579. pci_set_power_state(pdev, PCI_D0);
  580. pci_restore_state(pdev);
  581. ret = pci_enable_device(pdev);
  582. if (ret) {
  583. dev_err(&pdev->dev,
  584. "%s-pci_enable_device failed(ret=%d) ", __func__, ret);
  585. return ret;
  586. }
  587. pci_enable_wake(pdev, PCI_D3hot, 0);
  588. pch_phub_restore_reg_conf(pdev);
  589. return 0;
  590. }
  591. #else
  592. #define pch_phub_suspend NULL
  593. #define pch_phub_resume NULL
  594. #endif /* CONFIG_PM */
  595. static struct pci_device_id pch_phub_pcidev_id[] = {
  596. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_PCH1_PHUB)},
  597. {0,}
  598. };
  599. static struct pci_driver pch_phub_driver = {
  600. .name = "pch_phub",
  601. .id_table = pch_phub_pcidev_id,
  602. .probe = pch_phub_probe,
  603. .remove = __devexit_p(pch_phub_remove),
  604. .suspend = pch_phub_suspend,
  605. .resume = pch_phub_resume
  606. };
  607. static int __init pch_phub_pci_init(void)
  608. {
  609. return pci_register_driver(&pch_phub_driver);
  610. }
  611. static void __exit pch_phub_pci_exit(void)
  612. {
  613. pci_unregister_driver(&pch_phub_driver);
  614. }
  615. module_init(pch_phub_pci_init);
  616. module_exit(pch_phub_pci_exit);
  617. MODULE_DESCRIPTION("PCH Packet Hub PCI Driver");
  618. MODULE_LICENSE("GPL");