sm501.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768
  1. /* linux/drivers/mfd/sm501.c
  2. *
  3. * Copyright (C) 2006 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>
  5. * Vincent Sanders <vince@simtec.co.uk>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * SM501 MFD driver
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/module.h>
  15. #include <linux/delay.h>
  16. #include <linux/init.h>
  17. #include <linux/list.h>
  18. #include <linux/device.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pci.h>
  21. #include <linux/i2c-gpio.h>
  22. #include <linux/slab.h>
  23. #include <linux/sm501.h>
  24. #include <linux/sm501-regs.h>
  25. #include <linux/serial_8250.h>
  26. #include <asm/io.h>
  27. struct sm501_device {
  28. struct list_head list;
  29. struct platform_device pdev;
  30. };
  31. struct sm501_gpio;
  32. #ifdef CONFIG_MFD_SM501_GPIO
  33. #include <linux/gpio.h>
  34. struct sm501_gpio_chip {
  35. struct gpio_chip gpio;
  36. struct sm501_gpio *ourgpio; /* to get back to parent. */
  37. void __iomem *regbase;
  38. void __iomem *control; /* address of control reg. */
  39. };
  40. struct sm501_gpio {
  41. struct sm501_gpio_chip low;
  42. struct sm501_gpio_chip high;
  43. spinlock_t lock;
  44. unsigned int registered : 1;
  45. void __iomem *regs;
  46. struct resource *regs_res;
  47. };
  48. #else
  49. struct sm501_gpio {
  50. /* no gpio support, empty definition for sm501_devdata. */
  51. };
  52. #endif
  53. struct sm501_devdata {
  54. spinlock_t reg_lock;
  55. struct mutex clock_lock;
  56. struct list_head devices;
  57. struct sm501_gpio gpio;
  58. struct device *dev;
  59. struct resource *io_res;
  60. struct resource *mem_res;
  61. struct resource *regs_claim;
  62. struct sm501_platdata *platdata;
  63. unsigned int in_suspend;
  64. unsigned long pm_misc;
  65. int unit_power[20];
  66. unsigned int pdev_id;
  67. unsigned int irq;
  68. void __iomem *regs;
  69. unsigned int rev;
  70. };
  71. #define MHZ (1000 * 1000)
  72. #ifdef DEBUG
  73. static const unsigned int div_tab[] = {
  74. [0] = 1,
  75. [1] = 2,
  76. [2] = 4,
  77. [3] = 8,
  78. [4] = 16,
  79. [5] = 32,
  80. [6] = 64,
  81. [7] = 128,
  82. [8] = 3,
  83. [9] = 6,
  84. [10] = 12,
  85. [11] = 24,
  86. [12] = 48,
  87. [13] = 96,
  88. [14] = 192,
  89. [15] = 384,
  90. [16] = 5,
  91. [17] = 10,
  92. [18] = 20,
  93. [19] = 40,
  94. [20] = 80,
  95. [21] = 160,
  96. [22] = 320,
  97. [23] = 604,
  98. };
  99. static unsigned long decode_div(unsigned long pll2, unsigned long val,
  100. unsigned int lshft, unsigned int selbit,
  101. unsigned long mask)
  102. {
  103. if (val & selbit)
  104. pll2 = 288 * MHZ;
  105. return pll2 / div_tab[(val >> lshft) & mask];
  106. }
  107. #define fmt_freq(x) ((x) / MHZ), ((x) % MHZ), (x)
  108. /* sm501_dump_clk
  109. *
  110. * Print out the current clock configuration for the device
  111. */
  112. static void sm501_dump_clk(struct sm501_devdata *sm)
  113. {
  114. unsigned long misct = readl(sm->regs + SM501_MISC_TIMING);
  115. unsigned long pm0 = readl(sm->regs + SM501_POWER_MODE_0_CLOCK);
  116. unsigned long pm1 = readl(sm->regs + SM501_POWER_MODE_1_CLOCK);
  117. unsigned long pmc = readl(sm->regs + SM501_POWER_MODE_CONTROL);
  118. unsigned long sdclk0, sdclk1;
  119. unsigned long pll2 = 0;
  120. switch (misct & 0x30) {
  121. case 0x00:
  122. pll2 = 336 * MHZ;
  123. break;
  124. case 0x10:
  125. pll2 = 288 * MHZ;
  126. break;
  127. case 0x20:
  128. pll2 = 240 * MHZ;
  129. break;
  130. case 0x30:
  131. pll2 = 192 * MHZ;
  132. break;
  133. }
  134. sdclk0 = (misct & (1<<12)) ? pll2 : 288 * MHZ;
  135. sdclk0 /= div_tab[((misct >> 8) & 0xf)];
  136. sdclk1 = (misct & (1<<20)) ? pll2 : 288 * MHZ;
  137. sdclk1 /= div_tab[((misct >> 16) & 0xf)];
  138. dev_dbg(sm->dev, "MISCT=%08lx, PM0=%08lx, PM1=%08lx\n",
  139. misct, pm0, pm1);
  140. dev_dbg(sm->dev, "PLL2 = %ld.%ld MHz (%ld), SDCLK0=%08lx, SDCLK1=%08lx\n",
  141. fmt_freq(pll2), sdclk0, sdclk1);
  142. dev_dbg(sm->dev, "SDRAM: PM0=%ld, PM1=%ld\n", sdclk0, sdclk1);
  143. dev_dbg(sm->dev, "PM0[%c]: "
  144. "P2 %ld.%ld MHz (%ld), V2 %ld.%ld (%ld), "
  145. "M %ld.%ld (%ld), MX1 %ld.%ld (%ld)\n",
  146. (pmc & 3 ) == 0 ? '*' : '-',
  147. fmt_freq(decode_div(pll2, pm0, 24, 1<<29, 31)),
  148. fmt_freq(decode_div(pll2, pm0, 16, 1<<20, 15)),
  149. fmt_freq(decode_div(pll2, pm0, 8, 1<<12, 15)),
  150. fmt_freq(decode_div(pll2, pm0, 0, 1<<4, 15)));
  151. dev_dbg(sm->dev, "PM1[%c]: "
  152. "P2 %ld.%ld MHz (%ld), V2 %ld.%ld (%ld), "
  153. "M %ld.%ld (%ld), MX1 %ld.%ld (%ld)\n",
  154. (pmc & 3 ) == 1 ? '*' : '-',
  155. fmt_freq(decode_div(pll2, pm1, 24, 1<<29, 31)),
  156. fmt_freq(decode_div(pll2, pm1, 16, 1<<20, 15)),
  157. fmt_freq(decode_div(pll2, pm1, 8, 1<<12, 15)),
  158. fmt_freq(decode_div(pll2, pm1, 0, 1<<4, 15)));
  159. }
  160. static void sm501_dump_regs(struct sm501_devdata *sm)
  161. {
  162. void __iomem *regs = sm->regs;
  163. dev_info(sm->dev, "System Control %08x\n",
  164. readl(regs + SM501_SYSTEM_CONTROL));
  165. dev_info(sm->dev, "Misc Control %08x\n",
  166. readl(regs + SM501_MISC_CONTROL));
  167. dev_info(sm->dev, "GPIO Control Low %08x\n",
  168. readl(regs + SM501_GPIO31_0_CONTROL));
  169. dev_info(sm->dev, "GPIO Control Hi %08x\n",
  170. readl(regs + SM501_GPIO63_32_CONTROL));
  171. dev_info(sm->dev, "DRAM Control %08x\n",
  172. readl(regs + SM501_DRAM_CONTROL));
  173. dev_info(sm->dev, "Arbitration Ctrl %08x\n",
  174. readl(regs + SM501_ARBTRTN_CONTROL));
  175. dev_info(sm->dev, "Misc Timing %08x\n",
  176. readl(regs + SM501_MISC_TIMING));
  177. }
  178. static void sm501_dump_gate(struct sm501_devdata *sm)
  179. {
  180. dev_info(sm->dev, "CurrentGate %08x\n",
  181. readl(sm->regs + SM501_CURRENT_GATE));
  182. dev_info(sm->dev, "CurrentClock %08x\n",
  183. readl(sm->regs + SM501_CURRENT_CLOCK));
  184. dev_info(sm->dev, "PowerModeControl %08x\n",
  185. readl(sm->regs + SM501_POWER_MODE_CONTROL));
  186. }
  187. #else
  188. static inline void sm501_dump_gate(struct sm501_devdata *sm) { }
  189. static inline void sm501_dump_regs(struct sm501_devdata *sm) { }
  190. static inline void sm501_dump_clk(struct sm501_devdata *sm) { }
  191. #endif
  192. /* sm501_sync_regs
  193. *
  194. * ensure the
  195. */
  196. static void sm501_sync_regs(struct sm501_devdata *sm)
  197. {
  198. readl(sm->regs);
  199. }
  200. static inline void sm501_mdelay(struct sm501_devdata *sm, unsigned int delay)
  201. {
  202. /* during suspend/resume, we are currently not allowed to sleep,
  203. * so change to using mdelay() instead of msleep() if we
  204. * are in one of these paths */
  205. if (sm->in_suspend)
  206. mdelay(delay);
  207. else
  208. msleep(delay);
  209. }
  210. /* sm501_misc_control
  211. *
  212. * alters the miscellaneous control parameters
  213. */
  214. int sm501_misc_control(struct device *dev,
  215. unsigned long set, unsigned long clear)
  216. {
  217. struct sm501_devdata *sm = dev_get_drvdata(dev);
  218. unsigned long misc;
  219. unsigned long save;
  220. unsigned long to;
  221. spin_lock_irqsave(&sm->reg_lock, save);
  222. misc = readl(sm->regs + SM501_MISC_CONTROL);
  223. to = (misc & ~clear) | set;
  224. if (to != misc) {
  225. writel(to, sm->regs + SM501_MISC_CONTROL);
  226. sm501_sync_regs(sm);
  227. dev_dbg(sm->dev, "MISC_CONTROL %08lx\n", misc);
  228. }
  229. spin_unlock_irqrestore(&sm->reg_lock, save);
  230. return to;
  231. }
  232. EXPORT_SYMBOL_GPL(sm501_misc_control);
  233. /* sm501_modify_reg
  234. *
  235. * Modify a register in the SM501 which may be shared with other
  236. * drivers.
  237. */
  238. unsigned long sm501_modify_reg(struct device *dev,
  239. unsigned long reg,
  240. unsigned long set,
  241. unsigned long clear)
  242. {
  243. struct sm501_devdata *sm = dev_get_drvdata(dev);
  244. unsigned long data;
  245. unsigned long save;
  246. spin_lock_irqsave(&sm->reg_lock, save);
  247. data = readl(sm->regs + reg);
  248. data |= set;
  249. data &= ~clear;
  250. writel(data, sm->regs + reg);
  251. sm501_sync_regs(sm);
  252. spin_unlock_irqrestore(&sm->reg_lock, save);
  253. return data;
  254. }
  255. EXPORT_SYMBOL_GPL(sm501_modify_reg);
  256. /* sm501_unit_power
  257. *
  258. * alters the power active gate to set specific units on or off
  259. */
  260. int sm501_unit_power(struct device *dev, unsigned int unit, unsigned int to)
  261. {
  262. struct sm501_devdata *sm = dev_get_drvdata(dev);
  263. unsigned long mode;
  264. unsigned long gate;
  265. unsigned long clock;
  266. mutex_lock(&sm->clock_lock);
  267. mode = readl(sm->regs + SM501_POWER_MODE_CONTROL);
  268. gate = readl(sm->regs + SM501_CURRENT_GATE);
  269. clock = readl(sm->regs + SM501_CURRENT_CLOCK);
  270. mode &= 3; /* get current power mode */
  271. if (unit >= ARRAY_SIZE(sm->unit_power)) {
  272. dev_err(dev, "%s: bad unit %d\n", __func__, unit);
  273. goto already;
  274. }
  275. dev_dbg(sm->dev, "%s: unit %d, cur %d, to %d\n", __func__, unit,
  276. sm->unit_power[unit], to);
  277. if (to == 0 && sm->unit_power[unit] == 0) {
  278. dev_err(sm->dev, "unit %d is already shutdown\n", unit);
  279. goto already;
  280. }
  281. sm->unit_power[unit] += to ? 1 : -1;
  282. to = sm->unit_power[unit] ? 1 : 0;
  283. if (to) {
  284. if (gate & (1 << unit))
  285. goto already;
  286. gate |= (1 << unit);
  287. } else {
  288. if (!(gate & (1 << unit)))
  289. goto already;
  290. gate &= ~(1 << unit);
  291. }
  292. switch (mode) {
  293. case 1:
  294. writel(gate, sm->regs + SM501_POWER_MODE_0_GATE);
  295. writel(clock, sm->regs + SM501_POWER_MODE_0_CLOCK);
  296. mode = 0;
  297. break;
  298. case 2:
  299. case 0:
  300. writel(gate, sm->regs + SM501_POWER_MODE_1_GATE);
  301. writel(clock, sm->regs + SM501_POWER_MODE_1_CLOCK);
  302. mode = 1;
  303. break;
  304. default:
  305. gate = -1;
  306. goto already;
  307. }
  308. writel(mode, sm->regs + SM501_POWER_MODE_CONTROL);
  309. sm501_sync_regs(sm);
  310. dev_dbg(sm->dev, "gate %08lx, clock %08lx, mode %08lx\n",
  311. gate, clock, mode);
  312. sm501_mdelay(sm, 16);
  313. already:
  314. mutex_unlock(&sm->clock_lock);
  315. return gate;
  316. }
  317. EXPORT_SYMBOL_GPL(sm501_unit_power);
  318. /* Perform a rounded division. */
  319. static long sm501fb_round_div(long num, long denom)
  320. {
  321. /* n / d + 1 / 2 = (2n + d) / 2d */
  322. return (2 * num + denom) / (2 * denom);
  323. }
  324. /* clock value structure. */
  325. struct sm501_clock {
  326. unsigned long mclk;
  327. int divider;
  328. int shift;
  329. unsigned int m, n, k;
  330. };
  331. /* sm501_calc_clock
  332. *
  333. * Calculates the nearest discrete clock frequency that
  334. * can be achieved with the specified input clock.
  335. * the maximum divisor is 3 or 5
  336. */
  337. static int sm501_calc_clock(unsigned long freq,
  338. struct sm501_clock *clock,
  339. int max_div,
  340. unsigned long mclk,
  341. long *best_diff)
  342. {
  343. int ret = 0;
  344. int divider;
  345. int shift;
  346. long diff;
  347. /* try dividers 1 and 3 for CRT and for panel,
  348. try divider 5 for panel only.*/
  349. for (divider = 1; divider <= max_div; divider += 2) {
  350. /* try all 8 shift values.*/
  351. for (shift = 0; shift < 8; shift++) {
  352. /* Calculate difference to requested clock */
  353. diff = sm501fb_round_div(mclk, divider << shift) - freq;
  354. if (diff < 0)
  355. diff = -diff;
  356. /* If it is less than the current, use it */
  357. if (diff < *best_diff) {
  358. *best_diff = diff;
  359. clock->mclk = mclk;
  360. clock->divider = divider;
  361. clock->shift = shift;
  362. ret = 1;
  363. }
  364. }
  365. }
  366. return ret;
  367. }
  368. /* sm501_calc_pll
  369. *
  370. * Calculates the nearest discrete clock frequency that can be
  371. * achieved using the programmable PLL.
  372. * the maximum divisor is 3 or 5
  373. */
  374. static unsigned long sm501_calc_pll(unsigned long freq,
  375. struct sm501_clock *clock,
  376. int max_div)
  377. {
  378. unsigned long mclk;
  379. unsigned int m, n, k;
  380. long best_diff = 999999999;
  381. /*
  382. * The SM502 datasheet doesn't specify the min/max values for M and N.
  383. * N = 1 at least doesn't work in practice.
  384. */
  385. for (m = 2; m <= 255; m++) {
  386. for (n = 2; n <= 127; n++) {
  387. for (k = 0; k <= 1; k++) {
  388. mclk = (24000000UL * m / n) >> k;
  389. if (sm501_calc_clock(freq, clock, max_div,
  390. mclk, &best_diff)) {
  391. clock->m = m;
  392. clock->n = n;
  393. clock->k = k;
  394. }
  395. }
  396. }
  397. }
  398. /* Return best clock. */
  399. return clock->mclk / (clock->divider << clock->shift);
  400. }
  401. /* sm501_select_clock
  402. *
  403. * Calculates the nearest discrete clock frequency that can be
  404. * achieved using the 288MHz and 336MHz PLLs.
  405. * the maximum divisor is 3 or 5
  406. */
  407. static unsigned long sm501_select_clock(unsigned long freq,
  408. struct sm501_clock *clock,
  409. int max_div)
  410. {
  411. unsigned long mclk;
  412. long best_diff = 999999999;
  413. /* Try 288MHz and 336MHz clocks. */
  414. for (mclk = 288000000; mclk <= 336000000; mclk += 48000000) {
  415. sm501_calc_clock(freq, clock, max_div, mclk, &best_diff);
  416. }
  417. /* Return best clock. */
  418. return clock->mclk / (clock->divider << clock->shift);
  419. }
  420. /* sm501_set_clock
  421. *
  422. * set one of the four clock sources to the closest available frequency to
  423. * the one specified
  424. */
  425. unsigned long sm501_set_clock(struct device *dev,
  426. int clksrc,
  427. unsigned long req_freq)
  428. {
  429. struct sm501_devdata *sm = dev_get_drvdata(dev);
  430. unsigned long mode = readl(sm->regs + SM501_POWER_MODE_CONTROL);
  431. unsigned long gate = readl(sm->regs + SM501_CURRENT_GATE);
  432. unsigned long clock = readl(sm->regs + SM501_CURRENT_CLOCK);
  433. unsigned char reg;
  434. unsigned int pll_reg = 0;
  435. unsigned long sm501_freq; /* the actual frequency achieved */
  436. struct sm501_clock to;
  437. /* find achivable discrete frequency and setup register value
  438. * accordingly, V2XCLK, MCLK and M1XCLK are the same P2XCLK
  439. * has an extra bit for the divider */
  440. switch (clksrc) {
  441. case SM501_CLOCK_P2XCLK:
  442. /* This clock is divided in half so to achieve the
  443. * requested frequency the value must be multiplied by
  444. * 2. This clock also has an additional pre divisor */
  445. if (sm->rev >= 0xC0) {
  446. /* SM502 -> use the programmable PLL */
  447. sm501_freq = (sm501_calc_pll(2 * req_freq,
  448. &to, 5) / 2);
  449. reg = to.shift & 0x07;/* bottom 3 bits are shift */
  450. if (to.divider == 3)
  451. reg |= 0x08; /* /3 divider required */
  452. else if (to.divider == 5)
  453. reg |= 0x10; /* /5 divider required */
  454. reg |= 0x40; /* select the programmable PLL */
  455. pll_reg = 0x20000 | (to.k << 15) | (to.n << 8) | to.m;
  456. } else {
  457. sm501_freq = (sm501_select_clock(2 * req_freq,
  458. &to, 5) / 2);
  459. reg = to.shift & 0x07;/* bottom 3 bits are shift */
  460. if (to.divider == 3)
  461. reg |= 0x08; /* /3 divider required */
  462. else if (to.divider == 5)
  463. reg |= 0x10; /* /5 divider required */
  464. if (to.mclk != 288000000)
  465. reg |= 0x20; /* which mclk pll is source */
  466. }
  467. break;
  468. case SM501_CLOCK_V2XCLK:
  469. /* This clock is divided in half so to achieve the
  470. * requested frequency the value must be multiplied by 2. */
  471. sm501_freq = (sm501_select_clock(2 * req_freq, &to, 3) / 2);
  472. reg=to.shift & 0x07; /* bottom 3 bits are shift */
  473. if (to.divider == 3)
  474. reg |= 0x08; /* /3 divider required */
  475. if (to.mclk != 288000000)
  476. reg |= 0x10; /* which mclk pll is source */
  477. break;
  478. case SM501_CLOCK_MCLK:
  479. case SM501_CLOCK_M1XCLK:
  480. /* These clocks are the same and not further divided */
  481. sm501_freq = sm501_select_clock( req_freq, &to, 3);
  482. reg=to.shift & 0x07; /* bottom 3 bits are shift */
  483. if (to.divider == 3)
  484. reg |= 0x08; /* /3 divider required */
  485. if (to.mclk != 288000000)
  486. reg |= 0x10; /* which mclk pll is source */
  487. break;
  488. default:
  489. return 0; /* this is bad */
  490. }
  491. mutex_lock(&sm->clock_lock);
  492. mode = readl(sm->regs + SM501_POWER_MODE_CONTROL);
  493. gate = readl(sm->regs + SM501_CURRENT_GATE);
  494. clock = readl(sm->regs + SM501_CURRENT_CLOCK);
  495. clock = clock & ~(0xFF << clksrc);
  496. clock |= reg<<clksrc;
  497. mode &= 3; /* find current mode */
  498. switch (mode) {
  499. case 1:
  500. writel(gate, sm->regs + SM501_POWER_MODE_0_GATE);
  501. writel(clock, sm->regs + SM501_POWER_MODE_0_CLOCK);
  502. mode = 0;
  503. break;
  504. case 2:
  505. case 0:
  506. writel(gate, sm->regs + SM501_POWER_MODE_1_GATE);
  507. writel(clock, sm->regs + SM501_POWER_MODE_1_CLOCK);
  508. mode = 1;
  509. break;
  510. default:
  511. mutex_unlock(&sm->clock_lock);
  512. return -1;
  513. }
  514. writel(mode, sm->regs + SM501_POWER_MODE_CONTROL);
  515. if (pll_reg)
  516. writel(pll_reg, sm->regs + SM501_PROGRAMMABLE_PLL_CONTROL);
  517. sm501_sync_regs(sm);
  518. dev_dbg(sm->dev, "gate %08lx, clock %08lx, mode %08lx\n",
  519. gate, clock, mode);
  520. sm501_mdelay(sm, 16);
  521. mutex_unlock(&sm->clock_lock);
  522. sm501_dump_clk(sm);
  523. return sm501_freq;
  524. }
  525. EXPORT_SYMBOL_GPL(sm501_set_clock);
  526. /* sm501_find_clock
  527. *
  528. * finds the closest available frequency for a given clock
  529. */
  530. unsigned long sm501_find_clock(struct device *dev,
  531. int clksrc,
  532. unsigned long req_freq)
  533. {
  534. struct sm501_devdata *sm = dev_get_drvdata(dev);
  535. unsigned long sm501_freq; /* the frequency achieveable by the 501 */
  536. struct sm501_clock to;
  537. switch (clksrc) {
  538. case SM501_CLOCK_P2XCLK:
  539. if (sm->rev >= 0xC0) {
  540. /* SM502 -> use the programmable PLL */
  541. sm501_freq = (sm501_calc_pll(2 * req_freq,
  542. &to, 5) / 2);
  543. } else {
  544. sm501_freq = (sm501_select_clock(2 * req_freq,
  545. &to, 5) / 2);
  546. }
  547. break;
  548. case SM501_CLOCK_V2XCLK:
  549. sm501_freq = (sm501_select_clock(2 * req_freq, &to, 3) / 2);
  550. break;
  551. case SM501_CLOCK_MCLK:
  552. case SM501_CLOCK_M1XCLK:
  553. sm501_freq = sm501_select_clock(req_freq, &to, 3);
  554. break;
  555. default:
  556. sm501_freq = 0; /* error */
  557. }
  558. return sm501_freq;
  559. }
  560. EXPORT_SYMBOL_GPL(sm501_find_clock);
  561. static struct sm501_device *to_sm_device(struct platform_device *pdev)
  562. {
  563. return container_of(pdev, struct sm501_device, pdev);
  564. }
  565. /* sm501_device_release
  566. *
  567. * A release function for the platform devices we create to allow us to
  568. * free any items we allocated
  569. */
  570. static void sm501_device_release(struct device *dev)
  571. {
  572. kfree(to_sm_device(to_platform_device(dev)));
  573. }
  574. /* sm501_create_subdev
  575. *
  576. * Create a skeleton platform device with resources for passing to a
  577. * sub-driver
  578. */
  579. static struct platform_device *
  580. sm501_create_subdev(struct sm501_devdata *sm, char *name,
  581. unsigned int res_count, unsigned int platform_data_size)
  582. {
  583. struct sm501_device *smdev;
  584. smdev = kzalloc(sizeof(struct sm501_device) +
  585. (sizeof(struct resource) * res_count) +
  586. platform_data_size, GFP_KERNEL);
  587. if (!smdev)
  588. return NULL;
  589. smdev->pdev.dev.release = sm501_device_release;
  590. smdev->pdev.name = name;
  591. smdev->pdev.id = sm->pdev_id;
  592. smdev->pdev.dev.parent = sm->dev;
  593. if (res_count) {
  594. smdev->pdev.resource = (struct resource *)(smdev+1);
  595. smdev->pdev.num_resources = res_count;
  596. }
  597. if (platform_data_size)
  598. smdev->pdev.dev.platform_data = (void *)(smdev+1);
  599. return &smdev->pdev;
  600. }
  601. /* sm501_register_device
  602. *
  603. * Register a platform device created with sm501_create_subdev()
  604. */
  605. static int sm501_register_device(struct sm501_devdata *sm,
  606. struct platform_device *pdev)
  607. {
  608. struct sm501_device *smdev = to_sm_device(pdev);
  609. int ptr;
  610. int ret;
  611. for (ptr = 0; ptr < pdev->num_resources; ptr++) {
  612. printk(KERN_DEBUG "%s[%d] flags %08lx: %08llx..%08llx\n",
  613. pdev->name, ptr,
  614. pdev->resource[ptr].flags,
  615. (unsigned long long)pdev->resource[ptr].start,
  616. (unsigned long long)pdev->resource[ptr].end);
  617. }
  618. ret = platform_device_register(pdev);
  619. if (ret >= 0) {
  620. dev_dbg(sm->dev, "registered %s\n", pdev->name);
  621. list_add_tail(&smdev->list, &sm->devices);
  622. } else
  623. dev_err(sm->dev, "error registering %s (%d)\n",
  624. pdev->name, ret);
  625. return ret;
  626. }
  627. /* sm501_create_subio
  628. *
  629. * Fill in an IO resource for a sub device
  630. */
  631. static void sm501_create_subio(struct sm501_devdata *sm,
  632. struct resource *res,
  633. resource_size_t offs,
  634. resource_size_t size)
  635. {
  636. res->flags = IORESOURCE_MEM;
  637. res->parent = sm->io_res;
  638. res->start = sm->io_res->start + offs;
  639. res->end = res->start + size - 1;
  640. }
  641. /* sm501_create_mem
  642. *
  643. * Fill in an MEM resource for a sub device
  644. */
  645. static void sm501_create_mem(struct sm501_devdata *sm,
  646. struct resource *res,
  647. resource_size_t *offs,
  648. resource_size_t size)
  649. {
  650. *offs -= size; /* adjust memory size */
  651. res->flags = IORESOURCE_MEM;
  652. res->parent = sm->mem_res;
  653. res->start = sm->mem_res->start + *offs;
  654. res->end = res->start + size - 1;
  655. }
  656. /* sm501_create_irq
  657. *
  658. * Fill in an IRQ resource for a sub device
  659. */
  660. static void sm501_create_irq(struct sm501_devdata *sm,
  661. struct resource *res)
  662. {
  663. res->flags = IORESOURCE_IRQ;
  664. res->parent = NULL;
  665. res->start = res->end = sm->irq;
  666. }
  667. static int sm501_register_usbhost(struct sm501_devdata *sm,
  668. resource_size_t *mem_avail)
  669. {
  670. struct platform_device *pdev;
  671. pdev = sm501_create_subdev(sm, "sm501-usb", 3, 0);
  672. if (!pdev)
  673. return -ENOMEM;
  674. sm501_create_subio(sm, &pdev->resource[0], 0x40000, 0x20000);
  675. sm501_create_mem(sm, &pdev->resource[1], mem_avail, 256*1024);
  676. sm501_create_irq(sm, &pdev->resource[2]);
  677. return sm501_register_device(sm, pdev);
  678. }
  679. static void sm501_setup_uart_data(struct sm501_devdata *sm,
  680. struct plat_serial8250_port *uart_data,
  681. unsigned int offset)
  682. {
  683. uart_data->membase = sm->regs + offset;
  684. uart_data->mapbase = sm->io_res->start + offset;
  685. uart_data->iotype = UPIO_MEM;
  686. uart_data->irq = sm->irq;
  687. uart_data->flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_SHARE_IRQ;
  688. uart_data->regshift = 2;
  689. uart_data->uartclk = (9600 * 16);
  690. }
  691. static int sm501_register_uart(struct sm501_devdata *sm, int devices)
  692. {
  693. struct platform_device *pdev;
  694. struct plat_serial8250_port *uart_data;
  695. pdev = sm501_create_subdev(sm, "serial8250", 0,
  696. sizeof(struct plat_serial8250_port) * 3);
  697. if (!pdev)
  698. return -ENOMEM;
  699. uart_data = pdev->dev.platform_data;
  700. if (devices & SM501_USE_UART0) {
  701. sm501_setup_uart_data(sm, uart_data++, 0x30000);
  702. sm501_unit_power(sm->dev, SM501_GATE_UART0, 1);
  703. sm501_modify_reg(sm->dev, SM501_IRQ_MASK, 1 << 12, 0);
  704. sm501_modify_reg(sm->dev, SM501_GPIO63_32_CONTROL, 0x01e0, 0);
  705. }
  706. if (devices & SM501_USE_UART1) {
  707. sm501_setup_uart_data(sm, uart_data++, 0x30020);
  708. sm501_unit_power(sm->dev, SM501_GATE_UART1, 1);
  709. sm501_modify_reg(sm->dev, SM501_IRQ_MASK, 1 << 13, 0);
  710. sm501_modify_reg(sm->dev, SM501_GPIO63_32_CONTROL, 0x1e00, 0);
  711. }
  712. pdev->id = PLAT8250_DEV_SM501;
  713. return sm501_register_device(sm, pdev);
  714. }
  715. static int sm501_register_display(struct sm501_devdata *sm,
  716. resource_size_t *mem_avail)
  717. {
  718. struct platform_device *pdev;
  719. pdev = sm501_create_subdev(sm, "sm501-fb", 4, 0);
  720. if (!pdev)
  721. return -ENOMEM;
  722. sm501_create_subio(sm, &pdev->resource[0], 0x80000, 0x10000);
  723. sm501_create_subio(sm, &pdev->resource[1], 0x100000, 0x50000);
  724. sm501_create_mem(sm, &pdev->resource[2], mem_avail, *mem_avail);
  725. sm501_create_irq(sm, &pdev->resource[3]);
  726. return sm501_register_device(sm, pdev);
  727. }
  728. #ifdef CONFIG_MFD_SM501_GPIO
  729. static inline struct sm501_gpio_chip *to_sm501_gpio(struct gpio_chip *gc)
  730. {
  731. return container_of(gc, struct sm501_gpio_chip, gpio);
  732. }
  733. static inline struct sm501_devdata *sm501_gpio_to_dev(struct sm501_gpio *gpio)
  734. {
  735. return container_of(gpio, struct sm501_devdata, gpio);
  736. }
  737. static int sm501_gpio_get(struct gpio_chip *chip, unsigned offset)
  738. {
  739. struct sm501_gpio_chip *smgpio = to_sm501_gpio(chip);
  740. unsigned long result;
  741. result = readl(smgpio->regbase + SM501_GPIO_DATA_LOW);
  742. result >>= offset;
  743. return result & 1UL;
  744. }
  745. static void sm501_gpio_ensure_gpio(struct sm501_gpio_chip *smchip,
  746. unsigned long bit)
  747. {
  748. unsigned long ctrl;
  749. /* check and modify if this pin is not set as gpio. */
  750. if (readl(smchip->control) & bit) {
  751. dev_info(sm501_gpio_to_dev(smchip->ourgpio)->dev,
  752. "changing mode of gpio, bit %08lx\n", bit);
  753. ctrl = readl(smchip->control);
  754. ctrl &= ~bit;
  755. writel(ctrl, smchip->control);
  756. sm501_sync_regs(sm501_gpio_to_dev(smchip->ourgpio));
  757. }
  758. }
  759. static void sm501_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  760. {
  761. struct sm501_gpio_chip *smchip = to_sm501_gpio(chip);
  762. struct sm501_gpio *smgpio = smchip->ourgpio;
  763. unsigned long bit = 1 << offset;
  764. void __iomem *regs = smchip->regbase;
  765. unsigned long save;
  766. unsigned long val;
  767. dev_dbg(sm501_gpio_to_dev(smgpio)->dev, "%s(%p,%d)\n",
  768. __func__, chip, offset);
  769. spin_lock_irqsave(&smgpio->lock, save);
  770. val = readl(regs + SM501_GPIO_DATA_LOW) & ~bit;
  771. if (value)
  772. val |= bit;
  773. writel(val, regs);
  774. sm501_sync_regs(sm501_gpio_to_dev(smgpio));
  775. sm501_gpio_ensure_gpio(smchip, bit);
  776. spin_unlock_irqrestore(&smgpio->lock, save);
  777. }
  778. static int sm501_gpio_input(struct gpio_chip *chip, unsigned offset)
  779. {
  780. struct sm501_gpio_chip *smchip = to_sm501_gpio(chip);
  781. struct sm501_gpio *smgpio = smchip->ourgpio;
  782. void __iomem *regs = smchip->regbase;
  783. unsigned long bit = 1 << offset;
  784. unsigned long save;
  785. unsigned long ddr;
  786. dev_dbg(sm501_gpio_to_dev(smgpio)->dev, "%s(%p,%d)\n",
  787. __func__, chip, offset);
  788. spin_lock_irqsave(&smgpio->lock, save);
  789. ddr = readl(regs + SM501_GPIO_DDR_LOW);
  790. writel(ddr & ~bit, regs + SM501_GPIO_DDR_LOW);
  791. sm501_sync_regs(sm501_gpio_to_dev(smgpio));
  792. sm501_gpio_ensure_gpio(smchip, bit);
  793. spin_unlock_irqrestore(&smgpio->lock, save);
  794. return 0;
  795. }
  796. static int sm501_gpio_output(struct gpio_chip *chip,
  797. unsigned offset, int value)
  798. {
  799. struct sm501_gpio_chip *smchip = to_sm501_gpio(chip);
  800. struct sm501_gpio *smgpio = smchip->ourgpio;
  801. unsigned long bit = 1 << offset;
  802. void __iomem *regs = smchip->regbase;
  803. unsigned long save;
  804. unsigned long val;
  805. unsigned long ddr;
  806. dev_dbg(sm501_gpio_to_dev(smgpio)->dev, "%s(%p,%d,%d)\n",
  807. __func__, chip, offset, value);
  808. spin_lock_irqsave(&smgpio->lock, save);
  809. val = readl(regs + SM501_GPIO_DATA_LOW);
  810. if (value)
  811. val |= bit;
  812. else
  813. val &= ~bit;
  814. writel(val, regs);
  815. ddr = readl(regs + SM501_GPIO_DDR_LOW);
  816. writel(ddr | bit, regs + SM501_GPIO_DDR_LOW);
  817. sm501_sync_regs(sm501_gpio_to_dev(smgpio));
  818. writel(val, regs + SM501_GPIO_DATA_LOW);
  819. sm501_sync_regs(sm501_gpio_to_dev(smgpio));
  820. spin_unlock_irqrestore(&smgpio->lock, save);
  821. return 0;
  822. }
  823. static struct gpio_chip gpio_chip_template = {
  824. .ngpio = 32,
  825. .direction_input = sm501_gpio_input,
  826. .direction_output = sm501_gpio_output,
  827. .set = sm501_gpio_set,
  828. .get = sm501_gpio_get,
  829. };
  830. static int __devinit sm501_gpio_register_chip(struct sm501_devdata *sm,
  831. struct sm501_gpio *gpio,
  832. struct sm501_gpio_chip *chip)
  833. {
  834. struct sm501_platdata *pdata = sm->platdata;
  835. struct gpio_chip *gchip = &chip->gpio;
  836. int base = pdata->gpio_base;
  837. chip->gpio = gpio_chip_template;
  838. if (chip == &gpio->high) {
  839. if (base > 0)
  840. base += 32;
  841. chip->regbase = gpio->regs + SM501_GPIO_DATA_HIGH;
  842. chip->control = sm->regs + SM501_GPIO63_32_CONTROL;
  843. gchip->label = "SM501-HIGH";
  844. } else {
  845. chip->regbase = gpio->regs + SM501_GPIO_DATA_LOW;
  846. chip->control = sm->regs + SM501_GPIO31_0_CONTROL;
  847. gchip->label = "SM501-LOW";
  848. }
  849. gchip->base = base;
  850. chip->ourgpio = gpio;
  851. return gpiochip_add(gchip);
  852. }
  853. static int __devinit sm501_register_gpio(struct sm501_devdata *sm)
  854. {
  855. struct sm501_gpio *gpio = &sm->gpio;
  856. resource_size_t iobase = sm->io_res->start + SM501_GPIO;
  857. int ret;
  858. int tmp;
  859. dev_dbg(sm->dev, "registering gpio block %08llx\n",
  860. (unsigned long long)iobase);
  861. spin_lock_init(&gpio->lock);
  862. gpio->regs_res = request_mem_region(iobase, 0x20, "sm501-gpio");
  863. if (gpio->regs_res == NULL) {
  864. dev_err(sm->dev, "gpio: failed to request region\n");
  865. return -ENXIO;
  866. }
  867. gpio->regs = ioremap(iobase, 0x20);
  868. if (gpio->regs == NULL) {
  869. dev_err(sm->dev, "gpio: failed to remap registers\n");
  870. ret = -ENXIO;
  871. goto err_claimed;
  872. }
  873. /* Register both our chips. */
  874. ret = sm501_gpio_register_chip(sm, gpio, &gpio->low);
  875. if (ret) {
  876. dev_err(sm->dev, "failed to add low chip\n");
  877. goto err_mapped;
  878. }
  879. ret = sm501_gpio_register_chip(sm, gpio, &gpio->high);
  880. if (ret) {
  881. dev_err(sm->dev, "failed to add high chip\n");
  882. goto err_low_chip;
  883. }
  884. gpio->registered = 1;
  885. return 0;
  886. err_low_chip:
  887. tmp = gpiochip_remove(&gpio->low.gpio);
  888. if (tmp) {
  889. dev_err(sm->dev, "cannot remove low chip, cannot tidy up\n");
  890. return ret;
  891. }
  892. err_mapped:
  893. iounmap(gpio->regs);
  894. err_claimed:
  895. release_resource(gpio->regs_res);
  896. kfree(gpio->regs_res);
  897. return ret;
  898. }
  899. static void sm501_gpio_remove(struct sm501_devdata *sm)
  900. {
  901. struct sm501_gpio *gpio = &sm->gpio;
  902. int ret;
  903. if (!sm->gpio.registered)
  904. return;
  905. ret = gpiochip_remove(&gpio->low.gpio);
  906. if (ret)
  907. dev_err(sm->dev, "cannot remove low chip, cannot tidy up\n");
  908. ret = gpiochip_remove(&gpio->high.gpio);
  909. if (ret)
  910. dev_err(sm->dev, "cannot remove high chip, cannot tidy up\n");
  911. iounmap(gpio->regs);
  912. release_resource(gpio->regs_res);
  913. kfree(gpio->regs_res);
  914. }
  915. static inline int sm501_gpio_pin2nr(struct sm501_devdata *sm, unsigned int pin)
  916. {
  917. struct sm501_gpio *gpio = &sm->gpio;
  918. int base = (pin < 32) ? gpio->low.gpio.base : gpio->high.gpio.base;
  919. return (pin % 32) + base;
  920. }
  921. static inline int sm501_gpio_isregistered(struct sm501_devdata *sm)
  922. {
  923. return sm->gpio.registered;
  924. }
  925. #else
  926. static inline int sm501_register_gpio(struct sm501_devdata *sm)
  927. {
  928. return 0;
  929. }
  930. static inline void sm501_gpio_remove(struct sm501_devdata *sm)
  931. {
  932. }
  933. static inline int sm501_gpio_pin2nr(struct sm501_devdata *sm, unsigned int pin)
  934. {
  935. return -1;
  936. }
  937. static inline int sm501_gpio_isregistered(struct sm501_devdata *sm)
  938. {
  939. return 0;
  940. }
  941. #endif
  942. static int sm501_register_gpio_i2c_instance(struct sm501_devdata *sm,
  943. struct sm501_platdata_gpio_i2c *iic)
  944. {
  945. struct i2c_gpio_platform_data *icd;
  946. struct platform_device *pdev;
  947. pdev = sm501_create_subdev(sm, "i2c-gpio", 0,
  948. sizeof(struct i2c_gpio_platform_data));
  949. if (!pdev)
  950. return -ENOMEM;
  951. icd = pdev->dev.platform_data;
  952. /* We keep the pin_sda and pin_scl fields relative in case the
  953. * same platform data is passed to >1 SM501.
  954. */
  955. icd->sda_pin = sm501_gpio_pin2nr(sm, iic->pin_sda);
  956. icd->scl_pin = sm501_gpio_pin2nr(sm, iic->pin_scl);
  957. icd->timeout = iic->timeout;
  958. icd->udelay = iic->udelay;
  959. /* note, we can't use either of the pin numbers, as the i2c-gpio
  960. * driver uses the platform.id field to generate the bus number
  961. * to register with the i2c core; The i2c core doesn't have enough
  962. * entries to deal with anything we currently use.
  963. */
  964. pdev->id = iic->bus_num;
  965. dev_info(sm->dev, "registering i2c-%d: sda=%d (%d), scl=%d (%d)\n",
  966. iic->bus_num,
  967. icd->sda_pin, iic->pin_sda, icd->scl_pin, iic->pin_scl);
  968. return sm501_register_device(sm, pdev);
  969. }
  970. static int sm501_register_gpio_i2c(struct sm501_devdata *sm,
  971. struct sm501_platdata *pdata)
  972. {
  973. struct sm501_platdata_gpio_i2c *iic = pdata->gpio_i2c;
  974. int index;
  975. int ret;
  976. for (index = 0; index < pdata->gpio_i2c_nr; index++, iic++) {
  977. ret = sm501_register_gpio_i2c_instance(sm, iic);
  978. if (ret < 0)
  979. return ret;
  980. }
  981. return 0;
  982. }
  983. /* sm501_dbg_regs
  984. *
  985. * Debug attribute to attach to parent device to show core registers
  986. */
  987. static ssize_t sm501_dbg_regs(struct device *dev,
  988. struct device_attribute *attr, char *buff)
  989. {
  990. struct sm501_devdata *sm = dev_get_drvdata(dev) ;
  991. unsigned int reg;
  992. char *ptr = buff;
  993. int ret;
  994. for (reg = 0x00; reg < 0x70; reg += 4) {
  995. ret = sprintf(ptr, "%08x = %08x\n",
  996. reg, readl(sm->regs + reg));
  997. ptr += ret;
  998. }
  999. return ptr - buff;
  1000. }
  1001. static DEVICE_ATTR(dbg_regs, 0666, sm501_dbg_regs, NULL);
  1002. /* sm501_init_reg
  1003. *
  1004. * Helper function for the init code to setup a register
  1005. *
  1006. * clear the bits which are set in r->mask, and then set
  1007. * the bits set in r->set.
  1008. */
  1009. static inline void sm501_init_reg(struct sm501_devdata *sm,
  1010. unsigned long reg,
  1011. struct sm501_reg_init *r)
  1012. {
  1013. unsigned long tmp;
  1014. tmp = readl(sm->regs + reg);
  1015. tmp &= ~r->mask;
  1016. tmp |= r->set;
  1017. writel(tmp, sm->regs + reg);
  1018. }
  1019. /* sm501_init_regs
  1020. *
  1021. * Setup core register values
  1022. */
  1023. static void sm501_init_regs(struct sm501_devdata *sm,
  1024. struct sm501_initdata *init)
  1025. {
  1026. sm501_misc_control(sm->dev,
  1027. init->misc_control.set,
  1028. init->misc_control.mask);
  1029. sm501_init_reg(sm, SM501_MISC_TIMING, &init->misc_timing);
  1030. sm501_init_reg(sm, SM501_GPIO31_0_CONTROL, &init->gpio_low);
  1031. sm501_init_reg(sm, SM501_GPIO63_32_CONTROL, &init->gpio_high);
  1032. if (init->m1xclk) {
  1033. dev_info(sm->dev, "setting M1XCLK to %ld\n", init->m1xclk);
  1034. sm501_set_clock(sm->dev, SM501_CLOCK_M1XCLK, init->m1xclk);
  1035. }
  1036. if (init->mclk) {
  1037. dev_info(sm->dev, "setting MCLK to %ld\n", init->mclk);
  1038. sm501_set_clock(sm->dev, SM501_CLOCK_MCLK, init->mclk);
  1039. }
  1040. }
  1041. /* Check the PLL sources for the M1CLK and M1XCLK
  1042. *
  1043. * If the M1CLK and M1XCLKs are not sourced from the same PLL, then
  1044. * there is a risk (see errata AB-5) that the SM501 will cease proper
  1045. * function. If this happens, then it is likely the SM501 will
  1046. * hang the system.
  1047. */
  1048. static int sm501_check_clocks(struct sm501_devdata *sm)
  1049. {
  1050. unsigned long pwrmode = readl(sm->regs + SM501_CURRENT_CLOCK);
  1051. unsigned long msrc = (pwrmode & SM501_POWERMODE_M_SRC);
  1052. unsigned long m1src = (pwrmode & SM501_POWERMODE_M1_SRC);
  1053. return ((msrc == 0 && m1src != 0) || (msrc != 0 && m1src == 0));
  1054. }
  1055. static unsigned int sm501_mem_local[] = {
  1056. [0] = 4*1024*1024,
  1057. [1] = 8*1024*1024,
  1058. [2] = 16*1024*1024,
  1059. [3] = 32*1024*1024,
  1060. [4] = 64*1024*1024,
  1061. [5] = 2*1024*1024,
  1062. };
  1063. /* sm501_init_dev
  1064. *
  1065. * Common init code for an SM501
  1066. */
  1067. static int __devinit sm501_init_dev(struct sm501_devdata *sm)
  1068. {
  1069. struct sm501_initdata *idata;
  1070. struct sm501_platdata *pdata;
  1071. resource_size_t mem_avail;
  1072. unsigned long dramctrl;
  1073. unsigned long devid;
  1074. int ret;
  1075. mutex_init(&sm->clock_lock);
  1076. spin_lock_init(&sm->reg_lock);
  1077. INIT_LIST_HEAD(&sm->devices);
  1078. devid = readl(sm->regs + SM501_DEVICEID);
  1079. if ((devid & SM501_DEVICEID_IDMASK) != SM501_DEVICEID_SM501) {
  1080. dev_err(sm->dev, "incorrect device id %08lx\n", devid);
  1081. return -EINVAL;
  1082. }
  1083. /* disable irqs */
  1084. writel(0, sm->regs + SM501_IRQ_MASK);
  1085. dramctrl = readl(sm->regs + SM501_DRAM_CONTROL);
  1086. mem_avail = sm501_mem_local[(dramctrl >> 13) & 0x7];
  1087. dev_info(sm->dev, "SM501 At %p: Version %08lx, %ld Mb, IRQ %d\n",
  1088. sm->regs, devid, (unsigned long)mem_avail >> 20, sm->irq);
  1089. sm->rev = devid & SM501_DEVICEID_REVMASK;
  1090. sm501_dump_gate(sm);
  1091. ret = device_create_file(sm->dev, &dev_attr_dbg_regs);
  1092. if (ret)
  1093. dev_err(sm->dev, "failed to create debug regs file\n");
  1094. sm501_dump_clk(sm);
  1095. /* check to see if we have some device initialisation */
  1096. pdata = sm->platdata;
  1097. idata = pdata ? pdata->init : NULL;
  1098. if (idata) {
  1099. sm501_init_regs(sm, idata);
  1100. if (idata->devices & SM501_USE_USB_HOST)
  1101. sm501_register_usbhost(sm, &mem_avail);
  1102. if (idata->devices & (SM501_USE_UART0 | SM501_USE_UART1))
  1103. sm501_register_uart(sm, idata->devices);
  1104. if (idata->devices & SM501_USE_GPIO)
  1105. sm501_register_gpio(sm);
  1106. }
  1107. if (pdata->gpio_i2c != NULL && pdata->gpio_i2c_nr > 0) {
  1108. if (!sm501_gpio_isregistered(sm))
  1109. dev_err(sm->dev, "no gpio available for i2c gpio.\n");
  1110. else
  1111. sm501_register_gpio_i2c(sm, pdata);
  1112. }
  1113. ret = sm501_check_clocks(sm);
  1114. if (ret) {
  1115. dev_err(sm->dev, "M1X and M clocks sourced from different "
  1116. "PLLs\n");
  1117. return -EINVAL;
  1118. }
  1119. /* always create a framebuffer */
  1120. sm501_register_display(sm, &mem_avail);
  1121. return 0;
  1122. }
  1123. static int __devinit sm501_plat_probe(struct platform_device *dev)
  1124. {
  1125. struct sm501_devdata *sm;
  1126. int ret;
  1127. sm = kzalloc(sizeof(struct sm501_devdata), GFP_KERNEL);
  1128. if (sm == NULL) {
  1129. dev_err(&dev->dev, "no memory for device data\n");
  1130. ret = -ENOMEM;
  1131. goto err1;
  1132. }
  1133. sm->dev = &dev->dev;
  1134. sm->pdev_id = dev->id;
  1135. sm->platdata = dev->dev.platform_data;
  1136. ret = platform_get_irq(dev, 0);
  1137. if (ret < 0) {
  1138. dev_err(&dev->dev, "failed to get irq resource\n");
  1139. goto err_res;
  1140. }
  1141. sm->irq = ret;
  1142. sm->io_res = platform_get_resource(dev, IORESOURCE_MEM, 1);
  1143. sm->mem_res = platform_get_resource(dev, IORESOURCE_MEM, 0);
  1144. if (sm->io_res == NULL || sm->mem_res == NULL) {
  1145. dev_err(&dev->dev, "failed to get IO resource\n");
  1146. ret = -ENOENT;
  1147. goto err_res;
  1148. }
  1149. sm->regs_claim = request_mem_region(sm->io_res->start,
  1150. 0x100, "sm501");
  1151. if (sm->regs_claim == NULL) {
  1152. dev_err(&dev->dev, "cannot claim registers\n");
  1153. ret = -EBUSY;
  1154. goto err_res;
  1155. }
  1156. platform_set_drvdata(dev, sm);
  1157. sm->regs = ioremap(sm->io_res->start, resource_size(sm->io_res));
  1158. if (sm->regs == NULL) {
  1159. dev_err(&dev->dev, "cannot remap registers\n");
  1160. ret = -EIO;
  1161. goto err_claim;
  1162. }
  1163. return sm501_init_dev(sm);
  1164. err_claim:
  1165. release_resource(sm->regs_claim);
  1166. kfree(sm->regs_claim);
  1167. err_res:
  1168. kfree(sm);
  1169. err1:
  1170. return ret;
  1171. }
  1172. #ifdef CONFIG_PM
  1173. /* power management support */
  1174. static void sm501_set_power(struct sm501_devdata *sm, int on)
  1175. {
  1176. struct sm501_platdata *pd = sm->platdata;
  1177. if (pd == NULL)
  1178. return;
  1179. if (pd->get_power) {
  1180. if (pd->get_power(sm->dev) == on) {
  1181. dev_dbg(sm->dev, "is already %d\n", on);
  1182. return;
  1183. }
  1184. }
  1185. if (pd->set_power) {
  1186. dev_dbg(sm->dev, "setting power to %d\n", on);
  1187. pd->set_power(sm->dev, on);
  1188. sm501_mdelay(sm, 10);
  1189. }
  1190. }
  1191. static int sm501_plat_suspend(struct platform_device *pdev, pm_message_t state)
  1192. {
  1193. struct sm501_devdata *sm = platform_get_drvdata(pdev);
  1194. sm->in_suspend = 1;
  1195. sm->pm_misc = readl(sm->regs + SM501_MISC_CONTROL);
  1196. sm501_dump_regs(sm);
  1197. if (sm->platdata) {
  1198. if (sm->platdata->flags & SM501_FLAG_SUSPEND_OFF)
  1199. sm501_set_power(sm, 0);
  1200. }
  1201. return 0;
  1202. }
  1203. static int sm501_plat_resume(struct platform_device *pdev)
  1204. {
  1205. struct sm501_devdata *sm = platform_get_drvdata(pdev);
  1206. sm501_set_power(sm, 1);
  1207. sm501_dump_regs(sm);
  1208. sm501_dump_gate(sm);
  1209. sm501_dump_clk(sm);
  1210. /* check to see if we are in the same state as when suspended */
  1211. if (readl(sm->regs + SM501_MISC_CONTROL) != sm->pm_misc) {
  1212. dev_info(sm->dev, "SM501_MISC_CONTROL changed over sleep\n");
  1213. writel(sm->pm_misc, sm->regs + SM501_MISC_CONTROL);
  1214. /* our suspend causes the controller state to change,
  1215. * either by something attempting setup, power loss,
  1216. * or an external reset event on power change */
  1217. if (sm->platdata && sm->platdata->init) {
  1218. sm501_init_regs(sm, sm->platdata->init);
  1219. }
  1220. }
  1221. /* dump our state from resume */
  1222. sm501_dump_regs(sm);
  1223. sm501_dump_clk(sm);
  1224. sm->in_suspend = 0;
  1225. return 0;
  1226. }
  1227. #else
  1228. #define sm501_plat_suspend NULL
  1229. #define sm501_plat_resume NULL
  1230. #endif
  1231. /* Initialisation data for PCI devices */
  1232. static struct sm501_initdata sm501_pci_initdata = {
  1233. .gpio_high = {
  1234. .set = 0x3F000000, /* 24bit panel */
  1235. .mask = 0x0,
  1236. },
  1237. .misc_timing = {
  1238. .set = 0x010100, /* SDRAM timing */
  1239. .mask = 0x1F1F00,
  1240. },
  1241. .misc_control = {
  1242. .set = SM501_MISC_PNL_24BIT,
  1243. .mask = 0,
  1244. },
  1245. .devices = SM501_USE_ALL,
  1246. /* Errata AB-3 says that 72MHz is the fastest available
  1247. * for 33MHZ PCI with proper bus-mastering operation */
  1248. .mclk = 72 * MHZ,
  1249. .m1xclk = 144 * MHZ,
  1250. };
  1251. static struct sm501_platdata_fbsub sm501_pdata_fbsub = {
  1252. .flags = (SM501FB_FLAG_USE_INIT_MODE |
  1253. SM501FB_FLAG_USE_HWCURSOR |
  1254. SM501FB_FLAG_USE_HWACCEL |
  1255. SM501FB_FLAG_DISABLE_AT_EXIT),
  1256. };
  1257. static struct sm501_platdata_fb sm501_fb_pdata = {
  1258. .fb_route = SM501_FB_OWN,
  1259. .fb_crt = &sm501_pdata_fbsub,
  1260. .fb_pnl = &sm501_pdata_fbsub,
  1261. };
  1262. static struct sm501_platdata sm501_pci_platdata = {
  1263. .init = &sm501_pci_initdata,
  1264. .fb = &sm501_fb_pdata,
  1265. .gpio_base = -1,
  1266. };
  1267. static int __devinit sm501_pci_probe(struct pci_dev *dev,
  1268. const struct pci_device_id *id)
  1269. {
  1270. struct sm501_devdata *sm;
  1271. int err;
  1272. sm = kzalloc(sizeof(struct sm501_devdata), GFP_KERNEL);
  1273. if (sm == NULL) {
  1274. dev_err(&dev->dev, "no memory for device data\n");
  1275. err = -ENOMEM;
  1276. goto err1;
  1277. }
  1278. /* set a default set of platform data */
  1279. dev->dev.platform_data = sm->platdata = &sm501_pci_platdata;
  1280. /* set a hopefully unique id for our child platform devices */
  1281. sm->pdev_id = 32 + dev->devfn;
  1282. pci_set_drvdata(dev, sm);
  1283. err = pci_enable_device(dev);
  1284. if (err) {
  1285. dev_err(&dev->dev, "cannot enable device\n");
  1286. goto err2;
  1287. }
  1288. sm->dev = &dev->dev;
  1289. sm->irq = dev->irq;
  1290. #ifdef __BIG_ENDIAN
  1291. /* if the system is big-endian, we most probably have a
  1292. * translation in the IO layer making the PCI bus little endian
  1293. * so make the framebuffer swapped pixels */
  1294. sm501_fb_pdata.flags |= SM501_FBPD_SWAP_FB_ENDIAN;
  1295. #endif
  1296. /* check our resources */
  1297. if (!(pci_resource_flags(dev, 0) & IORESOURCE_MEM)) {
  1298. dev_err(&dev->dev, "region #0 is not memory?\n");
  1299. err = -EINVAL;
  1300. goto err3;
  1301. }
  1302. if (!(pci_resource_flags(dev, 1) & IORESOURCE_MEM)) {
  1303. dev_err(&dev->dev, "region #1 is not memory?\n");
  1304. err = -EINVAL;
  1305. goto err3;
  1306. }
  1307. /* make our resources ready for sharing */
  1308. sm->io_res = &dev->resource[1];
  1309. sm->mem_res = &dev->resource[0];
  1310. sm->regs_claim = request_mem_region(sm->io_res->start,
  1311. 0x100, "sm501");
  1312. if (sm->regs_claim == NULL) {
  1313. dev_err(&dev->dev, "cannot claim registers\n");
  1314. err= -EBUSY;
  1315. goto err3;
  1316. }
  1317. sm->regs = pci_ioremap_bar(dev, 1);
  1318. if (sm->regs == NULL) {
  1319. dev_err(&dev->dev, "cannot remap registers\n");
  1320. err = -EIO;
  1321. goto err4;
  1322. }
  1323. sm501_init_dev(sm);
  1324. return 0;
  1325. err4:
  1326. release_resource(sm->regs_claim);
  1327. kfree(sm->regs_claim);
  1328. err3:
  1329. pci_disable_device(dev);
  1330. err2:
  1331. pci_set_drvdata(dev, NULL);
  1332. kfree(sm);
  1333. err1:
  1334. return err;
  1335. }
  1336. static void sm501_remove_sub(struct sm501_devdata *sm,
  1337. struct sm501_device *smdev)
  1338. {
  1339. list_del(&smdev->list);
  1340. platform_device_unregister(&smdev->pdev);
  1341. }
  1342. static void sm501_dev_remove(struct sm501_devdata *sm)
  1343. {
  1344. struct sm501_device *smdev, *tmp;
  1345. list_for_each_entry_safe(smdev, tmp, &sm->devices, list)
  1346. sm501_remove_sub(sm, smdev);
  1347. device_remove_file(sm->dev, &dev_attr_dbg_regs);
  1348. sm501_gpio_remove(sm);
  1349. }
  1350. static void __devexit sm501_pci_remove(struct pci_dev *dev)
  1351. {
  1352. struct sm501_devdata *sm = pci_get_drvdata(dev);
  1353. sm501_dev_remove(sm);
  1354. iounmap(sm->regs);
  1355. release_resource(sm->regs_claim);
  1356. kfree(sm->regs_claim);
  1357. pci_set_drvdata(dev, NULL);
  1358. pci_disable_device(dev);
  1359. }
  1360. static int sm501_plat_remove(struct platform_device *dev)
  1361. {
  1362. struct sm501_devdata *sm = platform_get_drvdata(dev);
  1363. sm501_dev_remove(sm);
  1364. iounmap(sm->regs);
  1365. release_resource(sm->regs_claim);
  1366. kfree(sm->regs_claim);
  1367. return 0;
  1368. }
  1369. static struct pci_device_id sm501_pci_tbl[] = {
  1370. { 0x126f, 0x0501, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  1371. { 0, },
  1372. };
  1373. MODULE_DEVICE_TABLE(pci, sm501_pci_tbl);
  1374. static struct pci_driver sm501_pci_driver = {
  1375. .name = "sm501",
  1376. .id_table = sm501_pci_tbl,
  1377. .probe = sm501_pci_probe,
  1378. .remove = __devexit_p(sm501_pci_remove),
  1379. };
  1380. MODULE_ALIAS("platform:sm501");
  1381. static struct platform_driver sm501_plat_driver = {
  1382. .driver = {
  1383. .name = "sm501",
  1384. .owner = THIS_MODULE,
  1385. },
  1386. .probe = sm501_plat_probe,
  1387. .remove = sm501_plat_remove,
  1388. .suspend = sm501_plat_suspend,
  1389. .resume = sm501_plat_resume,
  1390. };
  1391. static int __init sm501_base_init(void)
  1392. {
  1393. platform_driver_register(&sm501_plat_driver);
  1394. return pci_register_driver(&sm501_pci_driver);
  1395. }
  1396. static void __exit sm501_base_exit(void)
  1397. {
  1398. platform_driver_unregister(&sm501_plat_driver);
  1399. pci_unregister_driver(&sm501_pci_driver);
  1400. }
  1401. module_init(sm501_base_init);
  1402. module_exit(sm501_base_exit);
  1403. MODULE_DESCRIPTION("SM501 Core Driver");
  1404. MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>, Vincent Sanders");
  1405. MODULE_LICENSE("GPL v2");