asic3.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976
  1. /*
  2. * driver/mfd/asic3.c
  3. *
  4. * Compaq ASIC3 support.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * Copyright 2001 Compaq Computer Corporation.
  11. * Copyright 2004-2005 Phil Blundell
  12. * Copyright 2007-2008 OpenedHand Ltd.
  13. *
  14. * Authors: Phil Blundell <pb@handhelds.org>,
  15. * Samuel Ortiz <sameo@openedhand.com>
  16. *
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/delay.h>
  20. #include <linux/irq.h>
  21. #include <linux/gpio.h>
  22. #include <linux/io.h>
  23. #include <linux/slab.h>
  24. #include <linux/spinlock.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/mfd/asic3.h>
  27. #include <linux/mfd/core.h>
  28. #include <linux/mfd/ds1wm.h>
  29. #include <linux/mfd/tmio.h>
  30. enum {
  31. ASIC3_CLOCK_SPI,
  32. ASIC3_CLOCK_OWM,
  33. ASIC3_CLOCK_PWM0,
  34. ASIC3_CLOCK_PWM1,
  35. ASIC3_CLOCK_LED0,
  36. ASIC3_CLOCK_LED1,
  37. ASIC3_CLOCK_LED2,
  38. ASIC3_CLOCK_SD_HOST,
  39. ASIC3_CLOCK_SD_BUS,
  40. ASIC3_CLOCK_SMBUS,
  41. ASIC3_CLOCK_EX0,
  42. ASIC3_CLOCK_EX1,
  43. };
  44. struct asic3_clk {
  45. int enabled;
  46. unsigned int cdex;
  47. unsigned long rate;
  48. };
  49. #define INIT_CDEX(_name, _rate) \
  50. [ASIC3_CLOCK_##_name] = { \
  51. .cdex = CLOCK_CDEX_##_name, \
  52. .rate = _rate, \
  53. }
  54. struct asic3_clk asic3_clk_init[] __initdata = {
  55. INIT_CDEX(SPI, 0),
  56. INIT_CDEX(OWM, 5000000),
  57. INIT_CDEX(PWM0, 0),
  58. INIT_CDEX(PWM1, 0),
  59. INIT_CDEX(LED0, 0),
  60. INIT_CDEX(LED1, 0),
  61. INIT_CDEX(LED2, 0),
  62. INIT_CDEX(SD_HOST, 24576000),
  63. INIT_CDEX(SD_BUS, 12288000),
  64. INIT_CDEX(SMBUS, 0),
  65. INIT_CDEX(EX0, 32768),
  66. INIT_CDEX(EX1, 24576000),
  67. };
  68. struct asic3 {
  69. void __iomem *mapping;
  70. unsigned int bus_shift;
  71. unsigned int irq_nr;
  72. unsigned int irq_base;
  73. spinlock_t lock;
  74. u16 irq_bothedge[4];
  75. struct gpio_chip gpio;
  76. struct device *dev;
  77. void __iomem *tmio_cnf;
  78. struct asic3_clk clocks[ARRAY_SIZE(asic3_clk_init)];
  79. };
  80. static int asic3_gpio_get(struct gpio_chip *chip, unsigned offset);
  81. static inline void asic3_write_register(struct asic3 *asic,
  82. unsigned int reg, u32 value)
  83. {
  84. iowrite16(value, asic->mapping +
  85. (reg >> asic->bus_shift));
  86. }
  87. static inline u32 asic3_read_register(struct asic3 *asic,
  88. unsigned int reg)
  89. {
  90. return ioread16(asic->mapping +
  91. (reg >> asic->bus_shift));
  92. }
  93. void asic3_set_register(struct asic3 *asic, u32 reg, u32 bits, bool set)
  94. {
  95. unsigned long flags;
  96. u32 val;
  97. spin_lock_irqsave(&asic->lock, flags);
  98. val = asic3_read_register(asic, reg);
  99. if (set)
  100. val |= bits;
  101. else
  102. val &= ~bits;
  103. asic3_write_register(asic, reg, val);
  104. spin_unlock_irqrestore(&asic->lock, flags);
  105. }
  106. /* IRQs */
  107. #define MAX_ASIC_ISR_LOOPS 20
  108. #define ASIC3_GPIO_BASE_INCR \
  109. (ASIC3_GPIO_B_BASE - ASIC3_GPIO_A_BASE)
  110. static void asic3_irq_flip_edge(struct asic3 *asic,
  111. u32 base, int bit)
  112. {
  113. u16 edge;
  114. unsigned long flags;
  115. spin_lock_irqsave(&asic->lock, flags);
  116. edge = asic3_read_register(asic,
  117. base + ASIC3_GPIO_EDGE_TRIGGER);
  118. edge ^= bit;
  119. asic3_write_register(asic,
  120. base + ASIC3_GPIO_EDGE_TRIGGER, edge);
  121. spin_unlock_irqrestore(&asic->lock, flags);
  122. }
  123. static void asic3_irq_demux(unsigned int irq, struct irq_desc *desc)
  124. {
  125. int iter, i;
  126. unsigned long flags;
  127. struct asic3 *asic;
  128. desc->chip->ack(irq);
  129. asic = desc->handler_data;
  130. for (iter = 0 ; iter < MAX_ASIC_ISR_LOOPS; iter++) {
  131. u32 status;
  132. int bank;
  133. spin_lock_irqsave(&asic->lock, flags);
  134. status = asic3_read_register(asic,
  135. ASIC3_OFFSET(INTR, P_INT_STAT));
  136. spin_unlock_irqrestore(&asic->lock, flags);
  137. /* Check all ten register bits */
  138. if ((status & 0x3ff) == 0)
  139. break;
  140. /* Handle GPIO IRQs */
  141. for (bank = 0; bank < ASIC3_NUM_GPIO_BANKS; bank++) {
  142. if (status & (1 << bank)) {
  143. unsigned long base, istat;
  144. base = ASIC3_GPIO_A_BASE
  145. + bank * ASIC3_GPIO_BASE_INCR;
  146. spin_lock_irqsave(&asic->lock, flags);
  147. istat = asic3_read_register(asic,
  148. base +
  149. ASIC3_GPIO_INT_STATUS);
  150. /* Clearing IntStatus */
  151. asic3_write_register(asic,
  152. base +
  153. ASIC3_GPIO_INT_STATUS, 0);
  154. spin_unlock_irqrestore(&asic->lock, flags);
  155. for (i = 0; i < ASIC3_GPIOS_PER_BANK; i++) {
  156. int bit = (1 << i);
  157. unsigned int irqnr;
  158. if (!(istat & bit))
  159. continue;
  160. irqnr = asic->irq_base +
  161. (ASIC3_GPIOS_PER_BANK * bank)
  162. + i;
  163. desc = irq_to_desc(irqnr);
  164. desc->handle_irq(irqnr, desc);
  165. if (asic->irq_bothedge[bank] & bit)
  166. asic3_irq_flip_edge(asic, base,
  167. bit);
  168. }
  169. }
  170. }
  171. /* Handle remaining IRQs in the status register */
  172. for (i = ASIC3_NUM_GPIOS; i < ASIC3_NR_IRQS; i++) {
  173. /* They start at bit 4 and go up */
  174. if (status & (1 << (i - ASIC3_NUM_GPIOS + 4))) {
  175. desc = irq_to_desc(asic->irq_base + i);
  176. desc->handle_irq(asic->irq_base + i,
  177. desc);
  178. }
  179. }
  180. }
  181. if (iter >= MAX_ASIC_ISR_LOOPS)
  182. dev_err(asic->dev, "interrupt processing overrun\n");
  183. }
  184. static inline int asic3_irq_to_bank(struct asic3 *asic, int irq)
  185. {
  186. int n;
  187. n = (irq - asic->irq_base) >> 4;
  188. return (n * (ASIC3_GPIO_B_BASE - ASIC3_GPIO_A_BASE));
  189. }
  190. static inline int asic3_irq_to_index(struct asic3 *asic, int irq)
  191. {
  192. return (irq - asic->irq_base) & 0xf;
  193. }
  194. static void asic3_mask_gpio_irq(unsigned int irq)
  195. {
  196. struct asic3 *asic = get_irq_chip_data(irq);
  197. u32 val, bank, index;
  198. unsigned long flags;
  199. bank = asic3_irq_to_bank(asic, irq);
  200. index = asic3_irq_to_index(asic, irq);
  201. spin_lock_irqsave(&asic->lock, flags);
  202. val = asic3_read_register(asic, bank + ASIC3_GPIO_MASK);
  203. val |= 1 << index;
  204. asic3_write_register(asic, bank + ASIC3_GPIO_MASK, val);
  205. spin_unlock_irqrestore(&asic->lock, flags);
  206. }
  207. static void asic3_mask_irq(unsigned int irq)
  208. {
  209. struct asic3 *asic = get_irq_chip_data(irq);
  210. int regval;
  211. unsigned long flags;
  212. spin_lock_irqsave(&asic->lock, flags);
  213. regval = asic3_read_register(asic,
  214. ASIC3_INTR_BASE +
  215. ASIC3_INTR_INT_MASK);
  216. regval &= ~(ASIC3_INTMASK_MASK0 <<
  217. (irq - (asic->irq_base + ASIC3_NUM_GPIOS)));
  218. asic3_write_register(asic,
  219. ASIC3_INTR_BASE +
  220. ASIC3_INTR_INT_MASK,
  221. regval);
  222. spin_unlock_irqrestore(&asic->lock, flags);
  223. }
  224. static void asic3_unmask_gpio_irq(unsigned int irq)
  225. {
  226. struct asic3 *asic = get_irq_chip_data(irq);
  227. u32 val, bank, index;
  228. unsigned long flags;
  229. bank = asic3_irq_to_bank(asic, irq);
  230. index = asic3_irq_to_index(asic, irq);
  231. spin_lock_irqsave(&asic->lock, flags);
  232. val = asic3_read_register(asic, bank + ASIC3_GPIO_MASK);
  233. val &= ~(1 << index);
  234. asic3_write_register(asic, bank + ASIC3_GPIO_MASK, val);
  235. spin_unlock_irqrestore(&asic->lock, flags);
  236. }
  237. static void asic3_unmask_irq(unsigned int irq)
  238. {
  239. struct asic3 *asic = get_irq_chip_data(irq);
  240. int regval;
  241. unsigned long flags;
  242. spin_lock_irqsave(&asic->lock, flags);
  243. regval = asic3_read_register(asic,
  244. ASIC3_INTR_BASE +
  245. ASIC3_INTR_INT_MASK);
  246. regval |= (ASIC3_INTMASK_MASK0 <<
  247. (irq - (asic->irq_base + ASIC3_NUM_GPIOS)));
  248. asic3_write_register(asic,
  249. ASIC3_INTR_BASE +
  250. ASIC3_INTR_INT_MASK,
  251. regval);
  252. spin_unlock_irqrestore(&asic->lock, flags);
  253. }
  254. static int asic3_gpio_irq_type(unsigned int irq, unsigned int type)
  255. {
  256. struct asic3 *asic = get_irq_chip_data(irq);
  257. u32 bank, index;
  258. u16 trigger, level, edge, bit;
  259. unsigned long flags;
  260. bank = asic3_irq_to_bank(asic, irq);
  261. index = asic3_irq_to_index(asic, irq);
  262. bit = 1<<index;
  263. spin_lock_irqsave(&asic->lock, flags);
  264. level = asic3_read_register(asic,
  265. bank + ASIC3_GPIO_LEVEL_TRIGGER);
  266. edge = asic3_read_register(asic,
  267. bank + ASIC3_GPIO_EDGE_TRIGGER);
  268. trigger = asic3_read_register(asic,
  269. bank + ASIC3_GPIO_TRIGGER_TYPE);
  270. asic->irq_bothedge[(irq - asic->irq_base) >> 4] &= ~bit;
  271. if (type == IRQ_TYPE_EDGE_RISING) {
  272. trigger |= bit;
  273. edge |= bit;
  274. } else if (type == IRQ_TYPE_EDGE_FALLING) {
  275. trigger |= bit;
  276. edge &= ~bit;
  277. } else if (type == IRQ_TYPE_EDGE_BOTH) {
  278. trigger |= bit;
  279. if (asic3_gpio_get(&asic->gpio, irq - asic->irq_base))
  280. edge &= ~bit;
  281. else
  282. edge |= bit;
  283. asic->irq_bothedge[(irq - asic->irq_base) >> 4] |= bit;
  284. } else if (type == IRQ_TYPE_LEVEL_LOW) {
  285. trigger &= ~bit;
  286. level &= ~bit;
  287. } else if (type == IRQ_TYPE_LEVEL_HIGH) {
  288. trigger &= ~bit;
  289. level |= bit;
  290. } else {
  291. /*
  292. * if type == IRQ_TYPE_NONE, we should mask interrupts, but
  293. * be careful to not unmask them if mask was also called.
  294. * Probably need internal state for mask.
  295. */
  296. dev_notice(asic->dev, "irq type not changed\n");
  297. }
  298. asic3_write_register(asic, bank + ASIC3_GPIO_LEVEL_TRIGGER,
  299. level);
  300. asic3_write_register(asic, bank + ASIC3_GPIO_EDGE_TRIGGER,
  301. edge);
  302. asic3_write_register(asic, bank + ASIC3_GPIO_TRIGGER_TYPE,
  303. trigger);
  304. spin_unlock_irqrestore(&asic->lock, flags);
  305. return 0;
  306. }
  307. static struct irq_chip asic3_gpio_irq_chip = {
  308. .name = "ASIC3-GPIO",
  309. .ack = asic3_mask_gpio_irq,
  310. .mask = asic3_mask_gpio_irq,
  311. .unmask = asic3_unmask_gpio_irq,
  312. .set_type = asic3_gpio_irq_type,
  313. };
  314. static struct irq_chip asic3_irq_chip = {
  315. .name = "ASIC3",
  316. .ack = asic3_mask_irq,
  317. .mask = asic3_mask_irq,
  318. .unmask = asic3_unmask_irq,
  319. };
  320. static int __init asic3_irq_probe(struct platform_device *pdev)
  321. {
  322. struct asic3 *asic = platform_get_drvdata(pdev);
  323. unsigned long clksel = 0;
  324. unsigned int irq, irq_base;
  325. int ret;
  326. ret = platform_get_irq(pdev, 0);
  327. if (ret < 0)
  328. return ret;
  329. asic->irq_nr = ret;
  330. /* turn on clock to IRQ controller */
  331. clksel |= CLOCK_SEL_CX;
  332. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL),
  333. clksel);
  334. irq_base = asic->irq_base;
  335. for (irq = irq_base; irq < irq_base + ASIC3_NR_IRQS; irq++) {
  336. if (irq < asic->irq_base + ASIC3_NUM_GPIOS)
  337. set_irq_chip(irq, &asic3_gpio_irq_chip);
  338. else
  339. set_irq_chip(irq, &asic3_irq_chip);
  340. set_irq_chip_data(irq, asic);
  341. set_irq_handler(irq, handle_level_irq);
  342. set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
  343. }
  344. asic3_write_register(asic, ASIC3_OFFSET(INTR, INT_MASK),
  345. ASIC3_INTMASK_GINTMASK);
  346. set_irq_chained_handler(asic->irq_nr, asic3_irq_demux);
  347. set_irq_type(asic->irq_nr, IRQ_TYPE_EDGE_RISING);
  348. set_irq_data(asic->irq_nr, asic);
  349. return 0;
  350. }
  351. static void asic3_irq_remove(struct platform_device *pdev)
  352. {
  353. struct asic3 *asic = platform_get_drvdata(pdev);
  354. unsigned int irq, irq_base;
  355. irq_base = asic->irq_base;
  356. for (irq = irq_base; irq < irq_base + ASIC3_NR_IRQS; irq++) {
  357. set_irq_flags(irq, 0);
  358. set_irq_handler(irq, NULL);
  359. set_irq_chip(irq, NULL);
  360. set_irq_chip_data(irq, NULL);
  361. }
  362. set_irq_chained_handler(asic->irq_nr, NULL);
  363. }
  364. /* GPIOs */
  365. static int asic3_gpio_direction(struct gpio_chip *chip,
  366. unsigned offset, int out)
  367. {
  368. u32 mask = ASIC3_GPIO_TO_MASK(offset), out_reg;
  369. unsigned int gpio_base;
  370. unsigned long flags;
  371. struct asic3 *asic;
  372. asic = container_of(chip, struct asic3, gpio);
  373. gpio_base = ASIC3_GPIO_TO_BASE(offset);
  374. if (gpio_base > ASIC3_GPIO_D_BASE) {
  375. dev_err(asic->dev, "Invalid base (0x%x) for gpio %d\n",
  376. gpio_base, offset);
  377. return -EINVAL;
  378. }
  379. spin_lock_irqsave(&asic->lock, flags);
  380. out_reg = asic3_read_register(asic, gpio_base + ASIC3_GPIO_DIRECTION);
  381. /* Input is 0, Output is 1 */
  382. if (out)
  383. out_reg |= mask;
  384. else
  385. out_reg &= ~mask;
  386. asic3_write_register(asic, gpio_base + ASIC3_GPIO_DIRECTION, out_reg);
  387. spin_unlock_irqrestore(&asic->lock, flags);
  388. return 0;
  389. }
  390. static int asic3_gpio_direction_input(struct gpio_chip *chip,
  391. unsigned offset)
  392. {
  393. return asic3_gpio_direction(chip, offset, 0);
  394. }
  395. static int asic3_gpio_direction_output(struct gpio_chip *chip,
  396. unsigned offset, int value)
  397. {
  398. return asic3_gpio_direction(chip, offset, 1);
  399. }
  400. static int asic3_gpio_get(struct gpio_chip *chip,
  401. unsigned offset)
  402. {
  403. unsigned int gpio_base;
  404. u32 mask = ASIC3_GPIO_TO_MASK(offset);
  405. struct asic3 *asic;
  406. asic = container_of(chip, struct asic3, gpio);
  407. gpio_base = ASIC3_GPIO_TO_BASE(offset);
  408. if (gpio_base > ASIC3_GPIO_D_BASE) {
  409. dev_err(asic->dev, "Invalid base (0x%x) for gpio %d\n",
  410. gpio_base, offset);
  411. return -EINVAL;
  412. }
  413. return asic3_read_register(asic, gpio_base + ASIC3_GPIO_STATUS) & mask;
  414. }
  415. static void asic3_gpio_set(struct gpio_chip *chip,
  416. unsigned offset, int value)
  417. {
  418. u32 mask, out_reg;
  419. unsigned int gpio_base;
  420. unsigned long flags;
  421. struct asic3 *asic;
  422. asic = container_of(chip, struct asic3, gpio);
  423. gpio_base = ASIC3_GPIO_TO_BASE(offset);
  424. if (gpio_base > ASIC3_GPIO_D_BASE) {
  425. dev_err(asic->dev, "Invalid base (0x%x) for gpio %d\n",
  426. gpio_base, offset);
  427. return;
  428. }
  429. mask = ASIC3_GPIO_TO_MASK(offset);
  430. spin_lock_irqsave(&asic->lock, flags);
  431. out_reg = asic3_read_register(asic, gpio_base + ASIC3_GPIO_OUT);
  432. if (value)
  433. out_reg |= mask;
  434. else
  435. out_reg &= ~mask;
  436. asic3_write_register(asic, gpio_base + ASIC3_GPIO_OUT, out_reg);
  437. spin_unlock_irqrestore(&asic->lock, flags);
  438. return;
  439. }
  440. static __init int asic3_gpio_probe(struct platform_device *pdev,
  441. u16 *gpio_config, int num)
  442. {
  443. struct asic3 *asic = platform_get_drvdata(pdev);
  444. u16 alt_reg[ASIC3_NUM_GPIO_BANKS];
  445. u16 out_reg[ASIC3_NUM_GPIO_BANKS];
  446. u16 dir_reg[ASIC3_NUM_GPIO_BANKS];
  447. int i;
  448. memset(alt_reg, 0, ASIC3_NUM_GPIO_BANKS * sizeof(u16));
  449. memset(out_reg, 0, ASIC3_NUM_GPIO_BANKS * sizeof(u16));
  450. memset(dir_reg, 0, ASIC3_NUM_GPIO_BANKS * sizeof(u16));
  451. /* Enable all GPIOs */
  452. asic3_write_register(asic, ASIC3_GPIO_OFFSET(A, MASK), 0xffff);
  453. asic3_write_register(asic, ASIC3_GPIO_OFFSET(B, MASK), 0xffff);
  454. asic3_write_register(asic, ASIC3_GPIO_OFFSET(C, MASK), 0xffff);
  455. asic3_write_register(asic, ASIC3_GPIO_OFFSET(D, MASK), 0xffff);
  456. for (i = 0; i < num; i++) {
  457. u8 alt, pin, dir, init, bank_num, bit_num;
  458. u16 config = gpio_config[i];
  459. pin = ASIC3_CONFIG_GPIO_PIN(config);
  460. alt = ASIC3_CONFIG_GPIO_ALT(config);
  461. dir = ASIC3_CONFIG_GPIO_DIR(config);
  462. init = ASIC3_CONFIG_GPIO_INIT(config);
  463. bank_num = ASIC3_GPIO_TO_BANK(pin);
  464. bit_num = ASIC3_GPIO_TO_BIT(pin);
  465. alt_reg[bank_num] |= (alt << bit_num);
  466. out_reg[bank_num] |= (init << bit_num);
  467. dir_reg[bank_num] |= (dir << bit_num);
  468. }
  469. for (i = 0; i < ASIC3_NUM_GPIO_BANKS; i++) {
  470. asic3_write_register(asic,
  471. ASIC3_BANK_TO_BASE(i) +
  472. ASIC3_GPIO_DIRECTION,
  473. dir_reg[i]);
  474. asic3_write_register(asic,
  475. ASIC3_BANK_TO_BASE(i) + ASIC3_GPIO_OUT,
  476. out_reg[i]);
  477. asic3_write_register(asic,
  478. ASIC3_BANK_TO_BASE(i) +
  479. ASIC3_GPIO_ALT_FUNCTION,
  480. alt_reg[i]);
  481. }
  482. return gpiochip_add(&asic->gpio);
  483. }
  484. static int asic3_gpio_remove(struct platform_device *pdev)
  485. {
  486. struct asic3 *asic = platform_get_drvdata(pdev);
  487. return gpiochip_remove(&asic->gpio);
  488. }
  489. static int asic3_clk_enable(struct asic3 *asic, struct asic3_clk *clk)
  490. {
  491. unsigned long flags;
  492. u32 cdex;
  493. spin_lock_irqsave(&asic->lock, flags);
  494. if (clk->enabled++ == 0) {
  495. cdex = asic3_read_register(asic, ASIC3_OFFSET(CLOCK, CDEX));
  496. cdex |= clk->cdex;
  497. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, CDEX), cdex);
  498. }
  499. spin_unlock_irqrestore(&asic->lock, flags);
  500. return 0;
  501. }
  502. static void asic3_clk_disable(struct asic3 *asic, struct asic3_clk *clk)
  503. {
  504. unsigned long flags;
  505. u32 cdex;
  506. WARN_ON(clk->enabled == 0);
  507. spin_lock_irqsave(&asic->lock, flags);
  508. if (--clk->enabled == 0) {
  509. cdex = asic3_read_register(asic, ASIC3_OFFSET(CLOCK, CDEX));
  510. cdex &= ~clk->cdex;
  511. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, CDEX), cdex);
  512. }
  513. spin_unlock_irqrestore(&asic->lock, flags);
  514. }
  515. /* MFD cells (SPI, PWM, LED, DS1WM, MMC) */
  516. static struct ds1wm_driver_data ds1wm_pdata = {
  517. .active_high = 1,
  518. };
  519. static struct resource ds1wm_resources[] = {
  520. {
  521. .start = ASIC3_OWM_BASE,
  522. .end = ASIC3_OWM_BASE + 0x13,
  523. .flags = IORESOURCE_MEM,
  524. },
  525. {
  526. .start = ASIC3_IRQ_OWM,
  527. .start = ASIC3_IRQ_OWM,
  528. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHEDGE,
  529. },
  530. };
  531. static int ds1wm_enable(struct platform_device *pdev)
  532. {
  533. struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
  534. /* Turn on external clocks and the OWM clock */
  535. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_EX0]);
  536. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_EX1]);
  537. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_OWM]);
  538. msleep(1);
  539. /* Reset and enable DS1WM */
  540. asic3_set_register(asic, ASIC3_OFFSET(EXTCF, RESET),
  541. ASIC3_EXTCF_OWM_RESET, 1);
  542. msleep(1);
  543. asic3_set_register(asic, ASIC3_OFFSET(EXTCF, RESET),
  544. ASIC3_EXTCF_OWM_RESET, 0);
  545. msleep(1);
  546. asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT),
  547. ASIC3_EXTCF_OWM_EN, 1);
  548. msleep(1);
  549. return 0;
  550. }
  551. static int ds1wm_disable(struct platform_device *pdev)
  552. {
  553. struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
  554. asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT),
  555. ASIC3_EXTCF_OWM_EN, 0);
  556. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_OWM]);
  557. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_EX0]);
  558. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_EX1]);
  559. return 0;
  560. }
  561. static struct mfd_cell asic3_cell_ds1wm = {
  562. .name = "ds1wm",
  563. .enable = ds1wm_enable,
  564. .disable = ds1wm_disable,
  565. .driver_data = &ds1wm_pdata,
  566. .num_resources = ARRAY_SIZE(ds1wm_resources),
  567. .resources = ds1wm_resources,
  568. };
  569. static void asic3_mmc_pwr(struct platform_device *pdev, int state)
  570. {
  571. struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
  572. tmio_core_mmc_pwr(asic->tmio_cnf, 1 - asic->bus_shift, state);
  573. }
  574. static void asic3_mmc_clk_div(struct platform_device *pdev, int state)
  575. {
  576. struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
  577. tmio_core_mmc_clk_div(asic->tmio_cnf, 1 - asic->bus_shift, state);
  578. }
  579. static struct tmio_mmc_data asic3_mmc_data = {
  580. .hclk = 24576000,
  581. .set_pwr = asic3_mmc_pwr,
  582. .set_clk_div = asic3_mmc_clk_div,
  583. };
  584. static struct resource asic3_mmc_resources[] = {
  585. {
  586. .start = ASIC3_SD_CTRL_BASE,
  587. .end = ASIC3_SD_CTRL_BASE + 0x3ff,
  588. .flags = IORESOURCE_MEM,
  589. },
  590. {
  591. .start = 0,
  592. .end = 0,
  593. .flags = IORESOURCE_IRQ,
  594. },
  595. };
  596. static int asic3_mmc_enable(struct platform_device *pdev)
  597. {
  598. struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
  599. /* Not sure if it must be done bit by bit, but leaving as-is */
  600. asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF),
  601. ASIC3_SDHWCTRL_LEVCD, 1);
  602. asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF),
  603. ASIC3_SDHWCTRL_LEVWP, 1);
  604. asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF),
  605. ASIC3_SDHWCTRL_SUSPEND, 0);
  606. asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF),
  607. ASIC3_SDHWCTRL_PCLR, 0);
  608. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_EX0]);
  609. /* CLK32 used for card detection and for interruption detection
  610. * when HCLK is stopped.
  611. */
  612. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_EX1]);
  613. msleep(1);
  614. /* HCLK 24.576 MHz, BCLK 12.288 MHz: */
  615. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL),
  616. CLOCK_SEL_CX | CLOCK_SEL_SD_HCLK_SEL);
  617. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_SD_HOST]);
  618. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_SD_BUS]);
  619. msleep(1);
  620. asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT),
  621. ASIC3_EXTCF_SD_MEM_ENABLE, 1);
  622. /* Enable SD card slot 3.3V power supply */
  623. asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF),
  624. ASIC3_SDHWCTRL_SDPWR, 1);
  625. /* ASIC3_SD_CTRL_BASE assumes 32-bit addressing, TMIO is 16-bit */
  626. tmio_core_mmc_enable(asic->tmio_cnf, 1 - asic->bus_shift,
  627. ASIC3_SD_CTRL_BASE >> 1);
  628. return 0;
  629. }
  630. static int asic3_mmc_disable(struct platform_device *pdev)
  631. {
  632. struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
  633. /* Put in suspend mode */
  634. asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF),
  635. ASIC3_SDHWCTRL_SUSPEND, 1);
  636. /* Disable clocks */
  637. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_SD_HOST]);
  638. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_SD_BUS]);
  639. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_EX0]);
  640. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_EX1]);
  641. return 0;
  642. }
  643. static struct mfd_cell asic3_cell_mmc = {
  644. .name = "tmio-mmc",
  645. .enable = asic3_mmc_enable,
  646. .disable = asic3_mmc_disable,
  647. .driver_data = &asic3_mmc_data,
  648. .num_resources = ARRAY_SIZE(asic3_mmc_resources),
  649. .resources = asic3_mmc_resources,
  650. };
  651. static int __init asic3_mfd_probe(struct platform_device *pdev,
  652. struct resource *mem)
  653. {
  654. struct asic3 *asic = platform_get_drvdata(pdev);
  655. struct resource *mem_sdio;
  656. int irq, ret;
  657. mem_sdio = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  658. if (!mem_sdio)
  659. dev_dbg(asic->dev, "no SDIO MEM resource\n");
  660. irq = platform_get_irq(pdev, 1);
  661. if (irq < 0)
  662. dev_dbg(asic->dev, "no SDIO IRQ resource\n");
  663. /* DS1WM */
  664. asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT),
  665. ASIC3_EXTCF_OWM_SMB, 0);
  666. ds1wm_resources[0].start >>= asic->bus_shift;
  667. ds1wm_resources[0].end >>= asic->bus_shift;
  668. asic3_cell_ds1wm.platform_data = &asic3_cell_ds1wm;
  669. asic3_cell_ds1wm.data_size = sizeof(asic3_cell_ds1wm);
  670. /* MMC */
  671. asic->tmio_cnf = ioremap((ASIC3_SD_CONFIG_BASE >> asic->bus_shift) +
  672. mem_sdio->start, 0x400 >> asic->bus_shift);
  673. if (!asic->tmio_cnf) {
  674. ret = -ENOMEM;
  675. dev_dbg(asic->dev, "Couldn't ioremap SD_CONFIG\n");
  676. goto out;
  677. }
  678. asic3_mmc_resources[0].start >>= asic->bus_shift;
  679. asic3_mmc_resources[0].end >>= asic->bus_shift;
  680. asic3_cell_mmc.platform_data = &asic3_cell_mmc;
  681. asic3_cell_mmc.data_size = sizeof(asic3_cell_mmc);
  682. ret = mfd_add_devices(&pdev->dev, pdev->id,
  683. &asic3_cell_ds1wm, 1, mem, asic->irq_base);
  684. if (ret < 0)
  685. goto out;
  686. if (mem_sdio && (irq >= 0))
  687. ret = mfd_add_devices(&pdev->dev, pdev->id,
  688. &asic3_cell_mmc, 1, mem_sdio, irq);
  689. out:
  690. return ret;
  691. }
  692. static void asic3_mfd_remove(struct platform_device *pdev)
  693. {
  694. struct asic3 *asic = platform_get_drvdata(pdev);
  695. mfd_remove_devices(&pdev->dev);
  696. iounmap(asic->tmio_cnf);
  697. }
  698. /* Core */
  699. static int __init asic3_probe(struct platform_device *pdev)
  700. {
  701. struct asic3_platform_data *pdata = pdev->dev.platform_data;
  702. struct asic3 *asic;
  703. struct resource *mem;
  704. unsigned long clksel;
  705. int ret = 0;
  706. asic = kzalloc(sizeof(struct asic3), GFP_KERNEL);
  707. if (asic == NULL) {
  708. printk(KERN_ERR "kzalloc failed\n");
  709. return -ENOMEM;
  710. }
  711. spin_lock_init(&asic->lock);
  712. platform_set_drvdata(pdev, asic);
  713. asic->dev = &pdev->dev;
  714. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  715. if (!mem) {
  716. ret = -ENOMEM;
  717. dev_err(asic->dev, "no MEM resource\n");
  718. goto out_free;
  719. }
  720. asic->mapping = ioremap(mem->start, resource_size(mem));
  721. if (!asic->mapping) {
  722. ret = -ENOMEM;
  723. dev_err(asic->dev, "Couldn't ioremap\n");
  724. goto out_free;
  725. }
  726. asic->irq_base = pdata->irq_base;
  727. /* calculate bus shift from mem resource */
  728. asic->bus_shift = 2 - (resource_size(mem) >> 12);
  729. clksel = 0;
  730. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL), clksel);
  731. ret = asic3_irq_probe(pdev);
  732. if (ret < 0) {
  733. dev_err(asic->dev, "Couldn't probe IRQs\n");
  734. goto out_unmap;
  735. }
  736. asic->gpio.base = pdata->gpio_base;
  737. asic->gpio.ngpio = ASIC3_NUM_GPIOS;
  738. asic->gpio.get = asic3_gpio_get;
  739. asic->gpio.set = asic3_gpio_set;
  740. asic->gpio.direction_input = asic3_gpio_direction_input;
  741. asic->gpio.direction_output = asic3_gpio_direction_output;
  742. ret = asic3_gpio_probe(pdev,
  743. pdata->gpio_config,
  744. pdata->gpio_config_num);
  745. if (ret < 0) {
  746. dev_err(asic->dev, "GPIO probe failed\n");
  747. goto out_irq;
  748. }
  749. /* Making a per-device copy is only needed for the
  750. * theoretical case of multiple ASIC3s on one board:
  751. */
  752. memcpy(asic->clocks, asic3_clk_init, sizeof(asic3_clk_init));
  753. asic3_mfd_probe(pdev, mem);
  754. dev_info(asic->dev, "ASIC3 Core driver\n");
  755. return 0;
  756. out_irq:
  757. asic3_irq_remove(pdev);
  758. out_unmap:
  759. iounmap(asic->mapping);
  760. out_free:
  761. kfree(asic);
  762. return ret;
  763. }
  764. static int __devexit asic3_remove(struct platform_device *pdev)
  765. {
  766. int ret;
  767. struct asic3 *asic = platform_get_drvdata(pdev);
  768. asic3_mfd_remove(pdev);
  769. ret = asic3_gpio_remove(pdev);
  770. if (ret < 0)
  771. return ret;
  772. asic3_irq_remove(pdev);
  773. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL), 0);
  774. iounmap(asic->mapping);
  775. kfree(asic);
  776. return 0;
  777. }
  778. static void asic3_shutdown(struct platform_device *pdev)
  779. {
  780. }
  781. static struct platform_driver asic3_device_driver = {
  782. .driver = {
  783. .name = "asic3",
  784. },
  785. .remove = __devexit_p(asic3_remove),
  786. .shutdown = asic3_shutdown,
  787. };
  788. static int __init asic3_init(void)
  789. {
  790. int retval = 0;
  791. retval = platform_driver_probe(&asic3_device_driver, asic3_probe);
  792. return retval;
  793. }
  794. subsys_initcall(asic3_init);