ngene-core.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576
  1. /*
  2. * ngene.c: nGene PCIe bridge driver
  3. *
  4. * Copyright (C) 2005-2007 Micronas
  5. *
  6. * Copyright (C) 2008-2009 Ralph Metzler <rjkm@metzlerbros.de>
  7. * Modifications for new nGene firmware,
  8. * support for EEPROM-copying,
  9. * support for new dual DVB-S2 card prototype
  10. *
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License
  14. * version 2 only, as published by the Free Software Foundation.
  15. *
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
  26. * 02110-1301, USA
  27. * Or, point your browser to http://www.gnu.org/copyleft/gpl.html
  28. */
  29. #include <linux/module.h>
  30. #include <linux/init.h>
  31. #include <linux/delay.h>
  32. #include <linux/poll.h>
  33. #include <linux/io.h>
  34. #include <asm/div64.h>
  35. #include <linux/pci.h>
  36. #include <linux/timer.h>
  37. #include <linux/byteorder/generic.h>
  38. #include <linux/firmware.h>
  39. #include <linux/vmalloc.h>
  40. #include "ngene.h"
  41. static int one_adapter = 1;
  42. module_param(one_adapter, int, 0444);
  43. MODULE_PARM_DESC(one_adapter, "Use only one adapter.");
  44. static int debug;
  45. module_param(debug, int, 0444);
  46. MODULE_PARM_DESC(debug, "Print debugging information.");
  47. DVB_DEFINE_MOD_OPT_ADAPTER_NR(adapter_nr);
  48. #define dprintk if (debug) printk
  49. #define ngwriteb(dat, adr) writeb((dat), (char *)(dev->iomem + (adr)))
  50. #define ngwritel(dat, adr) writel((dat), (char *)(dev->iomem + (adr)))
  51. #define ngwriteb(dat, adr) writeb((dat), (char *)(dev->iomem + (adr)))
  52. #define ngreadl(adr) readl(dev->iomem + (adr))
  53. #define ngreadb(adr) readb(dev->iomem + (adr))
  54. #define ngcpyto(adr, src, count) memcpy_toio((char *) \
  55. (dev->iomem + (adr)), (src), (count))
  56. #define ngcpyfrom(dst, adr, count) memcpy_fromio((dst), (char *) \
  57. (dev->iomem + (adr)), (count))
  58. /****************************************************************************/
  59. /* nGene interrupt handler **************************************************/
  60. /****************************************************************************/
  61. static void event_tasklet(unsigned long data)
  62. {
  63. struct ngene *dev = (struct ngene *)data;
  64. while (dev->EventQueueReadIndex != dev->EventQueueWriteIndex) {
  65. struct EVENT_BUFFER Event =
  66. dev->EventQueue[dev->EventQueueReadIndex];
  67. dev->EventQueueReadIndex =
  68. (dev->EventQueueReadIndex + 1) & (EVENT_QUEUE_SIZE - 1);
  69. if ((Event.UARTStatus & 0x01) && (dev->TxEventNotify))
  70. dev->TxEventNotify(dev, Event.TimeStamp);
  71. if ((Event.UARTStatus & 0x02) && (dev->RxEventNotify))
  72. dev->RxEventNotify(dev, Event.TimeStamp,
  73. Event.RXCharacter);
  74. }
  75. }
  76. static void demux_tasklet(unsigned long data)
  77. {
  78. struct ngene_channel *chan = (struct ngene_channel *)data;
  79. struct SBufferHeader *Cur = chan->nextBuffer;
  80. spin_lock_irq(&chan->state_lock);
  81. while (Cur->ngeneBuffer.SR.Flags & 0x80) {
  82. if (chan->mode & NGENE_IO_TSOUT) {
  83. u32 Flags = chan->DataFormatFlags;
  84. if (Cur->ngeneBuffer.SR.Flags & 0x20)
  85. Flags |= BEF_OVERFLOW;
  86. if (chan->pBufferExchange) {
  87. if (!chan->pBufferExchange(chan,
  88. Cur->Buffer1,
  89. chan->Capture1Length,
  90. Cur->ngeneBuffer.SR.
  91. Clock, Flags)) {
  92. /*
  93. We didn't get data
  94. Clear in service flag to make sure we
  95. get called on next interrupt again.
  96. leave fill/empty (0x80) flag alone
  97. to avoid hardware running out of
  98. buffers during startup, we hold only
  99. in run state ( the source may be late
  100. delivering data )
  101. */
  102. if (chan->HWState == HWSTATE_RUN) {
  103. Cur->ngeneBuffer.SR.Flags &=
  104. ~0x40;
  105. break;
  106. /* Stop proccessing stream */
  107. }
  108. } else {
  109. /* We got a valid buffer,
  110. so switch to run state */
  111. chan->HWState = HWSTATE_RUN;
  112. }
  113. } else {
  114. printk(KERN_ERR DEVICE_NAME ": OOPS\n");
  115. if (chan->HWState == HWSTATE_RUN) {
  116. Cur->ngeneBuffer.SR.Flags &= ~0x40;
  117. break; /* Stop proccessing stream */
  118. }
  119. }
  120. if (chan->AudioDTOUpdated) {
  121. printk(KERN_INFO DEVICE_NAME
  122. ": Update AudioDTO = %d\n",
  123. chan->AudioDTOValue);
  124. Cur->ngeneBuffer.SR.DTOUpdate =
  125. chan->AudioDTOValue;
  126. chan->AudioDTOUpdated = 0;
  127. }
  128. } else {
  129. if (chan->HWState == HWSTATE_RUN) {
  130. u32 Flags = 0;
  131. IBufferExchange *exch1 = chan->pBufferExchange;
  132. IBufferExchange *exch2 = chan->pBufferExchange2;
  133. if (Cur->ngeneBuffer.SR.Flags & 0x01)
  134. Flags |= BEF_EVEN_FIELD;
  135. if (Cur->ngeneBuffer.SR.Flags & 0x20)
  136. Flags |= BEF_OVERFLOW;
  137. spin_unlock_irq(&chan->state_lock);
  138. if (exch1)
  139. exch1(chan, Cur->Buffer1,
  140. chan->Capture1Length,
  141. Cur->ngeneBuffer.SR.Clock,
  142. Flags);
  143. if (exch2)
  144. exch2(chan, Cur->Buffer2,
  145. chan->Capture2Length,
  146. Cur->ngeneBuffer.SR.Clock,
  147. Flags);
  148. spin_lock_irq(&chan->state_lock);
  149. } else if (chan->HWState != HWSTATE_STOP)
  150. chan->HWState = HWSTATE_RUN;
  151. }
  152. Cur->ngeneBuffer.SR.Flags = 0x00;
  153. Cur = Cur->Next;
  154. }
  155. chan->nextBuffer = Cur;
  156. spin_unlock_irq(&chan->state_lock);
  157. }
  158. static irqreturn_t irq_handler(int irq, void *dev_id)
  159. {
  160. struct ngene *dev = (struct ngene *)dev_id;
  161. u32 icounts = 0;
  162. irqreturn_t rc = IRQ_NONE;
  163. u32 i = MAX_STREAM;
  164. u8 *tmpCmdDoneByte;
  165. if (dev->BootFirmware) {
  166. icounts = ngreadl(NGENE_INT_COUNTS);
  167. if (icounts != dev->icounts) {
  168. ngwritel(0, FORCE_NMI);
  169. dev->cmd_done = 1;
  170. wake_up(&dev->cmd_wq);
  171. dev->icounts = icounts;
  172. rc = IRQ_HANDLED;
  173. }
  174. return rc;
  175. }
  176. ngwritel(0, FORCE_NMI);
  177. spin_lock(&dev->cmd_lock);
  178. tmpCmdDoneByte = dev->CmdDoneByte;
  179. if (tmpCmdDoneByte &&
  180. (*tmpCmdDoneByte ||
  181. (dev->ngenetohost[0] == 1 && dev->ngenetohost[1] != 0))) {
  182. dev->CmdDoneByte = NULL;
  183. dev->cmd_done = 1;
  184. wake_up(&dev->cmd_wq);
  185. rc = IRQ_HANDLED;
  186. }
  187. spin_unlock(&dev->cmd_lock);
  188. if (dev->EventBuffer->EventStatus & 0x80) {
  189. u8 nextWriteIndex =
  190. (dev->EventQueueWriteIndex + 1) &
  191. (EVENT_QUEUE_SIZE - 1);
  192. if (nextWriteIndex != dev->EventQueueReadIndex) {
  193. dev->EventQueue[dev->EventQueueWriteIndex] =
  194. *(dev->EventBuffer);
  195. dev->EventQueueWriteIndex = nextWriteIndex;
  196. } else {
  197. printk(KERN_ERR DEVICE_NAME ": event overflow\n");
  198. dev->EventQueueOverflowCount += 1;
  199. dev->EventQueueOverflowFlag = 1;
  200. }
  201. dev->EventBuffer->EventStatus &= ~0x80;
  202. tasklet_schedule(&dev->event_tasklet);
  203. rc = IRQ_HANDLED;
  204. }
  205. while (i > 0) {
  206. i--;
  207. spin_lock(&dev->channel[i].state_lock);
  208. /* if (dev->channel[i].State>=KSSTATE_RUN) { */
  209. if (dev->channel[i].nextBuffer) {
  210. if ((dev->channel[i].nextBuffer->
  211. ngeneBuffer.SR.Flags & 0xC0) == 0x80) {
  212. dev->channel[i].nextBuffer->
  213. ngeneBuffer.SR.Flags |= 0x40;
  214. tasklet_schedule(
  215. &dev->channel[i].demux_tasklet);
  216. rc = IRQ_HANDLED;
  217. }
  218. }
  219. spin_unlock(&dev->channel[i].state_lock);
  220. }
  221. /* Request might have been processed by a previous call. */
  222. return IRQ_HANDLED;
  223. }
  224. /****************************************************************************/
  225. /* nGene command interface **************************************************/
  226. /****************************************************************************/
  227. static void dump_command_io(struct ngene *dev)
  228. {
  229. u8 buf[8], *b;
  230. ngcpyfrom(buf, HOST_TO_NGENE, 8);
  231. printk(KERN_ERR "host_to_ngene (%04x): %02x %02x %02x %02x %02x %02x %02x %02x\n",
  232. HOST_TO_NGENE, buf[0], buf[1], buf[2], buf[3],
  233. buf[4], buf[5], buf[6], buf[7]);
  234. ngcpyfrom(buf, NGENE_TO_HOST, 8);
  235. printk(KERN_ERR "ngene_to_host (%04x): %02x %02x %02x %02x %02x %02x %02x %02x\n",
  236. NGENE_TO_HOST, buf[0], buf[1], buf[2], buf[3],
  237. buf[4], buf[5], buf[6], buf[7]);
  238. b = dev->hosttongene;
  239. printk(KERN_ERR "dev->hosttongene (%p): %02x %02x %02x %02x %02x %02x %02x %02x\n",
  240. b, b[0], b[1], b[2], b[3], b[4], b[5], b[6], b[7]);
  241. b = dev->ngenetohost;
  242. printk(KERN_ERR "dev->ngenetohost (%p): %02x %02x %02x %02x %02x %02x %02x %02x\n",
  243. b, b[0], b[1], b[2], b[3], b[4], b[5], b[6], b[7]);
  244. }
  245. static int ngene_command_mutex(struct ngene *dev, struct ngene_command *com)
  246. {
  247. int ret;
  248. u8 *tmpCmdDoneByte;
  249. dev->cmd_done = 0;
  250. if (com->cmd.hdr.Opcode == CMD_FWLOAD_PREPARE) {
  251. dev->BootFirmware = 1;
  252. dev->icounts = ngreadl(NGENE_INT_COUNTS);
  253. ngwritel(0, NGENE_COMMAND);
  254. ngwritel(0, NGENE_COMMAND_HI);
  255. ngwritel(0, NGENE_STATUS);
  256. ngwritel(0, NGENE_STATUS_HI);
  257. ngwritel(0, NGENE_EVENT);
  258. ngwritel(0, NGENE_EVENT_HI);
  259. } else if (com->cmd.hdr.Opcode == CMD_FWLOAD_FINISH) {
  260. u64 fwio = dev->PAFWInterfaceBuffer;
  261. ngwritel(fwio & 0xffffffff, NGENE_COMMAND);
  262. ngwritel(fwio >> 32, NGENE_COMMAND_HI);
  263. ngwritel((fwio + 256) & 0xffffffff, NGENE_STATUS);
  264. ngwritel((fwio + 256) >> 32, NGENE_STATUS_HI);
  265. ngwritel((fwio + 512) & 0xffffffff, NGENE_EVENT);
  266. ngwritel((fwio + 512) >> 32, NGENE_EVENT_HI);
  267. }
  268. memcpy(dev->FWInterfaceBuffer, com->cmd.raw8, com->in_len + 2);
  269. if (dev->BootFirmware)
  270. ngcpyto(HOST_TO_NGENE, com->cmd.raw8, com->in_len + 2);
  271. spin_lock_irq(&dev->cmd_lock);
  272. tmpCmdDoneByte = dev->ngenetohost + com->out_len;
  273. if (!com->out_len)
  274. tmpCmdDoneByte++;
  275. *tmpCmdDoneByte = 0;
  276. dev->ngenetohost[0] = 0;
  277. dev->ngenetohost[1] = 0;
  278. dev->CmdDoneByte = tmpCmdDoneByte;
  279. spin_unlock_irq(&dev->cmd_lock);
  280. /* Notify 8051. */
  281. ngwritel(1, FORCE_INT);
  282. ret = wait_event_timeout(dev->cmd_wq, dev->cmd_done == 1, 2 * HZ);
  283. if (!ret) {
  284. /*ngwritel(0, FORCE_NMI);*/
  285. printk(KERN_ERR DEVICE_NAME
  286. ": Command timeout cmd=%02x prev=%02x\n",
  287. com->cmd.hdr.Opcode, dev->prev_cmd);
  288. dump_command_io(dev);
  289. return -1;
  290. }
  291. if (com->cmd.hdr.Opcode == CMD_FWLOAD_FINISH)
  292. dev->BootFirmware = 0;
  293. dev->prev_cmd = com->cmd.hdr.Opcode;
  294. if (!com->out_len)
  295. return 0;
  296. memcpy(com->cmd.raw8, dev->ngenetohost, com->out_len);
  297. return 0;
  298. }
  299. int ngene_command(struct ngene *dev, struct ngene_command *com)
  300. {
  301. int result;
  302. down(&dev->cmd_mutex);
  303. result = ngene_command_mutex(dev, com);
  304. up(&dev->cmd_mutex);
  305. return result;
  306. }
  307. static int ngene_command_load_firmware(struct ngene *dev,
  308. u8 *ngene_fw, u32 size)
  309. {
  310. #define FIRSTCHUNK (1024)
  311. u32 cleft;
  312. struct ngene_command com;
  313. com.cmd.hdr.Opcode = CMD_FWLOAD_PREPARE;
  314. com.cmd.hdr.Length = 0;
  315. com.in_len = 0;
  316. com.out_len = 0;
  317. ngene_command(dev, &com);
  318. cleft = (size + 3) & ~3;
  319. if (cleft > FIRSTCHUNK) {
  320. ngcpyto(PROGRAM_SRAM + FIRSTCHUNK, ngene_fw + FIRSTCHUNK,
  321. cleft - FIRSTCHUNK);
  322. cleft = FIRSTCHUNK;
  323. }
  324. ngcpyto(DATA_FIFO_AREA, ngene_fw, cleft);
  325. memset(&com, 0, sizeof(struct ngene_command));
  326. com.cmd.hdr.Opcode = CMD_FWLOAD_FINISH;
  327. com.cmd.hdr.Length = 4;
  328. com.cmd.FWLoadFinish.Address = DATA_FIFO_AREA;
  329. com.cmd.FWLoadFinish.Length = (unsigned short)cleft;
  330. com.in_len = 4;
  331. com.out_len = 0;
  332. return ngene_command(dev, &com);
  333. }
  334. static int ngene_command_config_buf(struct ngene *dev, u8 config)
  335. {
  336. struct ngene_command com;
  337. com.cmd.hdr.Opcode = CMD_CONFIGURE_BUFFER;
  338. com.cmd.hdr.Length = 1;
  339. com.cmd.ConfigureBuffers.config = config;
  340. com.in_len = 1;
  341. com.out_len = 0;
  342. if (ngene_command(dev, &com) < 0)
  343. return -EIO;
  344. return 0;
  345. }
  346. static int ngene_command_config_free_buf(struct ngene *dev, u8 *config)
  347. {
  348. struct ngene_command com;
  349. com.cmd.hdr.Opcode = CMD_CONFIGURE_FREE_BUFFER;
  350. com.cmd.hdr.Length = 6;
  351. memcpy(&com.cmd.ConfigureBuffers.config, config, 6);
  352. com.in_len = 6;
  353. com.out_len = 0;
  354. if (ngene_command(dev, &com) < 0)
  355. return -EIO;
  356. return 0;
  357. }
  358. int ngene_command_gpio_set(struct ngene *dev, u8 select, u8 level)
  359. {
  360. struct ngene_command com;
  361. com.cmd.hdr.Opcode = CMD_SET_GPIO_PIN;
  362. com.cmd.hdr.Length = 1;
  363. com.cmd.SetGpioPin.select = select | (level << 7);
  364. com.in_len = 1;
  365. com.out_len = 0;
  366. return ngene_command(dev, &com);
  367. }
  368. /*
  369. 02000640 is sample on rising edge.
  370. 02000740 is sample on falling edge.
  371. 02000040 is ignore "valid" signal
  372. 0: FD_CTL1 Bit 7,6 must be 0,1
  373. 7 disable(fw controlled)
  374. 6 0-AUX,1-TS
  375. 5 0-par,1-ser
  376. 4 0-lsb/1-msb
  377. 3,2 reserved
  378. 1,0 0-no sync, 1-use ext. start, 2-use 0x47, 3-both
  379. 1: FD_CTL2 has 3-valid must be hi, 2-use valid, 1-edge
  380. 2: FD_STA is read-only. 0-sync
  381. 3: FD_INSYNC is number of 47s to trigger "in sync".
  382. 4: FD_OUTSYNC is number of 47s to trigger "out of sync".
  383. 5: FD_MAXBYTE1 is low-order of bytes per packet.
  384. 6: FD_MAXBYTE2 is high-order of bytes per packet.
  385. 7: Top byte is unused.
  386. */
  387. /****************************************************************************/
  388. static u8 TSFeatureDecoderSetup[8 * 5] = {
  389. 0x42, 0x00, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00,
  390. 0x40, 0x06, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00, /* DRXH */
  391. 0x71, 0x07, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00, /* DRXHser */
  392. 0x72, 0x06, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00, /* S2ser */
  393. 0x40, 0x07, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00, /* LGDT3303 */
  394. };
  395. /* Set NGENE I2S Config to 16 bit packed */
  396. static u8 I2SConfiguration[] = {
  397. 0x00, 0x10, 0x00, 0x00,
  398. 0x80, 0x10, 0x00, 0x00,
  399. };
  400. static u8 SPDIFConfiguration[10] = {
  401. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00
  402. };
  403. /* Set NGENE I2S Config to transport stream compatible mode */
  404. static u8 TS_I2SConfiguration[4] = { 0x3E, 0x1A, 0x00, 0x00 }; /*3e 18 00 00 ?*/
  405. static u8 TS_I2SOutConfiguration[4] = { 0x80, 0x20, 0x00, 0x00 };
  406. static u8 ITUDecoderSetup[4][16] = {
  407. {0x1c, 0x13, 0x01, 0x68, 0x3d, 0x90, 0x14, 0x20, /* SDTV */
  408. 0x00, 0x00, 0x01, 0xb0, 0x9c, 0x00, 0x00, 0x00},
  409. {0x9c, 0x03, 0x23, 0xC0, 0x60, 0x0E, 0x13, 0x00,
  410. 0x00, 0x00, 0x00, 0x01, 0xB0, 0x00, 0x00, 0x00},
  411. {0x9f, 0x00, 0x23, 0xC0, 0x60, 0x0F, 0x13, 0x00, /* HDTV 1080i50 */
  412. 0x00, 0x00, 0x00, 0x01, 0xB0, 0x00, 0x00, 0x00},
  413. {0x9c, 0x01, 0x23, 0xC0, 0x60, 0x0E, 0x13, 0x00, /* HDTV 1080i60 */
  414. 0x00, 0x00, 0x00, 0x01, 0xB0, 0x00, 0x00, 0x00},
  415. };
  416. /*
  417. * 50 48 60 gleich
  418. * 27p50 9f 00 22 80 42 69 18 ...
  419. * 27p60 93 00 22 80 82 69 1c ...
  420. */
  421. /* Maxbyte to 1144 (for raw data) */
  422. static u8 ITUFeatureDecoderSetup[8] = {
  423. 0x00, 0x00, 0x00, 0x00, 0x00, 0x78, 0x04, 0x00
  424. };
  425. void FillTSBuffer(void *Buffer, int Length, u32 Flags)
  426. {
  427. u32 *ptr = Buffer;
  428. memset(Buffer, 0xff, Length);
  429. while (Length > 0) {
  430. if (Flags & DF_SWAP32)
  431. *ptr = 0x471FFF10;
  432. else
  433. *ptr = 0x10FF1F47;
  434. ptr += (188 / 4);
  435. Length -= 188;
  436. }
  437. }
  438. static void flush_buffers(struct ngene_channel *chan)
  439. {
  440. u8 val;
  441. do {
  442. msleep(1);
  443. spin_lock_irq(&chan->state_lock);
  444. val = chan->nextBuffer->ngeneBuffer.SR.Flags & 0x80;
  445. spin_unlock_irq(&chan->state_lock);
  446. } while (val);
  447. }
  448. static void clear_buffers(struct ngene_channel *chan)
  449. {
  450. struct SBufferHeader *Cur = chan->nextBuffer;
  451. do {
  452. memset(&Cur->ngeneBuffer.SR, 0, sizeof(Cur->ngeneBuffer.SR));
  453. if (chan->mode & NGENE_IO_TSOUT)
  454. FillTSBuffer(Cur->Buffer1,
  455. chan->Capture1Length,
  456. chan->DataFormatFlags);
  457. Cur = Cur->Next;
  458. } while (Cur != chan->nextBuffer);
  459. if (chan->mode & NGENE_IO_TSOUT) {
  460. chan->nextBuffer->ngeneBuffer.SR.DTOUpdate =
  461. chan->AudioDTOValue;
  462. chan->AudioDTOUpdated = 0;
  463. Cur = chan->TSIdleBuffer.Head;
  464. do {
  465. memset(&Cur->ngeneBuffer.SR, 0,
  466. sizeof(Cur->ngeneBuffer.SR));
  467. FillTSBuffer(Cur->Buffer1,
  468. chan->Capture1Length,
  469. chan->DataFormatFlags);
  470. Cur = Cur->Next;
  471. } while (Cur != chan->TSIdleBuffer.Head);
  472. }
  473. }
  474. static int ngene_command_stream_control(struct ngene *dev, u8 stream,
  475. u8 control, u8 mode, u8 flags)
  476. {
  477. struct ngene_channel *chan = &dev->channel[stream];
  478. struct ngene_command com;
  479. u16 BsUVI = ((stream & 1) ? 0x9400 : 0x9300);
  480. u16 BsSDI = ((stream & 1) ? 0x9600 : 0x9500);
  481. u16 BsSPI = ((stream & 1) ? 0x9800 : 0x9700);
  482. u16 BsSDO = 0x9B00;
  483. down(&dev->stream_mutex);
  484. memset(&com, 0, sizeof(com));
  485. com.cmd.hdr.Opcode = CMD_CONTROL;
  486. com.cmd.hdr.Length = sizeof(struct FW_STREAM_CONTROL) - 2;
  487. com.cmd.StreamControl.Stream = stream | (control ? 8 : 0);
  488. if (chan->mode & NGENE_IO_TSOUT)
  489. com.cmd.StreamControl.Stream |= 0x07;
  490. com.cmd.StreamControl.Control = control |
  491. (flags & SFLAG_ORDER_LUMA_CHROMA);
  492. com.cmd.StreamControl.Mode = mode;
  493. com.in_len = sizeof(struct FW_STREAM_CONTROL);
  494. com.out_len = 0;
  495. dprintk(KERN_INFO DEVICE_NAME
  496. ": Stream=%02x, Control=%02x, Mode=%02x\n",
  497. com.cmd.StreamControl.Stream, com.cmd.StreamControl.Control,
  498. com.cmd.StreamControl.Mode);
  499. chan->Mode = mode;
  500. if (!(control & 0x80)) {
  501. spin_lock_irq(&chan->state_lock);
  502. if (chan->State == KSSTATE_RUN) {
  503. chan->State = KSSTATE_ACQUIRE;
  504. chan->HWState = HWSTATE_STOP;
  505. spin_unlock_irq(&chan->state_lock);
  506. if (ngene_command(dev, &com) < 0) {
  507. up(&dev->stream_mutex);
  508. return -1;
  509. }
  510. /* clear_buffers(chan); */
  511. flush_buffers(chan);
  512. up(&dev->stream_mutex);
  513. return 0;
  514. }
  515. spin_unlock_irq(&chan->state_lock);
  516. up(&dev->stream_mutex);
  517. return 0;
  518. }
  519. if (mode & SMODE_AUDIO_CAPTURE) {
  520. com.cmd.StreamControl.CaptureBlockCount =
  521. chan->Capture1Length / AUDIO_BLOCK_SIZE;
  522. com.cmd.StreamControl.Buffer_Address = chan->RingBuffer.PAHead;
  523. } else if (mode & SMODE_TRANSPORT_STREAM) {
  524. com.cmd.StreamControl.CaptureBlockCount =
  525. chan->Capture1Length / TS_BLOCK_SIZE;
  526. com.cmd.StreamControl.MaxLinesPerField =
  527. chan->Capture1Length / TS_BLOCK_SIZE;
  528. com.cmd.StreamControl.Buffer_Address =
  529. chan->TSRingBuffer.PAHead;
  530. if (chan->mode & NGENE_IO_TSOUT) {
  531. com.cmd.StreamControl.BytesPerVBILine =
  532. chan->Capture1Length / TS_BLOCK_SIZE;
  533. com.cmd.StreamControl.Stream |= 0x07;
  534. }
  535. } else {
  536. com.cmd.StreamControl.BytesPerVideoLine = chan->nBytesPerLine;
  537. com.cmd.StreamControl.MaxLinesPerField = chan->nLines;
  538. com.cmd.StreamControl.MinLinesPerField = 100;
  539. com.cmd.StreamControl.Buffer_Address = chan->RingBuffer.PAHead;
  540. if (mode & SMODE_VBI_CAPTURE) {
  541. com.cmd.StreamControl.MaxVBILinesPerField =
  542. chan->nVBILines;
  543. com.cmd.StreamControl.MinVBILinesPerField = 0;
  544. com.cmd.StreamControl.BytesPerVBILine =
  545. chan->nBytesPerVBILine;
  546. }
  547. if (flags & SFLAG_COLORBAR)
  548. com.cmd.StreamControl.Stream |= 0x04;
  549. }
  550. spin_lock_irq(&chan->state_lock);
  551. if (mode & SMODE_AUDIO_CAPTURE) {
  552. chan->nextBuffer = chan->RingBuffer.Head;
  553. if (mode & SMODE_AUDIO_SPDIF) {
  554. com.cmd.StreamControl.SetupDataLen =
  555. sizeof(SPDIFConfiguration);
  556. com.cmd.StreamControl.SetupDataAddr = BsSPI;
  557. memcpy(com.cmd.StreamControl.SetupData,
  558. SPDIFConfiguration, sizeof(SPDIFConfiguration));
  559. } else {
  560. com.cmd.StreamControl.SetupDataLen = 4;
  561. com.cmd.StreamControl.SetupDataAddr = BsSDI;
  562. memcpy(com.cmd.StreamControl.SetupData,
  563. I2SConfiguration +
  564. 4 * dev->card_info->i2s[stream], 4);
  565. }
  566. } else if (mode & SMODE_TRANSPORT_STREAM) {
  567. chan->nextBuffer = chan->TSRingBuffer.Head;
  568. if (stream >= STREAM_AUDIOIN1) {
  569. if (chan->mode & NGENE_IO_TSOUT) {
  570. com.cmd.StreamControl.SetupDataLen =
  571. sizeof(TS_I2SOutConfiguration);
  572. com.cmd.StreamControl.SetupDataAddr = BsSDO;
  573. memcpy(com.cmd.StreamControl.SetupData,
  574. TS_I2SOutConfiguration,
  575. sizeof(TS_I2SOutConfiguration));
  576. } else {
  577. com.cmd.StreamControl.SetupDataLen =
  578. sizeof(TS_I2SConfiguration);
  579. com.cmd.StreamControl.SetupDataAddr = BsSDI;
  580. memcpy(com.cmd.StreamControl.SetupData,
  581. TS_I2SConfiguration,
  582. sizeof(TS_I2SConfiguration));
  583. }
  584. } else {
  585. com.cmd.StreamControl.SetupDataLen = 8;
  586. com.cmd.StreamControl.SetupDataAddr = BsUVI + 0x10;
  587. memcpy(com.cmd.StreamControl.SetupData,
  588. TSFeatureDecoderSetup +
  589. 8 * dev->card_info->tsf[stream], 8);
  590. }
  591. } else {
  592. chan->nextBuffer = chan->RingBuffer.Head;
  593. com.cmd.StreamControl.SetupDataLen =
  594. 16 + sizeof(ITUFeatureDecoderSetup);
  595. com.cmd.StreamControl.SetupDataAddr = BsUVI;
  596. memcpy(com.cmd.StreamControl.SetupData,
  597. ITUDecoderSetup[chan->itumode], 16);
  598. memcpy(com.cmd.StreamControl.SetupData + 16,
  599. ITUFeatureDecoderSetup, sizeof(ITUFeatureDecoderSetup));
  600. }
  601. clear_buffers(chan);
  602. chan->State = KSSTATE_RUN;
  603. if (mode & SMODE_TRANSPORT_STREAM)
  604. chan->HWState = HWSTATE_RUN;
  605. else
  606. chan->HWState = HWSTATE_STARTUP;
  607. spin_unlock_irq(&chan->state_lock);
  608. if (ngene_command(dev, &com) < 0) {
  609. up(&dev->stream_mutex);
  610. return -1;
  611. }
  612. up(&dev->stream_mutex);
  613. return 0;
  614. }
  615. void set_transfer(struct ngene_channel *chan, int state)
  616. {
  617. u8 control = 0, mode = 0, flags = 0;
  618. struct ngene *dev = chan->dev;
  619. int ret;
  620. /*
  621. printk(KERN_INFO DEVICE_NAME ": st %d\n", state);
  622. msleep(100);
  623. */
  624. if (state) {
  625. if (chan->running) {
  626. printk(KERN_INFO DEVICE_NAME ": already running\n");
  627. return;
  628. }
  629. } else {
  630. if (!chan->running) {
  631. printk(KERN_INFO DEVICE_NAME ": already stopped\n");
  632. return;
  633. }
  634. }
  635. if (dev->card_info->switch_ctrl)
  636. dev->card_info->switch_ctrl(chan, 1, state ^ 1);
  637. if (state) {
  638. spin_lock_irq(&chan->state_lock);
  639. /* printk(KERN_INFO DEVICE_NAME ": lock=%08x\n",
  640. ngreadl(0x9310)); */
  641. dvb_ringbuffer_flush(&dev->tsout_rbuf);
  642. control = 0x80;
  643. if (chan->mode & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  644. chan->Capture1Length = 512 * 188;
  645. mode = SMODE_TRANSPORT_STREAM;
  646. }
  647. if (chan->mode & NGENE_IO_TSOUT) {
  648. chan->pBufferExchange = tsout_exchange;
  649. /* 0x66666666 = 50MHz *2^33 /250MHz */
  650. chan->AudioDTOValue = 0x66666666;
  651. /* set_dto(chan, 38810700+1000); */
  652. /* set_dto(chan, 19392658); */
  653. }
  654. if (chan->mode & NGENE_IO_TSIN)
  655. chan->pBufferExchange = tsin_exchange;
  656. /* ngwritel(0, 0x9310); */
  657. spin_unlock_irq(&chan->state_lock);
  658. } else
  659. ;/* printk(KERN_INFO DEVICE_NAME ": lock=%08x\n",
  660. ngreadl(0x9310)); */
  661. ret = ngene_command_stream_control(dev, chan->number,
  662. control, mode, flags);
  663. if (!ret)
  664. chan->running = state;
  665. else
  666. printk(KERN_ERR DEVICE_NAME ": set_transfer %d failed\n",
  667. state);
  668. if (!state) {
  669. spin_lock_irq(&chan->state_lock);
  670. chan->pBufferExchange = NULL;
  671. dvb_ringbuffer_flush(&dev->tsout_rbuf);
  672. spin_unlock_irq(&chan->state_lock);
  673. }
  674. }
  675. /****************************************************************************/
  676. /* nGene hardware init and release functions ********************************/
  677. /****************************************************************************/
  678. static void free_ringbuffer(struct ngene *dev, struct SRingBufferDescriptor *rb)
  679. {
  680. struct SBufferHeader *Cur = rb->Head;
  681. u32 j;
  682. if (!Cur)
  683. return;
  684. for (j = 0; j < rb->NumBuffers; j++, Cur = Cur->Next) {
  685. if (Cur->Buffer1)
  686. pci_free_consistent(dev->pci_dev,
  687. rb->Buffer1Length,
  688. Cur->Buffer1,
  689. Cur->scList1->Address);
  690. if (Cur->Buffer2)
  691. pci_free_consistent(dev->pci_dev,
  692. rb->Buffer2Length,
  693. Cur->Buffer2,
  694. Cur->scList2->Address);
  695. }
  696. if (rb->SCListMem)
  697. pci_free_consistent(dev->pci_dev, rb->SCListMemSize,
  698. rb->SCListMem, rb->PASCListMem);
  699. pci_free_consistent(dev->pci_dev, rb->MemSize, rb->Head, rb->PAHead);
  700. }
  701. static void free_idlebuffer(struct ngene *dev,
  702. struct SRingBufferDescriptor *rb,
  703. struct SRingBufferDescriptor *tb)
  704. {
  705. int j;
  706. struct SBufferHeader *Cur = tb->Head;
  707. if (!rb->Head)
  708. return;
  709. free_ringbuffer(dev, rb);
  710. for (j = 0; j < tb->NumBuffers; j++, Cur = Cur->Next) {
  711. Cur->Buffer2 = NULL;
  712. Cur->scList2 = NULL;
  713. Cur->ngeneBuffer.Address_of_first_entry_2 = 0;
  714. Cur->ngeneBuffer.Number_of_entries_2 = 0;
  715. }
  716. }
  717. static void free_common_buffers(struct ngene *dev)
  718. {
  719. u32 i;
  720. struct ngene_channel *chan;
  721. for (i = STREAM_VIDEOIN1; i < MAX_STREAM; i++) {
  722. chan = &dev->channel[i];
  723. free_idlebuffer(dev, &chan->TSIdleBuffer, &chan->TSRingBuffer);
  724. free_ringbuffer(dev, &chan->RingBuffer);
  725. free_ringbuffer(dev, &chan->TSRingBuffer);
  726. }
  727. if (dev->OverflowBuffer)
  728. pci_free_consistent(dev->pci_dev,
  729. OVERFLOW_BUFFER_SIZE,
  730. dev->OverflowBuffer, dev->PAOverflowBuffer);
  731. if (dev->FWInterfaceBuffer)
  732. pci_free_consistent(dev->pci_dev,
  733. 4096,
  734. dev->FWInterfaceBuffer,
  735. dev->PAFWInterfaceBuffer);
  736. }
  737. /****************************************************************************/
  738. /* Ring buffer handling *****************************************************/
  739. /****************************************************************************/
  740. static int create_ring_buffer(struct pci_dev *pci_dev,
  741. struct SRingBufferDescriptor *descr, u32 NumBuffers)
  742. {
  743. dma_addr_t tmp;
  744. struct SBufferHeader *Head;
  745. u32 i;
  746. u32 MemSize = SIZEOF_SBufferHeader * NumBuffers;
  747. u64 PARingBufferHead;
  748. u64 PARingBufferCur;
  749. u64 PARingBufferNext;
  750. struct SBufferHeader *Cur, *Next;
  751. descr->Head = NULL;
  752. descr->MemSize = 0;
  753. descr->PAHead = 0;
  754. descr->NumBuffers = 0;
  755. if (MemSize < 4096)
  756. MemSize = 4096;
  757. Head = pci_alloc_consistent(pci_dev, MemSize, &tmp);
  758. PARingBufferHead = tmp;
  759. if (!Head)
  760. return -ENOMEM;
  761. memset(Head, 0, MemSize);
  762. PARingBufferCur = PARingBufferHead;
  763. Cur = Head;
  764. for (i = 0; i < NumBuffers - 1; i++) {
  765. Next = (struct SBufferHeader *)
  766. (((u8 *) Cur) + SIZEOF_SBufferHeader);
  767. PARingBufferNext = PARingBufferCur + SIZEOF_SBufferHeader;
  768. Cur->Next = Next;
  769. Cur->ngeneBuffer.Next = PARingBufferNext;
  770. Cur = Next;
  771. PARingBufferCur = PARingBufferNext;
  772. }
  773. /* Last Buffer points back to first one */
  774. Cur->Next = Head;
  775. Cur->ngeneBuffer.Next = PARingBufferHead;
  776. descr->Head = Head;
  777. descr->MemSize = MemSize;
  778. descr->PAHead = PARingBufferHead;
  779. descr->NumBuffers = NumBuffers;
  780. return 0;
  781. }
  782. static int AllocateRingBuffers(struct pci_dev *pci_dev,
  783. dma_addr_t of,
  784. struct SRingBufferDescriptor *pRingBuffer,
  785. u32 Buffer1Length, u32 Buffer2Length)
  786. {
  787. dma_addr_t tmp;
  788. u32 i, j;
  789. int status = 0;
  790. u32 SCListMemSize = pRingBuffer->NumBuffers
  791. * ((Buffer2Length != 0) ? (NUM_SCATTER_GATHER_ENTRIES * 2) :
  792. NUM_SCATTER_GATHER_ENTRIES)
  793. * sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  794. u64 PASCListMem;
  795. struct HW_SCATTER_GATHER_ELEMENT *SCListEntry;
  796. u64 PASCListEntry;
  797. struct SBufferHeader *Cur;
  798. void *SCListMem;
  799. if (SCListMemSize < 4096)
  800. SCListMemSize = 4096;
  801. SCListMem = pci_alloc_consistent(pci_dev, SCListMemSize, &tmp);
  802. PASCListMem = tmp;
  803. if (SCListMem == NULL)
  804. return -ENOMEM;
  805. memset(SCListMem, 0, SCListMemSize);
  806. pRingBuffer->SCListMem = SCListMem;
  807. pRingBuffer->PASCListMem = PASCListMem;
  808. pRingBuffer->SCListMemSize = SCListMemSize;
  809. pRingBuffer->Buffer1Length = Buffer1Length;
  810. pRingBuffer->Buffer2Length = Buffer2Length;
  811. SCListEntry = SCListMem;
  812. PASCListEntry = PASCListMem;
  813. Cur = pRingBuffer->Head;
  814. for (i = 0; i < pRingBuffer->NumBuffers; i += 1, Cur = Cur->Next) {
  815. u64 PABuffer;
  816. void *Buffer = pci_alloc_consistent(pci_dev, Buffer1Length,
  817. &tmp);
  818. PABuffer = tmp;
  819. if (Buffer == NULL)
  820. return -ENOMEM;
  821. Cur->Buffer1 = Buffer;
  822. SCListEntry->Address = PABuffer;
  823. SCListEntry->Length = Buffer1Length;
  824. Cur->scList1 = SCListEntry;
  825. Cur->ngeneBuffer.Address_of_first_entry_1 = PASCListEntry;
  826. Cur->ngeneBuffer.Number_of_entries_1 =
  827. NUM_SCATTER_GATHER_ENTRIES;
  828. SCListEntry += 1;
  829. PASCListEntry += sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  830. #if NUM_SCATTER_GATHER_ENTRIES > 1
  831. for (j = 0; j < NUM_SCATTER_GATHER_ENTRIES - 1; j += 1) {
  832. SCListEntry->Address = of;
  833. SCListEntry->Length = OVERFLOW_BUFFER_SIZE;
  834. SCListEntry += 1;
  835. PASCListEntry +=
  836. sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  837. }
  838. #endif
  839. if (!Buffer2Length)
  840. continue;
  841. Buffer = pci_alloc_consistent(pci_dev, Buffer2Length, &tmp);
  842. PABuffer = tmp;
  843. if (Buffer == NULL)
  844. return -ENOMEM;
  845. Cur->Buffer2 = Buffer;
  846. SCListEntry->Address = PABuffer;
  847. SCListEntry->Length = Buffer2Length;
  848. Cur->scList2 = SCListEntry;
  849. Cur->ngeneBuffer.Address_of_first_entry_2 = PASCListEntry;
  850. Cur->ngeneBuffer.Number_of_entries_2 =
  851. NUM_SCATTER_GATHER_ENTRIES;
  852. SCListEntry += 1;
  853. PASCListEntry += sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  854. #if NUM_SCATTER_GATHER_ENTRIES > 1
  855. for (j = 0; j < NUM_SCATTER_GATHER_ENTRIES - 1; j++) {
  856. SCListEntry->Address = of;
  857. SCListEntry->Length = OVERFLOW_BUFFER_SIZE;
  858. SCListEntry += 1;
  859. PASCListEntry +=
  860. sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  861. }
  862. #endif
  863. }
  864. return status;
  865. }
  866. static int FillTSIdleBuffer(struct SRingBufferDescriptor *pIdleBuffer,
  867. struct SRingBufferDescriptor *pRingBuffer)
  868. {
  869. int status = 0;
  870. /* Copy pointer to scatter gather list in TSRingbuffer
  871. structure for buffer 2
  872. Load number of buffer
  873. */
  874. u32 n = pRingBuffer->NumBuffers;
  875. /* Point to first buffer entry */
  876. struct SBufferHeader *Cur = pRingBuffer->Head;
  877. int i;
  878. /* Loop thru all buffer and set Buffer 2 pointers to TSIdlebuffer */
  879. for (i = 0; i < n; i++) {
  880. Cur->Buffer2 = pIdleBuffer->Head->Buffer1;
  881. Cur->scList2 = pIdleBuffer->Head->scList1;
  882. Cur->ngeneBuffer.Address_of_first_entry_2 =
  883. pIdleBuffer->Head->ngeneBuffer.
  884. Address_of_first_entry_1;
  885. Cur->ngeneBuffer.Number_of_entries_2 =
  886. pIdleBuffer->Head->ngeneBuffer.Number_of_entries_1;
  887. Cur = Cur->Next;
  888. }
  889. return status;
  890. }
  891. static u32 RingBufferSizes[MAX_STREAM] = {
  892. RING_SIZE_VIDEO,
  893. RING_SIZE_VIDEO,
  894. RING_SIZE_AUDIO,
  895. RING_SIZE_AUDIO,
  896. RING_SIZE_AUDIO,
  897. };
  898. static u32 Buffer1Sizes[MAX_STREAM] = {
  899. MAX_VIDEO_BUFFER_SIZE,
  900. MAX_VIDEO_BUFFER_SIZE,
  901. MAX_AUDIO_BUFFER_SIZE,
  902. MAX_AUDIO_BUFFER_SIZE,
  903. MAX_AUDIO_BUFFER_SIZE
  904. };
  905. static u32 Buffer2Sizes[MAX_STREAM] = {
  906. MAX_VBI_BUFFER_SIZE,
  907. MAX_VBI_BUFFER_SIZE,
  908. 0,
  909. 0,
  910. 0
  911. };
  912. static int AllocCommonBuffers(struct ngene *dev)
  913. {
  914. int status = 0, i;
  915. dev->FWInterfaceBuffer = pci_alloc_consistent(dev->pci_dev, 4096,
  916. &dev->PAFWInterfaceBuffer);
  917. if (!dev->FWInterfaceBuffer)
  918. return -ENOMEM;
  919. dev->hosttongene = dev->FWInterfaceBuffer;
  920. dev->ngenetohost = dev->FWInterfaceBuffer + 256;
  921. dev->EventBuffer = dev->FWInterfaceBuffer + 512;
  922. dev->OverflowBuffer = pci_alloc_consistent(dev->pci_dev,
  923. OVERFLOW_BUFFER_SIZE,
  924. &dev->PAOverflowBuffer);
  925. if (!dev->OverflowBuffer)
  926. return -ENOMEM;
  927. memset(dev->OverflowBuffer, 0, OVERFLOW_BUFFER_SIZE);
  928. for (i = STREAM_VIDEOIN1; i < MAX_STREAM; i++) {
  929. int type = dev->card_info->io_type[i];
  930. dev->channel[i].State = KSSTATE_STOP;
  931. if (type & (NGENE_IO_TV | NGENE_IO_HDTV | NGENE_IO_AIN)) {
  932. status = create_ring_buffer(dev->pci_dev,
  933. &dev->channel[i].RingBuffer,
  934. RingBufferSizes[i]);
  935. if (status < 0)
  936. break;
  937. if (type & (NGENE_IO_TV | NGENE_IO_AIN)) {
  938. status = AllocateRingBuffers(dev->pci_dev,
  939. dev->
  940. PAOverflowBuffer,
  941. &dev->channel[i].
  942. RingBuffer,
  943. Buffer1Sizes[i],
  944. Buffer2Sizes[i]);
  945. if (status < 0)
  946. break;
  947. } else if (type & NGENE_IO_HDTV) {
  948. status = AllocateRingBuffers(dev->pci_dev,
  949. dev->
  950. PAOverflowBuffer,
  951. &dev->channel[i].
  952. RingBuffer,
  953. MAX_HDTV_BUFFER_SIZE,
  954. 0);
  955. if (status < 0)
  956. break;
  957. }
  958. }
  959. if (type & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  960. status = create_ring_buffer(dev->pci_dev,
  961. &dev->channel[i].
  962. TSRingBuffer, RING_SIZE_TS);
  963. if (status < 0)
  964. break;
  965. status = AllocateRingBuffers(dev->pci_dev,
  966. dev->PAOverflowBuffer,
  967. &dev->channel[i].
  968. TSRingBuffer,
  969. MAX_TS_BUFFER_SIZE, 0);
  970. if (status)
  971. break;
  972. }
  973. if (type & NGENE_IO_TSOUT) {
  974. status = create_ring_buffer(dev->pci_dev,
  975. &dev->channel[i].
  976. TSIdleBuffer, 1);
  977. if (status < 0)
  978. break;
  979. status = AllocateRingBuffers(dev->pci_dev,
  980. dev->PAOverflowBuffer,
  981. &dev->channel[i].
  982. TSIdleBuffer,
  983. MAX_TS_BUFFER_SIZE, 0);
  984. if (status)
  985. break;
  986. FillTSIdleBuffer(&dev->channel[i].TSIdleBuffer,
  987. &dev->channel[i].TSRingBuffer);
  988. }
  989. }
  990. return status;
  991. }
  992. static void ngene_release_buffers(struct ngene *dev)
  993. {
  994. if (dev->iomem)
  995. iounmap(dev->iomem);
  996. free_common_buffers(dev);
  997. vfree(dev->tsout_buf);
  998. vfree(dev->ain_buf);
  999. vfree(dev->vin_buf);
  1000. vfree(dev);
  1001. }
  1002. static int ngene_get_buffers(struct ngene *dev)
  1003. {
  1004. if (AllocCommonBuffers(dev))
  1005. return -ENOMEM;
  1006. if (dev->card_info->io_type[4] & NGENE_IO_TSOUT) {
  1007. dev->tsout_buf = vmalloc(TSOUT_BUF_SIZE);
  1008. if (!dev->tsout_buf)
  1009. return -ENOMEM;
  1010. dvb_ringbuffer_init(&dev->tsout_rbuf,
  1011. dev->tsout_buf, TSOUT_BUF_SIZE);
  1012. }
  1013. if (dev->card_info->io_type[2] & NGENE_IO_AIN) {
  1014. dev->ain_buf = vmalloc(AIN_BUF_SIZE);
  1015. if (!dev->ain_buf)
  1016. return -ENOMEM;
  1017. dvb_ringbuffer_init(&dev->ain_rbuf, dev->ain_buf, AIN_BUF_SIZE);
  1018. }
  1019. if (dev->card_info->io_type[0] & NGENE_IO_HDTV) {
  1020. dev->vin_buf = vmalloc(VIN_BUF_SIZE);
  1021. if (!dev->vin_buf)
  1022. return -ENOMEM;
  1023. dvb_ringbuffer_init(&dev->vin_rbuf, dev->vin_buf, VIN_BUF_SIZE);
  1024. }
  1025. dev->iomem = ioremap(pci_resource_start(dev->pci_dev, 0),
  1026. pci_resource_len(dev->pci_dev, 0));
  1027. if (!dev->iomem)
  1028. return -ENOMEM;
  1029. return 0;
  1030. }
  1031. static void ngene_init(struct ngene *dev)
  1032. {
  1033. int i;
  1034. tasklet_init(&dev->event_tasklet, event_tasklet, (unsigned long)dev);
  1035. memset_io(dev->iomem + 0xc000, 0x00, 0x220);
  1036. memset_io(dev->iomem + 0xc400, 0x00, 0x100);
  1037. for (i = 0; i < MAX_STREAM; i++) {
  1038. dev->channel[i].dev = dev;
  1039. dev->channel[i].number = i;
  1040. }
  1041. dev->fw_interface_version = 0;
  1042. ngwritel(0, NGENE_INT_ENABLE);
  1043. dev->icounts = ngreadl(NGENE_INT_COUNTS);
  1044. dev->device_version = ngreadl(DEV_VER) & 0x0f;
  1045. printk(KERN_INFO DEVICE_NAME ": Device version %d\n",
  1046. dev->device_version);
  1047. }
  1048. static int ngene_load_firm(struct ngene *dev)
  1049. {
  1050. u32 size;
  1051. const struct firmware *fw = NULL;
  1052. u8 *ngene_fw;
  1053. char *fw_name;
  1054. int err, version;
  1055. version = dev->card_info->fw_version;
  1056. switch (version) {
  1057. default:
  1058. case 15:
  1059. version = 15;
  1060. size = 23466;
  1061. fw_name = "ngene_15.fw";
  1062. dev->cmd_timeout_workaround = true;
  1063. break;
  1064. case 16:
  1065. size = 23498;
  1066. fw_name = "ngene_16.fw";
  1067. dev->cmd_timeout_workaround = true;
  1068. break;
  1069. case 17:
  1070. size = 24446;
  1071. fw_name = "ngene_17.fw";
  1072. dev->cmd_timeout_workaround = true;
  1073. break;
  1074. }
  1075. if (request_firmware(&fw, fw_name, &dev->pci_dev->dev) < 0) {
  1076. printk(KERN_ERR DEVICE_NAME
  1077. ": Could not load firmware file %s.\n", fw_name);
  1078. printk(KERN_INFO DEVICE_NAME
  1079. ": Copy %s to your hotplug directory!\n", fw_name);
  1080. return -1;
  1081. }
  1082. if (size != fw->size) {
  1083. printk(KERN_ERR DEVICE_NAME
  1084. ": Firmware %s has invalid size!", fw_name);
  1085. err = -1;
  1086. } else {
  1087. printk(KERN_INFO DEVICE_NAME
  1088. ": Loading firmware file %s.\n", fw_name);
  1089. ngene_fw = (u8 *) fw->data;
  1090. err = ngene_command_load_firmware(dev, ngene_fw, size);
  1091. }
  1092. release_firmware(fw);
  1093. return err;
  1094. }
  1095. static void ngene_stop(struct ngene *dev)
  1096. {
  1097. down(&dev->cmd_mutex);
  1098. i2c_del_adapter(&(dev->channel[0].i2c_adapter));
  1099. i2c_del_adapter(&(dev->channel[1].i2c_adapter));
  1100. ngwritel(0, NGENE_INT_ENABLE);
  1101. ngwritel(0, NGENE_COMMAND);
  1102. ngwritel(0, NGENE_COMMAND_HI);
  1103. ngwritel(0, NGENE_STATUS);
  1104. ngwritel(0, NGENE_STATUS_HI);
  1105. ngwritel(0, NGENE_EVENT);
  1106. ngwritel(0, NGENE_EVENT_HI);
  1107. free_irq(dev->pci_dev->irq, dev);
  1108. #ifdef CONFIG_PCI_MSI
  1109. if (dev->msi_enabled)
  1110. pci_disable_msi(dev->pci_dev);
  1111. #endif
  1112. }
  1113. static int ngene_start(struct ngene *dev)
  1114. {
  1115. int stat;
  1116. int i;
  1117. pci_set_master(dev->pci_dev);
  1118. ngene_init(dev);
  1119. stat = request_irq(dev->pci_dev->irq, irq_handler,
  1120. IRQF_SHARED, "nGene",
  1121. (void *)dev);
  1122. if (stat < 0)
  1123. return stat;
  1124. init_waitqueue_head(&dev->cmd_wq);
  1125. init_waitqueue_head(&dev->tx_wq);
  1126. init_waitqueue_head(&dev->rx_wq);
  1127. sema_init(&dev->cmd_mutex, 1);
  1128. sema_init(&dev->stream_mutex, 1);
  1129. sema_init(&dev->pll_mutex, 1);
  1130. sema_init(&dev->i2c_switch_mutex, 1);
  1131. spin_lock_init(&dev->cmd_lock);
  1132. for (i = 0; i < MAX_STREAM; i++)
  1133. spin_lock_init(&dev->channel[i].state_lock);
  1134. ngwritel(1, TIMESTAMPS);
  1135. ngwritel(1, NGENE_INT_ENABLE);
  1136. stat = ngene_load_firm(dev);
  1137. if (stat < 0)
  1138. goto fail;
  1139. #ifdef CONFIG_PCI_MSI
  1140. /* enable MSI if kernel and card support it */
  1141. if (pci_msi_enabled() && dev->card_info->msi_supported) {
  1142. unsigned long flags;
  1143. ngwritel(0, NGENE_INT_ENABLE);
  1144. free_irq(dev->pci_dev->irq, dev);
  1145. stat = pci_enable_msi(dev->pci_dev);
  1146. if (stat) {
  1147. printk(KERN_INFO DEVICE_NAME
  1148. ": MSI not available\n");
  1149. flags = IRQF_SHARED;
  1150. } else {
  1151. flags = 0;
  1152. dev->msi_enabled = true;
  1153. }
  1154. stat = request_irq(dev->pci_dev->irq, irq_handler,
  1155. flags, "nGene", dev);
  1156. if (stat < 0)
  1157. goto fail2;
  1158. ngwritel(1, NGENE_INT_ENABLE);
  1159. }
  1160. #endif
  1161. stat = ngene_i2c_init(dev, 0);
  1162. if (stat < 0)
  1163. goto fail;
  1164. stat = ngene_i2c_init(dev, 1);
  1165. if (stat < 0)
  1166. goto fail;
  1167. if (dev->card_info->fw_version == 17) {
  1168. u8 tsin4_config[6] = {
  1169. 3072 / 64, 3072 / 64, 0, 3072 / 64, 3072 / 64, 0};
  1170. u8 default_config[6] = {
  1171. 4096 / 64, 4096 / 64, 0, 2048 / 64, 2048 / 64, 0};
  1172. u8 *bconf = default_config;
  1173. if (dev->card_info->io_type[3] == NGENE_IO_TSIN)
  1174. bconf = tsin4_config;
  1175. dprintk(KERN_DEBUG DEVICE_NAME ": FW 17 buffer config\n");
  1176. stat = ngene_command_config_free_buf(dev, bconf);
  1177. } else {
  1178. int bconf = BUFFER_CONFIG_4422;
  1179. if (dev->card_info->io_type[3] == NGENE_IO_TSIN)
  1180. bconf = BUFFER_CONFIG_3333;
  1181. stat = ngene_command_config_buf(dev, bconf);
  1182. }
  1183. if (!stat)
  1184. return stat;
  1185. /* otherwise error: fall through */
  1186. fail:
  1187. ngwritel(0, NGENE_INT_ENABLE);
  1188. free_irq(dev->pci_dev->irq, dev);
  1189. #ifdef CONFIG_PCI_MSI
  1190. fail2:
  1191. if (dev->msi_enabled)
  1192. pci_disable_msi(dev->pci_dev);
  1193. #endif
  1194. return stat;
  1195. }
  1196. /****************************************************************************/
  1197. /****************************************************************************/
  1198. /****************************************************************************/
  1199. static void release_channel(struct ngene_channel *chan)
  1200. {
  1201. struct dvb_demux *dvbdemux = &chan->demux;
  1202. struct ngene *dev = chan->dev;
  1203. struct ngene_info *ni = dev->card_info;
  1204. int io = ni->io_type[chan->number];
  1205. if (chan->dev->cmd_timeout_workaround && chan->running)
  1206. set_transfer(chan, 0);
  1207. tasklet_kill(&chan->demux_tasklet);
  1208. if (io & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  1209. if (chan->fe) {
  1210. dvb_unregister_frontend(chan->fe);
  1211. dvb_frontend_detach(chan->fe);
  1212. chan->fe = NULL;
  1213. }
  1214. dvbdemux->dmx.close(&dvbdemux->dmx);
  1215. dvbdemux->dmx.remove_frontend(&dvbdemux->dmx,
  1216. &chan->hw_frontend);
  1217. dvbdemux->dmx.remove_frontend(&dvbdemux->dmx,
  1218. &chan->mem_frontend);
  1219. dvb_dmxdev_release(&chan->dmxdev);
  1220. dvb_dmx_release(&chan->demux);
  1221. if (chan->number == 0 || !one_adapter)
  1222. dvb_unregister_adapter(&dev->adapter[chan->number]);
  1223. }
  1224. }
  1225. static int init_channel(struct ngene_channel *chan)
  1226. {
  1227. int ret = 0, nr = chan->number;
  1228. struct dvb_adapter *adapter = NULL;
  1229. struct dvb_demux *dvbdemux = &chan->demux;
  1230. struct ngene *dev = chan->dev;
  1231. struct ngene_info *ni = dev->card_info;
  1232. int io = ni->io_type[nr];
  1233. tasklet_init(&chan->demux_tasklet, demux_tasklet, (unsigned long)chan);
  1234. chan->users = 0;
  1235. chan->type = io;
  1236. chan->mode = chan->type; /* for now only one mode */
  1237. if (io & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  1238. if (nr >= STREAM_AUDIOIN1)
  1239. chan->DataFormatFlags = DF_SWAP32;
  1240. if (nr == 0 || !one_adapter || dev->first_adapter == NULL) {
  1241. adapter = &dev->adapter[nr];
  1242. ret = dvb_register_adapter(adapter, "nGene",
  1243. THIS_MODULE,
  1244. &chan->dev->pci_dev->dev,
  1245. adapter_nr);
  1246. if (ret < 0)
  1247. return ret;
  1248. if (dev->first_adapter == NULL)
  1249. dev->first_adapter = adapter;
  1250. } else {
  1251. adapter = dev->first_adapter;
  1252. }
  1253. ret = my_dvb_dmx_ts_card_init(dvbdemux, "SW demux",
  1254. ngene_start_feed,
  1255. ngene_stop_feed, chan);
  1256. ret = my_dvb_dmxdev_ts_card_init(&chan->dmxdev, &chan->demux,
  1257. &chan->hw_frontend,
  1258. &chan->mem_frontend, adapter);
  1259. }
  1260. if (io & NGENE_IO_TSIN) {
  1261. chan->fe = NULL;
  1262. if (ni->demod_attach[nr])
  1263. ni->demod_attach[nr](chan);
  1264. if (chan->fe) {
  1265. if (dvb_register_frontend(adapter, chan->fe) < 0) {
  1266. if (chan->fe->ops.release)
  1267. chan->fe->ops.release(chan->fe);
  1268. chan->fe = NULL;
  1269. }
  1270. }
  1271. if (chan->fe && ni->tuner_attach[nr])
  1272. if (ni->tuner_attach[nr] (chan) < 0) {
  1273. printk(KERN_ERR DEVICE_NAME
  1274. ": Tuner attach failed on channel %d!\n",
  1275. nr);
  1276. }
  1277. }
  1278. return ret;
  1279. }
  1280. static int init_channels(struct ngene *dev)
  1281. {
  1282. int i, j;
  1283. for (i = 0; i < MAX_STREAM; i++) {
  1284. dev->channel[i].number = i;
  1285. if (init_channel(&dev->channel[i]) < 0) {
  1286. for (j = i - 1; j >= 0; j--)
  1287. release_channel(&dev->channel[j]);
  1288. return -1;
  1289. }
  1290. }
  1291. return 0;
  1292. }
  1293. /****************************************************************************/
  1294. /* device probe/remove calls ************************************************/
  1295. /****************************************************************************/
  1296. void __devexit ngene_remove(struct pci_dev *pdev)
  1297. {
  1298. struct ngene *dev = pci_get_drvdata(pdev);
  1299. int i;
  1300. tasklet_kill(&dev->event_tasklet);
  1301. for (i = MAX_STREAM - 1; i >= 0; i--)
  1302. release_channel(&dev->channel[i]);
  1303. ngene_stop(dev);
  1304. ngene_release_buffers(dev);
  1305. pci_set_drvdata(pdev, NULL);
  1306. pci_disable_device(pdev);
  1307. }
  1308. int __devinit ngene_probe(struct pci_dev *pci_dev,
  1309. const struct pci_device_id *id)
  1310. {
  1311. struct ngene *dev;
  1312. int stat = 0;
  1313. if (pci_enable_device(pci_dev) < 0)
  1314. return -ENODEV;
  1315. dev = vzalloc(sizeof(struct ngene));
  1316. if (dev == NULL) {
  1317. stat = -ENOMEM;
  1318. goto fail0;
  1319. }
  1320. dev->pci_dev = pci_dev;
  1321. dev->card_info = (struct ngene_info *)id->driver_data;
  1322. printk(KERN_INFO DEVICE_NAME ": Found %s\n", dev->card_info->name);
  1323. pci_set_drvdata(pci_dev, dev);
  1324. /* Alloc buffers and start nGene */
  1325. stat = ngene_get_buffers(dev);
  1326. if (stat < 0)
  1327. goto fail1;
  1328. stat = ngene_start(dev);
  1329. if (stat < 0)
  1330. goto fail1;
  1331. dev->i2c_current_bus = -1;
  1332. /* Register DVB adapters and devices for both channels */
  1333. if (init_channels(dev) < 0)
  1334. goto fail2;
  1335. return 0;
  1336. fail2:
  1337. ngene_stop(dev);
  1338. fail1:
  1339. ngene_release_buffers(dev);
  1340. fail0:
  1341. pci_disable_device(pci_dev);
  1342. pci_set_drvdata(pci_dev, NULL);
  1343. return stat;
  1344. }