nes.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553
  1. /*
  2. * Copyright (c) 2006 - 2009 Intel Corporation. All rights reserved.
  3. * Copyright (c) 2005 Open Grid Computing, Inc. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #ifndef __NES_H
  34. #define __NES_H
  35. #include <linux/netdevice.h>
  36. #include <linux/inetdevice.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/kernel.h>
  39. #include <linux/delay.h>
  40. #include <linux/pci.h>
  41. #include <linux/dma-mapping.h>
  42. #include <linux/workqueue.h>
  43. #include <linux/slab.h>
  44. #include <asm/io.h>
  45. #include <linux/crc32c.h>
  46. #include <rdma/ib_smi.h>
  47. #include <rdma/ib_verbs.h>
  48. #include <rdma/ib_pack.h>
  49. #include <rdma/rdma_cm.h>
  50. #include <rdma/iw_cm.h>
  51. #define NES_SEND_FIRST_WRITE
  52. #define QUEUE_DISCONNECTS
  53. #define DRV_NAME "iw_nes"
  54. #define DRV_VERSION "1.5.0.0"
  55. #define PFX DRV_NAME ": "
  56. /*
  57. * NetEffect PCI vendor id and NE010 PCI device id.
  58. */
  59. #ifndef PCI_VENDOR_ID_NETEFFECT /* not in pci.ids yet */
  60. #define PCI_VENDOR_ID_NETEFFECT 0x1678
  61. #define PCI_DEVICE_ID_NETEFFECT_NE020 0x0100
  62. #define PCI_DEVICE_ID_NETEFFECT_NE020_KR 0x0110
  63. #endif
  64. #define NE020_REV 4
  65. #define NE020_REV1 5
  66. #define BAR_0 0
  67. #define BAR_1 2
  68. #define RX_BUF_SIZE (1536 + 8)
  69. #define NES_REG0_SIZE (4 * 1024)
  70. #define NES_TX_TIMEOUT (6*HZ)
  71. #define NES_FIRST_QPN 64
  72. #define NES_SW_CONTEXT_ALIGN 1024
  73. #define NES_NIC_MAX_NICS 16
  74. #define NES_MAX_ARP_TABLE_SIZE 4096
  75. #define NES_NIC_CEQ_SIZE 8
  76. /* NICs will be on a separate CQ */
  77. #define NES_CCEQ_SIZE ((nesadapter->max_cq / nesadapter->port_count) - 32)
  78. #define NES_MAX_PORT_COUNT 4
  79. #define MAX_DPC_ITERATIONS 128
  80. #define NES_DRV_OPT_ENABLE_MPA_VER_0 0x00000001
  81. #define NES_DRV_OPT_DISABLE_MPA_CRC 0x00000002
  82. #define NES_DRV_OPT_DISABLE_FIRST_WRITE 0x00000004
  83. #define NES_DRV_OPT_DISABLE_INTF 0x00000008
  84. #define NES_DRV_OPT_ENABLE_MSI 0x00000010
  85. #define NES_DRV_OPT_DUAL_LOGICAL_PORT 0x00000020
  86. #define NES_DRV_OPT_SUPRESS_OPTION_BC 0x00000040
  87. #define NES_DRV_OPT_NO_INLINE_DATA 0x00000080
  88. #define NES_DRV_OPT_DISABLE_INT_MOD 0x00000100
  89. #define NES_DRV_OPT_DISABLE_VIRT_WQ 0x00000200
  90. #define NES_AEQ_EVENT_TIMEOUT 2500
  91. #define NES_DISCONNECT_EVENT_TIMEOUT 2000
  92. /* debug levels */
  93. /* must match userspace */
  94. #define NES_DBG_HW 0x00000001
  95. #define NES_DBG_INIT 0x00000002
  96. #define NES_DBG_ISR 0x00000004
  97. #define NES_DBG_PHY 0x00000008
  98. #define NES_DBG_NETDEV 0x00000010
  99. #define NES_DBG_CM 0x00000020
  100. #define NES_DBG_CM1 0x00000040
  101. #define NES_DBG_NIC_RX 0x00000080
  102. #define NES_DBG_NIC_TX 0x00000100
  103. #define NES_DBG_CQP 0x00000200
  104. #define NES_DBG_MMAP 0x00000400
  105. #define NES_DBG_MR 0x00000800
  106. #define NES_DBG_PD 0x00001000
  107. #define NES_DBG_CQ 0x00002000
  108. #define NES_DBG_QP 0x00004000
  109. #define NES_DBG_MOD_QP 0x00008000
  110. #define NES_DBG_AEQ 0x00010000
  111. #define NES_DBG_IW_RX 0x00020000
  112. #define NES_DBG_IW_TX 0x00040000
  113. #define NES_DBG_SHUTDOWN 0x00080000
  114. #define NES_DBG_RSVD1 0x10000000
  115. #define NES_DBG_RSVD2 0x20000000
  116. #define NES_DBG_RSVD3 0x40000000
  117. #define NES_DBG_RSVD4 0x80000000
  118. #define NES_DBG_ALL 0xffffffff
  119. #ifdef CONFIG_INFINIBAND_NES_DEBUG
  120. #define nes_debug(level, fmt, args...) \
  121. do { \
  122. if (level & nes_debug_level) \
  123. printk(KERN_ERR PFX "%s[%u]: " fmt, __func__, __LINE__, ##args); \
  124. } while (0)
  125. #define assert(expr) \
  126. do { \
  127. if (!(expr)) { \
  128. printk(KERN_ERR PFX "Assertion failed! %s, %s, %s, line %d\n", \
  129. #expr, __FILE__, __func__, __LINE__); \
  130. } \
  131. } while (0)
  132. #define NES_EVENT_TIMEOUT 1200000
  133. #else
  134. #define nes_debug(level, fmt, args...)
  135. #define assert(expr) do {} while (0)
  136. #define NES_EVENT_TIMEOUT 100000
  137. #endif
  138. #include "nes_hw.h"
  139. #include "nes_verbs.h"
  140. #include "nes_context.h"
  141. #include "nes_user.h"
  142. #include "nes_cm.h"
  143. extern int max_mtu;
  144. #define max_frame_len (max_mtu+ETH_HLEN)
  145. extern int interrupt_mod_interval;
  146. extern int nes_if_count;
  147. extern int mpa_version;
  148. extern int disable_mpa_crc;
  149. extern unsigned int send_first;
  150. extern unsigned int nes_drv_opt;
  151. extern unsigned int nes_debug_level;
  152. extern unsigned int wqm_quanta;
  153. extern struct list_head nes_adapter_list;
  154. extern atomic_t cm_connects;
  155. extern atomic_t cm_accepts;
  156. extern atomic_t cm_disconnects;
  157. extern atomic_t cm_closes;
  158. extern atomic_t cm_connecteds;
  159. extern atomic_t cm_connect_reqs;
  160. extern atomic_t cm_rejects;
  161. extern atomic_t mod_qp_timouts;
  162. extern atomic_t qps_created;
  163. extern atomic_t qps_destroyed;
  164. extern atomic_t sw_qps_destroyed;
  165. extern u32 mh_detected;
  166. extern u32 mh_pauses_sent;
  167. extern u32 cm_packets_sent;
  168. extern u32 cm_packets_bounced;
  169. extern u32 cm_packets_created;
  170. extern u32 cm_packets_received;
  171. extern u32 cm_packets_dropped;
  172. extern u32 cm_packets_retrans;
  173. extern atomic_t cm_listens_created;
  174. extern atomic_t cm_listens_destroyed;
  175. extern u32 cm_backlog_drops;
  176. extern atomic_t cm_loopbacks;
  177. extern atomic_t cm_nodes_created;
  178. extern atomic_t cm_nodes_destroyed;
  179. extern atomic_t cm_accel_dropped_pkts;
  180. extern atomic_t cm_resets_recvd;
  181. extern u32 int_mod_timer_init;
  182. extern u32 int_mod_cq_depth_256;
  183. extern u32 int_mod_cq_depth_128;
  184. extern u32 int_mod_cq_depth_32;
  185. extern u32 int_mod_cq_depth_24;
  186. extern u32 int_mod_cq_depth_16;
  187. extern u32 int_mod_cq_depth_4;
  188. extern u32 int_mod_cq_depth_1;
  189. struct nes_device {
  190. struct nes_adapter *nesadapter;
  191. void __iomem *regs;
  192. void __iomem *index_reg;
  193. struct pci_dev *pcidev;
  194. struct net_device *netdev[NES_NIC_MAX_NICS];
  195. u64 link_status_interrupts;
  196. struct tasklet_struct dpc_tasklet;
  197. spinlock_t indexed_regs_lock;
  198. unsigned long csr_start;
  199. unsigned long doorbell_region;
  200. unsigned long doorbell_start;
  201. unsigned long mac_tx_errors;
  202. unsigned long mac_pause_frames_sent;
  203. unsigned long mac_pause_frames_received;
  204. unsigned long mac_rx_errors;
  205. unsigned long mac_rx_crc_errors;
  206. unsigned long mac_rx_symbol_err_frames;
  207. unsigned long mac_rx_jabber_frames;
  208. unsigned long mac_rx_oversized_frames;
  209. unsigned long mac_rx_short_frames;
  210. unsigned long port_rx_discards;
  211. unsigned long port_tx_discards;
  212. unsigned int mac_index;
  213. unsigned int nes_stack_start;
  214. /* Control Structures */
  215. void *cqp_vbase;
  216. dma_addr_t cqp_pbase;
  217. u32 cqp_mem_size;
  218. u8 ceq_index;
  219. u8 nic_ceq_index;
  220. struct nes_hw_cqp cqp;
  221. struct nes_hw_cq ccq;
  222. struct list_head cqp_avail_reqs;
  223. struct list_head cqp_pending_reqs;
  224. struct nes_cqp_request *nes_cqp_requests;
  225. u32 int_req;
  226. u32 int_stat;
  227. u32 timer_int_req;
  228. u32 timer_only_int_count;
  229. u32 intf_int_req;
  230. u32 last_mac_tx_pauses;
  231. u32 last_used_chunks_tx;
  232. struct list_head list;
  233. u16 base_doorbell_index;
  234. u16 currcq_count;
  235. u16 deepcq_count;
  236. u8 iw_status;
  237. u8 msi_enabled;
  238. u8 netdev_count;
  239. u8 napi_isr_ran;
  240. u8 disable_rx_flow_control;
  241. u8 disable_tx_flow_control;
  242. };
  243. static inline __le32 get_crc_value(struct nes_v4_quad *nes_quad)
  244. {
  245. u32 crc_value;
  246. crc_value = crc32c(~0, (void *)nes_quad, sizeof (struct nes_v4_quad));
  247. /*
  248. * With commit ef19454b ("[LIB] crc32c: Keep intermediate crc
  249. * state in cpu order"), behavior of crc32c changes on
  250. * big-endian platforms. Our algorithm expects the previous
  251. * behavior; otherwise we have RDMA connection establishment
  252. * issue on big-endian.
  253. */
  254. return cpu_to_le32(crc_value);
  255. }
  256. static inline void
  257. set_wqe_64bit_value(__le32 *wqe_words, u32 index, u64 value)
  258. {
  259. wqe_words[index] = cpu_to_le32((u32) value);
  260. wqe_words[index + 1] = cpu_to_le32(upper_32_bits(value));
  261. }
  262. static inline void
  263. set_wqe_32bit_value(__le32 *wqe_words, u32 index, u32 value)
  264. {
  265. wqe_words[index] = cpu_to_le32(value);
  266. }
  267. static inline void
  268. nes_fill_init_cqp_wqe(struct nes_hw_cqp_wqe *cqp_wqe, struct nes_device *nesdev)
  269. {
  270. set_wqe_64bit_value(cqp_wqe->wqe_words, NES_CQP_WQE_COMP_CTX_LOW_IDX,
  271. (u64)((unsigned long) &nesdev->cqp));
  272. cqp_wqe->wqe_words[NES_CQP_WQE_COMP_SCRATCH_LOW_IDX] = 0;
  273. cqp_wqe->wqe_words[NES_CQP_WQE_COMP_SCRATCH_HIGH_IDX] = 0;
  274. cqp_wqe->wqe_words[NES_CQP_STAG_WQE_PBL_BLK_COUNT_IDX] = 0;
  275. cqp_wqe->wqe_words[NES_CQP_STAG_WQE_PBL_LEN_IDX] = 0;
  276. cqp_wqe->wqe_words[NES_CQP_STAG_WQE_LEN_LOW_IDX] = 0;
  277. cqp_wqe->wqe_words[NES_CQP_STAG_WQE_PA_LOW_IDX] = 0;
  278. cqp_wqe->wqe_words[NES_CQP_STAG_WQE_PA_HIGH_IDX] = 0;
  279. }
  280. static inline void
  281. nes_fill_init_qp_wqe(struct nes_hw_qp_wqe *wqe, struct nes_qp *nesqp, u32 head)
  282. {
  283. u32 value;
  284. value = ((u32)((unsigned long) nesqp)) | head;
  285. set_wqe_32bit_value(wqe->wqe_words, NES_IWARP_SQ_WQE_COMP_CTX_HIGH_IDX,
  286. (u32)(upper_32_bits((unsigned long)(nesqp))));
  287. set_wqe_32bit_value(wqe->wqe_words, NES_IWARP_SQ_WQE_COMP_CTX_LOW_IDX, value);
  288. }
  289. /* Read from memory-mapped device */
  290. static inline u32 nes_read_indexed(struct nes_device *nesdev, u32 reg_index)
  291. {
  292. unsigned long flags;
  293. void __iomem *addr = nesdev->index_reg;
  294. u32 value;
  295. spin_lock_irqsave(&nesdev->indexed_regs_lock, flags);
  296. writel(reg_index, addr);
  297. value = readl((void __iomem *)addr + 4);
  298. spin_unlock_irqrestore(&nesdev->indexed_regs_lock, flags);
  299. return value;
  300. }
  301. static inline u32 nes_read32(const void __iomem *addr)
  302. {
  303. return readl(addr);
  304. }
  305. static inline u16 nes_read16(const void __iomem *addr)
  306. {
  307. return readw(addr);
  308. }
  309. static inline u8 nes_read8(const void __iomem *addr)
  310. {
  311. return readb(addr);
  312. }
  313. /* Write to memory-mapped device */
  314. static inline void nes_write_indexed(struct nes_device *nesdev, u32 reg_index, u32 val)
  315. {
  316. unsigned long flags;
  317. void __iomem *addr = nesdev->index_reg;
  318. spin_lock_irqsave(&nesdev->indexed_regs_lock, flags);
  319. writel(reg_index, addr);
  320. writel(val, (void __iomem *)addr + 4);
  321. spin_unlock_irqrestore(&nesdev->indexed_regs_lock, flags);
  322. }
  323. static inline void nes_write32(void __iomem *addr, u32 val)
  324. {
  325. writel(val, addr);
  326. }
  327. static inline void nes_write16(void __iomem *addr, u16 val)
  328. {
  329. writew(val, addr);
  330. }
  331. static inline void nes_write8(void __iomem *addr, u8 val)
  332. {
  333. writeb(val, addr);
  334. }
  335. static inline int nes_alloc_resource(struct nes_adapter *nesadapter,
  336. unsigned long *resource_array, u32 max_resources,
  337. u32 *req_resource_num, u32 *next)
  338. {
  339. unsigned long flags;
  340. u32 resource_num;
  341. spin_lock_irqsave(&nesadapter->resource_lock, flags);
  342. resource_num = find_next_zero_bit(resource_array, max_resources, *next);
  343. if (resource_num >= max_resources) {
  344. resource_num = find_first_zero_bit(resource_array, max_resources);
  345. if (resource_num >= max_resources) {
  346. printk(KERN_ERR PFX "%s: No available resourcess.\n", __func__);
  347. spin_unlock_irqrestore(&nesadapter->resource_lock, flags);
  348. return -EMFILE;
  349. }
  350. }
  351. set_bit(resource_num, resource_array);
  352. *next = resource_num+1;
  353. if (*next == max_resources) {
  354. *next = 0;
  355. }
  356. spin_unlock_irqrestore(&nesadapter->resource_lock, flags);
  357. *req_resource_num = resource_num;
  358. return 0;
  359. }
  360. static inline int nes_is_resource_allocated(struct nes_adapter *nesadapter,
  361. unsigned long *resource_array, u32 resource_num)
  362. {
  363. unsigned long flags;
  364. int bit_is_set;
  365. spin_lock_irqsave(&nesadapter->resource_lock, flags);
  366. bit_is_set = test_bit(resource_num, resource_array);
  367. nes_debug(NES_DBG_HW, "resource_num %u is%s allocated.\n",
  368. resource_num, (bit_is_set ? "": " not"));
  369. spin_unlock_irqrestore(&nesadapter->resource_lock, flags);
  370. return bit_is_set;
  371. }
  372. static inline void nes_free_resource(struct nes_adapter *nesadapter,
  373. unsigned long *resource_array, u32 resource_num)
  374. {
  375. unsigned long flags;
  376. spin_lock_irqsave(&nesadapter->resource_lock, flags);
  377. clear_bit(resource_num, resource_array);
  378. spin_unlock_irqrestore(&nesadapter->resource_lock, flags);
  379. }
  380. static inline struct nes_vnic *to_nesvnic(struct ib_device *ibdev)
  381. {
  382. return container_of(ibdev, struct nes_ib_device, ibdev)->nesvnic;
  383. }
  384. static inline struct nes_pd *to_nespd(struct ib_pd *ibpd)
  385. {
  386. return container_of(ibpd, struct nes_pd, ibpd);
  387. }
  388. static inline struct nes_ucontext *to_nesucontext(struct ib_ucontext *ibucontext)
  389. {
  390. return container_of(ibucontext, struct nes_ucontext, ibucontext);
  391. }
  392. static inline struct nes_mr *to_nesmr(struct ib_mr *ibmr)
  393. {
  394. return container_of(ibmr, struct nes_mr, ibmr);
  395. }
  396. static inline struct nes_mr *to_nesmr_from_ibfmr(struct ib_fmr *ibfmr)
  397. {
  398. return container_of(ibfmr, struct nes_mr, ibfmr);
  399. }
  400. static inline struct nes_mr *to_nesmw(struct ib_mw *ibmw)
  401. {
  402. return container_of(ibmw, struct nes_mr, ibmw);
  403. }
  404. static inline struct nes_fmr *to_nesfmr(struct nes_mr *nesmr)
  405. {
  406. return container_of(nesmr, struct nes_fmr, nesmr);
  407. }
  408. static inline struct nes_cq *to_nescq(struct ib_cq *ibcq)
  409. {
  410. return container_of(ibcq, struct nes_cq, ibcq);
  411. }
  412. static inline struct nes_qp *to_nesqp(struct ib_qp *ibqp)
  413. {
  414. return container_of(ibqp, struct nes_qp, ibqp);
  415. }
  416. /* nes.c */
  417. void nes_add_ref(struct ib_qp *);
  418. void nes_rem_ref(struct ib_qp *);
  419. struct ib_qp *nes_get_qp(struct ib_device *, int);
  420. /* nes_hw.c */
  421. struct nes_adapter *nes_init_adapter(struct nes_device *, u8);
  422. void nes_nic_init_timer_defaults(struct nes_device *, u8);
  423. void nes_destroy_adapter(struct nes_adapter *);
  424. int nes_init_cqp(struct nes_device *);
  425. int nes_init_phy(struct nes_device *);
  426. int nes_init_nic_qp(struct nes_device *, struct net_device *);
  427. void nes_destroy_nic_qp(struct nes_vnic *);
  428. int nes_napi_isr(struct nes_device *);
  429. void nes_dpc(unsigned long);
  430. void nes_nic_ce_handler(struct nes_device *, struct nes_hw_nic_cq *);
  431. void nes_iwarp_ce_handler(struct nes_device *, struct nes_hw_cq *);
  432. int nes_destroy_cqp(struct nes_device *);
  433. int nes_nic_cm_xmit(struct sk_buff *, struct net_device *);
  434. /* nes_nic.c */
  435. struct net_device *nes_netdev_init(struct nes_device *, void __iomem *);
  436. void nes_netdev_destroy(struct net_device *);
  437. int nes_nic_cm_xmit(struct sk_buff *, struct net_device *);
  438. /* nes_cm.c */
  439. void *nes_cm_create(struct net_device *);
  440. int nes_cm_recv(struct sk_buff *, struct net_device *);
  441. void nes_update_arp(unsigned char *, u32, u32, u16, u16);
  442. void nes_manage_arp_cache(struct net_device *, unsigned char *, u32, u32);
  443. void nes_sock_release(struct nes_qp *, unsigned long *);
  444. void flush_wqes(struct nes_device *nesdev, struct nes_qp *, u32, u32);
  445. int nes_manage_apbvt(struct nes_vnic *, u32, u32, u32);
  446. int nes_cm_disconn(struct nes_qp *);
  447. void nes_cm_disconn_worker(void *);
  448. /* nes_verbs.c */
  449. int nes_hw_modify_qp(struct nes_device *, struct nes_qp *, u32, u32, u32);
  450. int nes_modify_qp(struct ib_qp *, struct ib_qp_attr *, int, struct ib_udata *);
  451. struct nes_ib_device *nes_init_ofa_device(struct net_device *);
  452. void nes_port_ibevent(struct nes_vnic *nesvnic);
  453. void nes_destroy_ofa_device(struct nes_ib_device *);
  454. int nes_register_ofa_device(struct nes_ib_device *);
  455. /* nes_util.c */
  456. int nes_read_eeprom_values(struct nes_device *, struct nes_adapter *);
  457. void nes_write_1G_phy_reg(struct nes_device *, u8, u8, u16);
  458. void nes_read_1G_phy_reg(struct nes_device *, u8, u8, u16 *);
  459. void nes_write_10G_phy_reg(struct nes_device *, u16, u8, u16, u16);
  460. void nes_read_10G_phy_reg(struct nes_device *, u8, u8, u16);
  461. struct nes_cqp_request *nes_get_cqp_request(struct nes_device *);
  462. void nes_free_cqp_request(struct nes_device *nesdev,
  463. struct nes_cqp_request *cqp_request);
  464. void nes_put_cqp_request(struct nes_device *nesdev,
  465. struct nes_cqp_request *cqp_request);
  466. void nes_post_cqp_request(struct nes_device *, struct nes_cqp_request *);
  467. int nes_arp_table(struct nes_device *, u32, u8 *, u32);
  468. void nes_mh_fix(unsigned long);
  469. void nes_clc(unsigned long);
  470. void nes_dump_mem(unsigned int, void *, int);
  471. u32 nes_crc32(u32, u32, u32, u32, u8 *, u32, u32, u32);
  472. #endif /* __NES_H */