qp.c 58 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119
  1. /*
  2. * Copyright (c) 2007 Cisco Systems, Inc. All rights reserved.
  3. * Copyright (c) 2007, 2008 Mellanox Technologies. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #include <linux/log2.h>
  34. #include <linux/slab.h>
  35. #include <linux/netdevice.h>
  36. #include <rdma/ib_cache.h>
  37. #include <rdma/ib_pack.h>
  38. #include <rdma/ib_addr.h>
  39. #include <linux/mlx4/qp.h>
  40. #include "mlx4_ib.h"
  41. #include "user.h"
  42. enum {
  43. MLX4_IB_ACK_REQ_FREQ = 8,
  44. };
  45. enum {
  46. MLX4_IB_DEFAULT_SCHED_QUEUE = 0x83,
  47. MLX4_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
  48. MLX4_IB_LINK_TYPE_IB = 0,
  49. MLX4_IB_LINK_TYPE_ETH = 1
  50. };
  51. enum {
  52. /*
  53. * Largest possible UD header: send with GRH and immediate
  54. * data plus 18 bytes for an Ethernet header with VLAN/802.1Q
  55. * tag. (LRH would only use 8 bytes, so Ethernet is the
  56. * biggest case)
  57. */
  58. MLX4_IB_UD_HEADER_SIZE = 82,
  59. MLX4_IB_LSO_HEADER_SPARE = 128,
  60. };
  61. enum {
  62. MLX4_IB_IBOE_ETHERTYPE = 0x8915
  63. };
  64. struct mlx4_ib_sqp {
  65. struct mlx4_ib_qp qp;
  66. int pkey_index;
  67. u32 qkey;
  68. u32 send_psn;
  69. struct ib_ud_header ud_header;
  70. u8 header_buf[MLX4_IB_UD_HEADER_SIZE];
  71. };
  72. enum {
  73. MLX4_IB_MIN_SQ_STRIDE = 6,
  74. MLX4_IB_CACHE_LINE_SIZE = 64,
  75. };
  76. static const __be32 mlx4_ib_opcode[] = {
  77. [IB_WR_SEND] = cpu_to_be32(MLX4_OPCODE_SEND),
  78. [IB_WR_LSO] = cpu_to_be32(MLX4_OPCODE_LSO),
  79. [IB_WR_SEND_WITH_IMM] = cpu_to_be32(MLX4_OPCODE_SEND_IMM),
  80. [IB_WR_RDMA_WRITE] = cpu_to_be32(MLX4_OPCODE_RDMA_WRITE),
  81. [IB_WR_RDMA_WRITE_WITH_IMM] = cpu_to_be32(MLX4_OPCODE_RDMA_WRITE_IMM),
  82. [IB_WR_RDMA_READ] = cpu_to_be32(MLX4_OPCODE_RDMA_READ),
  83. [IB_WR_ATOMIC_CMP_AND_SWP] = cpu_to_be32(MLX4_OPCODE_ATOMIC_CS),
  84. [IB_WR_ATOMIC_FETCH_AND_ADD] = cpu_to_be32(MLX4_OPCODE_ATOMIC_FA),
  85. [IB_WR_SEND_WITH_INV] = cpu_to_be32(MLX4_OPCODE_SEND_INVAL),
  86. [IB_WR_LOCAL_INV] = cpu_to_be32(MLX4_OPCODE_LOCAL_INVAL),
  87. [IB_WR_FAST_REG_MR] = cpu_to_be32(MLX4_OPCODE_FMR),
  88. [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = cpu_to_be32(MLX4_OPCODE_MASKED_ATOMIC_CS),
  89. [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = cpu_to_be32(MLX4_OPCODE_MASKED_ATOMIC_FA),
  90. };
  91. static struct mlx4_ib_sqp *to_msqp(struct mlx4_ib_qp *mqp)
  92. {
  93. return container_of(mqp, struct mlx4_ib_sqp, qp);
  94. }
  95. static int is_sqp(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
  96. {
  97. return qp->mqp.qpn >= dev->dev->caps.sqp_start &&
  98. qp->mqp.qpn <= dev->dev->caps.sqp_start + 3;
  99. }
  100. static int is_qp0(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
  101. {
  102. return qp->mqp.qpn >= dev->dev->caps.sqp_start &&
  103. qp->mqp.qpn <= dev->dev->caps.sqp_start + 1;
  104. }
  105. static void *get_wqe(struct mlx4_ib_qp *qp, int offset)
  106. {
  107. return mlx4_buf_offset(&qp->buf, offset);
  108. }
  109. static void *get_recv_wqe(struct mlx4_ib_qp *qp, int n)
  110. {
  111. return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
  112. }
  113. static void *get_send_wqe(struct mlx4_ib_qp *qp, int n)
  114. {
  115. return get_wqe(qp, qp->sq.offset + (n << qp->sq.wqe_shift));
  116. }
  117. /*
  118. * Stamp a SQ WQE so that it is invalid if prefetched by marking the
  119. * first four bytes of every 64 byte chunk with
  120. * 0x7FFFFFF | (invalid_ownership_value << 31).
  121. *
  122. * When the max work request size is less than or equal to the WQE
  123. * basic block size, as an optimization, we can stamp all WQEs with
  124. * 0xffffffff, and skip the very first chunk of each WQE.
  125. */
  126. static void stamp_send_wqe(struct mlx4_ib_qp *qp, int n, int size)
  127. {
  128. __be32 *wqe;
  129. int i;
  130. int s;
  131. int ind;
  132. void *buf;
  133. __be32 stamp;
  134. struct mlx4_wqe_ctrl_seg *ctrl;
  135. if (qp->sq_max_wqes_per_wr > 1) {
  136. s = roundup(size, 1U << qp->sq.wqe_shift);
  137. for (i = 0; i < s; i += 64) {
  138. ind = (i >> qp->sq.wqe_shift) + n;
  139. stamp = ind & qp->sq.wqe_cnt ? cpu_to_be32(0x7fffffff) :
  140. cpu_to_be32(0xffffffff);
  141. buf = get_send_wqe(qp, ind & (qp->sq.wqe_cnt - 1));
  142. wqe = buf + (i & ((1 << qp->sq.wqe_shift) - 1));
  143. *wqe = stamp;
  144. }
  145. } else {
  146. ctrl = buf = get_send_wqe(qp, n & (qp->sq.wqe_cnt - 1));
  147. s = (ctrl->fence_size & 0x3f) << 4;
  148. for (i = 64; i < s; i += 64) {
  149. wqe = buf + i;
  150. *wqe = cpu_to_be32(0xffffffff);
  151. }
  152. }
  153. }
  154. static void post_nop_wqe(struct mlx4_ib_qp *qp, int n, int size)
  155. {
  156. struct mlx4_wqe_ctrl_seg *ctrl;
  157. struct mlx4_wqe_inline_seg *inl;
  158. void *wqe;
  159. int s;
  160. ctrl = wqe = get_send_wqe(qp, n & (qp->sq.wqe_cnt - 1));
  161. s = sizeof(struct mlx4_wqe_ctrl_seg);
  162. if (qp->ibqp.qp_type == IB_QPT_UD) {
  163. struct mlx4_wqe_datagram_seg *dgram = wqe + sizeof *ctrl;
  164. struct mlx4_av *av = (struct mlx4_av *)dgram->av;
  165. memset(dgram, 0, sizeof *dgram);
  166. av->port_pd = cpu_to_be32((qp->port << 24) | to_mpd(qp->ibqp.pd)->pdn);
  167. s += sizeof(struct mlx4_wqe_datagram_seg);
  168. }
  169. /* Pad the remainder of the WQE with an inline data segment. */
  170. if (size > s) {
  171. inl = wqe + s;
  172. inl->byte_count = cpu_to_be32(1 << 31 | (size - s - sizeof *inl));
  173. }
  174. ctrl->srcrb_flags = 0;
  175. ctrl->fence_size = size / 16;
  176. /*
  177. * Make sure descriptor is fully written before setting ownership bit
  178. * (because HW can start executing as soon as we do).
  179. */
  180. wmb();
  181. ctrl->owner_opcode = cpu_to_be32(MLX4_OPCODE_NOP | MLX4_WQE_CTRL_NEC) |
  182. (n & qp->sq.wqe_cnt ? cpu_to_be32(1 << 31) : 0);
  183. stamp_send_wqe(qp, n + qp->sq_spare_wqes, size);
  184. }
  185. /* Post NOP WQE to prevent wrap-around in the middle of WR */
  186. static inline unsigned pad_wraparound(struct mlx4_ib_qp *qp, int ind)
  187. {
  188. unsigned s = qp->sq.wqe_cnt - (ind & (qp->sq.wqe_cnt - 1));
  189. if (unlikely(s < qp->sq_max_wqes_per_wr)) {
  190. post_nop_wqe(qp, ind, s << qp->sq.wqe_shift);
  191. ind += s;
  192. }
  193. return ind;
  194. }
  195. static void mlx4_ib_qp_event(struct mlx4_qp *qp, enum mlx4_event type)
  196. {
  197. struct ib_event event;
  198. struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
  199. if (type == MLX4_EVENT_TYPE_PATH_MIG)
  200. to_mibqp(qp)->port = to_mibqp(qp)->alt_port;
  201. if (ibqp->event_handler) {
  202. event.device = ibqp->device;
  203. event.element.qp = ibqp;
  204. switch (type) {
  205. case MLX4_EVENT_TYPE_PATH_MIG:
  206. event.event = IB_EVENT_PATH_MIG;
  207. break;
  208. case MLX4_EVENT_TYPE_COMM_EST:
  209. event.event = IB_EVENT_COMM_EST;
  210. break;
  211. case MLX4_EVENT_TYPE_SQ_DRAINED:
  212. event.event = IB_EVENT_SQ_DRAINED;
  213. break;
  214. case MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE:
  215. event.event = IB_EVENT_QP_LAST_WQE_REACHED;
  216. break;
  217. case MLX4_EVENT_TYPE_WQ_CATAS_ERROR:
  218. event.event = IB_EVENT_QP_FATAL;
  219. break;
  220. case MLX4_EVENT_TYPE_PATH_MIG_FAILED:
  221. event.event = IB_EVENT_PATH_MIG_ERR;
  222. break;
  223. case MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  224. event.event = IB_EVENT_QP_REQ_ERR;
  225. break;
  226. case MLX4_EVENT_TYPE_WQ_ACCESS_ERROR:
  227. event.event = IB_EVENT_QP_ACCESS_ERR;
  228. break;
  229. default:
  230. printk(KERN_WARNING "mlx4_ib: Unexpected event type %d "
  231. "on QP %06x\n", type, qp->qpn);
  232. return;
  233. }
  234. ibqp->event_handler(&event, ibqp->qp_context);
  235. }
  236. }
  237. static int send_wqe_overhead(enum ib_qp_type type, u32 flags)
  238. {
  239. /*
  240. * UD WQEs must have a datagram segment.
  241. * RC and UC WQEs might have a remote address segment.
  242. * MLX WQEs need two extra inline data segments (for the UD
  243. * header and space for the ICRC).
  244. */
  245. switch (type) {
  246. case IB_QPT_UD:
  247. return sizeof (struct mlx4_wqe_ctrl_seg) +
  248. sizeof (struct mlx4_wqe_datagram_seg) +
  249. ((flags & MLX4_IB_QP_LSO) ? MLX4_IB_LSO_HEADER_SPARE : 0);
  250. case IB_QPT_UC:
  251. return sizeof (struct mlx4_wqe_ctrl_seg) +
  252. sizeof (struct mlx4_wqe_raddr_seg);
  253. case IB_QPT_RC:
  254. return sizeof (struct mlx4_wqe_ctrl_seg) +
  255. sizeof (struct mlx4_wqe_atomic_seg) +
  256. sizeof (struct mlx4_wqe_raddr_seg);
  257. case IB_QPT_SMI:
  258. case IB_QPT_GSI:
  259. return sizeof (struct mlx4_wqe_ctrl_seg) +
  260. ALIGN(MLX4_IB_UD_HEADER_SIZE +
  261. DIV_ROUND_UP(MLX4_IB_UD_HEADER_SIZE,
  262. MLX4_INLINE_ALIGN) *
  263. sizeof (struct mlx4_wqe_inline_seg),
  264. sizeof (struct mlx4_wqe_data_seg)) +
  265. ALIGN(4 +
  266. sizeof (struct mlx4_wqe_inline_seg),
  267. sizeof (struct mlx4_wqe_data_seg));
  268. default:
  269. return sizeof (struct mlx4_wqe_ctrl_seg);
  270. }
  271. }
  272. static int set_rq_size(struct mlx4_ib_dev *dev, struct ib_qp_cap *cap,
  273. int is_user, int has_srq, struct mlx4_ib_qp *qp)
  274. {
  275. /* Sanity check RQ size before proceeding */
  276. if (cap->max_recv_wr > dev->dev->caps.max_wqes ||
  277. cap->max_recv_sge > dev->dev->caps.max_rq_sg)
  278. return -EINVAL;
  279. if (has_srq) {
  280. /* QPs attached to an SRQ should have no RQ */
  281. if (cap->max_recv_wr)
  282. return -EINVAL;
  283. qp->rq.wqe_cnt = qp->rq.max_gs = 0;
  284. } else {
  285. /* HW requires >= 1 RQ entry with >= 1 gather entry */
  286. if (is_user && (!cap->max_recv_wr || !cap->max_recv_sge))
  287. return -EINVAL;
  288. qp->rq.wqe_cnt = roundup_pow_of_two(max(1U, cap->max_recv_wr));
  289. qp->rq.max_gs = roundup_pow_of_two(max(1U, cap->max_recv_sge));
  290. qp->rq.wqe_shift = ilog2(qp->rq.max_gs * sizeof (struct mlx4_wqe_data_seg));
  291. }
  292. cap->max_recv_wr = qp->rq.max_post = qp->rq.wqe_cnt;
  293. cap->max_recv_sge = qp->rq.max_gs;
  294. return 0;
  295. }
  296. static int set_kernel_sq_size(struct mlx4_ib_dev *dev, struct ib_qp_cap *cap,
  297. enum ib_qp_type type, struct mlx4_ib_qp *qp)
  298. {
  299. int s;
  300. /* Sanity check SQ size before proceeding */
  301. if (cap->max_send_wr > dev->dev->caps.max_wqes ||
  302. cap->max_send_sge > dev->dev->caps.max_sq_sg ||
  303. cap->max_inline_data + send_wqe_overhead(type, qp->flags) +
  304. sizeof (struct mlx4_wqe_inline_seg) > dev->dev->caps.max_sq_desc_sz)
  305. return -EINVAL;
  306. /*
  307. * For MLX transport we need 2 extra S/G entries:
  308. * one for the header and one for the checksum at the end
  309. */
  310. if ((type == IB_QPT_SMI || type == IB_QPT_GSI) &&
  311. cap->max_send_sge + 2 > dev->dev->caps.max_sq_sg)
  312. return -EINVAL;
  313. s = max(cap->max_send_sge * sizeof (struct mlx4_wqe_data_seg),
  314. cap->max_inline_data + sizeof (struct mlx4_wqe_inline_seg)) +
  315. send_wqe_overhead(type, qp->flags);
  316. if (s > dev->dev->caps.max_sq_desc_sz)
  317. return -EINVAL;
  318. /*
  319. * Hermon supports shrinking WQEs, such that a single work
  320. * request can include multiple units of 1 << wqe_shift. This
  321. * way, work requests can differ in size, and do not have to
  322. * be a power of 2 in size, saving memory and speeding up send
  323. * WR posting. Unfortunately, if we do this then the
  324. * wqe_index field in CQEs can't be used to look up the WR ID
  325. * anymore, so we do this only if selective signaling is off.
  326. *
  327. * Further, on 32-bit platforms, we can't use vmap() to make
  328. * the QP buffer virtually contiguous. Thus we have to use
  329. * constant-sized WRs to make sure a WR is always fully within
  330. * a single page-sized chunk.
  331. *
  332. * Finally, we use NOP work requests to pad the end of the
  333. * work queue, to avoid wrap-around in the middle of WR. We
  334. * set NEC bit to avoid getting completions with error for
  335. * these NOP WRs, but since NEC is only supported starting
  336. * with firmware 2.2.232, we use constant-sized WRs for older
  337. * firmware.
  338. *
  339. * And, since MLX QPs only support SEND, we use constant-sized
  340. * WRs in this case.
  341. *
  342. * We look for the smallest value of wqe_shift such that the
  343. * resulting number of wqes does not exceed device
  344. * capabilities.
  345. *
  346. * We set WQE size to at least 64 bytes, this way stamping
  347. * invalidates each WQE.
  348. */
  349. if (dev->dev->caps.fw_ver >= MLX4_FW_VER_WQE_CTRL_NEC &&
  350. qp->sq_signal_bits && BITS_PER_LONG == 64 &&
  351. type != IB_QPT_SMI && type != IB_QPT_GSI)
  352. qp->sq.wqe_shift = ilog2(64);
  353. else
  354. qp->sq.wqe_shift = ilog2(roundup_pow_of_two(s));
  355. for (;;) {
  356. qp->sq_max_wqes_per_wr = DIV_ROUND_UP(s, 1U << qp->sq.wqe_shift);
  357. /*
  358. * We need to leave 2 KB + 1 WR of headroom in the SQ to
  359. * allow HW to prefetch.
  360. */
  361. qp->sq_spare_wqes = (2048 >> qp->sq.wqe_shift) + qp->sq_max_wqes_per_wr;
  362. qp->sq.wqe_cnt = roundup_pow_of_two(cap->max_send_wr *
  363. qp->sq_max_wqes_per_wr +
  364. qp->sq_spare_wqes);
  365. if (qp->sq.wqe_cnt <= dev->dev->caps.max_wqes)
  366. break;
  367. if (qp->sq_max_wqes_per_wr <= 1)
  368. return -EINVAL;
  369. ++qp->sq.wqe_shift;
  370. }
  371. qp->sq.max_gs = (min(dev->dev->caps.max_sq_desc_sz,
  372. (qp->sq_max_wqes_per_wr << qp->sq.wqe_shift)) -
  373. send_wqe_overhead(type, qp->flags)) /
  374. sizeof (struct mlx4_wqe_data_seg);
  375. qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  376. (qp->sq.wqe_cnt << qp->sq.wqe_shift);
  377. if (qp->rq.wqe_shift > qp->sq.wqe_shift) {
  378. qp->rq.offset = 0;
  379. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  380. } else {
  381. qp->rq.offset = qp->sq.wqe_cnt << qp->sq.wqe_shift;
  382. qp->sq.offset = 0;
  383. }
  384. cap->max_send_wr = qp->sq.max_post =
  385. (qp->sq.wqe_cnt - qp->sq_spare_wqes) / qp->sq_max_wqes_per_wr;
  386. cap->max_send_sge = min(qp->sq.max_gs,
  387. min(dev->dev->caps.max_sq_sg,
  388. dev->dev->caps.max_rq_sg));
  389. /* We don't support inline sends for kernel QPs (yet) */
  390. cap->max_inline_data = 0;
  391. return 0;
  392. }
  393. static int set_user_sq_size(struct mlx4_ib_dev *dev,
  394. struct mlx4_ib_qp *qp,
  395. struct mlx4_ib_create_qp *ucmd)
  396. {
  397. /* Sanity check SQ size before proceeding */
  398. if ((1 << ucmd->log_sq_bb_count) > dev->dev->caps.max_wqes ||
  399. ucmd->log_sq_stride >
  400. ilog2(roundup_pow_of_two(dev->dev->caps.max_sq_desc_sz)) ||
  401. ucmd->log_sq_stride < MLX4_IB_MIN_SQ_STRIDE)
  402. return -EINVAL;
  403. qp->sq.wqe_cnt = 1 << ucmd->log_sq_bb_count;
  404. qp->sq.wqe_shift = ucmd->log_sq_stride;
  405. qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  406. (qp->sq.wqe_cnt << qp->sq.wqe_shift);
  407. return 0;
  408. }
  409. static int create_qp_common(struct mlx4_ib_dev *dev, struct ib_pd *pd,
  410. struct ib_qp_init_attr *init_attr,
  411. struct ib_udata *udata, int sqpn, struct mlx4_ib_qp *qp)
  412. {
  413. int qpn;
  414. int err;
  415. mutex_init(&qp->mutex);
  416. spin_lock_init(&qp->sq.lock);
  417. spin_lock_init(&qp->rq.lock);
  418. INIT_LIST_HEAD(&qp->gid_list);
  419. qp->state = IB_QPS_RESET;
  420. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
  421. qp->sq_signal_bits = cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
  422. err = set_rq_size(dev, &init_attr->cap, !!pd->uobject, !!init_attr->srq, qp);
  423. if (err)
  424. goto err;
  425. if (pd->uobject) {
  426. struct mlx4_ib_create_qp ucmd;
  427. if (ib_copy_from_udata(&ucmd, udata, sizeof ucmd)) {
  428. err = -EFAULT;
  429. goto err;
  430. }
  431. qp->sq_no_prefetch = ucmd.sq_no_prefetch;
  432. err = set_user_sq_size(dev, qp, &ucmd);
  433. if (err)
  434. goto err;
  435. qp->umem = ib_umem_get(pd->uobject->context, ucmd.buf_addr,
  436. qp->buf_size, 0, 0);
  437. if (IS_ERR(qp->umem)) {
  438. err = PTR_ERR(qp->umem);
  439. goto err;
  440. }
  441. err = mlx4_mtt_init(dev->dev, ib_umem_page_count(qp->umem),
  442. ilog2(qp->umem->page_size), &qp->mtt);
  443. if (err)
  444. goto err_buf;
  445. err = mlx4_ib_umem_write_mtt(dev, &qp->mtt, qp->umem);
  446. if (err)
  447. goto err_mtt;
  448. if (!init_attr->srq) {
  449. err = mlx4_ib_db_map_user(to_mucontext(pd->uobject->context),
  450. ucmd.db_addr, &qp->db);
  451. if (err)
  452. goto err_mtt;
  453. }
  454. } else {
  455. qp->sq_no_prefetch = 0;
  456. if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK)
  457. qp->flags |= MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK;
  458. if (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
  459. qp->flags |= MLX4_IB_QP_LSO;
  460. err = set_kernel_sq_size(dev, &init_attr->cap, init_attr->qp_type, qp);
  461. if (err)
  462. goto err;
  463. if (!init_attr->srq) {
  464. err = mlx4_db_alloc(dev->dev, &qp->db, 0);
  465. if (err)
  466. goto err;
  467. *qp->db.db = 0;
  468. }
  469. if (mlx4_buf_alloc(dev->dev, qp->buf_size, PAGE_SIZE * 2, &qp->buf)) {
  470. err = -ENOMEM;
  471. goto err_db;
  472. }
  473. err = mlx4_mtt_init(dev->dev, qp->buf.npages, qp->buf.page_shift,
  474. &qp->mtt);
  475. if (err)
  476. goto err_buf;
  477. err = mlx4_buf_write_mtt(dev->dev, &qp->mtt, &qp->buf);
  478. if (err)
  479. goto err_mtt;
  480. qp->sq.wrid = kmalloc(qp->sq.wqe_cnt * sizeof (u64), GFP_KERNEL);
  481. qp->rq.wrid = kmalloc(qp->rq.wqe_cnt * sizeof (u64), GFP_KERNEL);
  482. if (!qp->sq.wrid || !qp->rq.wrid) {
  483. err = -ENOMEM;
  484. goto err_wrid;
  485. }
  486. }
  487. if (sqpn) {
  488. qpn = sqpn;
  489. } else {
  490. err = mlx4_qp_reserve_range(dev->dev, 1, 1, &qpn);
  491. if (err)
  492. goto err_wrid;
  493. }
  494. err = mlx4_qp_alloc(dev->dev, qpn, &qp->mqp);
  495. if (err)
  496. goto err_qpn;
  497. /*
  498. * Hardware wants QPN written in big-endian order (after
  499. * shifting) for send doorbell. Precompute this value to save
  500. * a little bit when posting sends.
  501. */
  502. qp->doorbell_qpn = swab32(qp->mqp.qpn << 8);
  503. qp->mqp.event = mlx4_ib_qp_event;
  504. return 0;
  505. err_qpn:
  506. if (!sqpn)
  507. mlx4_qp_release_range(dev->dev, qpn, 1);
  508. err_wrid:
  509. if (pd->uobject) {
  510. if (!init_attr->srq)
  511. mlx4_ib_db_unmap_user(to_mucontext(pd->uobject->context),
  512. &qp->db);
  513. } else {
  514. kfree(qp->sq.wrid);
  515. kfree(qp->rq.wrid);
  516. }
  517. err_mtt:
  518. mlx4_mtt_cleanup(dev->dev, &qp->mtt);
  519. err_buf:
  520. if (pd->uobject)
  521. ib_umem_release(qp->umem);
  522. else
  523. mlx4_buf_free(dev->dev, qp->buf_size, &qp->buf);
  524. err_db:
  525. if (!pd->uobject && !init_attr->srq)
  526. mlx4_db_free(dev->dev, &qp->db);
  527. err:
  528. return err;
  529. }
  530. static enum mlx4_qp_state to_mlx4_state(enum ib_qp_state state)
  531. {
  532. switch (state) {
  533. case IB_QPS_RESET: return MLX4_QP_STATE_RST;
  534. case IB_QPS_INIT: return MLX4_QP_STATE_INIT;
  535. case IB_QPS_RTR: return MLX4_QP_STATE_RTR;
  536. case IB_QPS_RTS: return MLX4_QP_STATE_RTS;
  537. case IB_QPS_SQD: return MLX4_QP_STATE_SQD;
  538. case IB_QPS_SQE: return MLX4_QP_STATE_SQER;
  539. case IB_QPS_ERR: return MLX4_QP_STATE_ERR;
  540. default: return -1;
  541. }
  542. }
  543. static void mlx4_ib_lock_cqs(struct mlx4_ib_cq *send_cq, struct mlx4_ib_cq *recv_cq)
  544. __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
  545. {
  546. if (send_cq == recv_cq) {
  547. spin_lock_irq(&send_cq->lock);
  548. __acquire(&recv_cq->lock);
  549. } else if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  550. spin_lock_irq(&send_cq->lock);
  551. spin_lock_nested(&recv_cq->lock, SINGLE_DEPTH_NESTING);
  552. } else {
  553. spin_lock_irq(&recv_cq->lock);
  554. spin_lock_nested(&send_cq->lock, SINGLE_DEPTH_NESTING);
  555. }
  556. }
  557. static void mlx4_ib_unlock_cqs(struct mlx4_ib_cq *send_cq, struct mlx4_ib_cq *recv_cq)
  558. __releases(&send_cq->lock) __releases(&recv_cq->lock)
  559. {
  560. if (send_cq == recv_cq) {
  561. __release(&recv_cq->lock);
  562. spin_unlock_irq(&send_cq->lock);
  563. } else if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  564. spin_unlock(&recv_cq->lock);
  565. spin_unlock_irq(&send_cq->lock);
  566. } else {
  567. spin_unlock(&send_cq->lock);
  568. spin_unlock_irq(&recv_cq->lock);
  569. }
  570. }
  571. static void del_gid_entries(struct mlx4_ib_qp *qp)
  572. {
  573. struct mlx4_ib_gid_entry *ge, *tmp;
  574. list_for_each_entry_safe(ge, tmp, &qp->gid_list, list) {
  575. list_del(&ge->list);
  576. kfree(ge);
  577. }
  578. }
  579. static void destroy_qp_common(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp,
  580. int is_user)
  581. {
  582. struct mlx4_ib_cq *send_cq, *recv_cq;
  583. if (qp->state != IB_QPS_RESET)
  584. if (mlx4_qp_modify(dev->dev, NULL, to_mlx4_state(qp->state),
  585. MLX4_QP_STATE_RST, NULL, 0, 0, &qp->mqp))
  586. printk(KERN_WARNING "mlx4_ib: modify QP %06x to RESET failed.\n",
  587. qp->mqp.qpn);
  588. send_cq = to_mcq(qp->ibqp.send_cq);
  589. recv_cq = to_mcq(qp->ibqp.recv_cq);
  590. mlx4_ib_lock_cqs(send_cq, recv_cq);
  591. if (!is_user) {
  592. __mlx4_ib_cq_clean(recv_cq, qp->mqp.qpn,
  593. qp->ibqp.srq ? to_msrq(qp->ibqp.srq): NULL);
  594. if (send_cq != recv_cq)
  595. __mlx4_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
  596. }
  597. mlx4_qp_remove(dev->dev, &qp->mqp);
  598. mlx4_ib_unlock_cqs(send_cq, recv_cq);
  599. mlx4_qp_free(dev->dev, &qp->mqp);
  600. if (!is_sqp(dev, qp))
  601. mlx4_qp_release_range(dev->dev, qp->mqp.qpn, 1);
  602. mlx4_mtt_cleanup(dev->dev, &qp->mtt);
  603. if (is_user) {
  604. if (!qp->ibqp.srq)
  605. mlx4_ib_db_unmap_user(to_mucontext(qp->ibqp.uobject->context),
  606. &qp->db);
  607. ib_umem_release(qp->umem);
  608. } else {
  609. kfree(qp->sq.wrid);
  610. kfree(qp->rq.wrid);
  611. mlx4_buf_free(dev->dev, qp->buf_size, &qp->buf);
  612. if (!qp->ibqp.srq)
  613. mlx4_db_free(dev->dev, &qp->db);
  614. }
  615. del_gid_entries(qp);
  616. }
  617. struct ib_qp *mlx4_ib_create_qp(struct ib_pd *pd,
  618. struct ib_qp_init_attr *init_attr,
  619. struct ib_udata *udata)
  620. {
  621. struct mlx4_ib_dev *dev = to_mdev(pd->device);
  622. struct mlx4_ib_sqp *sqp;
  623. struct mlx4_ib_qp *qp;
  624. int err;
  625. /*
  626. * We only support LSO and multicast loopback blocking, and
  627. * only for kernel UD QPs.
  628. */
  629. if (init_attr->create_flags & ~(IB_QP_CREATE_IPOIB_UD_LSO |
  630. IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK))
  631. return ERR_PTR(-EINVAL);
  632. if (init_attr->create_flags &&
  633. (pd->uobject || init_attr->qp_type != IB_QPT_UD))
  634. return ERR_PTR(-EINVAL);
  635. switch (init_attr->qp_type) {
  636. case IB_QPT_RC:
  637. case IB_QPT_UC:
  638. case IB_QPT_UD:
  639. {
  640. qp = kzalloc(sizeof *qp, GFP_KERNEL);
  641. if (!qp)
  642. return ERR_PTR(-ENOMEM);
  643. err = create_qp_common(dev, pd, init_attr, udata, 0, qp);
  644. if (err) {
  645. kfree(qp);
  646. return ERR_PTR(err);
  647. }
  648. qp->ibqp.qp_num = qp->mqp.qpn;
  649. break;
  650. }
  651. case IB_QPT_SMI:
  652. case IB_QPT_GSI:
  653. {
  654. /* Userspace is not allowed to create special QPs: */
  655. if (pd->uobject)
  656. return ERR_PTR(-EINVAL);
  657. sqp = kzalloc(sizeof *sqp, GFP_KERNEL);
  658. if (!sqp)
  659. return ERR_PTR(-ENOMEM);
  660. qp = &sqp->qp;
  661. err = create_qp_common(dev, pd, init_attr, udata,
  662. dev->dev->caps.sqp_start +
  663. (init_attr->qp_type == IB_QPT_SMI ? 0 : 2) +
  664. init_attr->port_num - 1,
  665. qp);
  666. if (err) {
  667. kfree(sqp);
  668. return ERR_PTR(err);
  669. }
  670. qp->port = init_attr->port_num;
  671. qp->ibqp.qp_num = init_attr->qp_type == IB_QPT_SMI ? 0 : 1;
  672. break;
  673. }
  674. default:
  675. /* Don't support raw QPs */
  676. return ERR_PTR(-EINVAL);
  677. }
  678. return &qp->ibqp;
  679. }
  680. int mlx4_ib_destroy_qp(struct ib_qp *qp)
  681. {
  682. struct mlx4_ib_dev *dev = to_mdev(qp->device);
  683. struct mlx4_ib_qp *mqp = to_mqp(qp);
  684. if (is_qp0(dev, mqp))
  685. mlx4_CLOSE_PORT(dev->dev, mqp->port);
  686. destroy_qp_common(dev, mqp, !!qp->pd->uobject);
  687. if (is_sqp(dev, mqp))
  688. kfree(to_msqp(mqp));
  689. else
  690. kfree(mqp);
  691. return 0;
  692. }
  693. static int to_mlx4_st(enum ib_qp_type type)
  694. {
  695. switch (type) {
  696. case IB_QPT_RC: return MLX4_QP_ST_RC;
  697. case IB_QPT_UC: return MLX4_QP_ST_UC;
  698. case IB_QPT_UD: return MLX4_QP_ST_UD;
  699. case IB_QPT_SMI:
  700. case IB_QPT_GSI: return MLX4_QP_ST_MLX;
  701. default: return -1;
  702. }
  703. }
  704. static __be32 to_mlx4_access_flags(struct mlx4_ib_qp *qp, const struct ib_qp_attr *attr,
  705. int attr_mask)
  706. {
  707. u8 dest_rd_atomic;
  708. u32 access_flags;
  709. u32 hw_access_flags = 0;
  710. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  711. dest_rd_atomic = attr->max_dest_rd_atomic;
  712. else
  713. dest_rd_atomic = qp->resp_depth;
  714. if (attr_mask & IB_QP_ACCESS_FLAGS)
  715. access_flags = attr->qp_access_flags;
  716. else
  717. access_flags = qp->atomic_rd_en;
  718. if (!dest_rd_atomic)
  719. access_flags &= IB_ACCESS_REMOTE_WRITE;
  720. if (access_flags & IB_ACCESS_REMOTE_READ)
  721. hw_access_flags |= MLX4_QP_BIT_RRE;
  722. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  723. hw_access_flags |= MLX4_QP_BIT_RAE;
  724. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  725. hw_access_flags |= MLX4_QP_BIT_RWE;
  726. return cpu_to_be32(hw_access_flags);
  727. }
  728. static void store_sqp_attrs(struct mlx4_ib_sqp *sqp, const struct ib_qp_attr *attr,
  729. int attr_mask)
  730. {
  731. if (attr_mask & IB_QP_PKEY_INDEX)
  732. sqp->pkey_index = attr->pkey_index;
  733. if (attr_mask & IB_QP_QKEY)
  734. sqp->qkey = attr->qkey;
  735. if (attr_mask & IB_QP_SQ_PSN)
  736. sqp->send_psn = attr->sq_psn;
  737. }
  738. static void mlx4_set_sched(struct mlx4_qp_path *path, u8 port)
  739. {
  740. path->sched_queue = (path->sched_queue & 0xbf) | ((port - 1) << 6);
  741. }
  742. static int mlx4_set_path(struct mlx4_ib_dev *dev, const struct ib_ah_attr *ah,
  743. struct mlx4_qp_path *path, u8 port)
  744. {
  745. int err;
  746. int is_eth = rdma_port_get_link_layer(&dev->ib_dev, port) ==
  747. IB_LINK_LAYER_ETHERNET;
  748. u8 mac[6];
  749. int is_mcast;
  750. u16 vlan_tag;
  751. int vidx;
  752. path->grh_mylmc = ah->src_path_bits & 0x7f;
  753. path->rlid = cpu_to_be16(ah->dlid);
  754. if (ah->static_rate) {
  755. path->static_rate = ah->static_rate + MLX4_STAT_RATE_OFFSET;
  756. while (path->static_rate > IB_RATE_2_5_GBPS + MLX4_STAT_RATE_OFFSET &&
  757. !(1 << path->static_rate & dev->dev->caps.stat_rate_support))
  758. --path->static_rate;
  759. } else
  760. path->static_rate = 0;
  761. path->counter_index = 0xff;
  762. if (ah->ah_flags & IB_AH_GRH) {
  763. if (ah->grh.sgid_index >= dev->dev->caps.gid_table_len[port]) {
  764. printk(KERN_ERR "sgid_index (%u) too large. max is %d\n",
  765. ah->grh.sgid_index, dev->dev->caps.gid_table_len[port] - 1);
  766. return -1;
  767. }
  768. path->grh_mylmc |= 1 << 7;
  769. path->mgid_index = ah->grh.sgid_index;
  770. path->hop_limit = ah->grh.hop_limit;
  771. path->tclass_flowlabel =
  772. cpu_to_be32((ah->grh.traffic_class << 20) |
  773. (ah->grh.flow_label));
  774. memcpy(path->rgid, ah->grh.dgid.raw, 16);
  775. }
  776. if (is_eth) {
  777. path->sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE |
  778. ((port - 1) << 6) | ((ah->sl & 7) << 3) | ((ah->sl & 8) >> 1);
  779. if (!(ah->ah_flags & IB_AH_GRH))
  780. return -1;
  781. err = mlx4_ib_resolve_grh(dev, ah, mac, &is_mcast, port);
  782. if (err)
  783. return err;
  784. memcpy(path->dmac, mac, 6);
  785. path->ackto = MLX4_IB_LINK_TYPE_ETH;
  786. /* use index 0 into MAC table for IBoE */
  787. path->grh_mylmc &= 0x80;
  788. vlan_tag = rdma_get_vlan_id(&dev->iboe.gid_table[port - 1][ah->grh.sgid_index]);
  789. if (vlan_tag < 0x1000) {
  790. if (mlx4_find_cached_vlan(dev->dev, port, vlan_tag, &vidx))
  791. return -ENOENT;
  792. path->vlan_index = vidx;
  793. path->fl = 1 << 6;
  794. }
  795. } else
  796. path->sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE |
  797. ((port - 1) << 6) | ((ah->sl & 0xf) << 2);
  798. return 0;
  799. }
  800. static void update_mcg_macs(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
  801. {
  802. struct mlx4_ib_gid_entry *ge, *tmp;
  803. list_for_each_entry_safe(ge, tmp, &qp->gid_list, list) {
  804. if (!ge->added && mlx4_ib_add_mc(dev, qp, &ge->gid)) {
  805. ge->added = 1;
  806. ge->port = qp->port;
  807. }
  808. }
  809. }
  810. static int __mlx4_ib_modify_qp(struct ib_qp *ibqp,
  811. const struct ib_qp_attr *attr, int attr_mask,
  812. enum ib_qp_state cur_state, enum ib_qp_state new_state)
  813. {
  814. struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
  815. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  816. struct mlx4_qp_context *context;
  817. enum mlx4_qp_optpar optpar = 0;
  818. int sqd_event;
  819. int err = -EINVAL;
  820. context = kzalloc(sizeof *context, GFP_KERNEL);
  821. if (!context)
  822. return -ENOMEM;
  823. context->flags = cpu_to_be32((to_mlx4_state(new_state) << 28) |
  824. (to_mlx4_st(ibqp->qp_type) << 16));
  825. if (!(attr_mask & IB_QP_PATH_MIG_STATE))
  826. context->flags |= cpu_to_be32(MLX4_QP_PM_MIGRATED << 11);
  827. else {
  828. optpar |= MLX4_QP_OPTPAR_PM_STATE;
  829. switch (attr->path_mig_state) {
  830. case IB_MIG_MIGRATED:
  831. context->flags |= cpu_to_be32(MLX4_QP_PM_MIGRATED << 11);
  832. break;
  833. case IB_MIG_REARM:
  834. context->flags |= cpu_to_be32(MLX4_QP_PM_REARM << 11);
  835. break;
  836. case IB_MIG_ARMED:
  837. context->flags |= cpu_to_be32(MLX4_QP_PM_ARMED << 11);
  838. break;
  839. }
  840. }
  841. if (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI)
  842. context->mtu_msgmax = (IB_MTU_4096 << 5) | 11;
  843. else if (ibqp->qp_type == IB_QPT_UD) {
  844. if (qp->flags & MLX4_IB_QP_LSO)
  845. context->mtu_msgmax = (IB_MTU_4096 << 5) |
  846. ilog2(dev->dev->caps.max_gso_sz);
  847. else
  848. context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
  849. } else if (attr_mask & IB_QP_PATH_MTU) {
  850. if (attr->path_mtu < IB_MTU_256 || attr->path_mtu > IB_MTU_4096) {
  851. printk(KERN_ERR "path MTU (%u) is invalid\n",
  852. attr->path_mtu);
  853. goto out;
  854. }
  855. context->mtu_msgmax = (attr->path_mtu << 5) |
  856. ilog2(dev->dev->caps.max_msg_sz);
  857. }
  858. if (qp->rq.wqe_cnt)
  859. context->rq_size_stride = ilog2(qp->rq.wqe_cnt) << 3;
  860. context->rq_size_stride |= qp->rq.wqe_shift - 4;
  861. if (qp->sq.wqe_cnt)
  862. context->sq_size_stride = ilog2(qp->sq.wqe_cnt) << 3;
  863. context->sq_size_stride |= qp->sq.wqe_shift - 4;
  864. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  865. context->sq_size_stride |= !!qp->sq_no_prefetch << 7;
  866. if (qp->ibqp.uobject)
  867. context->usr_page = cpu_to_be32(to_mucontext(ibqp->uobject->context)->uar.index);
  868. else
  869. context->usr_page = cpu_to_be32(dev->priv_uar.index);
  870. if (attr_mask & IB_QP_DEST_QPN)
  871. context->remote_qpn = cpu_to_be32(attr->dest_qp_num);
  872. if (attr_mask & IB_QP_PORT) {
  873. if (cur_state == IB_QPS_SQD && new_state == IB_QPS_SQD &&
  874. !(attr_mask & IB_QP_AV)) {
  875. mlx4_set_sched(&context->pri_path, attr->port_num);
  876. optpar |= MLX4_QP_OPTPAR_SCHED_QUEUE;
  877. }
  878. }
  879. if (attr_mask & IB_QP_PKEY_INDEX) {
  880. context->pri_path.pkey_index = attr->pkey_index;
  881. optpar |= MLX4_QP_OPTPAR_PKEY_INDEX;
  882. }
  883. if (attr_mask & IB_QP_AV) {
  884. if (mlx4_set_path(dev, &attr->ah_attr, &context->pri_path,
  885. attr_mask & IB_QP_PORT ? attr->port_num : qp->port))
  886. goto out;
  887. optpar |= (MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH |
  888. MLX4_QP_OPTPAR_SCHED_QUEUE);
  889. }
  890. if (attr_mask & IB_QP_TIMEOUT) {
  891. context->pri_path.ackto |= attr->timeout << 3;
  892. optpar |= MLX4_QP_OPTPAR_ACK_TIMEOUT;
  893. }
  894. if (attr_mask & IB_QP_ALT_PATH) {
  895. if (attr->alt_port_num == 0 ||
  896. attr->alt_port_num > dev->dev->caps.num_ports)
  897. goto out;
  898. if (attr->alt_pkey_index >=
  899. dev->dev->caps.pkey_table_len[attr->alt_port_num])
  900. goto out;
  901. if (mlx4_set_path(dev, &attr->alt_ah_attr, &context->alt_path,
  902. attr->alt_port_num))
  903. goto out;
  904. context->alt_path.pkey_index = attr->alt_pkey_index;
  905. context->alt_path.ackto = attr->alt_timeout << 3;
  906. optpar |= MLX4_QP_OPTPAR_ALT_ADDR_PATH;
  907. }
  908. context->pd = cpu_to_be32(to_mpd(ibqp->pd)->pdn);
  909. context->params1 = cpu_to_be32(MLX4_IB_ACK_REQ_FREQ << 28);
  910. /* Set "fast registration enabled" for all kernel QPs */
  911. if (!qp->ibqp.uobject)
  912. context->params1 |= cpu_to_be32(1 << 11);
  913. if (attr_mask & IB_QP_RNR_RETRY) {
  914. context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
  915. optpar |= MLX4_QP_OPTPAR_RNR_RETRY;
  916. }
  917. if (attr_mask & IB_QP_RETRY_CNT) {
  918. context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  919. optpar |= MLX4_QP_OPTPAR_RETRY_COUNT;
  920. }
  921. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  922. if (attr->max_rd_atomic)
  923. context->params1 |=
  924. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  925. optpar |= MLX4_QP_OPTPAR_SRA_MAX;
  926. }
  927. if (attr_mask & IB_QP_SQ_PSN)
  928. context->next_send_psn = cpu_to_be32(attr->sq_psn);
  929. context->cqn_send = cpu_to_be32(to_mcq(ibqp->send_cq)->mcq.cqn);
  930. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  931. if (attr->max_dest_rd_atomic)
  932. context->params2 |=
  933. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  934. optpar |= MLX4_QP_OPTPAR_RRA_MAX;
  935. }
  936. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC)) {
  937. context->params2 |= to_mlx4_access_flags(qp, attr, attr_mask);
  938. optpar |= MLX4_QP_OPTPAR_RWE | MLX4_QP_OPTPAR_RRE | MLX4_QP_OPTPAR_RAE;
  939. }
  940. if (ibqp->srq)
  941. context->params2 |= cpu_to_be32(MLX4_QP_BIT_RIC);
  942. if (attr_mask & IB_QP_MIN_RNR_TIMER) {
  943. context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  944. optpar |= MLX4_QP_OPTPAR_RNR_TIMEOUT;
  945. }
  946. if (attr_mask & IB_QP_RQ_PSN)
  947. context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  948. context->cqn_recv = cpu_to_be32(to_mcq(ibqp->recv_cq)->mcq.cqn);
  949. if (attr_mask & IB_QP_QKEY) {
  950. context->qkey = cpu_to_be32(attr->qkey);
  951. optpar |= MLX4_QP_OPTPAR_Q_KEY;
  952. }
  953. if (ibqp->srq)
  954. context->srqn = cpu_to_be32(1 << 24 | to_msrq(ibqp->srq)->msrq.srqn);
  955. if (!ibqp->srq && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  956. context->db_rec_addr = cpu_to_be64(qp->db.dma);
  957. if (cur_state == IB_QPS_INIT &&
  958. new_state == IB_QPS_RTR &&
  959. (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI ||
  960. ibqp->qp_type == IB_QPT_UD)) {
  961. context->pri_path.sched_queue = (qp->port - 1) << 6;
  962. if (is_qp0(dev, qp))
  963. context->pri_path.sched_queue |= MLX4_IB_DEFAULT_QP0_SCHED_QUEUE;
  964. else
  965. context->pri_path.sched_queue |= MLX4_IB_DEFAULT_SCHED_QUEUE;
  966. }
  967. if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
  968. attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY && attr->en_sqd_async_notify)
  969. sqd_event = 1;
  970. else
  971. sqd_event = 0;
  972. if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  973. context->rlkey |= (1 << 4);
  974. /*
  975. * Before passing a kernel QP to the HW, make sure that the
  976. * ownership bits of the send queue are set and the SQ
  977. * headroom is stamped so that the hardware doesn't start
  978. * processing stale work requests.
  979. */
  980. if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  981. struct mlx4_wqe_ctrl_seg *ctrl;
  982. int i;
  983. for (i = 0; i < qp->sq.wqe_cnt; ++i) {
  984. ctrl = get_send_wqe(qp, i);
  985. ctrl->owner_opcode = cpu_to_be32(1 << 31);
  986. if (qp->sq_max_wqes_per_wr == 1)
  987. ctrl->fence_size = 1 << (qp->sq.wqe_shift - 4);
  988. stamp_send_wqe(qp, i, 1 << qp->sq.wqe_shift);
  989. }
  990. }
  991. err = mlx4_qp_modify(dev->dev, &qp->mtt, to_mlx4_state(cur_state),
  992. to_mlx4_state(new_state), context, optpar,
  993. sqd_event, &qp->mqp);
  994. if (err)
  995. goto out;
  996. qp->state = new_state;
  997. if (attr_mask & IB_QP_ACCESS_FLAGS)
  998. qp->atomic_rd_en = attr->qp_access_flags;
  999. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  1000. qp->resp_depth = attr->max_dest_rd_atomic;
  1001. if (attr_mask & IB_QP_PORT) {
  1002. qp->port = attr->port_num;
  1003. update_mcg_macs(dev, qp);
  1004. }
  1005. if (attr_mask & IB_QP_ALT_PATH)
  1006. qp->alt_port = attr->alt_port_num;
  1007. if (is_sqp(dev, qp))
  1008. store_sqp_attrs(to_msqp(qp), attr, attr_mask);
  1009. /*
  1010. * If we moved QP0 to RTR, bring the IB link up; if we moved
  1011. * QP0 to RESET or ERROR, bring the link back down.
  1012. */
  1013. if (is_qp0(dev, qp)) {
  1014. if (cur_state != IB_QPS_RTR && new_state == IB_QPS_RTR)
  1015. if (mlx4_INIT_PORT(dev->dev, qp->port))
  1016. printk(KERN_WARNING "INIT_PORT failed for port %d\n",
  1017. qp->port);
  1018. if (cur_state != IB_QPS_RESET && cur_state != IB_QPS_ERR &&
  1019. (new_state == IB_QPS_RESET || new_state == IB_QPS_ERR))
  1020. mlx4_CLOSE_PORT(dev->dev, qp->port);
  1021. }
  1022. /*
  1023. * If we moved a kernel QP to RESET, clean up all old CQ
  1024. * entries and reinitialize the QP.
  1025. */
  1026. if (new_state == IB_QPS_RESET && !ibqp->uobject) {
  1027. mlx4_ib_cq_clean(to_mcq(ibqp->recv_cq), qp->mqp.qpn,
  1028. ibqp->srq ? to_msrq(ibqp->srq): NULL);
  1029. if (ibqp->send_cq != ibqp->recv_cq)
  1030. mlx4_ib_cq_clean(to_mcq(ibqp->send_cq), qp->mqp.qpn, NULL);
  1031. qp->rq.head = 0;
  1032. qp->rq.tail = 0;
  1033. qp->sq.head = 0;
  1034. qp->sq.tail = 0;
  1035. qp->sq_next_wqe = 0;
  1036. if (!ibqp->srq)
  1037. *qp->db.db = 0;
  1038. }
  1039. out:
  1040. kfree(context);
  1041. return err;
  1042. }
  1043. int mlx4_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  1044. int attr_mask, struct ib_udata *udata)
  1045. {
  1046. struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
  1047. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  1048. enum ib_qp_state cur_state, new_state;
  1049. int err = -EINVAL;
  1050. mutex_lock(&qp->mutex);
  1051. cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
  1052. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  1053. if (!ib_modify_qp_is_ok(cur_state, new_state, ibqp->qp_type, attr_mask))
  1054. goto out;
  1055. if ((attr_mask & IB_QP_PORT) &&
  1056. (attr->port_num == 0 || attr->port_num > dev->dev->caps.num_ports)) {
  1057. goto out;
  1058. }
  1059. if (attr_mask & IB_QP_PKEY_INDEX) {
  1060. int p = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  1061. if (attr->pkey_index >= dev->dev->caps.pkey_table_len[p])
  1062. goto out;
  1063. }
  1064. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  1065. attr->max_rd_atomic > dev->dev->caps.max_qp_init_rdma) {
  1066. goto out;
  1067. }
  1068. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  1069. attr->max_dest_rd_atomic > dev->dev->caps.max_qp_dest_rdma) {
  1070. goto out;
  1071. }
  1072. if (cur_state == new_state && cur_state == IB_QPS_RESET) {
  1073. err = 0;
  1074. goto out;
  1075. }
  1076. err = __mlx4_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
  1077. out:
  1078. mutex_unlock(&qp->mutex);
  1079. return err;
  1080. }
  1081. static int build_mlx_header(struct mlx4_ib_sqp *sqp, struct ib_send_wr *wr,
  1082. void *wqe, unsigned *mlx_seg_len)
  1083. {
  1084. struct ib_device *ib_dev = sqp->qp.ibqp.device;
  1085. struct mlx4_wqe_mlx_seg *mlx = wqe;
  1086. struct mlx4_wqe_inline_seg *inl = wqe + sizeof *mlx;
  1087. struct mlx4_ib_ah *ah = to_mah(wr->wr.ud.ah);
  1088. union ib_gid sgid;
  1089. u16 pkey;
  1090. int send_size;
  1091. int header_size;
  1092. int spc;
  1093. int i;
  1094. int is_eth;
  1095. int is_vlan = 0;
  1096. int is_grh;
  1097. u16 vlan;
  1098. send_size = 0;
  1099. for (i = 0; i < wr->num_sge; ++i)
  1100. send_size += wr->sg_list[i].length;
  1101. is_eth = rdma_port_get_link_layer(sqp->qp.ibqp.device, sqp->qp.port) == IB_LINK_LAYER_ETHERNET;
  1102. is_grh = mlx4_ib_ah_grh_present(ah);
  1103. if (is_eth) {
  1104. ib_get_cached_gid(ib_dev, be32_to_cpu(ah->av.ib.port_pd) >> 24,
  1105. ah->av.ib.gid_index, &sgid);
  1106. vlan = rdma_get_vlan_id(&sgid);
  1107. is_vlan = vlan < 0x1000;
  1108. }
  1109. ib_ud_header_init(send_size, !is_eth, is_eth, is_vlan, is_grh, 0, &sqp->ud_header);
  1110. if (!is_eth) {
  1111. sqp->ud_header.lrh.service_level =
  1112. be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 28;
  1113. sqp->ud_header.lrh.destination_lid = ah->av.ib.dlid;
  1114. sqp->ud_header.lrh.source_lid = cpu_to_be16(ah->av.ib.g_slid & 0x7f);
  1115. }
  1116. if (is_grh) {
  1117. sqp->ud_header.grh.traffic_class =
  1118. (be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 20) & 0xff;
  1119. sqp->ud_header.grh.flow_label =
  1120. ah->av.ib.sl_tclass_flowlabel & cpu_to_be32(0xfffff);
  1121. sqp->ud_header.grh.hop_limit = ah->av.ib.hop_limit;
  1122. ib_get_cached_gid(ib_dev, be32_to_cpu(ah->av.ib.port_pd) >> 24,
  1123. ah->av.ib.gid_index, &sqp->ud_header.grh.source_gid);
  1124. memcpy(sqp->ud_header.grh.destination_gid.raw,
  1125. ah->av.ib.dgid, 16);
  1126. }
  1127. mlx->flags &= cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
  1128. if (!is_eth) {
  1129. mlx->flags |= cpu_to_be32((!sqp->qp.ibqp.qp_num ? MLX4_WQE_MLX_VL15 : 0) |
  1130. (sqp->ud_header.lrh.destination_lid ==
  1131. IB_LID_PERMISSIVE ? MLX4_WQE_MLX_SLR : 0) |
  1132. (sqp->ud_header.lrh.service_level << 8));
  1133. mlx->rlid = sqp->ud_header.lrh.destination_lid;
  1134. }
  1135. switch (wr->opcode) {
  1136. case IB_WR_SEND:
  1137. sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY;
  1138. sqp->ud_header.immediate_present = 0;
  1139. break;
  1140. case IB_WR_SEND_WITH_IMM:
  1141. sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE;
  1142. sqp->ud_header.immediate_present = 1;
  1143. sqp->ud_header.immediate_data = wr->ex.imm_data;
  1144. break;
  1145. default:
  1146. return -EINVAL;
  1147. }
  1148. if (is_eth) {
  1149. u8 *smac;
  1150. memcpy(sqp->ud_header.eth.dmac_h, ah->av.eth.mac, 6);
  1151. /* FIXME: cache smac value? */
  1152. smac = to_mdev(sqp->qp.ibqp.device)->iboe.netdevs[sqp->qp.port - 1]->dev_addr;
  1153. memcpy(sqp->ud_header.eth.smac_h, smac, 6);
  1154. if (!memcmp(sqp->ud_header.eth.smac_h, sqp->ud_header.eth.dmac_h, 6))
  1155. mlx->flags |= cpu_to_be32(MLX4_WQE_CTRL_FORCE_LOOPBACK);
  1156. if (!is_vlan) {
  1157. sqp->ud_header.eth.type = cpu_to_be16(MLX4_IB_IBOE_ETHERTYPE);
  1158. } else {
  1159. u16 pcp;
  1160. sqp->ud_header.vlan.type = cpu_to_be16(MLX4_IB_IBOE_ETHERTYPE);
  1161. pcp = (be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 27 & 3) << 13;
  1162. sqp->ud_header.vlan.tag = cpu_to_be16(vlan | pcp);
  1163. }
  1164. } else {
  1165. sqp->ud_header.lrh.virtual_lane = !sqp->qp.ibqp.qp_num ? 15 : 0;
  1166. if (sqp->ud_header.lrh.destination_lid == IB_LID_PERMISSIVE)
  1167. sqp->ud_header.lrh.source_lid = IB_LID_PERMISSIVE;
  1168. }
  1169. sqp->ud_header.bth.solicited_event = !!(wr->send_flags & IB_SEND_SOLICITED);
  1170. if (!sqp->qp.ibqp.qp_num)
  1171. ib_get_cached_pkey(ib_dev, sqp->qp.port, sqp->pkey_index, &pkey);
  1172. else
  1173. ib_get_cached_pkey(ib_dev, sqp->qp.port, wr->wr.ud.pkey_index, &pkey);
  1174. sqp->ud_header.bth.pkey = cpu_to_be16(pkey);
  1175. sqp->ud_header.bth.destination_qpn = cpu_to_be32(wr->wr.ud.remote_qpn);
  1176. sqp->ud_header.bth.psn = cpu_to_be32((sqp->send_psn++) & ((1 << 24) - 1));
  1177. sqp->ud_header.deth.qkey = cpu_to_be32(wr->wr.ud.remote_qkey & 0x80000000 ?
  1178. sqp->qkey : wr->wr.ud.remote_qkey);
  1179. sqp->ud_header.deth.source_qpn = cpu_to_be32(sqp->qp.ibqp.qp_num);
  1180. header_size = ib_ud_header_pack(&sqp->ud_header, sqp->header_buf);
  1181. if (0) {
  1182. printk(KERN_ERR "built UD header of size %d:\n", header_size);
  1183. for (i = 0; i < header_size / 4; ++i) {
  1184. if (i % 8 == 0)
  1185. printk(" [%02x] ", i * 4);
  1186. printk(" %08x",
  1187. be32_to_cpu(((__be32 *) sqp->header_buf)[i]));
  1188. if ((i + 1) % 8 == 0)
  1189. printk("\n");
  1190. }
  1191. printk("\n");
  1192. }
  1193. /*
  1194. * Inline data segments may not cross a 64 byte boundary. If
  1195. * our UD header is bigger than the space available up to the
  1196. * next 64 byte boundary in the WQE, use two inline data
  1197. * segments to hold the UD header.
  1198. */
  1199. spc = MLX4_INLINE_ALIGN -
  1200. ((unsigned long) (inl + 1) & (MLX4_INLINE_ALIGN - 1));
  1201. if (header_size <= spc) {
  1202. inl->byte_count = cpu_to_be32(1 << 31 | header_size);
  1203. memcpy(inl + 1, sqp->header_buf, header_size);
  1204. i = 1;
  1205. } else {
  1206. inl->byte_count = cpu_to_be32(1 << 31 | spc);
  1207. memcpy(inl + 1, sqp->header_buf, spc);
  1208. inl = (void *) (inl + 1) + spc;
  1209. memcpy(inl + 1, sqp->header_buf + spc, header_size - spc);
  1210. /*
  1211. * Need a barrier here to make sure all the data is
  1212. * visible before the byte_count field is set.
  1213. * Otherwise the HCA prefetcher could grab the 64-byte
  1214. * chunk with this inline segment and get a valid (!=
  1215. * 0xffffffff) byte count but stale data, and end up
  1216. * generating a packet with bad headers.
  1217. *
  1218. * The first inline segment's byte_count field doesn't
  1219. * need a barrier, because it comes after a
  1220. * control/MLX segment and therefore is at an offset
  1221. * of 16 mod 64.
  1222. */
  1223. wmb();
  1224. inl->byte_count = cpu_to_be32(1 << 31 | (header_size - spc));
  1225. i = 2;
  1226. }
  1227. *mlx_seg_len =
  1228. ALIGN(i * sizeof (struct mlx4_wqe_inline_seg) + header_size, 16);
  1229. return 0;
  1230. }
  1231. static int mlx4_wq_overflow(struct mlx4_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
  1232. {
  1233. unsigned cur;
  1234. struct mlx4_ib_cq *cq;
  1235. cur = wq->head - wq->tail;
  1236. if (likely(cur + nreq < wq->max_post))
  1237. return 0;
  1238. cq = to_mcq(ib_cq);
  1239. spin_lock(&cq->lock);
  1240. cur = wq->head - wq->tail;
  1241. spin_unlock(&cq->lock);
  1242. return cur + nreq >= wq->max_post;
  1243. }
  1244. static __be32 convert_access(int acc)
  1245. {
  1246. return (acc & IB_ACCESS_REMOTE_ATOMIC ? cpu_to_be32(MLX4_WQE_FMR_PERM_ATOMIC) : 0) |
  1247. (acc & IB_ACCESS_REMOTE_WRITE ? cpu_to_be32(MLX4_WQE_FMR_PERM_REMOTE_WRITE) : 0) |
  1248. (acc & IB_ACCESS_REMOTE_READ ? cpu_to_be32(MLX4_WQE_FMR_PERM_REMOTE_READ) : 0) |
  1249. (acc & IB_ACCESS_LOCAL_WRITE ? cpu_to_be32(MLX4_WQE_FMR_PERM_LOCAL_WRITE) : 0) |
  1250. cpu_to_be32(MLX4_WQE_FMR_PERM_LOCAL_READ);
  1251. }
  1252. static void set_fmr_seg(struct mlx4_wqe_fmr_seg *fseg, struct ib_send_wr *wr)
  1253. {
  1254. struct mlx4_ib_fast_reg_page_list *mfrpl = to_mfrpl(wr->wr.fast_reg.page_list);
  1255. int i;
  1256. for (i = 0; i < wr->wr.fast_reg.page_list_len; ++i)
  1257. mfrpl->mapped_page_list[i] =
  1258. cpu_to_be64(wr->wr.fast_reg.page_list->page_list[i] |
  1259. MLX4_MTT_FLAG_PRESENT);
  1260. fseg->flags = convert_access(wr->wr.fast_reg.access_flags);
  1261. fseg->mem_key = cpu_to_be32(wr->wr.fast_reg.rkey);
  1262. fseg->buf_list = cpu_to_be64(mfrpl->map);
  1263. fseg->start_addr = cpu_to_be64(wr->wr.fast_reg.iova_start);
  1264. fseg->reg_len = cpu_to_be64(wr->wr.fast_reg.length);
  1265. fseg->offset = 0; /* XXX -- is this just for ZBVA? */
  1266. fseg->page_size = cpu_to_be32(wr->wr.fast_reg.page_shift);
  1267. fseg->reserved[0] = 0;
  1268. fseg->reserved[1] = 0;
  1269. }
  1270. static void set_local_inv_seg(struct mlx4_wqe_local_inval_seg *iseg, u32 rkey)
  1271. {
  1272. iseg->flags = 0;
  1273. iseg->mem_key = cpu_to_be32(rkey);
  1274. iseg->guest_id = 0;
  1275. iseg->pa = 0;
  1276. }
  1277. static __always_inline void set_raddr_seg(struct mlx4_wqe_raddr_seg *rseg,
  1278. u64 remote_addr, u32 rkey)
  1279. {
  1280. rseg->raddr = cpu_to_be64(remote_addr);
  1281. rseg->rkey = cpu_to_be32(rkey);
  1282. rseg->reserved = 0;
  1283. }
  1284. static void set_atomic_seg(struct mlx4_wqe_atomic_seg *aseg, struct ib_send_wr *wr)
  1285. {
  1286. if (wr->opcode == IB_WR_ATOMIC_CMP_AND_SWP) {
  1287. aseg->swap_add = cpu_to_be64(wr->wr.atomic.swap);
  1288. aseg->compare = cpu_to_be64(wr->wr.atomic.compare_add);
  1289. } else if (wr->opcode == IB_WR_MASKED_ATOMIC_FETCH_AND_ADD) {
  1290. aseg->swap_add = cpu_to_be64(wr->wr.atomic.compare_add);
  1291. aseg->compare = cpu_to_be64(wr->wr.atomic.compare_add_mask);
  1292. } else {
  1293. aseg->swap_add = cpu_to_be64(wr->wr.atomic.compare_add);
  1294. aseg->compare = 0;
  1295. }
  1296. }
  1297. static void set_masked_atomic_seg(struct mlx4_wqe_masked_atomic_seg *aseg,
  1298. struct ib_send_wr *wr)
  1299. {
  1300. aseg->swap_add = cpu_to_be64(wr->wr.atomic.swap);
  1301. aseg->swap_add_mask = cpu_to_be64(wr->wr.atomic.swap_mask);
  1302. aseg->compare = cpu_to_be64(wr->wr.atomic.compare_add);
  1303. aseg->compare_mask = cpu_to_be64(wr->wr.atomic.compare_add_mask);
  1304. }
  1305. static void set_datagram_seg(struct mlx4_wqe_datagram_seg *dseg,
  1306. struct ib_send_wr *wr, __be16 *vlan)
  1307. {
  1308. memcpy(dseg->av, &to_mah(wr->wr.ud.ah)->av, sizeof (struct mlx4_av));
  1309. dseg->dqpn = cpu_to_be32(wr->wr.ud.remote_qpn);
  1310. dseg->qkey = cpu_to_be32(wr->wr.ud.remote_qkey);
  1311. dseg->vlan = to_mah(wr->wr.ud.ah)->av.eth.vlan;
  1312. memcpy(dseg->mac, to_mah(wr->wr.ud.ah)->av.eth.mac, 6);
  1313. *vlan = dseg->vlan;
  1314. }
  1315. static void set_mlx_icrc_seg(void *dseg)
  1316. {
  1317. u32 *t = dseg;
  1318. struct mlx4_wqe_inline_seg *iseg = dseg;
  1319. t[1] = 0;
  1320. /*
  1321. * Need a barrier here before writing the byte_count field to
  1322. * make sure that all the data is visible before the
  1323. * byte_count field is set. Otherwise, if the segment begins
  1324. * a new cacheline, the HCA prefetcher could grab the 64-byte
  1325. * chunk and get a valid (!= * 0xffffffff) byte count but
  1326. * stale data, and end up sending the wrong data.
  1327. */
  1328. wmb();
  1329. iseg->byte_count = cpu_to_be32((1 << 31) | 4);
  1330. }
  1331. static void set_data_seg(struct mlx4_wqe_data_seg *dseg, struct ib_sge *sg)
  1332. {
  1333. dseg->lkey = cpu_to_be32(sg->lkey);
  1334. dseg->addr = cpu_to_be64(sg->addr);
  1335. /*
  1336. * Need a barrier here before writing the byte_count field to
  1337. * make sure that all the data is visible before the
  1338. * byte_count field is set. Otherwise, if the segment begins
  1339. * a new cacheline, the HCA prefetcher could grab the 64-byte
  1340. * chunk and get a valid (!= * 0xffffffff) byte count but
  1341. * stale data, and end up sending the wrong data.
  1342. */
  1343. wmb();
  1344. dseg->byte_count = cpu_to_be32(sg->length);
  1345. }
  1346. static void __set_data_seg(struct mlx4_wqe_data_seg *dseg, struct ib_sge *sg)
  1347. {
  1348. dseg->byte_count = cpu_to_be32(sg->length);
  1349. dseg->lkey = cpu_to_be32(sg->lkey);
  1350. dseg->addr = cpu_to_be64(sg->addr);
  1351. }
  1352. static int build_lso_seg(struct mlx4_wqe_lso_seg *wqe, struct ib_send_wr *wr,
  1353. struct mlx4_ib_qp *qp, unsigned *lso_seg_len,
  1354. __be32 *lso_hdr_sz, __be32 *blh)
  1355. {
  1356. unsigned halign = ALIGN(sizeof *wqe + wr->wr.ud.hlen, 16);
  1357. if (unlikely(halign > MLX4_IB_CACHE_LINE_SIZE))
  1358. *blh = cpu_to_be32(1 << 6);
  1359. if (unlikely(!(qp->flags & MLX4_IB_QP_LSO) &&
  1360. wr->num_sge > qp->sq.max_gs - (halign >> 4)))
  1361. return -EINVAL;
  1362. memcpy(wqe->header, wr->wr.ud.header, wr->wr.ud.hlen);
  1363. *lso_hdr_sz = cpu_to_be32((wr->wr.ud.mss - wr->wr.ud.hlen) << 16 |
  1364. wr->wr.ud.hlen);
  1365. *lso_seg_len = halign;
  1366. return 0;
  1367. }
  1368. static __be32 send_ieth(struct ib_send_wr *wr)
  1369. {
  1370. switch (wr->opcode) {
  1371. case IB_WR_SEND_WITH_IMM:
  1372. case IB_WR_RDMA_WRITE_WITH_IMM:
  1373. return wr->ex.imm_data;
  1374. case IB_WR_SEND_WITH_INV:
  1375. return cpu_to_be32(wr->ex.invalidate_rkey);
  1376. default:
  1377. return 0;
  1378. }
  1379. }
  1380. int mlx4_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  1381. struct ib_send_wr **bad_wr)
  1382. {
  1383. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  1384. void *wqe;
  1385. struct mlx4_wqe_ctrl_seg *ctrl;
  1386. struct mlx4_wqe_data_seg *dseg;
  1387. unsigned long flags;
  1388. int nreq;
  1389. int err = 0;
  1390. unsigned ind;
  1391. int uninitialized_var(stamp);
  1392. int uninitialized_var(size);
  1393. unsigned uninitialized_var(seglen);
  1394. __be32 dummy;
  1395. __be32 *lso_wqe;
  1396. __be32 uninitialized_var(lso_hdr_sz);
  1397. __be32 blh;
  1398. int i;
  1399. __be16 vlan = cpu_to_be16(0xffff);
  1400. spin_lock_irqsave(&qp->sq.lock, flags);
  1401. ind = qp->sq_next_wqe;
  1402. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1403. lso_wqe = &dummy;
  1404. blh = 0;
  1405. if (mlx4_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
  1406. err = -ENOMEM;
  1407. *bad_wr = wr;
  1408. goto out;
  1409. }
  1410. if (unlikely(wr->num_sge > qp->sq.max_gs)) {
  1411. err = -EINVAL;
  1412. *bad_wr = wr;
  1413. goto out;
  1414. }
  1415. ctrl = wqe = get_send_wqe(qp, ind & (qp->sq.wqe_cnt - 1));
  1416. qp->sq.wrid[(qp->sq.head + nreq) & (qp->sq.wqe_cnt - 1)] = wr->wr_id;
  1417. ctrl->srcrb_flags =
  1418. (wr->send_flags & IB_SEND_SIGNALED ?
  1419. cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE) : 0) |
  1420. (wr->send_flags & IB_SEND_SOLICITED ?
  1421. cpu_to_be32(MLX4_WQE_CTRL_SOLICITED) : 0) |
  1422. ((wr->send_flags & IB_SEND_IP_CSUM) ?
  1423. cpu_to_be32(MLX4_WQE_CTRL_IP_CSUM |
  1424. MLX4_WQE_CTRL_TCP_UDP_CSUM) : 0) |
  1425. qp->sq_signal_bits;
  1426. ctrl->imm = send_ieth(wr);
  1427. wqe += sizeof *ctrl;
  1428. size = sizeof *ctrl / 16;
  1429. switch (ibqp->qp_type) {
  1430. case IB_QPT_RC:
  1431. case IB_QPT_UC:
  1432. switch (wr->opcode) {
  1433. case IB_WR_ATOMIC_CMP_AND_SWP:
  1434. case IB_WR_ATOMIC_FETCH_AND_ADD:
  1435. case IB_WR_MASKED_ATOMIC_FETCH_AND_ADD:
  1436. set_raddr_seg(wqe, wr->wr.atomic.remote_addr,
  1437. wr->wr.atomic.rkey);
  1438. wqe += sizeof (struct mlx4_wqe_raddr_seg);
  1439. set_atomic_seg(wqe, wr);
  1440. wqe += sizeof (struct mlx4_wqe_atomic_seg);
  1441. size += (sizeof (struct mlx4_wqe_raddr_seg) +
  1442. sizeof (struct mlx4_wqe_atomic_seg)) / 16;
  1443. break;
  1444. case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
  1445. set_raddr_seg(wqe, wr->wr.atomic.remote_addr,
  1446. wr->wr.atomic.rkey);
  1447. wqe += sizeof (struct mlx4_wqe_raddr_seg);
  1448. set_masked_atomic_seg(wqe, wr);
  1449. wqe += sizeof (struct mlx4_wqe_masked_atomic_seg);
  1450. size += (sizeof (struct mlx4_wqe_raddr_seg) +
  1451. sizeof (struct mlx4_wqe_masked_atomic_seg)) / 16;
  1452. break;
  1453. case IB_WR_RDMA_READ:
  1454. case IB_WR_RDMA_WRITE:
  1455. case IB_WR_RDMA_WRITE_WITH_IMM:
  1456. set_raddr_seg(wqe, wr->wr.rdma.remote_addr,
  1457. wr->wr.rdma.rkey);
  1458. wqe += sizeof (struct mlx4_wqe_raddr_seg);
  1459. size += sizeof (struct mlx4_wqe_raddr_seg) / 16;
  1460. break;
  1461. case IB_WR_LOCAL_INV:
  1462. ctrl->srcrb_flags |=
  1463. cpu_to_be32(MLX4_WQE_CTRL_STRONG_ORDER);
  1464. set_local_inv_seg(wqe, wr->ex.invalidate_rkey);
  1465. wqe += sizeof (struct mlx4_wqe_local_inval_seg);
  1466. size += sizeof (struct mlx4_wqe_local_inval_seg) / 16;
  1467. break;
  1468. case IB_WR_FAST_REG_MR:
  1469. ctrl->srcrb_flags |=
  1470. cpu_to_be32(MLX4_WQE_CTRL_STRONG_ORDER);
  1471. set_fmr_seg(wqe, wr);
  1472. wqe += sizeof (struct mlx4_wqe_fmr_seg);
  1473. size += sizeof (struct mlx4_wqe_fmr_seg) / 16;
  1474. break;
  1475. default:
  1476. /* No extra segments required for sends */
  1477. break;
  1478. }
  1479. break;
  1480. case IB_QPT_UD:
  1481. set_datagram_seg(wqe, wr, &vlan);
  1482. wqe += sizeof (struct mlx4_wqe_datagram_seg);
  1483. size += sizeof (struct mlx4_wqe_datagram_seg) / 16;
  1484. if (wr->opcode == IB_WR_LSO) {
  1485. err = build_lso_seg(wqe, wr, qp, &seglen, &lso_hdr_sz, &blh);
  1486. if (unlikely(err)) {
  1487. *bad_wr = wr;
  1488. goto out;
  1489. }
  1490. lso_wqe = (__be32 *) wqe;
  1491. wqe += seglen;
  1492. size += seglen / 16;
  1493. }
  1494. break;
  1495. case IB_QPT_SMI:
  1496. case IB_QPT_GSI:
  1497. err = build_mlx_header(to_msqp(qp), wr, ctrl, &seglen);
  1498. if (unlikely(err)) {
  1499. *bad_wr = wr;
  1500. goto out;
  1501. }
  1502. wqe += seglen;
  1503. size += seglen / 16;
  1504. break;
  1505. default:
  1506. break;
  1507. }
  1508. /*
  1509. * Write data segments in reverse order, so as to
  1510. * overwrite cacheline stamp last within each
  1511. * cacheline. This avoids issues with WQE
  1512. * prefetching.
  1513. */
  1514. dseg = wqe;
  1515. dseg += wr->num_sge - 1;
  1516. size += wr->num_sge * (sizeof (struct mlx4_wqe_data_seg) / 16);
  1517. /* Add one more inline data segment for ICRC for MLX sends */
  1518. if (unlikely(qp->ibqp.qp_type == IB_QPT_SMI ||
  1519. qp->ibqp.qp_type == IB_QPT_GSI)) {
  1520. set_mlx_icrc_seg(dseg + 1);
  1521. size += sizeof (struct mlx4_wqe_data_seg) / 16;
  1522. }
  1523. for (i = wr->num_sge - 1; i >= 0; --i, --dseg)
  1524. set_data_seg(dseg, wr->sg_list + i);
  1525. /*
  1526. * Possibly overwrite stamping in cacheline with LSO
  1527. * segment only after making sure all data segments
  1528. * are written.
  1529. */
  1530. wmb();
  1531. *lso_wqe = lso_hdr_sz;
  1532. ctrl->fence_size = (wr->send_flags & IB_SEND_FENCE ?
  1533. MLX4_WQE_CTRL_FENCE : 0) | size;
  1534. if (be16_to_cpu(vlan) < 0x1000) {
  1535. ctrl->ins_vlan = 1 << 6;
  1536. ctrl->vlan_tag = vlan;
  1537. }
  1538. /*
  1539. * Make sure descriptor is fully written before
  1540. * setting ownership bit (because HW can start
  1541. * executing as soon as we do).
  1542. */
  1543. wmb();
  1544. if (wr->opcode < 0 || wr->opcode >= ARRAY_SIZE(mlx4_ib_opcode)) {
  1545. err = -EINVAL;
  1546. goto out;
  1547. }
  1548. ctrl->owner_opcode = mlx4_ib_opcode[wr->opcode] |
  1549. (ind & qp->sq.wqe_cnt ? cpu_to_be32(1 << 31) : 0) | blh;
  1550. stamp = ind + qp->sq_spare_wqes;
  1551. ind += DIV_ROUND_UP(size * 16, 1U << qp->sq.wqe_shift);
  1552. /*
  1553. * We can improve latency by not stamping the last
  1554. * send queue WQE until after ringing the doorbell, so
  1555. * only stamp here if there are still more WQEs to post.
  1556. *
  1557. * Same optimization applies to padding with NOP wqe
  1558. * in case of WQE shrinking (used to prevent wrap-around
  1559. * in the middle of WR).
  1560. */
  1561. if (wr->next) {
  1562. stamp_send_wqe(qp, stamp, size * 16);
  1563. ind = pad_wraparound(qp, ind);
  1564. }
  1565. }
  1566. out:
  1567. if (likely(nreq)) {
  1568. qp->sq.head += nreq;
  1569. /*
  1570. * Make sure that descriptors are written before
  1571. * doorbell record.
  1572. */
  1573. wmb();
  1574. writel(qp->doorbell_qpn,
  1575. to_mdev(ibqp->device)->uar_map + MLX4_SEND_DOORBELL);
  1576. /*
  1577. * Make sure doorbells don't leak out of SQ spinlock
  1578. * and reach the HCA out of order.
  1579. */
  1580. mmiowb();
  1581. stamp_send_wqe(qp, stamp, size * 16);
  1582. ind = pad_wraparound(qp, ind);
  1583. qp->sq_next_wqe = ind;
  1584. }
  1585. spin_unlock_irqrestore(&qp->sq.lock, flags);
  1586. return err;
  1587. }
  1588. int mlx4_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  1589. struct ib_recv_wr **bad_wr)
  1590. {
  1591. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  1592. struct mlx4_wqe_data_seg *scat;
  1593. unsigned long flags;
  1594. int err = 0;
  1595. int nreq;
  1596. int ind;
  1597. int i;
  1598. spin_lock_irqsave(&qp->rq.lock, flags);
  1599. ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
  1600. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1601. if (mlx4_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  1602. err = -ENOMEM;
  1603. *bad_wr = wr;
  1604. goto out;
  1605. }
  1606. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  1607. err = -EINVAL;
  1608. *bad_wr = wr;
  1609. goto out;
  1610. }
  1611. scat = get_recv_wqe(qp, ind);
  1612. for (i = 0; i < wr->num_sge; ++i)
  1613. __set_data_seg(scat + i, wr->sg_list + i);
  1614. if (i < qp->rq.max_gs) {
  1615. scat[i].byte_count = 0;
  1616. scat[i].lkey = cpu_to_be32(MLX4_INVALID_LKEY);
  1617. scat[i].addr = 0;
  1618. }
  1619. qp->rq.wrid[ind] = wr->wr_id;
  1620. ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
  1621. }
  1622. out:
  1623. if (likely(nreq)) {
  1624. qp->rq.head += nreq;
  1625. /*
  1626. * Make sure that descriptors are written before
  1627. * doorbell record.
  1628. */
  1629. wmb();
  1630. *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
  1631. }
  1632. spin_unlock_irqrestore(&qp->rq.lock, flags);
  1633. return err;
  1634. }
  1635. static inline enum ib_qp_state to_ib_qp_state(enum mlx4_qp_state mlx4_state)
  1636. {
  1637. switch (mlx4_state) {
  1638. case MLX4_QP_STATE_RST: return IB_QPS_RESET;
  1639. case MLX4_QP_STATE_INIT: return IB_QPS_INIT;
  1640. case MLX4_QP_STATE_RTR: return IB_QPS_RTR;
  1641. case MLX4_QP_STATE_RTS: return IB_QPS_RTS;
  1642. case MLX4_QP_STATE_SQ_DRAINING:
  1643. case MLX4_QP_STATE_SQD: return IB_QPS_SQD;
  1644. case MLX4_QP_STATE_SQER: return IB_QPS_SQE;
  1645. case MLX4_QP_STATE_ERR: return IB_QPS_ERR;
  1646. default: return -1;
  1647. }
  1648. }
  1649. static inline enum ib_mig_state to_ib_mig_state(int mlx4_mig_state)
  1650. {
  1651. switch (mlx4_mig_state) {
  1652. case MLX4_QP_PM_ARMED: return IB_MIG_ARMED;
  1653. case MLX4_QP_PM_REARM: return IB_MIG_REARM;
  1654. case MLX4_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
  1655. default: return -1;
  1656. }
  1657. }
  1658. static int to_ib_qp_access_flags(int mlx4_flags)
  1659. {
  1660. int ib_flags = 0;
  1661. if (mlx4_flags & MLX4_QP_BIT_RRE)
  1662. ib_flags |= IB_ACCESS_REMOTE_READ;
  1663. if (mlx4_flags & MLX4_QP_BIT_RWE)
  1664. ib_flags |= IB_ACCESS_REMOTE_WRITE;
  1665. if (mlx4_flags & MLX4_QP_BIT_RAE)
  1666. ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
  1667. return ib_flags;
  1668. }
  1669. static void to_ib_ah_attr(struct mlx4_ib_dev *ibdev, struct ib_ah_attr *ib_ah_attr,
  1670. struct mlx4_qp_path *path)
  1671. {
  1672. struct mlx4_dev *dev = ibdev->dev;
  1673. int is_eth;
  1674. memset(ib_ah_attr, 0, sizeof *ib_ah_attr);
  1675. ib_ah_attr->port_num = path->sched_queue & 0x40 ? 2 : 1;
  1676. if (ib_ah_attr->port_num == 0 || ib_ah_attr->port_num > dev->caps.num_ports)
  1677. return;
  1678. is_eth = rdma_port_get_link_layer(&ibdev->ib_dev, ib_ah_attr->port_num) ==
  1679. IB_LINK_LAYER_ETHERNET;
  1680. if (is_eth)
  1681. ib_ah_attr->sl = ((path->sched_queue >> 3) & 0x7) |
  1682. ((path->sched_queue & 4) << 1);
  1683. else
  1684. ib_ah_attr->sl = (path->sched_queue >> 2) & 0xf;
  1685. ib_ah_attr->dlid = be16_to_cpu(path->rlid);
  1686. ib_ah_attr->src_path_bits = path->grh_mylmc & 0x7f;
  1687. ib_ah_attr->static_rate = path->static_rate ? path->static_rate - 5 : 0;
  1688. ib_ah_attr->ah_flags = (path->grh_mylmc & (1 << 7)) ? IB_AH_GRH : 0;
  1689. if (ib_ah_attr->ah_flags) {
  1690. ib_ah_attr->grh.sgid_index = path->mgid_index;
  1691. ib_ah_attr->grh.hop_limit = path->hop_limit;
  1692. ib_ah_attr->grh.traffic_class =
  1693. (be32_to_cpu(path->tclass_flowlabel) >> 20) & 0xff;
  1694. ib_ah_attr->grh.flow_label =
  1695. be32_to_cpu(path->tclass_flowlabel) & 0xfffff;
  1696. memcpy(ib_ah_attr->grh.dgid.raw,
  1697. path->rgid, sizeof ib_ah_attr->grh.dgid.raw);
  1698. }
  1699. }
  1700. int mlx4_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
  1701. struct ib_qp_init_attr *qp_init_attr)
  1702. {
  1703. struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
  1704. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  1705. struct mlx4_qp_context context;
  1706. int mlx4_state;
  1707. int err = 0;
  1708. mutex_lock(&qp->mutex);
  1709. if (qp->state == IB_QPS_RESET) {
  1710. qp_attr->qp_state = IB_QPS_RESET;
  1711. goto done;
  1712. }
  1713. err = mlx4_qp_query(dev->dev, &qp->mqp, &context);
  1714. if (err) {
  1715. err = -EINVAL;
  1716. goto out;
  1717. }
  1718. mlx4_state = be32_to_cpu(context.flags) >> 28;
  1719. qp->state = to_ib_qp_state(mlx4_state);
  1720. qp_attr->qp_state = qp->state;
  1721. qp_attr->path_mtu = context.mtu_msgmax >> 5;
  1722. qp_attr->path_mig_state =
  1723. to_ib_mig_state((be32_to_cpu(context.flags) >> 11) & 0x3);
  1724. qp_attr->qkey = be32_to_cpu(context.qkey);
  1725. qp_attr->rq_psn = be32_to_cpu(context.rnr_nextrecvpsn) & 0xffffff;
  1726. qp_attr->sq_psn = be32_to_cpu(context.next_send_psn) & 0xffffff;
  1727. qp_attr->dest_qp_num = be32_to_cpu(context.remote_qpn) & 0xffffff;
  1728. qp_attr->qp_access_flags =
  1729. to_ib_qp_access_flags(be32_to_cpu(context.params2));
  1730. if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
  1731. to_ib_ah_attr(dev, &qp_attr->ah_attr, &context.pri_path);
  1732. to_ib_ah_attr(dev, &qp_attr->alt_ah_attr, &context.alt_path);
  1733. qp_attr->alt_pkey_index = context.alt_path.pkey_index & 0x7f;
  1734. qp_attr->alt_port_num = qp_attr->alt_ah_attr.port_num;
  1735. }
  1736. qp_attr->pkey_index = context.pri_path.pkey_index & 0x7f;
  1737. if (qp_attr->qp_state == IB_QPS_INIT)
  1738. qp_attr->port_num = qp->port;
  1739. else
  1740. qp_attr->port_num = context.pri_path.sched_queue & 0x40 ? 2 : 1;
  1741. /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
  1742. qp_attr->sq_draining = mlx4_state == MLX4_QP_STATE_SQ_DRAINING;
  1743. qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context.params1) >> 21) & 0x7);
  1744. qp_attr->max_dest_rd_atomic =
  1745. 1 << ((be32_to_cpu(context.params2) >> 21) & 0x7);
  1746. qp_attr->min_rnr_timer =
  1747. (be32_to_cpu(context.rnr_nextrecvpsn) >> 24) & 0x1f;
  1748. qp_attr->timeout = context.pri_path.ackto >> 3;
  1749. qp_attr->retry_cnt = (be32_to_cpu(context.params1) >> 16) & 0x7;
  1750. qp_attr->rnr_retry = (be32_to_cpu(context.params1) >> 13) & 0x7;
  1751. qp_attr->alt_timeout = context.alt_path.ackto >> 3;
  1752. done:
  1753. qp_attr->cur_qp_state = qp_attr->qp_state;
  1754. qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
  1755. qp_attr->cap.max_recv_sge = qp->rq.max_gs;
  1756. if (!ibqp->uobject) {
  1757. qp_attr->cap.max_send_wr = qp->sq.wqe_cnt;
  1758. qp_attr->cap.max_send_sge = qp->sq.max_gs;
  1759. } else {
  1760. qp_attr->cap.max_send_wr = 0;
  1761. qp_attr->cap.max_send_sge = 0;
  1762. }
  1763. /*
  1764. * We don't support inline sends for kernel QPs (yet), and we
  1765. * don't know what userspace's value should be.
  1766. */
  1767. qp_attr->cap.max_inline_data = 0;
  1768. qp_init_attr->cap = qp_attr->cap;
  1769. qp_init_attr->create_flags = 0;
  1770. if (qp->flags & MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  1771. qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
  1772. if (qp->flags & MLX4_IB_QP_LSO)
  1773. qp_init_attr->create_flags |= IB_QP_CREATE_IPOIB_UD_LSO;
  1774. out:
  1775. mutex_unlock(&qp->mutex);
  1776. return err;
  1777. }