dme1737.c 77 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678
  1. /*
  2. * dme1737.c - Driver for the SMSC DME1737, Asus A8000, SMSC SCH311x, SCH5027,
  3. * and SCH5127 Super-I/O chips integrated hardware monitoring
  4. * features.
  5. * Copyright (c) 2007, 2008, 2009, 2010 Juerg Haefliger <juergh@gmail.com>
  6. *
  7. * This driver is an I2C/ISA hybrid, meaning that it uses the I2C bus to access
  8. * the chip registers if a DME1737, A8000, or SCH5027 is found and the ISA bus
  9. * if a SCH311x or SCH5127 chip is found. Both types of chips have very
  10. * similar hardware monitoring capabilities but differ in the way they can be
  11. * accessed.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  26. */
  27. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  28. #include <linux/module.h>
  29. #include <linux/init.h>
  30. #include <linux/slab.h>
  31. #include <linux/jiffies.h>
  32. #include <linux/i2c.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/hwmon.h>
  35. #include <linux/hwmon-sysfs.h>
  36. #include <linux/hwmon-vid.h>
  37. #include <linux/err.h>
  38. #include <linux/mutex.h>
  39. #include <linux/acpi.h>
  40. #include <linux/io.h>
  41. /* ISA device, if found */
  42. static struct platform_device *pdev;
  43. /* Module load parameters */
  44. static int force_start;
  45. module_param(force_start, bool, 0);
  46. MODULE_PARM_DESC(force_start, "Force the chip to start monitoring inputs");
  47. static unsigned short force_id;
  48. module_param(force_id, ushort, 0);
  49. MODULE_PARM_DESC(force_id, "Override the detected device ID");
  50. static int probe_all_addr;
  51. module_param(probe_all_addr, bool, 0);
  52. MODULE_PARM_DESC(probe_all_addr, "Include probing of non-standard LPC "
  53. "addresses");
  54. /* Addresses to scan */
  55. static const unsigned short normal_i2c[] = {0x2c, 0x2d, 0x2e, I2C_CLIENT_END};
  56. enum chips { dme1737, sch5027, sch311x, sch5127 };
  57. /* ---------------------------------------------------------------------
  58. * Registers
  59. *
  60. * The sensors are defined as follows:
  61. *
  62. * Voltages Temperatures
  63. * -------- ------------
  64. * in0 +5VTR (+5V stdby) temp1 Remote diode 1
  65. * in1 Vccp (proc core) temp2 Internal temp
  66. * in2 VCC (internal +3.3V) temp3 Remote diode 2
  67. * in3 +5V
  68. * in4 +12V
  69. * in5 VTR (+3.3V stby)
  70. * in6 Vbat
  71. *
  72. * --------------------------------------------------------------------- */
  73. /* Voltages (in) numbered 0-6 (ix) */
  74. #define DME1737_REG_IN(ix) ((ix) < 5 ? 0x20 + (ix) \
  75. : 0x94 + (ix))
  76. #define DME1737_REG_IN_MIN(ix) ((ix) < 5 ? 0x44 + (ix) * 2 \
  77. : 0x91 + (ix) * 2)
  78. #define DME1737_REG_IN_MAX(ix) ((ix) < 5 ? 0x45 + (ix) * 2 \
  79. : 0x92 + (ix) * 2)
  80. /* Temperatures (temp) numbered 0-2 (ix) */
  81. #define DME1737_REG_TEMP(ix) (0x25 + (ix))
  82. #define DME1737_REG_TEMP_MIN(ix) (0x4e + (ix) * 2)
  83. #define DME1737_REG_TEMP_MAX(ix) (0x4f + (ix) * 2)
  84. #define DME1737_REG_TEMP_OFFSET(ix) ((ix) == 0 ? 0x1f \
  85. : 0x1c + (ix))
  86. /* Voltage and temperature LSBs
  87. * The LSBs (4 bits each) are stored in 5 registers with the following layouts:
  88. * IN_TEMP_LSB(0) = [in5, in6]
  89. * IN_TEMP_LSB(1) = [temp3, temp1]
  90. * IN_TEMP_LSB(2) = [in4, temp2]
  91. * IN_TEMP_LSB(3) = [in3, in0]
  92. * IN_TEMP_LSB(4) = [in2, in1] */
  93. #define DME1737_REG_IN_TEMP_LSB(ix) (0x84 + (ix))
  94. static const u8 DME1737_REG_IN_LSB[] = {3, 4, 4, 3, 2, 0, 0};
  95. static const u8 DME1737_REG_IN_LSB_SHL[] = {4, 4, 0, 0, 0, 0, 4};
  96. static const u8 DME1737_REG_TEMP_LSB[] = {1, 2, 1};
  97. static const u8 DME1737_REG_TEMP_LSB_SHL[] = {4, 4, 0};
  98. /* Fans numbered 0-5 (ix) */
  99. #define DME1737_REG_FAN(ix) ((ix) < 4 ? 0x28 + (ix) * 2 \
  100. : 0xa1 + (ix) * 2)
  101. #define DME1737_REG_FAN_MIN(ix) ((ix) < 4 ? 0x54 + (ix) * 2 \
  102. : 0xa5 + (ix) * 2)
  103. #define DME1737_REG_FAN_OPT(ix) ((ix) < 4 ? 0x90 + (ix) \
  104. : 0xb2 + (ix))
  105. #define DME1737_REG_FAN_MAX(ix) (0xb4 + (ix)) /* only for fan[4-5] */
  106. /* PWMs numbered 0-2, 4-5 (ix) */
  107. #define DME1737_REG_PWM(ix) ((ix) < 3 ? 0x30 + (ix) \
  108. : 0xa1 + (ix))
  109. #define DME1737_REG_PWM_CONFIG(ix) (0x5c + (ix)) /* only for pwm[0-2] */
  110. #define DME1737_REG_PWM_MIN(ix) (0x64 + (ix)) /* only for pwm[0-2] */
  111. #define DME1737_REG_PWM_FREQ(ix) ((ix) < 3 ? 0x5f + (ix) \
  112. : 0xa3 + (ix))
  113. /* The layout of the ramp rate registers is different from the other pwm
  114. * registers. The bits for the 3 PWMs are stored in 2 registers:
  115. * PWM_RR(0) = [OFF3, OFF2, OFF1, RES, RR1E, RR1-2, RR1-1, RR1-0]
  116. * PWM_RR(1) = [RR2E, RR2-2, RR2-1, RR2-0, RR3E, RR3-2, RR3-1, RR3-0] */
  117. #define DME1737_REG_PWM_RR(ix) (0x62 + (ix)) /* only for pwm[0-2] */
  118. /* Thermal zones 0-2 */
  119. #define DME1737_REG_ZONE_LOW(ix) (0x67 + (ix))
  120. #define DME1737_REG_ZONE_ABS(ix) (0x6a + (ix))
  121. /* The layout of the hysteresis registers is different from the other zone
  122. * registers. The bits for the 3 zones are stored in 2 registers:
  123. * ZONE_HYST(0) = [H1-3, H1-2, H1-1, H1-0, H2-3, H2-2, H2-1, H2-0]
  124. * ZONE_HYST(1) = [H3-3, H3-2, H3-1, H3-0, RES, RES, RES, RES] */
  125. #define DME1737_REG_ZONE_HYST(ix) (0x6d + (ix))
  126. /* Alarm registers and bit mapping
  127. * The 3 8-bit alarm registers will be concatenated to a single 32-bit
  128. * alarm value [0, ALARM3, ALARM2, ALARM1]. */
  129. #define DME1737_REG_ALARM1 0x41
  130. #define DME1737_REG_ALARM2 0x42
  131. #define DME1737_REG_ALARM3 0x83
  132. static const u8 DME1737_BIT_ALARM_IN[] = {0, 1, 2, 3, 8, 16, 17};
  133. static const u8 DME1737_BIT_ALARM_TEMP[] = {4, 5, 6};
  134. static const u8 DME1737_BIT_ALARM_FAN[] = {10, 11, 12, 13, 22, 23};
  135. /* Miscellaneous registers */
  136. #define DME1737_REG_DEVICE 0x3d
  137. #define DME1737_REG_COMPANY 0x3e
  138. #define DME1737_REG_VERSTEP 0x3f
  139. #define DME1737_REG_CONFIG 0x40
  140. #define DME1737_REG_CONFIG2 0x7f
  141. #define DME1737_REG_VID 0x43
  142. #define DME1737_REG_TACH_PWM 0x81
  143. /* ---------------------------------------------------------------------
  144. * Misc defines
  145. * --------------------------------------------------------------------- */
  146. /* Chip identification */
  147. #define DME1737_COMPANY_SMSC 0x5c
  148. #define DME1737_VERSTEP 0x88
  149. #define DME1737_VERSTEP_MASK 0xf8
  150. #define SCH311X_DEVICE 0x8c
  151. #define SCH5027_VERSTEP 0x69
  152. #define SCH5127_DEVICE 0x8e
  153. /* Device ID values (global configuration register index 0x20) */
  154. #define DME1737_ID_1 0x77
  155. #define DME1737_ID_2 0x78
  156. #define SCH3112_ID 0x7c
  157. #define SCH3114_ID 0x7d
  158. #define SCH3116_ID 0x7f
  159. #define SCH5027_ID 0x89
  160. #define SCH5127_ID 0x86
  161. /* Length of ISA address segment */
  162. #define DME1737_EXTENT 2
  163. /* chip-dependent features */
  164. #define HAS_TEMP_OFFSET (1 << 0) /* bit 0 */
  165. #define HAS_VID (1 << 1) /* bit 1 */
  166. #define HAS_ZONE3 (1 << 2) /* bit 2 */
  167. #define HAS_ZONE_HYST (1 << 3) /* bit 3 */
  168. #define HAS_PWM_MIN (1 << 4) /* bit 4 */
  169. #define HAS_FAN(ix) (1 << ((ix) + 5)) /* bits 5-10 */
  170. #define HAS_PWM(ix) (1 << ((ix) + 11)) /* bits 11-16 */
  171. /* ---------------------------------------------------------------------
  172. * Data structures and manipulation thereof
  173. * --------------------------------------------------------------------- */
  174. struct dme1737_data {
  175. struct i2c_client *client; /* for I2C devices only */
  176. struct device *hwmon_dev;
  177. const char *name;
  178. unsigned int addr; /* for ISA devices only */
  179. struct mutex update_lock;
  180. int valid; /* !=0 if following fields are valid */
  181. unsigned long last_update; /* in jiffies */
  182. unsigned long last_vbat; /* in jiffies */
  183. enum chips type;
  184. const int *in_nominal; /* pointer to IN_NOMINAL array */
  185. u8 vid;
  186. u8 pwm_rr_en;
  187. u32 has_features;
  188. /* Register values */
  189. u16 in[7];
  190. u8 in_min[7];
  191. u8 in_max[7];
  192. s16 temp[3];
  193. s8 temp_min[3];
  194. s8 temp_max[3];
  195. s8 temp_offset[3];
  196. u8 config;
  197. u8 config2;
  198. u8 vrm;
  199. u16 fan[6];
  200. u16 fan_min[6];
  201. u8 fan_max[2];
  202. u8 fan_opt[6];
  203. u8 pwm[6];
  204. u8 pwm_min[3];
  205. u8 pwm_config[3];
  206. u8 pwm_acz[3];
  207. u8 pwm_freq[6];
  208. u8 pwm_rr[2];
  209. u8 zone_low[3];
  210. u8 zone_abs[3];
  211. u8 zone_hyst[2];
  212. u32 alarms;
  213. };
  214. /* Nominal voltage values */
  215. static const int IN_NOMINAL_DME1737[] = {5000, 2250, 3300, 5000, 12000, 3300,
  216. 3300};
  217. static const int IN_NOMINAL_SCH311x[] = {2500, 1500, 3300, 5000, 12000, 3300,
  218. 3300};
  219. static const int IN_NOMINAL_SCH5027[] = {5000, 2250, 3300, 1125, 1125, 3300,
  220. 3300};
  221. static const int IN_NOMINAL_SCH5127[] = {2500, 2250, 3300, 1125, 1125, 3300,
  222. 3300};
  223. #define IN_NOMINAL(type) ((type) == sch311x ? IN_NOMINAL_SCH311x : \
  224. (type) == sch5027 ? IN_NOMINAL_SCH5027 : \
  225. (type) == sch5127 ? IN_NOMINAL_SCH5127 : \
  226. IN_NOMINAL_DME1737)
  227. /* Voltage input
  228. * Voltage inputs have 16 bits resolution, limit values have 8 bits
  229. * resolution. */
  230. static inline int IN_FROM_REG(int reg, int nominal, int res)
  231. {
  232. return (reg * nominal + (3 << (res - 3))) / (3 << (res - 2));
  233. }
  234. static inline int IN_TO_REG(int val, int nominal)
  235. {
  236. return SENSORS_LIMIT((val * 192 + nominal / 2) / nominal, 0, 255);
  237. }
  238. /* Temperature input
  239. * The register values represent temperatures in 2's complement notation from
  240. * -127 degrees C to +127 degrees C. Temp inputs have 16 bits resolution, limit
  241. * values have 8 bits resolution. */
  242. static inline int TEMP_FROM_REG(int reg, int res)
  243. {
  244. return (reg * 1000) >> (res - 8);
  245. }
  246. static inline int TEMP_TO_REG(int val)
  247. {
  248. return SENSORS_LIMIT((val < 0 ? val - 500 : val + 500) / 1000,
  249. -128, 127);
  250. }
  251. /* Temperature range */
  252. static const int TEMP_RANGE[] = {2000, 2500, 3333, 4000, 5000, 6666, 8000,
  253. 10000, 13333, 16000, 20000, 26666, 32000,
  254. 40000, 53333, 80000};
  255. static inline int TEMP_RANGE_FROM_REG(int reg)
  256. {
  257. return TEMP_RANGE[(reg >> 4) & 0x0f];
  258. }
  259. static int TEMP_RANGE_TO_REG(int val, int reg)
  260. {
  261. int i;
  262. for (i = 15; i > 0; i--) {
  263. if (val > (TEMP_RANGE[i] + TEMP_RANGE[i - 1] + 1) / 2) {
  264. break;
  265. }
  266. }
  267. return (reg & 0x0f) | (i << 4);
  268. }
  269. /* Temperature hysteresis
  270. * Register layout:
  271. * reg[0] = [H1-3, H1-2, H1-1, H1-0, H2-3, H2-2, H2-1, H2-0]
  272. * reg[1] = [H3-3, H3-2, H3-1, H3-0, xxxx, xxxx, xxxx, xxxx] */
  273. static inline int TEMP_HYST_FROM_REG(int reg, int ix)
  274. {
  275. return (((ix == 1) ? reg : reg >> 4) & 0x0f) * 1000;
  276. }
  277. static inline int TEMP_HYST_TO_REG(int val, int ix, int reg)
  278. {
  279. int hyst = SENSORS_LIMIT((val + 500) / 1000, 0, 15);
  280. return (ix == 1) ? (reg & 0xf0) | hyst : (reg & 0x0f) | (hyst << 4);
  281. }
  282. /* Fan input RPM */
  283. static inline int FAN_FROM_REG(int reg, int tpc)
  284. {
  285. if (tpc) {
  286. return tpc * reg;
  287. } else {
  288. return (reg == 0 || reg == 0xffff) ? 0 : 90000 * 60 / reg;
  289. }
  290. }
  291. static inline int FAN_TO_REG(int val, int tpc)
  292. {
  293. if (tpc) {
  294. return SENSORS_LIMIT(val / tpc, 0, 0xffff);
  295. } else {
  296. return (val <= 0) ? 0xffff :
  297. SENSORS_LIMIT(90000 * 60 / val, 0, 0xfffe);
  298. }
  299. }
  300. /* Fan TPC (tach pulse count)
  301. * Converts a register value to a TPC multiplier or returns 0 if the tachometer
  302. * is configured in legacy (non-tpc) mode */
  303. static inline int FAN_TPC_FROM_REG(int reg)
  304. {
  305. return (reg & 0x20) ? 0 : 60 >> (reg & 0x03);
  306. }
  307. /* Fan type
  308. * The type of a fan is expressed in number of pulses-per-revolution that it
  309. * emits */
  310. static inline int FAN_TYPE_FROM_REG(int reg)
  311. {
  312. int edge = (reg >> 1) & 0x03;
  313. return (edge > 0) ? 1 << (edge - 1) : 0;
  314. }
  315. static inline int FAN_TYPE_TO_REG(int val, int reg)
  316. {
  317. int edge = (val == 4) ? 3 : val;
  318. return (reg & 0xf9) | (edge << 1);
  319. }
  320. /* Fan max RPM */
  321. static const int FAN_MAX[] = {0x54, 0x38, 0x2a, 0x21, 0x1c, 0x18, 0x15, 0x12,
  322. 0x11, 0x0f, 0x0e};
  323. static int FAN_MAX_FROM_REG(int reg)
  324. {
  325. int i;
  326. for (i = 10; i > 0; i--) {
  327. if (reg == FAN_MAX[i]) {
  328. break;
  329. }
  330. }
  331. return 1000 + i * 500;
  332. }
  333. static int FAN_MAX_TO_REG(int val)
  334. {
  335. int i;
  336. for (i = 10; i > 0; i--) {
  337. if (val > (1000 + (i - 1) * 500)) {
  338. break;
  339. }
  340. }
  341. return FAN_MAX[i];
  342. }
  343. /* PWM enable
  344. * Register to enable mapping:
  345. * 000: 2 fan on zone 1 auto
  346. * 001: 2 fan on zone 2 auto
  347. * 010: 2 fan on zone 3 auto
  348. * 011: 0 fan full on
  349. * 100: -1 fan disabled
  350. * 101: 2 fan on hottest of zones 2,3 auto
  351. * 110: 2 fan on hottest of zones 1,2,3 auto
  352. * 111: 1 fan in manual mode */
  353. static inline int PWM_EN_FROM_REG(int reg)
  354. {
  355. static const int en[] = {2, 2, 2, 0, -1, 2, 2, 1};
  356. return en[(reg >> 5) & 0x07];
  357. }
  358. static inline int PWM_EN_TO_REG(int val, int reg)
  359. {
  360. int en = (val == 1) ? 7 : 3;
  361. return (reg & 0x1f) | ((en & 0x07) << 5);
  362. }
  363. /* PWM auto channels zone
  364. * Register to auto channels zone mapping (ACZ is a bitfield with bit x
  365. * corresponding to zone x+1):
  366. * 000: 001 fan on zone 1 auto
  367. * 001: 010 fan on zone 2 auto
  368. * 010: 100 fan on zone 3 auto
  369. * 011: 000 fan full on
  370. * 100: 000 fan disabled
  371. * 101: 110 fan on hottest of zones 2,3 auto
  372. * 110: 111 fan on hottest of zones 1,2,3 auto
  373. * 111: 000 fan in manual mode */
  374. static inline int PWM_ACZ_FROM_REG(int reg)
  375. {
  376. static const int acz[] = {1, 2, 4, 0, 0, 6, 7, 0};
  377. return acz[(reg >> 5) & 0x07];
  378. }
  379. static inline int PWM_ACZ_TO_REG(int val, int reg)
  380. {
  381. int acz = (val == 4) ? 2 : val - 1;
  382. return (reg & 0x1f) | ((acz & 0x07) << 5);
  383. }
  384. /* PWM frequency */
  385. static const int PWM_FREQ[] = {11, 15, 22, 29, 35, 44, 59, 88,
  386. 15000, 20000, 30000, 25000, 0, 0, 0, 0};
  387. static inline int PWM_FREQ_FROM_REG(int reg)
  388. {
  389. return PWM_FREQ[reg & 0x0f];
  390. }
  391. static int PWM_FREQ_TO_REG(int val, int reg)
  392. {
  393. int i;
  394. /* the first two cases are special - stupid chip design! */
  395. if (val > 27500) {
  396. i = 10;
  397. } else if (val > 22500) {
  398. i = 11;
  399. } else {
  400. for (i = 9; i > 0; i--) {
  401. if (val > (PWM_FREQ[i] + PWM_FREQ[i - 1] + 1) / 2) {
  402. break;
  403. }
  404. }
  405. }
  406. return (reg & 0xf0) | i;
  407. }
  408. /* PWM ramp rate
  409. * Register layout:
  410. * reg[0] = [OFF3, OFF2, OFF1, RES, RR1-E, RR1-2, RR1-1, RR1-0]
  411. * reg[1] = [RR2-E, RR2-2, RR2-1, RR2-0, RR3-E, RR3-2, RR3-1, RR3-0] */
  412. static const u8 PWM_RR[] = {206, 104, 69, 41, 26, 18, 10, 5};
  413. static inline int PWM_RR_FROM_REG(int reg, int ix)
  414. {
  415. int rr = (ix == 1) ? reg >> 4 : reg;
  416. return (rr & 0x08) ? PWM_RR[rr & 0x07] : 0;
  417. }
  418. static int PWM_RR_TO_REG(int val, int ix, int reg)
  419. {
  420. int i;
  421. for (i = 0; i < 7; i++) {
  422. if (val > (PWM_RR[i] + PWM_RR[i + 1] + 1) / 2) {
  423. break;
  424. }
  425. }
  426. return (ix == 1) ? (reg & 0x8f) | (i << 4) : (reg & 0xf8) | i;
  427. }
  428. /* PWM ramp rate enable */
  429. static inline int PWM_RR_EN_FROM_REG(int reg, int ix)
  430. {
  431. return PWM_RR_FROM_REG(reg, ix) ? 1 : 0;
  432. }
  433. static inline int PWM_RR_EN_TO_REG(int val, int ix, int reg)
  434. {
  435. int en = (ix == 1) ? 0x80 : 0x08;
  436. return val ? reg | en : reg & ~en;
  437. }
  438. /* PWM min/off
  439. * The PWM min/off bits are part of the PMW ramp rate register 0 (see above for
  440. * the register layout). */
  441. static inline int PWM_OFF_FROM_REG(int reg, int ix)
  442. {
  443. return (reg >> (ix + 5)) & 0x01;
  444. }
  445. static inline int PWM_OFF_TO_REG(int val, int ix, int reg)
  446. {
  447. return (reg & ~(1 << (ix + 5))) | ((val & 0x01) << (ix + 5));
  448. }
  449. /* ---------------------------------------------------------------------
  450. * Device I/O access
  451. *
  452. * ISA access is performed through an index/data register pair and needs to
  453. * be protected by a mutex during runtime (not required for initialization).
  454. * We use data->update_lock for this and need to ensure that we acquire it
  455. * before calling dme1737_read or dme1737_write.
  456. * --------------------------------------------------------------------- */
  457. static u8 dme1737_read(const struct dme1737_data *data, u8 reg)
  458. {
  459. struct i2c_client *client = data->client;
  460. s32 val;
  461. if (client) { /* I2C device */
  462. val = i2c_smbus_read_byte_data(client, reg);
  463. if (val < 0) {
  464. dev_warn(&client->dev, "Read from register "
  465. "0x%02x failed! Please report to the driver "
  466. "maintainer.\n", reg);
  467. }
  468. } else { /* ISA device */
  469. outb(reg, data->addr);
  470. val = inb(data->addr + 1);
  471. }
  472. return val;
  473. }
  474. static s32 dme1737_write(const struct dme1737_data *data, u8 reg, u8 val)
  475. {
  476. struct i2c_client *client = data->client;
  477. s32 res = 0;
  478. if (client) { /* I2C device */
  479. res = i2c_smbus_write_byte_data(client, reg, val);
  480. if (res < 0) {
  481. dev_warn(&client->dev, "Write to register "
  482. "0x%02x failed! Please report to the driver "
  483. "maintainer.\n", reg);
  484. }
  485. } else { /* ISA device */
  486. outb(reg, data->addr);
  487. outb(val, data->addr + 1);
  488. }
  489. return res;
  490. }
  491. static struct dme1737_data *dme1737_update_device(struct device *dev)
  492. {
  493. struct dme1737_data *data = dev_get_drvdata(dev);
  494. int ix;
  495. u8 lsb[5];
  496. mutex_lock(&data->update_lock);
  497. /* Enable a Vbat monitoring cycle every 10 mins */
  498. if (time_after(jiffies, data->last_vbat + 600 * HZ) || !data->valid) {
  499. dme1737_write(data, DME1737_REG_CONFIG, dme1737_read(data,
  500. DME1737_REG_CONFIG) | 0x10);
  501. data->last_vbat = jiffies;
  502. }
  503. /* Sample register contents every 1 sec */
  504. if (time_after(jiffies, data->last_update + HZ) || !data->valid) {
  505. if (data->has_features & HAS_VID) {
  506. data->vid = dme1737_read(data, DME1737_REG_VID) &
  507. 0x3f;
  508. }
  509. /* In (voltage) registers */
  510. for (ix = 0; ix < ARRAY_SIZE(data->in); ix++) {
  511. /* Voltage inputs are stored as 16 bit values even
  512. * though they have only 12 bits resolution. This is
  513. * to make it consistent with the temp inputs. */
  514. data->in[ix] = dme1737_read(data,
  515. DME1737_REG_IN(ix)) << 8;
  516. data->in_min[ix] = dme1737_read(data,
  517. DME1737_REG_IN_MIN(ix));
  518. data->in_max[ix] = dme1737_read(data,
  519. DME1737_REG_IN_MAX(ix));
  520. }
  521. /* Temp registers */
  522. for (ix = 0; ix < ARRAY_SIZE(data->temp); ix++) {
  523. /* Temp inputs are stored as 16 bit values even
  524. * though they have only 12 bits resolution. This is
  525. * to take advantage of implicit conversions between
  526. * register values (2's complement) and temp values
  527. * (signed decimal). */
  528. data->temp[ix] = dme1737_read(data,
  529. DME1737_REG_TEMP(ix)) << 8;
  530. data->temp_min[ix] = dme1737_read(data,
  531. DME1737_REG_TEMP_MIN(ix));
  532. data->temp_max[ix] = dme1737_read(data,
  533. DME1737_REG_TEMP_MAX(ix));
  534. if (data->has_features & HAS_TEMP_OFFSET) {
  535. data->temp_offset[ix] = dme1737_read(data,
  536. DME1737_REG_TEMP_OFFSET(ix));
  537. }
  538. }
  539. /* In and temp LSB registers
  540. * The LSBs are latched when the MSBs are read, so the order in
  541. * which the registers are read (MSB first, then LSB) is
  542. * important! */
  543. for (ix = 0; ix < ARRAY_SIZE(lsb); ix++) {
  544. lsb[ix] = dme1737_read(data,
  545. DME1737_REG_IN_TEMP_LSB(ix));
  546. }
  547. for (ix = 0; ix < ARRAY_SIZE(data->in); ix++) {
  548. data->in[ix] |= (lsb[DME1737_REG_IN_LSB[ix]] <<
  549. DME1737_REG_IN_LSB_SHL[ix]) & 0xf0;
  550. }
  551. for (ix = 0; ix < ARRAY_SIZE(data->temp); ix++) {
  552. data->temp[ix] |= (lsb[DME1737_REG_TEMP_LSB[ix]] <<
  553. DME1737_REG_TEMP_LSB_SHL[ix]) & 0xf0;
  554. }
  555. /* Fan registers */
  556. for (ix = 0; ix < ARRAY_SIZE(data->fan); ix++) {
  557. /* Skip reading registers if optional fans are not
  558. * present */
  559. if (!(data->has_features & HAS_FAN(ix))) {
  560. continue;
  561. }
  562. data->fan[ix] = dme1737_read(data,
  563. DME1737_REG_FAN(ix));
  564. data->fan[ix] |= dme1737_read(data,
  565. DME1737_REG_FAN(ix) + 1) << 8;
  566. data->fan_min[ix] = dme1737_read(data,
  567. DME1737_REG_FAN_MIN(ix));
  568. data->fan_min[ix] |= dme1737_read(data,
  569. DME1737_REG_FAN_MIN(ix) + 1) << 8;
  570. data->fan_opt[ix] = dme1737_read(data,
  571. DME1737_REG_FAN_OPT(ix));
  572. /* fan_max exists only for fan[5-6] */
  573. if (ix > 3) {
  574. data->fan_max[ix - 4] = dme1737_read(data,
  575. DME1737_REG_FAN_MAX(ix));
  576. }
  577. }
  578. /* PWM registers */
  579. for (ix = 0; ix < ARRAY_SIZE(data->pwm); ix++) {
  580. /* Skip reading registers if optional PWMs are not
  581. * present */
  582. if (!(data->has_features & HAS_PWM(ix))) {
  583. continue;
  584. }
  585. data->pwm[ix] = dme1737_read(data,
  586. DME1737_REG_PWM(ix));
  587. data->pwm_freq[ix] = dme1737_read(data,
  588. DME1737_REG_PWM_FREQ(ix));
  589. /* pwm_config and pwm_min exist only for pwm[1-3] */
  590. if (ix < 3) {
  591. data->pwm_config[ix] = dme1737_read(data,
  592. DME1737_REG_PWM_CONFIG(ix));
  593. data->pwm_min[ix] = dme1737_read(data,
  594. DME1737_REG_PWM_MIN(ix));
  595. }
  596. }
  597. for (ix = 0; ix < ARRAY_SIZE(data->pwm_rr); ix++) {
  598. data->pwm_rr[ix] = dme1737_read(data,
  599. DME1737_REG_PWM_RR(ix));
  600. }
  601. /* Thermal zone registers */
  602. for (ix = 0; ix < ARRAY_SIZE(data->zone_low); ix++) {
  603. /* Skip reading registers if zone3 is not present */
  604. if ((ix == 2) && !(data->has_features & HAS_ZONE3)) {
  605. continue;
  606. }
  607. /* sch5127 zone2 registers are special */
  608. if ((ix == 1) && (data->type == sch5127)) {
  609. data->zone_low[1] = dme1737_read(data,
  610. DME1737_REG_ZONE_LOW(2));
  611. data->zone_abs[1] = dme1737_read(data,
  612. DME1737_REG_ZONE_ABS(2));
  613. } else {
  614. data->zone_low[ix] = dme1737_read(data,
  615. DME1737_REG_ZONE_LOW(ix));
  616. data->zone_abs[ix] = dme1737_read(data,
  617. DME1737_REG_ZONE_ABS(ix));
  618. }
  619. }
  620. if (data->has_features & HAS_ZONE_HYST) {
  621. for (ix = 0; ix < ARRAY_SIZE(data->zone_hyst); ix++) {
  622. data->zone_hyst[ix] = dme1737_read(data,
  623. DME1737_REG_ZONE_HYST(ix));
  624. }
  625. }
  626. /* Alarm registers */
  627. data->alarms = dme1737_read(data,
  628. DME1737_REG_ALARM1);
  629. /* Bit 7 tells us if the other alarm registers are non-zero and
  630. * therefore also need to be read */
  631. if (data->alarms & 0x80) {
  632. data->alarms |= dme1737_read(data,
  633. DME1737_REG_ALARM2) << 8;
  634. data->alarms |= dme1737_read(data,
  635. DME1737_REG_ALARM3) << 16;
  636. }
  637. /* The ISA chips require explicit clearing of alarm bits.
  638. * Don't worry, an alarm will come back if the condition
  639. * that causes it still exists */
  640. if (!data->client) {
  641. if (data->alarms & 0xff0000) {
  642. dme1737_write(data, DME1737_REG_ALARM3,
  643. 0xff);
  644. }
  645. if (data->alarms & 0xff00) {
  646. dme1737_write(data, DME1737_REG_ALARM2,
  647. 0xff);
  648. }
  649. if (data->alarms & 0xff) {
  650. dme1737_write(data, DME1737_REG_ALARM1,
  651. 0xff);
  652. }
  653. }
  654. data->last_update = jiffies;
  655. data->valid = 1;
  656. }
  657. mutex_unlock(&data->update_lock);
  658. return data;
  659. }
  660. /* ---------------------------------------------------------------------
  661. * Voltage sysfs attributes
  662. * ix = [0-5]
  663. * --------------------------------------------------------------------- */
  664. #define SYS_IN_INPUT 0
  665. #define SYS_IN_MIN 1
  666. #define SYS_IN_MAX 2
  667. #define SYS_IN_ALARM 3
  668. static ssize_t show_in(struct device *dev, struct device_attribute *attr,
  669. char *buf)
  670. {
  671. struct dme1737_data *data = dme1737_update_device(dev);
  672. struct sensor_device_attribute_2
  673. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  674. int ix = sensor_attr_2->index;
  675. int fn = sensor_attr_2->nr;
  676. int res;
  677. switch (fn) {
  678. case SYS_IN_INPUT:
  679. res = IN_FROM_REG(data->in[ix], data->in_nominal[ix], 16);
  680. break;
  681. case SYS_IN_MIN:
  682. res = IN_FROM_REG(data->in_min[ix], data->in_nominal[ix], 8);
  683. break;
  684. case SYS_IN_MAX:
  685. res = IN_FROM_REG(data->in_max[ix], data->in_nominal[ix], 8);
  686. break;
  687. case SYS_IN_ALARM:
  688. res = (data->alarms >> DME1737_BIT_ALARM_IN[ix]) & 0x01;
  689. break;
  690. default:
  691. res = 0;
  692. dev_dbg(dev, "Unknown function %d.\n", fn);
  693. }
  694. return sprintf(buf, "%d\n", res);
  695. }
  696. static ssize_t set_in(struct device *dev, struct device_attribute *attr,
  697. const char *buf, size_t count)
  698. {
  699. struct dme1737_data *data = dev_get_drvdata(dev);
  700. struct sensor_device_attribute_2
  701. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  702. int ix = sensor_attr_2->index;
  703. int fn = sensor_attr_2->nr;
  704. long val = simple_strtol(buf, NULL, 10);
  705. mutex_lock(&data->update_lock);
  706. switch (fn) {
  707. case SYS_IN_MIN:
  708. data->in_min[ix] = IN_TO_REG(val, data->in_nominal[ix]);
  709. dme1737_write(data, DME1737_REG_IN_MIN(ix),
  710. data->in_min[ix]);
  711. break;
  712. case SYS_IN_MAX:
  713. data->in_max[ix] = IN_TO_REG(val, data->in_nominal[ix]);
  714. dme1737_write(data, DME1737_REG_IN_MAX(ix),
  715. data->in_max[ix]);
  716. break;
  717. default:
  718. dev_dbg(dev, "Unknown function %d.\n", fn);
  719. }
  720. mutex_unlock(&data->update_lock);
  721. return count;
  722. }
  723. /* ---------------------------------------------------------------------
  724. * Temperature sysfs attributes
  725. * ix = [0-2]
  726. * --------------------------------------------------------------------- */
  727. #define SYS_TEMP_INPUT 0
  728. #define SYS_TEMP_MIN 1
  729. #define SYS_TEMP_MAX 2
  730. #define SYS_TEMP_OFFSET 3
  731. #define SYS_TEMP_ALARM 4
  732. #define SYS_TEMP_FAULT 5
  733. static ssize_t show_temp(struct device *dev, struct device_attribute *attr,
  734. char *buf)
  735. {
  736. struct dme1737_data *data = dme1737_update_device(dev);
  737. struct sensor_device_attribute_2
  738. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  739. int ix = sensor_attr_2->index;
  740. int fn = sensor_attr_2->nr;
  741. int res;
  742. switch (fn) {
  743. case SYS_TEMP_INPUT:
  744. res = TEMP_FROM_REG(data->temp[ix], 16);
  745. break;
  746. case SYS_TEMP_MIN:
  747. res = TEMP_FROM_REG(data->temp_min[ix], 8);
  748. break;
  749. case SYS_TEMP_MAX:
  750. res = TEMP_FROM_REG(data->temp_max[ix], 8);
  751. break;
  752. case SYS_TEMP_OFFSET:
  753. res = TEMP_FROM_REG(data->temp_offset[ix], 8);
  754. break;
  755. case SYS_TEMP_ALARM:
  756. res = (data->alarms >> DME1737_BIT_ALARM_TEMP[ix]) & 0x01;
  757. break;
  758. case SYS_TEMP_FAULT:
  759. res = (((u16)data->temp[ix] & 0xff00) == 0x8000);
  760. break;
  761. default:
  762. res = 0;
  763. dev_dbg(dev, "Unknown function %d.\n", fn);
  764. }
  765. return sprintf(buf, "%d\n", res);
  766. }
  767. static ssize_t set_temp(struct device *dev, struct device_attribute *attr,
  768. const char *buf, size_t count)
  769. {
  770. struct dme1737_data *data = dev_get_drvdata(dev);
  771. struct sensor_device_attribute_2
  772. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  773. int ix = sensor_attr_2->index;
  774. int fn = sensor_attr_2->nr;
  775. long val = simple_strtol(buf, NULL, 10);
  776. mutex_lock(&data->update_lock);
  777. switch (fn) {
  778. case SYS_TEMP_MIN:
  779. data->temp_min[ix] = TEMP_TO_REG(val);
  780. dme1737_write(data, DME1737_REG_TEMP_MIN(ix),
  781. data->temp_min[ix]);
  782. break;
  783. case SYS_TEMP_MAX:
  784. data->temp_max[ix] = TEMP_TO_REG(val);
  785. dme1737_write(data, DME1737_REG_TEMP_MAX(ix),
  786. data->temp_max[ix]);
  787. break;
  788. case SYS_TEMP_OFFSET:
  789. data->temp_offset[ix] = TEMP_TO_REG(val);
  790. dme1737_write(data, DME1737_REG_TEMP_OFFSET(ix),
  791. data->temp_offset[ix]);
  792. break;
  793. default:
  794. dev_dbg(dev, "Unknown function %d.\n", fn);
  795. }
  796. mutex_unlock(&data->update_lock);
  797. return count;
  798. }
  799. /* ---------------------------------------------------------------------
  800. * Zone sysfs attributes
  801. * ix = [0-2]
  802. * --------------------------------------------------------------------- */
  803. #define SYS_ZONE_AUTO_CHANNELS_TEMP 0
  804. #define SYS_ZONE_AUTO_POINT1_TEMP_HYST 1
  805. #define SYS_ZONE_AUTO_POINT1_TEMP 2
  806. #define SYS_ZONE_AUTO_POINT2_TEMP 3
  807. #define SYS_ZONE_AUTO_POINT3_TEMP 4
  808. static ssize_t show_zone(struct device *dev, struct device_attribute *attr,
  809. char *buf)
  810. {
  811. struct dme1737_data *data = dme1737_update_device(dev);
  812. struct sensor_device_attribute_2
  813. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  814. int ix = sensor_attr_2->index;
  815. int fn = sensor_attr_2->nr;
  816. int res;
  817. switch (fn) {
  818. case SYS_ZONE_AUTO_CHANNELS_TEMP:
  819. /* check config2 for non-standard temp-to-zone mapping */
  820. if ((ix == 1) && (data->config2 & 0x02)) {
  821. res = 4;
  822. } else {
  823. res = 1 << ix;
  824. }
  825. break;
  826. case SYS_ZONE_AUTO_POINT1_TEMP_HYST:
  827. res = TEMP_FROM_REG(data->zone_low[ix], 8) -
  828. TEMP_HYST_FROM_REG(data->zone_hyst[ix == 2], ix);
  829. break;
  830. case SYS_ZONE_AUTO_POINT1_TEMP:
  831. res = TEMP_FROM_REG(data->zone_low[ix], 8);
  832. break;
  833. case SYS_ZONE_AUTO_POINT2_TEMP:
  834. /* pwm_freq holds the temp range bits in the upper nibble */
  835. res = TEMP_FROM_REG(data->zone_low[ix], 8) +
  836. TEMP_RANGE_FROM_REG(data->pwm_freq[ix]);
  837. break;
  838. case SYS_ZONE_AUTO_POINT3_TEMP:
  839. res = TEMP_FROM_REG(data->zone_abs[ix], 8);
  840. break;
  841. default:
  842. res = 0;
  843. dev_dbg(dev, "Unknown function %d.\n", fn);
  844. }
  845. return sprintf(buf, "%d\n", res);
  846. }
  847. static ssize_t set_zone(struct device *dev, struct device_attribute *attr,
  848. const char *buf, size_t count)
  849. {
  850. struct dme1737_data *data = dev_get_drvdata(dev);
  851. struct sensor_device_attribute_2
  852. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  853. int ix = sensor_attr_2->index;
  854. int fn = sensor_attr_2->nr;
  855. long val = simple_strtol(buf, NULL, 10);
  856. mutex_lock(&data->update_lock);
  857. switch (fn) {
  858. case SYS_ZONE_AUTO_POINT1_TEMP_HYST:
  859. /* Refresh the cache */
  860. data->zone_low[ix] = dme1737_read(data,
  861. DME1737_REG_ZONE_LOW(ix));
  862. /* Modify the temp hyst value */
  863. data->zone_hyst[ix == 2] = TEMP_HYST_TO_REG(
  864. TEMP_FROM_REG(data->zone_low[ix], 8) -
  865. val, ix, dme1737_read(data,
  866. DME1737_REG_ZONE_HYST(ix == 2)));
  867. dme1737_write(data, DME1737_REG_ZONE_HYST(ix == 2),
  868. data->zone_hyst[ix == 2]);
  869. break;
  870. case SYS_ZONE_AUTO_POINT1_TEMP:
  871. data->zone_low[ix] = TEMP_TO_REG(val);
  872. dme1737_write(data, DME1737_REG_ZONE_LOW(ix),
  873. data->zone_low[ix]);
  874. break;
  875. case SYS_ZONE_AUTO_POINT2_TEMP:
  876. /* Refresh the cache */
  877. data->zone_low[ix] = dme1737_read(data,
  878. DME1737_REG_ZONE_LOW(ix));
  879. /* Modify the temp range value (which is stored in the upper
  880. * nibble of the pwm_freq register) */
  881. data->pwm_freq[ix] = TEMP_RANGE_TO_REG(val -
  882. TEMP_FROM_REG(data->zone_low[ix], 8),
  883. dme1737_read(data,
  884. DME1737_REG_PWM_FREQ(ix)));
  885. dme1737_write(data, DME1737_REG_PWM_FREQ(ix),
  886. data->pwm_freq[ix]);
  887. break;
  888. case SYS_ZONE_AUTO_POINT3_TEMP:
  889. data->zone_abs[ix] = TEMP_TO_REG(val);
  890. dme1737_write(data, DME1737_REG_ZONE_ABS(ix),
  891. data->zone_abs[ix]);
  892. break;
  893. default:
  894. dev_dbg(dev, "Unknown function %d.\n", fn);
  895. }
  896. mutex_unlock(&data->update_lock);
  897. return count;
  898. }
  899. /* ---------------------------------------------------------------------
  900. * Fan sysfs attributes
  901. * ix = [0-5]
  902. * --------------------------------------------------------------------- */
  903. #define SYS_FAN_INPUT 0
  904. #define SYS_FAN_MIN 1
  905. #define SYS_FAN_MAX 2
  906. #define SYS_FAN_ALARM 3
  907. #define SYS_FAN_TYPE 4
  908. static ssize_t show_fan(struct device *dev, struct device_attribute *attr,
  909. char *buf)
  910. {
  911. struct dme1737_data *data = dme1737_update_device(dev);
  912. struct sensor_device_attribute_2
  913. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  914. int ix = sensor_attr_2->index;
  915. int fn = sensor_attr_2->nr;
  916. int res;
  917. switch (fn) {
  918. case SYS_FAN_INPUT:
  919. res = FAN_FROM_REG(data->fan[ix],
  920. ix < 4 ? 0 :
  921. FAN_TPC_FROM_REG(data->fan_opt[ix]));
  922. break;
  923. case SYS_FAN_MIN:
  924. res = FAN_FROM_REG(data->fan_min[ix],
  925. ix < 4 ? 0 :
  926. FAN_TPC_FROM_REG(data->fan_opt[ix]));
  927. break;
  928. case SYS_FAN_MAX:
  929. /* only valid for fan[5-6] */
  930. res = FAN_MAX_FROM_REG(data->fan_max[ix - 4]);
  931. break;
  932. case SYS_FAN_ALARM:
  933. res = (data->alarms >> DME1737_BIT_ALARM_FAN[ix]) & 0x01;
  934. break;
  935. case SYS_FAN_TYPE:
  936. /* only valid for fan[1-4] */
  937. res = FAN_TYPE_FROM_REG(data->fan_opt[ix]);
  938. break;
  939. default:
  940. res = 0;
  941. dev_dbg(dev, "Unknown function %d.\n", fn);
  942. }
  943. return sprintf(buf, "%d\n", res);
  944. }
  945. static ssize_t set_fan(struct device *dev, struct device_attribute *attr,
  946. const char *buf, size_t count)
  947. {
  948. struct dme1737_data *data = dev_get_drvdata(dev);
  949. struct sensor_device_attribute_2
  950. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  951. int ix = sensor_attr_2->index;
  952. int fn = sensor_attr_2->nr;
  953. long val = simple_strtol(buf, NULL, 10);
  954. mutex_lock(&data->update_lock);
  955. switch (fn) {
  956. case SYS_FAN_MIN:
  957. if (ix < 4) {
  958. data->fan_min[ix] = FAN_TO_REG(val, 0);
  959. } else {
  960. /* Refresh the cache */
  961. data->fan_opt[ix] = dme1737_read(data,
  962. DME1737_REG_FAN_OPT(ix));
  963. /* Modify the fan min value */
  964. data->fan_min[ix] = FAN_TO_REG(val,
  965. FAN_TPC_FROM_REG(data->fan_opt[ix]));
  966. }
  967. dme1737_write(data, DME1737_REG_FAN_MIN(ix),
  968. data->fan_min[ix] & 0xff);
  969. dme1737_write(data, DME1737_REG_FAN_MIN(ix) + 1,
  970. data->fan_min[ix] >> 8);
  971. break;
  972. case SYS_FAN_MAX:
  973. /* Only valid for fan[5-6] */
  974. data->fan_max[ix - 4] = FAN_MAX_TO_REG(val);
  975. dme1737_write(data, DME1737_REG_FAN_MAX(ix),
  976. data->fan_max[ix - 4]);
  977. break;
  978. case SYS_FAN_TYPE:
  979. /* Only valid for fan[1-4] */
  980. if (!(val == 1 || val == 2 || val == 4)) {
  981. count = -EINVAL;
  982. dev_warn(dev, "Fan type value %ld not "
  983. "supported. Choose one of 1, 2, or 4.\n",
  984. val);
  985. goto exit;
  986. }
  987. data->fan_opt[ix] = FAN_TYPE_TO_REG(val, dme1737_read(data,
  988. DME1737_REG_FAN_OPT(ix)));
  989. dme1737_write(data, DME1737_REG_FAN_OPT(ix),
  990. data->fan_opt[ix]);
  991. break;
  992. default:
  993. dev_dbg(dev, "Unknown function %d.\n", fn);
  994. }
  995. exit:
  996. mutex_unlock(&data->update_lock);
  997. return count;
  998. }
  999. /* ---------------------------------------------------------------------
  1000. * PWM sysfs attributes
  1001. * ix = [0-4]
  1002. * --------------------------------------------------------------------- */
  1003. #define SYS_PWM 0
  1004. #define SYS_PWM_FREQ 1
  1005. #define SYS_PWM_ENABLE 2
  1006. #define SYS_PWM_RAMP_RATE 3
  1007. #define SYS_PWM_AUTO_CHANNELS_ZONE 4
  1008. #define SYS_PWM_AUTO_PWM_MIN 5
  1009. #define SYS_PWM_AUTO_POINT1_PWM 6
  1010. #define SYS_PWM_AUTO_POINT2_PWM 7
  1011. static ssize_t show_pwm(struct device *dev, struct device_attribute *attr,
  1012. char *buf)
  1013. {
  1014. struct dme1737_data *data = dme1737_update_device(dev);
  1015. struct sensor_device_attribute_2
  1016. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  1017. int ix = sensor_attr_2->index;
  1018. int fn = sensor_attr_2->nr;
  1019. int res;
  1020. switch (fn) {
  1021. case SYS_PWM:
  1022. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 0) {
  1023. res = 255;
  1024. } else {
  1025. res = data->pwm[ix];
  1026. }
  1027. break;
  1028. case SYS_PWM_FREQ:
  1029. res = PWM_FREQ_FROM_REG(data->pwm_freq[ix]);
  1030. break;
  1031. case SYS_PWM_ENABLE:
  1032. if (ix >= 3) {
  1033. res = 1; /* pwm[5-6] hard-wired to manual mode */
  1034. } else {
  1035. res = PWM_EN_FROM_REG(data->pwm_config[ix]);
  1036. }
  1037. break;
  1038. case SYS_PWM_RAMP_RATE:
  1039. /* Only valid for pwm[1-3] */
  1040. res = PWM_RR_FROM_REG(data->pwm_rr[ix > 0], ix);
  1041. break;
  1042. case SYS_PWM_AUTO_CHANNELS_ZONE:
  1043. /* Only valid for pwm[1-3] */
  1044. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2) {
  1045. res = PWM_ACZ_FROM_REG(data->pwm_config[ix]);
  1046. } else {
  1047. res = data->pwm_acz[ix];
  1048. }
  1049. break;
  1050. case SYS_PWM_AUTO_PWM_MIN:
  1051. /* Only valid for pwm[1-3] */
  1052. if (PWM_OFF_FROM_REG(data->pwm_rr[0], ix)) {
  1053. res = data->pwm_min[ix];
  1054. } else {
  1055. res = 0;
  1056. }
  1057. break;
  1058. case SYS_PWM_AUTO_POINT1_PWM:
  1059. /* Only valid for pwm[1-3] */
  1060. res = data->pwm_min[ix];
  1061. break;
  1062. case SYS_PWM_AUTO_POINT2_PWM:
  1063. /* Only valid for pwm[1-3] */
  1064. res = 255; /* hard-wired */
  1065. break;
  1066. default:
  1067. res = 0;
  1068. dev_dbg(dev, "Unknown function %d.\n", fn);
  1069. }
  1070. return sprintf(buf, "%d\n", res);
  1071. }
  1072. static struct attribute *dme1737_pwm_chmod_attr[];
  1073. static void dme1737_chmod_file(struct device*, struct attribute*, mode_t);
  1074. static ssize_t set_pwm(struct device *dev, struct device_attribute *attr,
  1075. const char *buf, size_t count)
  1076. {
  1077. struct dme1737_data *data = dev_get_drvdata(dev);
  1078. struct sensor_device_attribute_2
  1079. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  1080. int ix = sensor_attr_2->index;
  1081. int fn = sensor_attr_2->nr;
  1082. long val = simple_strtol(buf, NULL, 10);
  1083. mutex_lock(&data->update_lock);
  1084. switch (fn) {
  1085. case SYS_PWM:
  1086. data->pwm[ix] = SENSORS_LIMIT(val, 0, 255);
  1087. dme1737_write(data, DME1737_REG_PWM(ix), data->pwm[ix]);
  1088. break;
  1089. case SYS_PWM_FREQ:
  1090. data->pwm_freq[ix] = PWM_FREQ_TO_REG(val, dme1737_read(data,
  1091. DME1737_REG_PWM_FREQ(ix)));
  1092. dme1737_write(data, DME1737_REG_PWM_FREQ(ix),
  1093. data->pwm_freq[ix]);
  1094. break;
  1095. case SYS_PWM_ENABLE:
  1096. /* Only valid for pwm[1-3] */
  1097. if (val < 0 || val > 2) {
  1098. count = -EINVAL;
  1099. dev_warn(dev, "PWM enable %ld not "
  1100. "supported. Choose one of 0, 1, or 2.\n",
  1101. val);
  1102. goto exit;
  1103. }
  1104. /* Refresh the cache */
  1105. data->pwm_config[ix] = dme1737_read(data,
  1106. DME1737_REG_PWM_CONFIG(ix));
  1107. if (val == PWM_EN_FROM_REG(data->pwm_config[ix])) {
  1108. /* Bail out if no change */
  1109. goto exit;
  1110. }
  1111. /* Do some housekeeping if we are currently in auto mode */
  1112. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2) {
  1113. /* Save the current zone channel assignment */
  1114. data->pwm_acz[ix] = PWM_ACZ_FROM_REG(
  1115. data->pwm_config[ix]);
  1116. /* Save the current ramp rate state and disable it */
  1117. data->pwm_rr[ix > 0] = dme1737_read(data,
  1118. DME1737_REG_PWM_RR(ix > 0));
  1119. data->pwm_rr_en &= ~(1 << ix);
  1120. if (PWM_RR_EN_FROM_REG(data->pwm_rr[ix > 0], ix)) {
  1121. data->pwm_rr_en |= (1 << ix);
  1122. data->pwm_rr[ix > 0] = PWM_RR_EN_TO_REG(0, ix,
  1123. data->pwm_rr[ix > 0]);
  1124. dme1737_write(data,
  1125. DME1737_REG_PWM_RR(ix > 0),
  1126. data->pwm_rr[ix > 0]);
  1127. }
  1128. }
  1129. /* Set the new PWM mode */
  1130. switch (val) {
  1131. case 0:
  1132. /* Change permissions of pwm[ix] to read-only */
  1133. dme1737_chmod_file(dev, dme1737_pwm_chmod_attr[ix],
  1134. S_IRUGO);
  1135. /* Turn fan fully on */
  1136. data->pwm_config[ix] = PWM_EN_TO_REG(0,
  1137. data->pwm_config[ix]);
  1138. dme1737_write(data, DME1737_REG_PWM_CONFIG(ix),
  1139. data->pwm_config[ix]);
  1140. break;
  1141. case 1:
  1142. /* Turn on manual mode */
  1143. data->pwm_config[ix] = PWM_EN_TO_REG(1,
  1144. data->pwm_config[ix]);
  1145. dme1737_write(data, DME1737_REG_PWM_CONFIG(ix),
  1146. data->pwm_config[ix]);
  1147. /* Change permissions of pwm[ix] to read-writeable */
  1148. dme1737_chmod_file(dev, dme1737_pwm_chmod_attr[ix],
  1149. S_IRUGO | S_IWUSR);
  1150. break;
  1151. case 2:
  1152. /* Change permissions of pwm[ix] to read-only */
  1153. dme1737_chmod_file(dev, dme1737_pwm_chmod_attr[ix],
  1154. S_IRUGO);
  1155. /* Turn on auto mode using the saved zone channel
  1156. * assignment */
  1157. data->pwm_config[ix] = PWM_ACZ_TO_REG(
  1158. data->pwm_acz[ix],
  1159. data->pwm_config[ix]);
  1160. dme1737_write(data, DME1737_REG_PWM_CONFIG(ix),
  1161. data->pwm_config[ix]);
  1162. /* Enable PWM ramp rate if previously enabled */
  1163. if (data->pwm_rr_en & (1 << ix)) {
  1164. data->pwm_rr[ix > 0] = PWM_RR_EN_TO_REG(1, ix,
  1165. dme1737_read(data,
  1166. DME1737_REG_PWM_RR(ix > 0)));
  1167. dme1737_write(data,
  1168. DME1737_REG_PWM_RR(ix > 0),
  1169. data->pwm_rr[ix > 0]);
  1170. }
  1171. break;
  1172. }
  1173. break;
  1174. case SYS_PWM_RAMP_RATE:
  1175. /* Only valid for pwm[1-3] */
  1176. /* Refresh the cache */
  1177. data->pwm_config[ix] = dme1737_read(data,
  1178. DME1737_REG_PWM_CONFIG(ix));
  1179. data->pwm_rr[ix > 0] = dme1737_read(data,
  1180. DME1737_REG_PWM_RR(ix > 0));
  1181. /* Set the ramp rate value */
  1182. if (val > 0) {
  1183. data->pwm_rr[ix > 0] = PWM_RR_TO_REG(val, ix,
  1184. data->pwm_rr[ix > 0]);
  1185. }
  1186. /* Enable/disable the feature only if the associated PWM
  1187. * output is in automatic mode. */
  1188. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2) {
  1189. data->pwm_rr[ix > 0] = PWM_RR_EN_TO_REG(val > 0, ix,
  1190. data->pwm_rr[ix > 0]);
  1191. }
  1192. dme1737_write(data, DME1737_REG_PWM_RR(ix > 0),
  1193. data->pwm_rr[ix > 0]);
  1194. break;
  1195. case SYS_PWM_AUTO_CHANNELS_ZONE:
  1196. /* Only valid for pwm[1-3] */
  1197. if (!(val == 1 || val == 2 || val == 4 ||
  1198. val == 6 || val == 7)) {
  1199. count = -EINVAL;
  1200. dev_warn(dev, "PWM auto channels zone %ld "
  1201. "not supported. Choose one of 1, 2, 4, 6, "
  1202. "or 7.\n", val);
  1203. goto exit;
  1204. }
  1205. /* Refresh the cache */
  1206. data->pwm_config[ix] = dme1737_read(data,
  1207. DME1737_REG_PWM_CONFIG(ix));
  1208. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2) {
  1209. /* PWM is already in auto mode so update the temp
  1210. * channel assignment */
  1211. data->pwm_config[ix] = PWM_ACZ_TO_REG(val,
  1212. data->pwm_config[ix]);
  1213. dme1737_write(data, DME1737_REG_PWM_CONFIG(ix),
  1214. data->pwm_config[ix]);
  1215. } else {
  1216. /* PWM is not in auto mode so we save the temp
  1217. * channel assignment for later use */
  1218. data->pwm_acz[ix] = val;
  1219. }
  1220. break;
  1221. case SYS_PWM_AUTO_PWM_MIN:
  1222. /* Only valid for pwm[1-3] */
  1223. /* Refresh the cache */
  1224. data->pwm_min[ix] = dme1737_read(data,
  1225. DME1737_REG_PWM_MIN(ix));
  1226. /* There are only 2 values supported for the auto_pwm_min
  1227. * value: 0 or auto_point1_pwm. So if the temperature drops
  1228. * below the auto_point1_temp_hyst value, the fan either turns
  1229. * off or runs at auto_point1_pwm duty-cycle. */
  1230. if (val > ((data->pwm_min[ix] + 1) / 2)) {
  1231. data->pwm_rr[0] = PWM_OFF_TO_REG(1, ix,
  1232. dme1737_read(data,
  1233. DME1737_REG_PWM_RR(0)));
  1234. } else {
  1235. data->pwm_rr[0] = PWM_OFF_TO_REG(0, ix,
  1236. dme1737_read(data,
  1237. DME1737_REG_PWM_RR(0)));
  1238. }
  1239. dme1737_write(data, DME1737_REG_PWM_RR(0),
  1240. data->pwm_rr[0]);
  1241. break;
  1242. case SYS_PWM_AUTO_POINT1_PWM:
  1243. /* Only valid for pwm[1-3] */
  1244. data->pwm_min[ix] = SENSORS_LIMIT(val, 0, 255);
  1245. dme1737_write(data, DME1737_REG_PWM_MIN(ix),
  1246. data->pwm_min[ix]);
  1247. break;
  1248. default:
  1249. dev_dbg(dev, "Unknown function %d.\n", fn);
  1250. }
  1251. exit:
  1252. mutex_unlock(&data->update_lock);
  1253. return count;
  1254. }
  1255. /* ---------------------------------------------------------------------
  1256. * Miscellaneous sysfs attributes
  1257. * --------------------------------------------------------------------- */
  1258. static ssize_t show_vrm(struct device *dev, struct device_attribute *attr,
  1259. char *buf)
  1260. {
  1261. struct i2c_client *client = to_i2c_client(dev);
  1262. struct dme1737_data *data = i2c_get_clientdata(client);
  1263. return sprintf(buf, "%d\n", data->vrm);
  1264. }
  1265. static ssize_t set_vrm(struct device *dev, struct device_attribute *attr,
  1266. const char *buf, size_t count)
  1267. {
  1268. struct dme1737_data *data = dev_get_drvdata(dev);
  1269. long val = simple_strtol(buf, NULL, 10);
  1270. data->vrm = val;
  1271. return count;
  1272. }
  1273. static ssize_t show_vid(struct device *dev, struct device_attribute *attr,
  1274. char *buf)
  1275. {
  1276. struct dme1737_data *data = dme1737_update_device(dev);
  1277. return sprintf(buf, "%d\n", vid_from_reg(data->vid, data->vrm));
  1278. }
  1279. static ssize_t show_name(struct device *dev, struct device_attribute *attr,
  1280. char *buf)
  1281. {
  1282. struct dme1737_data *data = dev_get_drvdata(dev);
  1283. return sprintf(buf, "%s\n", data->name);
  1284. }
  1285. /* ---------------------------------------------------------------------
  1286. * Sysfs device attribute defines and structs
  1287. * --------------------------------------------------------------------- */
  1288. /* Voltages 0-6 */
  1289. #define SENSOR_DEVICE_ATTR_IN(ix) \
  1290. static SENSOR_DEVICE_ATTR_2(in##ix##_input, S_IRUGO, \
  1291. show_in, NULL, SYS_IN_INPUT, ix); \
  1292. static SENSOR_DEVICE_ATTR_2(in##ix##_min, S_IRUGO | S_IWUSR, \
  1293. show_in, set_in, SYS_IN_MIN, ix); \
  1294. static SENSOR_DEVICE_ATTR_2(in##ix##_max, S_IRUGO | S_IWUSR, \
  1295. show_in, set_in, SYS_IN_MAX, ix); \
  1296. static SENSOR_DEVICE_ATTR_2(in##ix##_alarm, S_IRUGO, \
  1297. show_in, NULL, SYS_IN_ALARM, ix)
  1298. SENSOR_DEVICE_ATTR_IN(0);
  1299. SENSOR_DEVICE_ATTR_IN(1);
  1300. SENSOR_DEVICE_ATTR_IN(2);
  1301. SENSOR_DEVICE_ATTR_IN(3);
  1302. SENSOR_DEVICE_ATTR_IN(4);
  1303. SENSOR_DEVICE_ATTR_IN(5);
  1304. SENSOR_DEVICE_ATTR_IN(6);
  1305. /* Temperatures 1-3 */
  1306. #define SENSOR_DEVICE_ATTR_TEMP(ix) \
  1307. static SENSOR_DEVICE_ATTR_2(temp##ix##_input, S_IRUGO, \
  1308. show_temp, NULL, SYS_TEMP_INPUT, ix-1); \
  1309. static SENSOR_DEVICE_ATTR_2(temp##ix##_min, S_IRUGO | S_IWUSR, \
  1310. show_temp, set_temp, SYS_TEMP_MIN, ix-1); \
  1311. static SENSOR_DEVICE_ATTR_2(temp##ix##_max, S_IRUGO | S_IWUSR, \
  1312. show_temp, set_temp, SYS_TEMP_MAX, ix-1); \
  1313. static SENSOR_DEVICE_ATTR_2(temp##ix##_offset, S_IRUGO, \
  1314. show_temp, set_temp, SYS_TEMP_OFFSET, ix-1); \
  1315. static SENSOR_DEVICE_ATTR_2(temp##ix##_alarm, S_IRUGO, \
  1316. show_temp, NULL, SYS_TEMP_ALARM, ix-1); \
  1317. static SENSOR_DEVICE_ATTR_2(temp##ix##_fault, S_IRUGO, \
  1318. show_temp, NULL, SYS_TEMP_FAULT, ix-1)
  1319. SENSOR_DEVICE_ATTR_TEMP(1);
  1320. SENSOR_DEVICE_ATTR_TEMP(2);
  1321. SENSOR_DEVICE_ATTR_TEMP(3);
  1322. /* Zones 1-3 */
  1323. #define SENSOR_DEVICE_ATTR_ZONE(ix) \
  1324. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_channels_temp, S_IRUGO, \
  1325. show_zone, NULL, SYS_ZONE_AUTO_CHANNELS_TEMP, ix-1); \
  1326. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point1_temp_hyst, S_IRUGO, \
  1327. show_zone, set_zone, SYS_ZONE_AUTO_POINT1_TEMP_HYST, ix-1); \
  1328. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point1_temp, S_IRUGO, \
  1329. show_zone, set_zone, SYS_ZONE_AUTO_POINT1_TEMP, ix-1); \
  1330. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point2_temp, S_IRUGO, \
  1331. show_zone, set_zone, SYS_ZONE_AUTO_POINT2_TEMP, ix-1); \
  1332. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point3_temp, S_IRUGO, \
  1333. show_zone, set_zone, SYS_ZONE_AUTO_POINT3_TEMP, ix-1)
  1334. SENSOR_DEVICE_ATTR_ZONE(1);
  1335. SENSOR_DEVICE_ATTR_ZONE(2);
  1336. SENSOR_DEVICE_ATTR_ZONE(3);
  1337. /* Fans 1-4 */
  1338. #define SENSOR_DEVICE_ATTR_FAN_1TO4(ix) \
  1339. static SENSOR_DEVICE_ATTR_2(fan##ix##_input, S_IRUGO, \
  1340. show_fan, NULL, SYS_FAN_INPUT, ix-1); \
  1341. static SENSOR_DEVICE_ATTR_2(fan##ix##_min, S_IRUGO | S_IWUSR, \
  1342. show_fan, set_fan, SYS_FAN_MIN, ix-1); \
  1343. static SENSOR_DEVICE_ATTR_2(fan##ix##_alarm, S_IRUGO, \
  1344. show_fan, NULL, SYS_FAN_ALARM, ix-1); \
  1345. static SENSOR_DEVICE_ATTR_2(fan##ix##_type, S_IRUGO | S_IWUSR, \
  1346. show_fan, set_fan, SYS_FAN_TYPE, ix-1)
  1347. SENSOR_DEVICE_ATTR_FAN_1TO4(1);
  1348. SENSOR_DEVICE_ATTR_FAN_1TO4(2);
  1349. SENSOR_DEVICE_ATTR_FAN_1TO4(3);
  1350. SENSOR_DEVICE_ATTR_FAN_1TO4(4);
  1351. /* Fans 5-6 */
  1352. #define SENSOR_DEVICE_ATTR_FAN_5TO6(ix) \
  1353. static SENSOR_DEVICE_ATTR_2(fan##ix##_input, S_IRUGO, \
  1354. show_fan, NULL, SYS_FAN_INPUT, ix-1); \
  1355. static SENSOR_DEVICE_ATTR_2(fan##ix##_min, S_IRUGO | S_IWUSR, \
  1356. show_fan, set_fan, SYS_FAN_MIN, ix-1); \
  1357. static SENSOR_DEVICE_ATTR_2(fan##ix##_alarm, S_IRUGO, \
  1358. show_fan, NULL, SYS_FAN_ALARM, ix-1); \
  1359. static SENSOR_DEVICE_ATTR_2(fan##ix##_max, S_IRUGO | S_IWUSR, \
  1360. show_fan, set_fan, SYS_FAN_MAX, ix-1)
  1361. SENSOR_DEVICE_ATTR_FAN_5TO6(5);
  1362. SENSOR_DEVICE_ATTR_FAN_5TO6(6);
  1363. /* PWMs 1-3 */
  1364. #define SENSOR_DEVICE_ATTR_PWM_1TO3(ix) \
  1365. static SENSOR_DEVICE_ATTR_2(pwm##ix, S_IRUGO, \
  1366. show_pwm, set_pwm, SYS_PWM, ix-1); \
  1367. static SENSOR_DEVICE_ATTR_2(pwm##ix##_freq, S_IRUGO, \
  1368. show_pwm, set_pwm, SYS_PWM_FREQ, ix-1); \
  1369. static SENSOR_DEVICE_ATTR_2(pwm##ix##_enable, S_IRUGO, \
  1370. show_pwm, set_pwm, SYS_PWM_ENABLE, ix-1); \
  1371. static SENSOR_DEVICE_ATTR_2(pwm##ix##_ramp_rate, S_IRUGO, \
  1372. show_pwm, set_pwm, SYS_PWM_RAMP_RATE, ix-1); \
  1373. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_channels_zone, S_IRUGO, \
  1374. show_pwm, set_pwm, SYS_PWM_AUTO_CHANNELS_ZONE, ix-1); \
  1375. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_pwm_min, S_IRUGO, \
  1376. show_pwm, set_pwm, SYS_PWM_AUTO_PWM_MIN, ix-1); \
  1377. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_point1_pwm, S_IRUGO, \
  1378. show_pwm, set_pwm, SYS_PWM_AUTO_POINT1_PWM, ix-1); \
  1379. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_point2_pwm, S_IRUGO, \
  1380. show_pwm, NULL, SYS_PWM_AUTO_POINT2_PWM, ix-1)
  1381. SENSOR_DEVICE_ATTR_PWM_1TO3(1);
  1382. SENSOR_DEVICE_ATTR_PWM_1TO3(2);
  1383. SENSOR_DEVICE_ATTR_PWM_1TO3(3);
  1384. /* PWMs 5-6 */
  1385. #define SENSOR_DEVICE_ATTR_PWM_5TO6(ix) \
  1386. static SENSOR_DEVICE_ATTR_2(pwm##ix, S_IRUGO, \
  1387. show_pwm, set_pwm, SYS_PWM, ix-1); \
  1388. static SENSOR_DEVICE_ATTR_2(pwm##ix##_freq, S_IRUGO, \
  1389. show_pwm, set_pwm, SYS_PWM_FREQ, ix-1); \
  1390. static SENSOR_DEVICE_ATTR_2(pwm##ix##_enable, S_IRUGO, \
  1391. show_pwm, NULL, SYS_PWM_ENABLE, ix-1)
  1392. SENSOR_DEVICE_ATTR_PWM_5TO6(5);
  1393. SENSOR_DEVICE_ATTR_PWM_5TO6(6);
  1394. /* Misc */
  1395. static DEVICE_ATTR(vrm, S_IRUGO | S_IWUSR, show_vrm, set_vrm);
  1396. static DEVICE_ATTR(cpu0_vid, S_IRUGO, show_vid, NULL);
  1397. static DEVICE_ATTR(name, S_IRUGO, show_name, NULL); /* for ISA devices */
  1398. /* This struct holds all the attributes that are always present and need to be
  1399. * created unconditionally. The attributes that need modification of their
  1400. * permissions are created read-only and write permissions are added or removed
  1401. * on the fly when required */
  1402. static struct attribute *dme1737_attr[] ={
  1403. /* Voltages */
  1404. &sensor_dev_attr_in0_input.dev_attr.attr,
  1405. &sensor_dev_attr_in0_min.dev_attr.attr,
  1406. &sensor_dev_attr_in0_max.dev_attr.attr,
  1407. &sensor_dev_attr_in0_alarm.dev_attr.attr,
  1408. &sensor_dev_attr_in1_input.dev_attr.attr,
  1409. &sensor_dev_attr_in1_min.dev_attr.attr,
  1410. &sensor_dev_attr_in1_max.dev_attr.attr,
  1411. &sensor_dev_attr_in1_alarm.dev_attr.attr,
  1412. &sensor_dev_attr_in2_input.dev_attr.attr,
  1413. &sensor_dev_attr_in2_min.dev_attr.attr,
  1414. &sensor_dev_attr_in2_max.dev_attr.attr,
  1415. &sensor_dev_attr_in2_alarm.dev_attr.attr,
  1416. &sensor_dev_attr_in3_input.dev_attr.attr,
  1417. &sensor_dev_attr_in3_min.dev_attr.attr,
  1418. &sensor_dev_attr_in3_max.dev_attr.attr,
  1419. &sensor_dev_attr_in3_alarm.dev_attr.attr,
  1420. &sensor_dev_attr_in4_input.dev_attr.attr,
  1421. &sensor_dev_attr_in4_min.dev_attr.attr,
  1422. &sensor_dev_attr_in4_max.dev_attr.attr,
  1423. &sensor_dev_attr_in4_alarm.dev_attr.attr,
  1424. &sensor_dev_attr_in5_input.dev_attr.attr,
  1425. &sensor_dev_attr_in5_min.dev_attr.attr,
  1426. &sensor_dev_attr_in5_max.dev_attr.attr,
  1427. &sensor_dev_attr_in5_alarm.dev_attr.attr,
  1428. &sensor_dev_attr_in6_input.dev_attr.attr,
  1429. &sensor_dev_attr_in6_min.dev_attr.attr,
  1430. &sensor_dev_attr_in6_max.dev_attr.attr,
  1431. &sensor_dev_attr_in6_alarm.dev_attr.attr,
  1432. /* Temperatures */
  1433. &sensor_dev_attr_temp1_input.dev_attr.attr,
  1434. &sensor_dev_attr_temp1_min.dev_attr.attr,
  1435. &sensor_dev_attr_temp1_max.dev_attr.attr,
  1436. &sensor_dev_attr_temp1_alarm.dev_attr.attr,
  1437. &sensor_dev_attr_temp1_fault.dev_attr.attr,
  1438. &sensor_dev_attr_temp2_input.dev_attr.attr,
  1439. &sensor_dev_attr_temp2_min.dev_attr.attr,
  1440. &sensor_dev_attr_temp2_max.dev_attr.attr,
  1441. &sensor_dev_attr_temp2_alarm.dev_attr.attr,
  1442. &sensor_dev_attr_temp2_fault.dev_attr.attr,
  1443. &sensor_dev_attr_temp3_input.dev_attr.attr,
  1444. &sensor_dev_attr_temp3_min.dev_attr.attr,
  1445. &sensor_dev_attr_temp3_max.dev_attr.attr,
  1446. &sensor_dev_attr_temp3_alarm.dev_attr.attr,
  1447. &sensor_dev_attr_temp3_fault.dev_attr.attr,
  1448. /* Zones */
  1449. &sensor_dev_attr_zone1_auto_point1_temp.dev_attr.attr,
  1450. &sensor_dev_attr_zone1_auto_point2_temp.dev_attr.attr,
  1451. &sensor_dev_attr_zone1_auto_point3_temp.dev_attr.attr,
  1452. &sensor_dev_attr_zone1_auto_channels_temp.dev_attr.attr,
  1453. &sensor_dev_attr_zone2_auto_point1_temp.dev_attr.attr,
  1454. &sensor_dev_attr_zone2_auto_point2_temp.dev_attr.attr,
  1455. &sensor_dev_attr_zone2_auto_point3_temp.dev_attr.attr,
  1456. &sensor_dev_attr_zone2_auto_channels_temp.dev_attr.attr,
  1457. NULL
  1458. };
  1459. static const struct attribute_group dme1737_group = {
  1460. .attrs = dme1737_attr,
  1461. };
  1462. /* The following struct holds temp offset attributes, which are not available
  1463. * in all chips. The following chips support them:
  1464. * DME1737, SCH311x */
  1465. static struct attribute *dme1737_temp_offset_attr[] = {
  1466. &sensor_dev_attr_temp1_offset.dev_attr.attr,
  1467. &sensor_dev_attr_temp2_offset.dev_attr.attr,
  1468. &sensor_dev_attr_temp3_offset.dev_attr.attr,
  1469. NULL
  1470. };
  1471. static const struct attribute_group dme1737_temp_offset_group = {
  1472. .attrs = dme1737_temp_offset_attr,
  1473. };
  1474. /* The following struct holds VID related attributes, which are not available
  1475. * in all chips. The following chips support them:
  1476. * DME1737 */
  1477. static struct attribute *dme1737_vid_attr[] = {
  1478. &dev_attr_vrm.attr,
  1479. &dev_attr_cpu0_vid.attr,
  1480. NULL
  1481. };
  1482. static const struct attribute_group dme1737_vid_group = {
  1483. .attrs = dme1737_vid_attr,
  1484. };
  1485. /* The following struct holds temp zone 3 related attributes, which are not
  1486. * available in all chips. The following chips support them:
  1487. * DME1737, SCH311x, SCH5027 */
  1488. static struct attribute *dme1737_zone3_attr[] = {
  1489. &sensor_dev_attr_zone3_auto_point1_temp.dev_attr.attr,
  1490. &sensor_dev_attr_zone3_auto_point2_temp.dev_attr.attr,
  1491. &sensor_dev_attr_zone3_auto_point3_temp.dev_attr.attr,
  1492. &sensor_dev_attr_zone3_auto_channels_temp.dev_attr.attr,
  1493. NULL
  1494. };
  1495. static const struct attribute_group dme1737_zone3_group = {
  1496. .attrs = dme1737_zone3_attr,
  1497. };
  1498. /* The following struct holds temp zone hysteresis related attributes, which
  1499. * are not available in all chips. The following chips support them:
  1500. * DME1737, SCH311x */
  1501. static struct attribute *dme1737_zone_hyst_attr[] = {
  1502. &sensor_dev_attr_zone1_auto_point1_temp_hyst.dev_attr.attr,
  1503. &sensor_dev_attr_zone2_auto_point1_temp_hyst.dev_attr.attr,
  1504. &sensor_dev_attr_zone3_auto_point1_temp_hyst.dev_attr.attr,
  1505. NULL
  1506. };
  1507. static const struct attribute_group dme1737_zone_hyst_group = {
  1508. .attrs = dme1737_zone_hyst_attr,
  1509. };
  1510. /* The following structs hold the PWM attributes, some of which are optional.
  1511. * Their creation depends on the chip configuration which is determined during
  1512. * module load. */
  1513. static struct attribute *dme1737_pwm1_attr[] = {
  1514. &sensor_dev_attr_pwm1.dev_attr.attr,
  1515. &sensor_dev_attr_pwm1_freq.dev_attr.attr,
  1516. &sensor_dev_attr_pwm1_enable.dev_attr.attr,
  1517. &sensor_dev_attr_pwm1_ramp_rate.dev_attr.attr,
  1518. &sensor_dev_attr_pwm1_auto_channels_zone.dev_attr.attr,
  1519. &sensor_dev_attr_pwm1_auto_point1_pwm.dev_attr.attr,
  1520. &sensor_dev_attr_pwm1_auto_point2_pwm.dev_attr.attr,
  1521. NULL
  1522. };
  1523. static struct attribute *dme1737_pwm2_attr[] = {
  1524. &sensor_dev_attr_pwm2.dev_attr.attr,
  1525. &sensor_dev_attr_pwm2_freq.dev_attr.attr,
  1526. &sensor_dev_attr_pwm2_enable.dev_attr.attr,
  1527. &sensor_dev_attr_pwm2_ramp_rate.dev_attr.attr,
  1528. &sensor_dev_attr_pwm2_auto_channels_zone.dev_attr.attr,
  1529. &sensor_dev_attr_pwm2_auto_point1_pwm.dev_attr.attr,
  1530. &sensor_dev_attr_pwm2_auto_point2_pwm.dev_attr.attr,
  1531. NULL
  1532. };
  1533. static struct attribute *dme1737_pwm3_attr[] = {
  1534. &sensor_dev_attr_pwm3.dev_attr.attr,
  1535. &sensor_dev_attr_pwm3_freq.dev_attr.attr,
  1536. &sensor_dev_attr_pwm3_enable.dev_attr.attr,
  1537. &sensor_dev_attr_pwm3_ramp_rate.dev_attr.attr,
  1538. &sensor_dev_attr_pwm3_auto_channels_zone.dev_attr.attr,
  1539. &sensor_dev_attr_pwm3_auto_point1_pwm.dev_attr.attr,
  1540. &sensor_dev_attr_pwm3_auto_point2_pwm.dev_attr.attr,
  1541. NULL
  1542. };
  1543. static struct attribute *dme1737_pwm5_attr[] = {
  1544. &sensor_dev_attr_pwm5.dev_attr.attr,
  1545. &sensor_dev_attr_pwm5_freq.dev_attr.attr,
  1546. &sensor_dev_attr_pwm5_enable.dev_attr.attr,
  1547. NULL
  1548. };
  1549. static struct attribute *dme1737_pwm6_attr[] = {
  1550. &sensor_dev_attr_pwm6.dev_attr.attr,
  1551. &sensor_dev_attr_pwm6_freq.dev_attr.attr,
  1552. &sensor_dev_attr_pwm6_enable.dev_attr.attr,
  1553. NULL
  1554. };
  1555. static const struct attribute_group dme1737_pwm_group[] = {
  1556. { .attrs = dme1737_pwm1_attr },
  1557. { .attrs = dme1737_pwm2_attr },
  1558. { .attrs = dme1737_pwm3_attr },
  1559. { .attrs = NULL },
  1560. { .attrs = dme1737_pwm5_attr },
  1561. { .attrs = dme1737_pwm6_attr },
  1562. };
  1563. /* The following struct holds auto PWM min attributes, which are not available
  1564. * in all chips. Their creation depends on the chip type which is determined
  1565. * during module load. */
  1566. static struct attribute *dme1737_auto_pwm_min_attr[] = {
  1567. &sensor_dev_attr_pwm1_auto_pwm_min.dev_attr.attr,
  1568. &sensor_dev_attr_pwm2_auto_pwm_min.dev_attr.attr,
  1569. &sensor_dev_attr_pwm3_auto_pwm_min.dev_attr.attr,
  1570. };
  1571. /* The following structs hold the fan attributes, some of which are optional.
  1572. * Their creation depends on the chip configuration which is determined during
  1573. * module load. */
  1574. static struct attribute *dme1737_fan1_attr[] = {
  1575. &sensor_dev_attr_fan1_input.dev_attr.attr,
  1576. &sensor_dev_attr_fan1_min.dev_attr.attr,
  1577. &sensor_dev_attr_fan1_alarm.dev_attr.attr,
  1578. &sensor_dev_attr_fan1_type.dev_attr.attr,
  1579. NULL
  1580. };
  1581. static struct attribute *dme1737_fan2_attr[] = {
  1582. &sensor_dev_attr_fan2_input.dev_attr.attr,
  1583. &sensor_dev_attr_fan2_min.dev_attr.attr,
  1584. &sensor_dev_attr_fan2_alarm.dev_attr.attr,
  1585. &sensor_dev_attr_fan2_type.dev_attr.attr,
  1586. NULL
  1587. };
  1588. static struct attribute *dme1737_fan3_attr[] = {
  1589. &sensor_dev_attr_fan3_input.dev_attr.attr,
  1590. &sensor_dev_attr_fan3_min.dev_attr.attr,
  1591. &sensor_dev_attr_fan3_alarm.dev_attr.attr,
  1592. &sensor_dev_attr_fan3_type.dev_attr.attr,
  1593. NULL
  1594. };
  1595. static struct attribute *dme1737_fan4_attr[] = {
  1596. &sensor_dev_attr_fan4_input.dev_attr.attr,
  1597. &sensor_dev_attr_fan4_min.dev_attr.attr,
  1598. &sensor_dev_attr_fan4_alarm.dev_attr.attr,
  1599. &sensor_dev_attr_fan4_type.dev_attr.attr,
  1600. NULL
  1601. };
  1602. static struct attribute *dme1737_fan5_attr[] = {
  1603. &sensor_dev_attr_fan5_input.dev_attr.attr,
  1604. &sensor_dev_attr_fan5_min.dev_attr.attr,
  1605. &sensor_dev_attr_fan5_alarm.dev_attr.attr,
  1606. &sensor_dev_attr_fan5_max.dev_attr.attr,
  1607. NULL
  1608. };
  1609. static struct attribute *dme1737_fan6_attr[] = {
  1610. &sensor_dev_attr_fan6_input.dev_attr.attr,
  1611. &sensor_dev_attr_fan6_min.dev_attr.attr,
  1612. &sensor_dev_attr_fan6_alarm.dev_attr.attr,
  1613. &sensor_dev_attr_fan6_max.dev_attr.attr,
  1614. NULL
  1615. };
  1616. static const struct attribute_group dme1737_fan_group[] = {
  1617. { .attrs = dme1737_fan1_attr },
  1618. { .attrs = dme1737_fan2_attr },
  1619. { .attrs = dme1737_fan3_attr },
  1620. { .attrs = dme1737_fan4_attr },
  1621. { .attrs = dme1737_fan5_attr },
  1622. { .attrs = dme1737_fan6_attr },
  1623. };
  1624. /* The permissions of the following zone attributes are changed to read-
  1625. * writeable if the chip is *not* locked. Otherwise they stay read-only. */
  1626. static struct attribute *dme1737_zone_chmod_attr[] = {
  1627. &sensor_dev_attr_zone1_auto_point1_temp.dev_attr.attr,
  1628. &sensor_dev_attr_zone1_auto_point2_temp.dev_attr.attr,
  1629. &sensor_dev_attr_zone1_auto_point3_temp.dev_attr.attr,
  1630. &sensor_dev_attr_zone2_auto_point1_temp.dev_attr.attr,
  1631. &sensor_dev_attr_zone2_auto_point2_temp.dev_attr.attr,
  1632. &sensor_dev_attr_zone2_auto_point3_temp.dev_attr.attr,
  1633. NULL
  1634. };
  1635. static const struct attribute_group dme1737_zone_chmod_group = {
  1636. .attrs = dme1737_zone_chmod_attr,
  1637. };
  1638. /* The permissions of the following zone 3 attributes are changed to read-
  1639. * writeable if the chip is *not* locked. Otherwise they stay read-only. */
  1640. static struct attribute *dme1737_zone3_chmod_attr[] = {
  1641. &sensor_dev_attr_zone3_auto_point1_temp.dev_attr.attr,
  1642. &sensor_dev_attr_zone3_auto_point2_temp.dev_attr.attr,
  1643. &sensor_dev_attr_zone3_auto_point3_temp.dev_attr.attr,
  1644. NULL
  1645. };
  1646. static const struct attribute_group dme1737_zone3_chmod_group = {
  1647. .attrs = dme1737_zone3_chmod_attr,
  1648. };
  1649. /* The permissions of the following PWM attributes are changed to read-
  1650. * writeable if the chip is *not* locked and the respective PWM is available.
  1651. * Otherwise they stay read-only. */
  1652. static struct attribute *dme1737_pwm1_chmod_attr[] = {
  1653. &sensor_dev_attr_pwm1_freq.dev_attr.attr,
  1654. &sensor_dev_attr_pwm1_enable.dev_attr.attr,
  1655. &sensor_dev_attr_pwm1_ramp_rate.dev_attr.attr,
  1656. &sensor_dev_attr_pwm1_auto_channels_zone.dev_attr.attr,
  1657. &sensor_dev_attr_pwm1_auto_point1_pwm.dev_attr.attr,
  1658. NULL
  1659. };
  1660. static struct attribute *dme1737_pwm2_chmod_attr[] = {
  1661. &sensor_dev_attr_pwm2_freq.dev_attr.attr,
  1662. &sensor_dev_attr_pwm2_enable.dev_attr.attr,
  1663. &sensor_dev_attr_pwm2_ramp_rate.dev_attr.attr,
  1664. &sensor_dev_attr_pwm2_auto_channels_zone.dev_attr.attr,
  1665. &sensor_dev_attr_pwm2_auto_point1_pwm.dev_attr.attr,
  1666. NULL
  1667. };
  1668. static struct attribute *dme1737_pwm3_chmod_attr[] = {
  1669. &sensor_dev_attr_pwm3_freq.dev_attr.attr,
  1670. &sensor_dev_attr_pwm3_enable.dev_attr.attr,
  1671. &sensor_dev_attr_pwm3_ramp_rate.dev_attr.attr,
  1672. &sensor_dev_attr_pwm3_auto_channels_zone.dev_attr.attr,
  1673. &sensor_dev_attr_pwm3_auto_point1_pwm.dev_attr.attr,
  1674. NULL
  1675. };
  1676. static struct attribute *dme1737_pwm5_chmod_attr[] = {
  1677. &sensor_dev_attr_pwm5.dev_attr.attr,
  1678. &sensor_dev_attr_pwm5_freq.dev_attr.attr,
  1679. NULL
  1680. };
  1681. static struct attribute *dme1737_pwm6_chmod_attr[] = {
  1682. &sensor_dev_attr_pwm6.dev_attr.attr,
  1683. &sensor_dev_attr_pwm6_freq.dev_attr.attr,
  1684. NULL
  1685. };
  1686. static const struct attribute_group dme1737_pwm_chmod_group[] = {
  1687. { .attrs = dme1737_pwm1_chmod_attr },
  1688. { .attrs = dme1737_pwm2_chmod_attr },
  1689. { .attrs = dme1737_pwm3_chmod_attr },
  1690. { .attrs = NULL },
  1691. { .attrs = dme1737_pwm5_chmod_attr },
  1692. { .attrs = dme1737_pwm6_chmod_attr },
  1693. };
  1694. /* Pwm[1-3] are read-writeable if the associated pwm is in manual mode and the
  1695. * chip is not locked. Otherwise they are read-only. */
  1696. static struct attribute *dme1737_pwm_chmod_attr[] = {
  1697. &sensor_dev_attr_pwm1.dev_attr.attr,
  1698. &sensor_dev_attr_pwm2.dev_attr.attr,
  1699. &sensor_dev_attr_pwm3.dev_attr.attr,
  1700. };
  1701. /* ---------------------------------------------------------------------
  1702. * Super-IO functions
  1703. * --------------------------------------------------------------------- */
  1704. static inline void dme1737_sio_enter(int sio_cip)
  1705. {
  1706. outb(0x55, sio_cip);
  1707. }
  1708. static inline void dme1737_sio_exit(int sio_cip)
  1709. {
  1710. outb(0xaa, sio_cip);
  1711. }
  1712. static inline int dme1737_sio_inb(int sio_cip, int reg)
  1713. {
  1714. outb(reg, sio_cip);
  1715. return inb(sio_cip + 1);
  1716. }
  1717. static inline void dme1737_sio_outb(int sio_cip, int reg, int val)
  1718. {
  1719. outb(reg, sio_cip);
  1720. outb(val, sio_cip + 1);
  1721. }
  1722. /* ---------------------------------------------------------------------
  1723. * Device initialization
  1724. * --------------------------------------------------------------------- */
  1725. static int dme1737_i2c_get_features(int, struct dme1737_data*);
  1726. static void dme1737_chmod_file(struct device *dev,
  1727. struct attribute *attr, mode_t mode)
  1728. {
  1729. if (sysfs_chmod_file(&dev->kobj, attr, mode)) {
  1730. dev_warn(dev, "Failed to change permissions of %s.\n",
  1731. attr->name);
  1732. }
  1733. }
  1734. static void dme1737_chmod_group(struct device *dev,
  1735. const struct attribute_group *group,
  1736. mode_t mode)
  1737. {
  1738. struct attribute **attr;
  1739. for (attr = group->attrs; *attr; attr++) {
  1740. dme1737_chmod_file(dev, *attr, mode);
  1741. }
  1742. }
  1743. static void dme1737_remove_files(struct device *dev)
  1744. {
  1745. struct dme1737_data *data = dev_get_drvdata(dev);
  1746. int ix;
  1747. for (ix = 0; ix < ARRAY_SIZE(dme1737_fan_group); ix++) {
  1748. if (data->has_features & HAS_FAN(ix)) {
  1749. sysfs_remove_group(&dev->kobj,
  1750. &dme1737_fan_group[ix]);
  1751. }
  1752. }
  1753. for (ix = 0; ix < ARRAY_SIZE(dme1737_pwm_group); ix++) {
  1754. if (data->has_features & HAS_PWM(ix)) {
  1755. sysfs_remove_group(&dev->kobj,
  1756. &dme1737_pwm_group[ix]);
  1757. if ((data->has_features & HAS_PWM_MIN) && ix < 3) {
  1758. sysfs_remove_file(&dev->kobj,
  1759. dme1737_auto_pwm_min_attr[ix]);
  1760. }
  1761. }
  1762. }
  1763. if (data->has_features & HAS_TEMP_OFFSET) {
  1764. sysfs_remove_group(&dev->kobj, &dme1737_temp_offset_group);
  1765. }
  1766. if (data->has_features & HAS_VID) {
  1767. sysfs_remove_group(&dev->kobj, &dme1737_vid_group);
  1768. }
  1769. if (data->has_features & HAS_ZONE3) {
  1770. sysfs_remove_group(&dev->kobj, &dme1737_zone3_group);
  1771. }
  1772. if (data->has_features & HAS_ZONE_HYST) {
  1773. sysfs_remove_group(&dev->kobj, &dme1737_zone_hyst_group);
  1774. }
  1775. sysfs_remove_group(&dev->kobj, &dme1737_group);
  1776. if (!data->client) {
  1777. sysfs_remove_file(&dev->kobj, &dev_attr_name.attr);
  1778. }
  1779. }
  1780. static int dme1737_create_files(struct device *dev)
  1781. {
  1782. struct dme1737_data *data = dev_get_drvdata(dev);
  1783. int err, ix;
  1784. /* Create a name attribute for ISA devices */
  1785. if (!data->client &&
  1786. (err = sysfs_create_file(&dev->kobj, &dev_attr_name.attr))) {
  1787. goto exit;
  1788. }
  1789. /* Create standard sysfs attributes */
  1790. if ((err = sysfs_create_group(&dev->kobj, &dme1737_group))) {
  1791. goto exit_remove;
  1792. }
  1793. /* Create chip-dependent sysfs attributes */
  1794. if ((data->has_features & HAS_TEMP_OFFSET) &&
  1795. (err = sysfs_create_group(&dev->kobj,
  1796. &dme1737_temp_offset_group))) {
  1797. goto exit_remove;
  1798. }
  1799. if ((data->has_features & HAS_VID) &&
  1800. (err = sysfs_create_group(&dev->kobj,
  1801. &dme1737_vid_group))) {
  1802. goto exit_remove;
  1803. }
  1804. if ((data->has_features & HAS_ZONE3) &&
  1805. (err = sysfs_create_group(&dev->kobj,
  1806. &dme1737_zone3_group))) {
  1807. goto exit_remove;
  1808. }
  1809. if ((data->has_features & HAS_ZONE_HYST) &&
  1810. (err = sysfs_create_group(&dev->kobj,
  1811. &dme1737_zone_hyst_group))) {
  1812. goto exit_remove;
  1813. }
  1814. /* Create fan sysfs attributes */
  1815. for (ix = 0; ix < ARRAY_SIZE(dme1737_fan_group); ix++) {
  1816. if (data->has_features & HAS_FAN(ix)) {
  1817. if ((err = sysfs_create_group(&dev->kobj,
  1818. &dme1737_fan_group[ix]))) {
  1819. goto exit_remove;
  1820. }
  1821. }
  1822. }
  1823. /* Create PWM sysfs attributes */
  1824. for (ix = 0; ix < ARRAY_SIZE(dme1737_pwm_group); ix++) {
  1825. if (data->has_features & HAS_PWM(ix)) {
  1826. if ((err = sysfs_create_group(&dev->kobj,
  1827. &dme1737_pwm_group[ix]))) {
  1828. goto exit_remove;
  1829. }
  1830. if ((data->has_features & HAS_PWM_MIN) && ix < 3 &&
  1831. (err = sysfs_create_file(&dev->kobj,
  1832. dme1737_auto_pwm_min_attr[ix]))) {
  1833. goto exit_remove;
  1834. }
  1835. }
  1836. }
  1837. /* Inform if the device is locked. Otherwise change the permissions of
  1838. * selected attributes from read-only to read-writeable. */
  1839. if (data->config & 0x02) {
  1840. dev_info(dev, "Device is locked. Some attributes "
  1841. "will be read-only.\n");
  1842. } else {
  1843. /* Change permissions of zone sysfs attributes */
  1844. dme1737_chmod_group(dev, &dme1737_zone_chmod_group,
  1845. S_IRUGO | S_IWUSR);
  1846. /* Change permissions of chip-dependent sysfs attributes */
  1847. if (data->has_features & HAS_TEMP_OFFSET) {
  1848. dme1737_chmod_group(dev, &dme1737_temp_offset_group,
  1849. S_IRUGO | S_IWUSR);
  1850. }
  1851. if (data->has_features & HAS_ZONE3) {
  1852. dme1737_chmod_group(dev, &dme1737_zone3_chmod_group,
  1853. S_IRUGO | S_IWUSR);
  1854. }
  1855. if (data->has_features & HAS_ZONE_HYST) {
  1856. dme1737_chmod_group(dev, &dme1737_zone_hyst_group,
  1857. S_IRUGO | S_IWUSR);
  1858. }
  1859. /* Change permissions of PWM sysfs attributes */
  1860. for (ix = 0; ix < ARRAY_SIZE(dme1737_pwm_chmod_group); ix++) {
  1861. if (data->has_features & HAS_PWM(ix)) {
  1862. dme1737_chmod_group(dev,
  1863. &dme1737_pwm_chmod_group[ix],
  1864. S_IRUGO | S_IWUSR);
  1865. if ((data->has_features & HAS_PWM_MIN) &&
  1866. ix < 3) {
  1867. dme1737_chmod_file(dev,
  1868. dme1737_auto_pwm_min_attr[ix],
  1869. S_IRUGO | S_IWUSR);
  1870. }
  1871. }
  1872. }
  1873. /* Change permissions of pwm[1-3] if in manual mode */
  1874. for (ix = 0; ix < 3; ix++) {
  1875. if ((data->has_features & HAS_PWM(ix)) &&
  1876. (PWM_EN_FROM_REG(data->pwm_config[ix]) == 1)) {
  1877. dme1737_chmod_file(dev,
  1878. dme1737_pwm_chmod_attr[ix],
  1879. S_IRUGO | S_IWUSR);
  1880. }
  1881. }
  1882. }
  1883. return 0;
  1884. exit_remove:
  1885. dme1737_remove_files(dev);
  1886. exit:
  1887. return err;
  1888. }
  1889. static int dme1737_init_device(struct device *dev)
  1890. {
  1891. struct dme1737_data *data = dev_get_drvdata(dev);
  1892. struct i2c_client *client = data->client;
  1893. int ix;
  1894. u8 reg;
  1895. /* Point to the right nominal voltages array */
  1896. data->in_nominal = IN_NOMINAL(data->type);
  1897. data->config = dme1737_read(data, DME1737_REG_CONFIG);
  1898. /* Inform if part is not monitoring/started */
  1899. if (!(data->config & 0x01)) {
  1900. if (!force_start) {
  1901. dev_err(dev, "Device is not monitoring. "
  1902. "Use the force_start load parameter to "
  1903. "override.\n");
  1904. return -EFAULT;
  1905. }
  1906. /* Force monitoring */
  1907. data->config |= 0x01;
  1908. dme1737_write(data, DME1737_REG_CONFIG, data->config);
  1909. }
  1910. /* Inform if part is not ready */
  1911. if (!(data->config & 0x04)) {
  1912. dev_err(dev, "Device is not ready.\n");
  1913. return -EFAULT;
  1914. }
  1915. /* Determine which optional fan and pwm features are enabled (only
  1916. * valid for I2C devices) */
  1917. if (client) { /* I2C chip */
  1918. data->config2 = dme1737_read(data, DME1737_REG_CONFIG2);
  1919. /* Check if optional fan3 input is enabled */
  1920. if (data->config2 & 0x04) {
  1921. data->has_features |= HAS_FAN(2);
  1922. }
  1923. /* Fan4 and pwm3 are only available if the client's I2C address
  1924. * is the default 0x2e. Otherwise the I/Os associated with
  1925. * these functions are used for addr enable/select. */
  1926. if (client->addr == 0x2e) {
  1927. data->has_features |= HAS_FAN(3) | HAS_PWM(2);
  1928. }
  1929. /* Determine which of the optional fan[5-6] and pwm[5-6]
  1930. * features are enabled. For this, we need to query the runtime
  1931. * registers through the Super-IO LPC interface. Try both
  1932. * config ports 0x2e and 0x4e. */
  1933. if (dme1737_i2c_get_features(0x2e, data) &&
  1934. dme1737_i2c_get_features(0x4e, data)) {
  1935. dev_warn(dev, "Failed to query Super-IO for optional "
  1936. "features.\n");
  1937. }
  1938. }
  1939. /* Fan[1-2] and pwm[1-2] are present in all chips */
  1940. data->has_features |= HAS_FAN(0) | HAS_FAN(1) | HAS_PWM(0) | HAS_PWM(1);
  1941. /* Chip-dependent features */
  1942. switch (data->type) {
  1943. case dme1737:
  1944. data->has_features |= HAS_TEMP_OFFSET | HAS_VID | HAS_ZONE3 |
  1945. HAS_ZONE_HYST | HAS_PWM_MIN;
  1946. break;
  1947. case sch311x:
  1948. data->has_features |= HAS_TEMP_OFFSET | HAS_ZONE3 |
  1949. HAS_ZONE_HYST | HAS_PWM_MIN | HAS_FAN(2) | HAS_PWM(2);
  1950. break;
  1951. case sch5027:
  1952. data->has_features |= HAS_ZONE3;
  1953. break;
  1954. case sch5127:
  1955. data->has_features |= HAS_FAN(2) | HAS_PWM(2);
  1956. break;
  1957. default:
  1958. break;
  1959. }
  1960. dev_info(dev, "Optional features: pwm3=%s, pwm5=%s, pwm6=%s, "
  1961. "fan3=%s, fan4=%s, fan5=%s, fan6=%s.\n",
  1962. (data->has_features & HAS_PWM(2)) ? "yes" : "no",
  1963. (data->has_features & HAS_PWM(4)) ? "yes" : "no",
  1964. (data->has_features & HAS_PWM(5)) ? "yes" : "no",
  1965. (data->has_features & HAS_FAN(2)) ? "yes" : "no",
  1966. (data->has_features & HAS_FAN(3)) ? "yes" : "no",
  1967. (data->has_features & HAS_FAN(4)) ? "yes" : "no",
  1968. (data->has_features & HAS_FAN(5)) ? "yes" : "no");
  1969. reg = dme1737_read(data, DME1737_REG_TACH_PWM);
  1970. /* Inform if fan-to-pwm mapping differs from the default */
  1971. if (client && reg != 0xa4) { /* I2C chip */
  1972. dev_warn(dev, "Non-standard fan to pwm mapping: "
  1973. "fan1->pwm%d, fan2->pwm%d, fan3->pwm%d, "
  1974. "fan4->pwm%d. Please report to the driver "
  1975. "maintainer.\n",
  1976. (reg & 0x03) + 1, ((reg >> 2) & 0x03) + 1,
  1977. ((reg >> 4) & 0x03) + 1, ((reg >> 6) & 0x03) + 1);
  1978. } else if (!client && reg != 0x24) { /* ISA chip */
  1979. dev_warn(dev, "Non-standard fan to pwm mapping: "
  1980. "fan1->pwm%d, fan2->pwm%d, fan3->pwm%d. "
  1981. "Please report to the driver maintainer.\n",
  1982. (reg & 0x03) + 1, ((reg >> 2) & 0x03) + 1,
  1983. ((reg >> 4) & 0x03) + 1);
  1984. }
  1985. /* Switch pwm[1-3] to manual mode if they are currently disabled and
  1986. * set the duty-cycles to 0% (which is identical to the PWMs being
  1987. * disabled). */
  1988. if (!(data->config & 0x02)) {
  1989. for (ix = 0; ix < 3; ix++) {
  1990. data->pwm_config[ix] = dme1737_read(data,
  1991. DME1737_REG_PWM_CONFIG(ix));
  1992. if ((data->has_features & HAS_PWM(ix)) &&
  1993. (PWM_EN_FROM_REG(data->pwm_config[ix]) == -1)) {
  1994. dev_info(dev, "Switching pwm%d to "
  1995. "manual mode.\n", ix + 1);
  1996. data->pwm_config[ix] = PWM_EN_TO_REG(1,
  1997. data->pwm_config[ix]);
  1998. dme1737_write(data, DME1737_REG_PWM(ix), 0);
  1999. dme1737_write(data,
  2000. DME1737_REG_PWM_CONFIG(ix),
  2001. data->pwm_config[ix]);
  2002. }
  2003. }
  2004. }
  2005. /* Initialize the default PWM auto channels zone (acz) assignments */
  2006. data->pwm_acz[0] = 1; /* pwm1 -> zone1 */
  2007. data->pwm_acz[1] = 2; /* pwm2 -> zone2 */
  2008. data->pwm_acz[2] = 4; /* pwm3 -> zone3 */
  2009. /* Set VRM */
  2010. if (data->has_features & HAS_VID) {
  2011. data->vrm = vid_which_vrm();
  2012. }
  2013. return 0;
  2014. }
  2015. /* ---------------------------------------------------------------------
  2016. * I2C device detection and registration
  2017. * --------------------------------------------------------------------- */
  2018. static struct i2c_driver dme1737_i2c_driver;
  2019. static int dme1737_i2c_get_features(int sio_cip, struct dme1737_data *data)
  2020. {
  2021. int err = 0, reg;
  2022. u16 addr;
  2023. dme1737_sio_enter(sio_cip);
  2024. /* Check device ID
  2025. * We currently know about two kinds of DME1737 and SCH5027. */
  2026. reg = force_id ? force_id : dme1737_sio_inb(sio_cip, 0x20);
  2027. if (!(reg == DME1737_ID_1 || reg == DME1737_ID_2 ||
  2028. reg == SCH5027_ID)) {
  2029. err = -ENODEV;
  2030. goto exit;
  2031. }
  2032. /* Select logical device A (runtime registers) */
  2033. dme1737_sio_outb(sio_cip, 0x07, 0x0a);
  2034. /* Get the base address of the runtime registers */
  2035. if (!(addr = (dme1737_sio_inb(sio_cip, 0x60) << 8) |
  2036. dme1737_sio_inb(sio_cip, 0x61))) {
  2037. err = -ENODEV;
  2038. goto exit;
  2039. }
  2040. /* Read the runtime registers to determine which optional features
  2041. * are enabled and available. Bits [3:2] of registers 0x43-0x46 are set
  2042. * to '10' if the respective feature is enabled. */
  2043. if ((inb(addr + 0x43) & 0x0c) == 0x08) { /* fan6 */
  2044. data->has_features |= HAS_FAN(5);
  2045. }
  2046. if ((inb(addr + 0x44) & 0x0c) == 0x08) { /* pwm6 */
  2047. data->has_features |= HAS_PWM(5);
  2048. }
  2049. if ((inb(addr + 0x45) & 0x0c) == 0x08) { /* fan5 */
  2050. data->has_features |= HAS_FAN(4);
  2051. }
  2052. if ((inb(addr + 0x46) & 0x0c) == 0x08) { /* pwm5 */
  2053. data->has_features |= HAS_PWM(4);
  2054. }
  2055. exit:
  2056. dme1737_sio_exit(sio_cip);
  2057. return err;
  2058. }
  2059. /* Return 0 if detection is successful, -ENODEV otherwise */
  2060. static int dme1737_i2c_detect(struct i2c_client *client,
  2061. struct i2c_board_info *info)
  2062. {
  2063. struct i2c_adapter *adapter = client->adapter;
  2064. struct device *dev = &adapter->dev;
  2065. u8 company, verstep = 0;
  2066. const char *name;
  2067. if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_BYTE_DATA)) {
  2068. return -ENODEV;
  2069. }
  2070. company = i2c_smbus_read_byte_data(client, DME1737_REG_COMPANY);
  2071. verstep = i2c_smbus_read_byte_data(client, DME1737_REG_VERSTEP);
  2072. if (company == DME1737_COMPANY_SMSC &&
  2073. verstep == SCH5027_VERSTEP) {
  2074. name = "sch5027";
  2075. } else if (company == DME1737_COMPANY_SMSC &&
  2076. (verstep & DME1737_VERSTEP_MASK) == DME1737_VERSTEP) {
  2077. name = "dme1737";
  2078. } else {
  2079. return -ENODEV;
  2080. }
  2081. dev_info(dev, "Found a %s chip at 0x%02x (rev 0x%02x).\n",
  2082. verstep == SCH5027_VERSTEP ? "SCH5027" : "DME1737",
  2083. client->addr, verstep);
  2084. strlcpy(info->type, name, I2C_NAME_SIZE);
  2085. return 0;
  2086. }
  2087. static int dme1737_i2c_probe(struct i2c_client *client,
  2088. const struct i2c_device_id *id)
  2089. {
  2090. struct dme1737_data *data;
  2091. struct device *dev = &client->dev;
  2092. int err;
  2093. data = kzalloc(sizeof(struct dme1737_data), GFP_KERNEL);
  2094. if (!data) {
  2095. err = -ENOMEM;
  2096. goto exit;
  2097. }
  2098. i2c_set_clientdata(client, data);
  2099. data->type = id->driver_data;
  2100. data->client = client;
  2101. data->name = client->name;
  2102. mutex_init(&data->update_lock);
  2103. /* Initialize the DME1737 chip */
  2104. if ((err = dme1737_init_device(dev))) {
  2105. dev_err(dev, "Failed to initialize device.\n");
  2106. goto exit_kfree;
  2107. }
  2108. /* Create sysfs files */
  2109. if ((err = dme1737_create_files(dev))) {
  2110. dev_err(dev, "Failed to create sysfs files.\n");
  2111. goto exit_kfree;
  2112. }
  2113. /* Register device */
  2114. data->hwmon_dev = hwmon_device_register(dev);
  2115. if (IS_ERR(data->hwmon_dev)) {
  2116. dev_err(dev, "Failed to register device.\n");
  2117. err = PTR_ERR(data->hwmon_dev);
  2118. goto exit_remove;
  2119. }
  2120. return 0;
  2121. exit_remove:
  2122. dme1737_remove_files(dev);
  2123. exit_kfree:
  2124. kfree(data);
  2125. exit:
  2126. return err;
  2127. }
  2128. static int dme1737_i2c_remove(struct i2c_client *client)
  2129. {
  2130. struct dme1737_data *data = i2c_get_clientdata(client);
  2131. hwmon_device_unregister(data->hwmon_dev);
  2132. dme1737_remove_files(&client->dev);
  2133. kfree(data);
  2134. return 0;
  2135. }
  2136. static const struct i2c_device_id dme1737_id[] = {
  2137. { "dme1737", dme1737 },
  2138. { "sch5027", sch5027 },
  2139. { }
  2140. };
  2141. MODULE_DEVICE_TABLE(i2c, dme1737_id);
  2142. static struct i2c_driver dme1737_i2c_driver = {
  2143. .class = I2C_CLASS_HWMON,
  2144. .driver = {
  2145. .name = "dme1737",
  2146. },
  2147. .probe = dme1737_i2c_probe,
  2148. .remove = dme1737_i2c_remove,
  2149. .id_table = dme1737_id,
  2150. .detect = dme1737_i2c_detect,
  2151. .address_list = normal_i2c,
  2152. };
  2153. /* ---------------------------------------------------------------------
  2154. * ISA device detection and registration
  2155. * --------------------------------------------------------------------- */
  2156. static int __init dme1737_isa_detect(int sio_cip, unsigned short *addr)
  2157. {
  2158. int err = 0, reg;
  2159. unsigned short base_addr;
  2160. dme1737_sio_enter(sio_cip);
  2161. /* Check device ID
  2162. * We currently know about SCH3112, SCH3114, SCH3116, and SCH5127 */
  2163. reg = force_id ? force_id : dme1737_sio_inb(sio_cip, 0x20);
  2164. if (!(reg == SCH3112_ID || reg == SCH3114_ID || reg == SCH3116_ID ||
  2165. reg == SCH5127_ID)) {
  2166. err = -ENODEV;
  2167. goto exit;
  2168. }
  2169. /* Select logical device A (runtime registers) */
  2170. dme1737_sio_outb(sio_cip, 0x07, 0x0a);
  2171. /* Get the base address of the runtime registers */
  2172. if (!(base_addr = (dme1737_sio_inb(sio_cip, 0x60) << 8) |
  2173. dme1737_sio_inb(sio_cip, 0x61))) {
  2174. pr_err("Base address not set\n");
  2175. err = -ENODEV;
  2176. goto exit;
  2177. }
  2178. /* Access to the hwmon registers is through an index/data register
  2179. * pair located at offset 0x70/0x71. */
  2180. *addr = base_addr + 0x70;
  2181. exit:
  2182. dme1737_sio_exit(sio_cip);
  2183. return err;
  2184. }
  2185. static int __init dme1737_isa_device_add(unsigned short addr)
  2186. {
  2187. struct resource res = {
  2188. .start = addr,
  2189. .end = addr + DME1737_EXTENT - 1,
  2190. .name = "dme1737",
  2191. .flags = IORESOURCE_IO,
  2192. };
  2193. int err;
  2194. err = acpi_check_resource_conflict(&res);
  2195. if (err)
  2196. goto exit;
  2197. if (!(pdev = platform_device_alloc("dme1737", addr))) {
  2198. pr_err("Failed to allocate device\n");
  2199. err = -ENOMEM;
  2200. goto exit;
  2201. }
  2202. if ((err = platform_device_add_resources(pdev, &res, 1))) {
  2203. pr_err("Failed to add device resource (err = %d)\n", err);
  2204. goto exit_device_put;
  2205. }
  2206. if ((err = platform_device_add(pdev))) {
  2207. pr_err("Failed to add device (err = %d)\n", err);
  2208. goto exit_device_put;
  2209. }
  2210. return 0;
  2211. exit_device_put:
  2212. platform_device_put(pdev);
  2213. pdev = NULL;
  2214. exit:
  2215. return err;
  2216. }
  2217. static int __devinit dme1737_isa_probe(struct platform_device *pdev)
  2218. {
  2219. u8 company, device;
  2220. struct resource *res;
  2221. struct dme1737_data *data;
  2222. struct device *dev = &pdev->dev;
  2223. int err;
  2224. res = platform_get_resource(pdev, IORESOURCE_IO, 0);
  2225. if (!request_region(res->start, DME1737_EXTENT, "dme1737")) {
  2226. dev_err(dev, "Failed to request region 0x%04x-0x%04x.\n",
  2227. (unsigned short)res->start,
  2228. (unsigned short)res->start + DME1737_EXTENT - 1);
  2229. err = -EBUSY;
  2230. goto exit;
  2231. }
  2232. if (!(data = kzalloc(sizeof(struct dme1737_data), GFP_KERNEL))) {
  2233. err = -ENOMEM;
  2234. goto exit_release_region;
  2235. }
  2236. data->addr = res->start;
  2237. platform_set_drvdata(pdev, data);
  2238. /* Skip chip detection if module is loaded with force_id parameter */
  2239. switch (force_id) {
  2240. case SCH3112_ID:
  2241. case SCH3114_ID:
  2242. case SCH3116_ID:
  2243. data->type = sch311x;
  2244. break;
  2245. case SCH5127_ID:
  2246. data->type = sch5127;
  2247. break;
  2248. default:
  2249. company = dme1737_read(data, DME1737_REG_COMPANY);
  2250. device = dme1737_read(data, DME1737_REG_DEVICE);
  2251. if ((company == DME1737_COMPANY_SMSC) &&
  2252. (device == SCH311X_DEVICE)) {
  2253. data->type = sch311x;
  2254. } else if ((company == DME1737_COMPANY_SMSC) &&
  2255. (device == SCH5127_DEVICE)) {
  2256. data->type = sch5127;
  2257. } else {
  2258. err = -ENODEV;
  2259. goto exit_kfree;
  2260. }
  2261. }
  2262. if (data->type == sch5127) {
  2263. data->name = "sch5127";
  2264. } else {
  2265. data->name = "sch311x";
  2266. }
  2267. /* Initialize the mutex */
  2268. mutex_init(&data->update_lock);
  2269. dev_info(dev, "Found a %s chip at 0x%04x\n",
  2270. data->type == sch5127 ? "SCH5127" : "SCH311x", data->addr);
  2271. /* Initialize the chip */
  2272. if ((err = dme1737_init_device(dev))) {
  2273. dev_err(dev, "Failed to initialize device.\n");
  2274. goto exit_kfree;
  2275. }
  2276. /* Create sysfs files */
  2277. if ((err = dme1737_create_files(dev))) {
  2278. dev_err(dev, "Failed to create sysfs files.\n");
  2279. goto exit_kfree;
  2280. }
  2281. /* Register device */
  2282. data->hwmon_dev = hwmon_device_register(dev);
  2283. if (IS_ERR(data->hwmon_dev)) {
  2284. dev_err(dev, "Failed to register device.\n");
  2285. err = PTR_ERR(data->hwmon_dev);
  2286. goto exit_remove_files;
  2287. }
  2288. return 0;
  2289. exit_remove_files:
  2290. dme1737_remove_files(dev);
  2291. exit_kfree:
  2292. platform_set_drvdata(pdev, NULL);
  2293. kfree(data);
  2294. exit_release_region:
  2295. release_region(res->start, DME1737_EXTENT);
  2296. exit:
  2297. return err;
  2298. }
  2299. static int __devexit dme1737_isa_remove(struct platform_device *pdev)
  2300. {
  2301. struct dme1737_data *data = platform_get_drvdata(pdev);
  2302. hwmon_device_unregister(data->hwmon_dev);
  2303. dme1737_remove_files(&pdev->dev);
  2304. release_region(data->addr, DME1737_EXTENT);
  2305. platform_set_drvdata(pdev, NULL);
  2306. kfree(data);
  2307. return 0;
  2308. }
  2309. static struct platform_driver dme1737_isa_driver = {
  2310. .driver = {
  2311. .owner = THIS_MODULE,
  2312. .name = "dme1737",
  2313. },
  2314. .probe = dme1737_isa_probe,
  2315. .remove = __devexit_p(dme1737_isa_remove),
  2316. };
  2317. /* ---------------------------------------------------------------------
  2318. * Module initialization and cleanup
  2319. * --------------------------------------------------------------------- */
  2320. static int __init dme1737_init(void)
  2321. {
  2322. int err;
  2323. unsigned short addr;
  2324. if ((err = i2c_add_driver(&dme1737_i2c_driver))) {
  2325. goto exit;
  2326. }
  2327. if (dme1737_isa_detect(0x2e, &addr) &&
  2328. dme1737_isa_detect(0x4e, &addr) &&
  2329. (!probe_all_addr ||
  2330. (dme1737_isa_detect(0x162e, &addr) &&
  2331. dme1737_isa_detect(0x164e, &addr)))) {
  2332. /* Return 0 if we didn't find an ISA device */
  2333. return 0;
  2334. }
  2335. if ((err = platform_driver_register(&dme1737_isa_driver))) {
  2336. goto exit_del_i2c_driver;
  2337. }
  2338. /* Sets global pdev as a side effect */
  2339. if ((err = dme1737_isa_device_add(addr))) {
  2340. goto exit_del_isa_driver;
  2341. }
  2342. return 0;
  2343. exit_del_isa_driver:
  2344. platform_driver_unregister(&dme1737_isa_driver);
  2345. exit_del_i2c_driver:
  2346. i2c_del_driver(&dme1737_i2c_driver);
  2347. exit:
  2348. return err;
  2349. }
  2350. static void __exit dme1737_exit(void)
  2351. {
  2352. if (pdev) {
  2353. platform_device_unregister(pdev);
  2354. platform_driver_unregister(&dme1737_isa_driver);
  2355. }
  2356. i2c_del_driver(&dme1737_i2c_driver);
  2357. }
  2358. MODULE_AUTHOR("Juerg Haefliger <juergh@gmail.com>");
  2359. MODULE_DESCRIPTION("DME1737 sensors");
  2360. MODULE_LICENSE("GPL");
  2361. module_init(dme1737_init);
  2362. module_exit(dme1737_exit);