rv770.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/firmware.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "radeon.h"
  33. #include "radeon_asic.h"
  34. #include "radeon_drm.h"
  35. #include "rv770d.h"
  36. #include "atom.h"
  37. #include "avivod.h"
  38. #define R700_PFP_UCODE_SIZE 848
  39. #define R700_PM4_UCODE_SIZE 1360
  40. static void rv770_gpu_init(struct radeon_device *rdev);
  41. void rv770_fini(struct radeon_device *rdev);
  42. static void rv770_pcie_gen2_enable(struct radeon_device *rdev);
  43. u32 rv770_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  44. {
  45. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  46. u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
  47. /* Lock the graphics update lock */
  48. tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
  49. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  50. /* update the scanout addresses */
  51. if (radeon_crtc->crtc_id) {
  52. WREG32(D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  53. WREG32(D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  54. } else {
  55. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  56. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  57. }
  58. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  59. (u32)crtc_base);
  60. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  61. (u32)crtc_base);
  62. /* Wait for update_pending to go high. */
  63. while (!(RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING));
  64. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  65. /* Unlock the lock, so double-buffering can take place inside vblank */
  66. tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
  67. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  68. /* Return current update_pending status: */
  69. return RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING;
  70. }
  71. /* get temperature in millidegrees */
  72. u32 rv770_get_temp(struct radeon_device *rdev)
  73. {
  74. u32 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  75. ASIC_T_SHIFT;
  76. u32 actual_temp = 0;
  77. if ((temp >> 9) & 1)
  78. actual_temp = 0;
  79. else
  80. actual_temp = (temp >> 1) & 0xff;
  81. return actual_temp * 1000;
  82. }
  83. void rv770_pm_misc(struct radeon_device *rdev)
  84. {
  85. int req_ps_idx = rdev->pm.requested_power_state_index;
  86. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  87. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  88. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  89. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  90. if (voltage->voltage != rdev->pm.current_vddc) {
  91. radeon_atom_set_voltage(rdev, voltage->voltage);
  92. rdev->pm.current_vddc = voltage->voltage;
  93. DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
  94. }
  95. }
  96. }
  97. /*
  98. * GART
  99. */
  100. int rv770_pcie_gart_enable(struct radeon_device *rdev)
  101. {
  102. u32 tmp;
  103. int r, i;
  104. if (rdev->gart.table.vram.robj == NULL) {
  105. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  106. return -EINVAL;
  107. }
  108. r = radeon_gart_table_vram_pin(rdev);
  109. if (r)
  110. return r;
  111. radeon_gart_restore(rdev);
  112. /* Setup L2 cache */
  113. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  114. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  115. EFFECTIVE_L2_QUEUE_SIZE(7));
  116. WREG32(VM_L2_CNTL2, 0);
  117. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  118. /* Setup TLB control */
  119. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  120. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  121. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  122. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  123. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  124. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  125. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  126. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  127. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  128. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  129. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  130. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  131. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  132. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  133. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  134. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  135. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  136. (u32)(rdev->dummy_page.addr >> 12));
  137. for (i = 1; i < 7; i++)
  138. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  139. r600_pcie_gart_tlb_flush(rdev);
  140. rdev->gart.ready = true;
  141. return 0;
  142. }
  143. void rv770_pcie_gart_disable(struct radeon_device *rdev)
  144. {
  145. u32 tmp;
  146. int i, r;
  147. /* Disable all tables */
  148. for (i = 0; i < 7; i++)
  149. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  150. /* Setup L2 cache */
  151. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  152. EFFECTIVE_L2_QUEUE_SIZE(7));
  153. WREG32(VM_L2_CNTL2, 0);
  154. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  155. /* Setup TLB control */
  156. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  157. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  158. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  159. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  160. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  161. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  162. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  163. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  164. if (rdev->gart.table.vram.robj) {
  165. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  166. if (likely(r == 0)) {
  167. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  168. radeon_bo_unpin(rdev->gart.table.vram.robj);
  169. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  170. }
  171. }
  172. }
  173. void rv770_pcie_gart_fini(struct radeon_device *rdev)
  174. {
  175. radeon_gart_fini(rdev);
  176. rv770_pcie_gart_disable(rdev);
  177. radeon_gart_table_vram_free(rdev);
  178. }
  179. void rv770_agp_enable(struct radeon_device *rdev)
  180. {
  181. u32 tmp;
  182. int i;
  183. /* Setup L2 cache */
  184. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  185. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  186. EFFECTIVE_L2_QUEUE_SIZE(7));
  187. WREG32(VM_L2_CNTL2, 0);
  188. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  189. /* Setup TLB control */
  190. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  191. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  192. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  193. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  194. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  195. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  196. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  197. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  198. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  199. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  200. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  201. for (i = 0; i < 7; i++)
  202. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  203. }
  204. static void rv770_mc_program(struct radeon_device *rdev)
  205. {
  206. struct rv515_mc_save save;
  207. u32 tmp;
  208. int i, j;
  209. /* Initialize HDP */
  210. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  211. WREG32((0x2c14 + j), 0x00000000);
  212. WREG32((0x2c18 + j), 0x00000000);
  213. WREG32((0x2c1c + j), 0x00000000);
  214. WREG32((0x2c20 + j), 0x00000000);
  215. WREG32((0x2c24 + j), 0x00000000);
  216. }
  217. /* r7xx hw bug. Read from HDP_DEBUG1 rather
  218. * than writing to HDP_REG_COHERENCY_FLUSH_CNTL
  219. */
  220. tmp = RREG32(HDP_DEBUG1);
  221. rv515_mc_stop(rdev, &save);
  222. if (r600_mc_wait_for_idle(rdev)) {
  223. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  224. }
  225. /* Lockout access through VGA aperture*/
  226. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  227. /* Update configuration */
  228. if (rdev->flags & RADEON_IS_AGP) {
  229. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  230. /* VRAM before AGP */
  231. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  232. rdev->mc.vram_start >> 12);
  233. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  234. rdev->mc.gtt_end >> 12);
  235. } else {
  236. /* VRAM after AGP */
  237. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  238. rdev->mc.gtt_start >> 12);
  239. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  240. rdev->mc.vram_end >> 12);
  241. }
  242. } else {
  243. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  244. rdev->mc.vram_start >> 12);
  245. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  246. rdev->mc.vram_end >> 12);
  247. }
  248. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  249. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  250. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  251. WREG32(MC_VM_FB_LOCATION, tmp);
  252. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  253. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  254. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  255. if (rdev->flags & RADEON_IS_AGP) {
  256. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  257. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  258. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  259. } else {
  260. WREG32(MC_VM_AGP_BASE, 0);
  261. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  262. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  263. }
  264. if (r600_mc_wait_for_idle(rdev)) {
  265. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  266. }
  267. rv515_mc_resume(rdev, &save);
  268. /* we need to own VRAM, so turn off the VGA renderer here
  269. * to stop it overwriting our objects */
  270. rv515_vga_render_disable(rdev);
  271. }
  272. /*
  273. * CP.
  274. */
  275. void r700_cp_stop(struct radeon_device *rdev)
  276. {
  277. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  278. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  279. WREG32(SCRATCH_UMSK, 0);
  280. }
  281. static int rv770_cp_load_microcode(struct radeon_device *rdev)
  282. {
  283. const __be32 *fw_data;
  284. int i;
  285. if (!rdev->me_fw || !rdev->pfp_fw)
  286. return -EINVAL;
  287. r700_cp_stop(rdev);
  288. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
  289. /* Reset cp */
  290. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  291. RREG32(GRBM_SOFT_RESET);
  292. mdelay(15);
  293. WREG32(GRBM_SOFT_RESET, 0);
  294. fw_data = (const __be32 *)rdev->pfp_fw->data;
  295. WREG32(CP_PFP_UCODE_ADDR, 0);
  296. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  297. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  298. WREG32(CP_PFP_UCODE_ADDR, 0);
  299. fw_data = (const __be32 *)rdev->me_fw->data;
  300. WREG32(CP_ME_RAM_WADDR, 0);
  301. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  302. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  303. WREG32(CP_PFP_UCODE_ADDR, 0);
  304. WREG32(CP_ME_RAM_WADDR, 0);
  305. WREG32(CP_ME_RAM_RADDR, 0);
  306. return 0;
  307. }
  308. void r700_cp_fini(struct radeon_device *rdev)
  309. {
  310. r700_cp_stop(rdev);
  311. radeon_ring_fini(rdev);
  312. }
  313. /*
  314. * Core functions
  315. */
  316. static u32 r700_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  317. u32 num_tile_pipes,
  318. u32 num_backends,
  319. u32 backend_disable_mask)
  320. {
  321. u32 backend_map = 0;
  322. u32 enabled_backends_mask;
  323. u32 enabled_backends_count;
  324. u32 cur_pipe;
  325. u32 swizzle_pipe[R7XX_MAX_PIPES];
  326. u32 cur_backend;
  327. u32 i;
  328. bool force_no_swizzle;
  329. if (num_tile_pipes > R7XX_MAX_PIPES)
  330. num_tile_pipes = R7XX_MAX_PIPES;
  331. if (num_tile_pipes < 1)
  332. num_tile_pipes = 1;
  333. if (num_backends > R7XX_MAX_BACKENDS)
  334. num_backends = R7XX_MAX_BACKENDS;
  335. if (num_backends < 1)
  336. num_backends = 1;
  337. enabled_backends_mask = 0;
  338. enabled_backends_count = 0;
  339. for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
  340. if (((backend_disable_mask >> i) & 1) == 0) {
  341. enabled_backends_mask |= (1 << i);
  342. ++enabled_backends_count;
  343. }
  344. if (enabled_backends_count == num_backends)
  345. break;
  346. }
  347. if (enabled_backends_count == 0) {
  348. enabled_backends_mask = 1;
  349. enabled_backends_count = 1;
  350. }
  351. if (enabled_backends_count != num_backends)
  352. num_backends = enabled_backends_count;
  353. switch (rdev->family) {
  354. case CHIP_RV770:
  355. case CHIP_RV730:
  356. force_no_swizzle = false;
  357. break;
  358. case CHIP_RV710:
  359. case CHIP_RV740:
  360. default:
  361. force_no_swizzle = true;
  362. break;
  363. }
  364. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
  365. switch (num_tile_pipes) {
  366. case 1:
  367. swizzle_pipe[0] = 0;
  368. break;
  369. case 2:
  370. swizzle_pipe[0] = 0;
  371. swizzle_pipe[1] = 1;
  372. break;
  373. case 3:
  374. if (force_no_swizzle) {
  375. swizzle_pipe[0] = 0;
  376. swizzle_pipe[1] = 1;
  377. swizzle_pipe[2] = 2;
  378. } else {
  379. swizzle_pipe[0] = 0;
  380. swizzle_pipe[1] = 2;
  381. swizzle_pipe[2] = 1;
  382. }
  383. break;
  384. case 4:
  385. if (force_no_swizzle) {
  386. swizzle_pipe[0] = 0;
  387. swizzle_pipe[1] = 1;
  388. swizzle_pipe[2] = 2;
  389. swizzle_pipe[3] = 3;
  390. } else {
  391. swizzle_pipe[0] = 0;
  392. swizzle_pipe[1] = 2;
  393. swizzle_pipe[2] = 3;
  394. swizzle_pipe[3] = 1;
  395. }
  396. break;
  397. case 5:
  398. if (force_no_swizzle) {
  399. swizzle_pipe[0] = 0;
  400. swizzle_pipe[1] = 1;
  401. swizzle_pipe[2] = 2;
  402. swizzle_pipe[3] = 3;
  403. swizzle_pipe[4] = 4;
  404. } else {
  405. swizzle_pipe[0] = 0;
  406. swizzle_pipe[1] = 2;
  407. swizzle_pipe[2] = 4;
  408. swizzle_pipe[3] = 1;
  409. swizzle_pipe[4] = 3;
  410. }
  411. break;
  412. case 6:
  413. if (force_no_swizzle) {
  414. swizzle_pipe[0] = 0;
  415. swizzle_pipe[1] = 1;
  416. swizzle_pipe[2] = 2;
  417. swizzle_pipe[3] = 3;
  418. swizzle_pipe[4] = 4;
  419. swizzle_pipe[5] = 5;
  420. } else {
  421. swizzle_pipe[0] = 0;
  422. swizzle_pipe[1] = 2;
  423. swizzle_pipe[2] = 4;
  424. swizzle_pipe[3] = 5;
  425. swizzle_pipe[4] = 3;
  426. swizzle_pipe[5] = 1;
  427. }
  428. break;
  429. case 7:
  430. if (force_no_swizzle) {
  431. swizzle_pipe[0] = 0;
  432. swizzle_pipe[1] = 1;
  433. swizzle_pipe[2] = 2;
  434. swizzle_pipe[3] = 3;
  435. swizzle_pipe[4] = 4;
  436. swizzle_pipe[5] = 5;
  437. swizzle_pipe[6] = 6;
  438. } else {
  439. swizzle_pipe[0] = 0;
  440. swizzle_pipe[1] = 2;
  441. swizzle_pipe[2] = 4;
  442. swizzle_pipe[3] = 6;
  443. swizzle_pipe[4] = 3;
  444. swizzle_pipe[5] = 1;
  445. swizzle_pipe[6] = 5;
  446. }
  447. break;
  448. case 8:
  449. if (force_no_swizzle) {
  450. swizzle_pipe[0] = 0;
  451. swizzle_pipe[1] = 1;
  452. swizzle_pipe[2] = 2;
  453. swizzle_pipe[3] = 3;
  454. swizzle_pipe[4] = 4;
  455. swizzle_pipe[5] = 5;
  456. swizzle_pipe[6] = 6;
  457. swizzle_pipe[7] = 7;
  458. } else {
  459. swizzle_pipe[0] = 0;
  460. swizzle_pipe[1] = 2;
  461. swizzle_pipe[2] = 4;
  462. swizzle_pipe[3] = 6;
  463. swizzle_pipe[4] = 3;
  464. swizzle_pipe[5] = 1;
  465. swizzle_pipe[6] = 7;
  466. swizzle_pipe[7] = 5;
  467. }
  468. break;
  469. }
  470. cur_backend = 0;
  471. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  472. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  473. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  474. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  475. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  476. }
  477. return backend_map;
  478. }
  479. static void rv770_program_channel_remap(struct radeon_device *rdev)
  480. {
  481. u32 tcp_chan_steer, mc_shared_chremap, tmp;
  482. bool force_no_swizzle;
  483. switch (rdev->family) {
  484. case CHIP_RV770:
  485. case CHIP_RV730:
  486. force_no_swizzle = false;
  487. break;
  488. case CHIP_RV710:
  489. case CHIP_RV740:
  490. default:
  491. force_no_swizzle = true;
  492. break;
  493. }
  494. tmp = RREG32(MC_SHARED_CHMAP);
  495. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  496. case 0:
  497. case 1:
  498. default:
  499. /* default mapping */
  500. mc_shared_chremap = 0x00fac688;
  501. break;
  502. case 2:
  503. case 3:
  504. if (force_no_swizzle)
  505. mc_shared_chremap = 0x00fac688;
  506. else
  507. mc_shared_chremap = 0x00bbc298;
  508. break;
  509. }
  510. if (rdev->family == CHIP_RV740)
  511. tcp_chan_steer = 0x00ef2a60;
  512. else
  513. tcp_chan_steer = 0x00fac688;
  514. WREG32(TCP_CHAN_STEER, tcp_chan_steer);
  515. WREG32(MC_SHARED_CHREMAP, mc_shared_chremap);
  516. }
  517. static void rv770_gpu_init(struct radeon_device *rdev)
  518. {
  519. int i, j, num_qd_pipes;
  520. u32 ta_aux_cntl;
  521. u32 sx_debug_1;
  522. u32 smx_dc_ctl0;
  523. u32 db_debug3;
  524. u32 num_gs_verts_per_thread;
  525. u32 vgt_gs_per_es;
  526. u32 gs_prim_buffer_depth = 0;
  527. u32 sq_ms_fifo_sizes;
  528. u32 sq_config;
  529. u32 sq_thread_resource_mgmt;
  530. u32 hdp_host_path_cntl;
  531. u32 sq_dyn_gpr_size_simd_ab_0;
  532. u32 backend_map;
  533. u32 gb_tiling_config = 0;
  534. u32 cc_rb_backend_disable = 0;
  535. u32 cc_gc_shader_pipe_config = 0;
  536. u32 mc_arb_ramcfg;
  537. u32 db_debug4;
  538. /* setup chip specs */
  539. switch (rdev->family) {
  540. case CHIP_RV770:
  541. rdev->config.rv770.max_pipes = 4;
  542. rdev->config.rv770.max_tile_pipes = 8;
  543. rdev->config.rv770.max_simds = 10;
  544. rdev->config.rv770.max_backends = 4;
  545. rdev->config.rv770.max_gprs = 256;
  546. rdev->config.rv770.max_threads = 248;
  547. rdev->config.rv770.max_stack_entries = 512;
  548. rdev->config.rv770.max_hw_contexts = 8;
  549. rdev->config.rv770.max_gs_threads = 16 * 2;
  550. rdev->config.rv770.sx_max_export_size = 128;
  551. rdev->config.rv770.sx_max_export_pos_size = 16;
  552. rdev->config.rv770.sx_max_export_smx_size = 112;
  553. rdev->config.rv770.sq_num_cf_insts = 2;
  554. rdev->config.rv770.sx_num_of_sets = 7;
  555. rdev->config.rv770.sc_prim_fifo_size = 0xF9;
  556. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  557. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  558. break;
  559. case CHIP_RV730:
  560. rdev->config.rv770.max_pipes = 2;
  561. rdev->config.rv770.max_tile_pipes = 4;
  562. rdev->config.rv770.max_simds = 8;
  563. rdev->config.rv770.max_backends = 2;
  564. rdev->config.rv770.max_gprs = 128;
  565. rdev->config.rv770.max_threads = 248;
  566. rdev->config.rv770.max_stack_entries = 256;
  567. rdev->config.rv770.max_hw_contexts = 8;
  568. rdev->config.rv770.max_gs_threads = 16 * 2;
  569. rdev->config.rv770.sx_max_export_size = 256;
  570. rdev->config.rv770.sx_max_export_pos_size = 32;
  571. rdev->config.rv770.sx_max_export_smx_size = 224;
  572. rdev->config.rv770.sq_num_cf_insts = 2;
  573. rdev->config.rv770.sx_num_of_sets = 7;
  574. rdev->config.rv770.sc_prim_fifo_size = 0xf9;
  575. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  576. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  577. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  578. rdev->config.rv770.sx_max_export_pos_size -= 16;
  579. rdev->config.rv770.sx_max_export_smx_size += 16;
  580. }
  581. break;
  582. case CHIP_RV710:
  583. rdev->config.rv770.max_pipes = 2;
  584. rdev->config.rv770.max_tile_pipes = 2;
  585. rdev->config.rv770.max_simds = 2;
  586. rdev->config.rv770.max_backends = 1;
  587. rdev->config.rv770.max_gprs = 256;
  588. rdev->config.rv770.max_threads = 192;
  589. rdev->config.rv770.max_stack_entries = 256;
  590. rdev->config.rv770.max_hw_contexts = 4;
  591. rdev->config.rv770.max_gs_threads = 8 * 2;
  592. rdev->config.rv770.sx_max_export_size = 128;
  593. rdev->config.rv770.sx_max_export_pos_size = 16;
  594. rdev->config.rv770.sx_max_export_smx_size = 112;
  595. rdev->config.rv770.sq_num_cf_insts = 1;
  596. rdev->config.rv770.sx_num_of_sets = 7;
  597. rdev->config.rv770.sc_prim_fifo_size = 0x40;
  598. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  599. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  600. break;
  601. case CHIP_RV740:
  602. rdev->config.rv770.max_pipes = 4;
  603. rdev->config.rv770.max_tile_pipes = 4;
  604. rdev->config.rv770.max_simds = 8;
  605. rdev->config.rv770.max_backends = 4;
  606. rdev->config.rv770.max_gprs = 256;
  607. rdev->config.rv770.max_threads = 248;
  608. rdev->config.rv770.max_stack_entries = 512;
  609. rdev->config.rv770.max_hw_contexts = 8;
  610. rdev->config.rv770.max_gs_threads = 16 * 2;
  611. rdev->config.rv770.sx_max_export_size = 256;
  612. rdev->config.rv770.sx_max_export_pos_size = 32;
  613. rdev->config.rv770.sx_max_export_smx_size = 224;
  614. rdev->config.rv770.sq_num_cf_insts = 2;
  615. rdev->config.rv770.sx_num_of_sets = 7;
  616. rdev->config.rv770.sc_prim_fifo_size = 0x100;
  617. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  618. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  619. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  620. rdev->config.rv770.sx_max_export_pos_size -= 16;
  621. rdev->config.rv770.sx_max_export_smx_size += 16;
  622. }
  623. break;
  624. default:
  625. break;
  626. }
  627. /* Initialize HDP */
  628. j = 0;
  629. for (i = 0; i < 32; i++) {
  630. WREG32((0x2c14 + j), 0x00000000);
  631. WREG32((0x2c18 + j), 0x00000000);
  632. WREG32((0x2c1c + j), 0x00000000);
  633. WREG32((0x2c20 + j), 0x00000000);
  634. WREG32((0x2c24 + j), 0x00000000);
  635. j += 0x18;
  636. }
  637. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  638. /* setup tiling, simd, pipe config */
  639. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  640. switch (rdev->config.rv770.max_tile_pipes) {
  641. case 1:
  642. default:
  643. gb_tiling_config |= PIPE_TILING(0);
  644. break;
  645. case 2:
  646. gb_tiling_config |= PIPE_TILING(1);
  647. break;
  648. case 4:
  649. gb_tiling_config |= PIPE_TILING(2);
  650. break;
  651. case 8:
  652. gb_tiling_config |= PIPE_TILING(3);
  653. break;
  654. }
  655. rdev->config.rv770.tiling_npipes = rdev->config.rv770.max_tile_pipes;
  656. if (rdev->family == CHIP_RV770)
  657. gb_tiling_config |= BANK_TILING(1);
  658. else
  659. gb_tiling_config |= BANK_TILING((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  660. rdev->config.rv770.tiling_nbanks = 4 << ((gb_tiling_config >> 4) & 0x3);
  661. gb_tiling_config |= GROUP_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  662. if ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT)
  663. rdev->config.rv770.tiling_group_size = 512;
  664. else
  665. rdev->config.rv770.tiling_group_size = 256;
  666. if (((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT) > 3) {
  667. gb_tiling_config |= ROW_TILING(3);
  668. gb_tiling_config |= SAMPLE_SPLIT(3);
  669. } else {
  670. gb_tiling_config |=
  671. ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  672. gb_tiling_config |=
  673. SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  674. }
  675. gb_tiling_config |= BANK_SWAPS(1);
  676. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  677. cc_rb_backend_disable |=
  678. BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << rdev->config.rv770.max_backends) & R7XX_MAX_BACKENDS_MASK);
  679. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  680. cc_gc_shader_pipe_config |=
  681. INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << rdev->config.rv770.max_pipes) & R7XX_MAX_PIPES_MASK);
  682. cc_gc_shader_pipe_config |=
  683. INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << rdev->config.rv770.max_simds) & R7XX_MAX_SIMDS_MASK);
  684. if (rdev->family == CHIP_RV740)
  685. backend_map = 0x28;
  686. else
  687. backend_map = r700_get_tile_pipe_to_backend_map(rdev,
  688. rdev->config.rv770.max_tile_pipes,
  689. (R7XX_MAX_BACKENDS -
  690. r600_count_pipe_bits((cc_rb_backend_disable &
  691. R7XX_MAX_BACKENDS_MASK) >> 16)),
  692. (cc_rb_backend_disable >> 16));
  693. rdev->config.rv770.tile_config = gb_tiling_config;
  694. gb_tiling_config |= BACKEND_MAP(backend_map);
  695. WREG32(GB_TILING_CONFIG, gb_tiling_config);
  696. WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  697. WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  698. rv770_program_channel_remap(rdev);
  699. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  700. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  701. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  702. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  703. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  704. WREG32(CGTS_TCC_DISABLE, 0);
  705. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  706. WREG32(CGTS_USER_TCC_DISABLE, 0);
  707. num_qd_pipes =
  708. R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  709. WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
  710. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  711. /* set HW defaults for 3D engine */
  712. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  713. ROQ_IB2_START(0x2b)));
  714. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  715. ta_aux_cntl = RREG32(TA_CNTL_AUX);
  716. WREG32(TA_CNTL_AUX, ta_aux_cntl | DISABLE_CUBE_ANISO);
  717. sx_debug_1 = RREG32(SX_DEBUG_1);
  718. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  719. WREG32(SX_DEBUG_1, sx_debug_1);
  720. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  721. smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
  722. smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
  723. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  724. if (rdev->family != CHIP_RV740)
  725. WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
  726. GS_FLUSH_CTL(4) |
  727. ACK_FLUSH_CTL(3) |
  728. SYNC_FLUSH_CTL));
  729. db_debug3 = RREG32(DB_DEBUG3);
  730. db_debug3 &= ~DB_CLK_OFF_DELAY(0x1f);
  731. switch (rdev->family) {
  732. case CHIP_RV770:
  733. case CHIP_RV740:
  734. db_debug3 |= DB_CLK_OFF_DELAY(0x1f);
  735. break;
  736. case CHIP_RV710:
  737. case CHIP_RV730:
  738. default:
  739. db_debug3 |= DB_CLK_OFF_DELAY(2);
  740. break;
  741. }
  742. WREG32(DB_DEBUG3, db_debug3);
  743. if (rdev->family != CHIP_RV770) {
  744. db_debug4 = RREG32(DB_DEBUG4);
  745. db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
  746. WREG32(DB_DEBUG4, db_debug4);
  747. }
  748. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
  749. POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
  750. SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
  751. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
  752. SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
  753. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
  754. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  755. WREG32(VGT_NUM_INSTANCES, 1);
  756. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  757. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  758. WREG32(CP_PERFMON_CNTL, 0);
  759. sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
  760. DONE_FIFO_HIWATER(0xe0) |
  761. ALU_UPDATE_FIFO_HIWATER(0x8));
  762. switch (rdev->family) {
  763. case CHIP_RV770:
  764. case CHIP_RV730:
  765. case CHIP_RV710:
  766. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
  767. break;
  768. case CHIP_RV740:
  769. default:
  770. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
  771. break;
  772. }
  773. WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  774. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  775. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  776. */
  777. sq_config = RREG32(SQ_CONFIG);
  778. sq_config &= ~(PS_PRIO(3) |
  779. VS_PRIO(3) |
  780. GS_PRIO(3) |
  781. ES_PRIO(3));
  782. sq_config |= (DX9_CONSTS |
  783. VC_ENABLE |
  784. EXPORT_SRC_C |
  785. PS_PRIO(0) |
  786. VS_PRIO(1) |
  787. GS_PRIO(2) |
  788. ES_PRIO(3));
  789. if (rdev->family == CHIP_RV710)
  790. /* no vertex cache */
  791. sq_config &= ~VC_ENABLE;
  792. WREG32(SQ_CONFIG, sq_config);
  793. WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  794. NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  795. NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
  796. WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
  797. NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
  798. sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
  799. NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
  800. NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
  801. if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
  802. sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
  803. else
  804. sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
  805. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  806. WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  807. NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  808. WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  809. NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  810. sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  811. SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
  812. SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  813. SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
  814. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  815. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  816. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  817. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  818. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  819. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  820. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  821. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  822. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  823. FORCE_EOV_MAX_REZ_CNT(255)));
  824. if (rdev->family == CHIP_RV710)
  825. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
  826. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  827. else
  828. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
  829. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  830. switch (rdev->family) {
  831. case CHIP_RV770:
  832. case CHIP_RV730:
  833. case CHIP_RV740:
  834. gs_prim_buffer_depth = 384;
  835. break;
  836. case CHIP_RV710:
  837. gs_prim_buffer_depth = 128;
  838. break;
  839. default:
  840. break;
  841. }
  842. num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
  843. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  844. /* Max value for this is 256 */
  845. if (vgt_gs_per_es > 256)
  846. vgt_gs_per_es = 256;
  847. WREG32(VGT_ES_PER_GS, 128);
  848. WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
  849. WREG32(VGT_GS_PER_VS, 2);
  850. /* more default values. 2D/3D driver should adjust as needed */
  851. WREG32(VGT_GS_VERTEX_REUSE, 16);
  852. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  853. WREG32(VGT_STRMOUT_EN, 0);
  854. WREG32(SX_MISC, 0);
  855. WREG32(PA_SC_MODE_CNTL, 0);
  856. WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
  857. WREG32(PA_SC_AA_CONFIG, 0);
  858. WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
  859. WREG32(PA_SC_LINE_STIPPLE, 0);
  860. WREG32(SPI_INPUT_Z, 0);
  861. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  862. WREG32(CB_COLOR7_FRAG, 0);
  863. /* clear render buffer base addresses */
  864. WREG32(CB_COLOR0_BASE, 0);
  865. WREG32(CB_COLOR1_BASE, 0);
  866. WREG32(CB_COLOR2_BASE, 0);
  867. WREG32(CB_COLOR3_BASE, 0);
  868. WREG32(CB_COLOR4_BASE, 0);
  869. WREG32(CB_COLOR5_BASE, 0);
  870. WREG32(CB_COLOR6_BASE, 0);
  871. WREG32(CB_COLOR7_BASE, 0);
  872. WREG32(TCP_CNTL, 0);
  873. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  874. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  875. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  876. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  877. NUM_CLIP_SEQ(3)));
  878. }
  879. static int rv770_vram_scratch_init(struct radeon_device *rdev)
  880. {
  881. int r;
  882. u64 gpu_addr;
  883. if (rdev->vram_scratch.robj == NULL) {
  884. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE,
  885. PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  886. &rdev->vram_scratch.robj);
  887. if (r) {
  888. return r;
  889. }
  890. }
  891. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  892. if (unlikely(r != 0))
  893. return r;
  894. r = radeon_bo_pin(rdev->vram_scratch.robj,
  895. RADEON_GEM_DOMAIN_VRAM, &gpu_addr);
  896. if (r) {
  897. radeon_bo_unreserve(rdev->vram_scratch.robj);
  898. return r;
  899. }
  900. r = radeon_bo_kmap(rdev->vram_scratch.robj,
  901. (void **)&rdev->vram_scratch.ptr);
  902. if (r)
  903. radeon_bo_unpin(rdev->vram_scratch.robj);
  904. radeon_bo_unreserve(rdev->vram_scratch.robj);
  905. return r;
  906. }
  907. static void rv770_vram_scratch_fini(struct radeon_device *rdev)
  908. {
  909. int r;
  910. if (rdev->vram_scratch.robj == NULL) {
  911. return;
  912. }
  913. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  914. if (likely(r == 0)) {
  915. radeon_bo_kunmap(rdev->vram_scratch.robj);
  916. radeon_bo_unpin(rdev->vram_scratch.robj);
  917. radeon_bo_unreserve(rdev->vram_scratch.robj);
  918. }
  919. radeon_bo_unref(&rdev->vram_scratch.robj);
  920. }
  921. void r700_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  922. {
  923. u64 size_bf, size_af;
  924. if (mc->mc_vram_size > 0xE0000000) {
  925. /* leave room for at least 512M GTT */
  926. dev_warn(rdev->dev, "limiting VRAM\n");
  927. mc->real_vram_size = 0xE0000000;
  928. mc->mc_vram_size = 0xE0000000;
  929. }
  930. if (rdev->flags & RADEON_IS_AGP) {
  931. size_bf = mc->gtt_start;
  932. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  933. if (size_bf > size_af) {
  934. if (mc->mc_vram_size > size_bf) {
  935. dev_warn(rdev->dev, "limiting VRAM\n");
  936. mc->real_vram_size = size_bf;
  937. mc->mc_vram_size = size_bf;
  938. }
  939. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  940. } else {
  941. if (mc->mc_vram_size > size_af) {
  942. dev_warn(rdev->dev, "limiting VRAM\n");
  943. mc->real_vram_size = size_af;
  944. mc->mc_vram_size = size_af;
  945. }
  946. mc->vram_start = mc->gtt_end;
  947. }
  948. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  949. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  950. mc->mc_vram_size >> 20, mc->vram_start,
  951. mc->vram_end, mc->real_vram_size >> 20);
  952. } else {
  953. radeon_vram_location(rdev, &rdev->mc, 0);
  954. rdev->mc.gtt_base_align = 0;
  955. radeon_gtt_location(rdev, mc);
  956. }
  957. }
  958. int rv770_mc_init(struct radeon_device *rdev)
  959. {
  960. u32 tmp;
  961. int chansize, numchan;
  962. /* Get VRAM informations */
  963. rdev->mc.vram_is_ddr = true;
  964. tmp = RREG32(MC_ARB_RAMCFG);
  965. if (tmp & CHANSIZE_OVERRIDE) {
  966. chansize = 16;
  967. } else if (tmp & CHANSIZE_MASK) {
  968. chansize = 64;
  969. } else {
  970. chansize = 32;
  971. }
  972. tmp = RREG32(MC_SHARED_CHMAP);
  973. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  974. case 0:
  975. default:
  976. numchan = 1;
  977. break;
  978. case 1:
  979. numchan = 2;
  980. break;
  981. case 2:
  982. numchan = 4;
  983. break;
  984. case 3:
  985. numchan = 8;
  986. break;
  987. }
  988. rdev->mc.vram_width = numchan * chansize;
  989. /* Could aper size report 0 ? */
  990. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  991. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  992. /* Setup GPU memory space */
  993. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  994. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  995. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  996. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  997. r700_vram_gtt_location(rdev, &rdev->mc);
  998. radeon_update_bandwidth_info(rdev);
  999. return 0;
  1000. }
  1001. static int rv770_startup(struct radeon_device *rdev)
  1002. {
  1003. int r;
  1004. /* enable pcie gen2 link */
  1005. rv770_pcie_gen2_enable(rdev);
  1006. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1007. r = r600_init_microcode(rdev);
  1008. if (r) {
  1009. DRM_ERROR("Failed to load firmware!\n");
  1010. return r;
  1011. }
  1012. }
  1013. rv770_mc_program(rdev);
  1014. if (rdev->flags & RADEON_IS_AGP) {
  1015. rv770_agp_enable(rdev);
  1016. } else {
  1017. r = rv770_pcie_gart_enable(rdev);
  1018. if (r)
  1019. return r;
  1020. }
  1021. r = rv770_vram_scratch_init(rdev);
  1022. if (r)
  1023. return r;
  1024. rv770_gpu_init(rdev);
  1025. r = r600_blit_init(rdev);
  1026. if (r) {
  1027. r600_blit_fini(rdev);
  1028. rdev->asic->copy = NULL;
  1029. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  1030. }
  1031. /* allocate wb buffer */
  1032. r = radeon_wb_init(rdev);
  1033. if (r)
  1034. return r;
  1035. /* Enable IRQ */
  1036. r = r600_irq_init(rdev);
  1037. if (r) {
  1038. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1039. radeon_irq_kms_fini(rdev);
  1040. return r;
  1041. }
  1042. r600_irq_set(rdev);
  1043. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  1044. if (r)
  1045. return r;
  1046. r = rv770_cp_load_microcode(rdev);
  1047. if (r)
  1048. return r;
  1049. r = r600_cp_resume(rdev);
  1050. if (r)
  1051. return r;
  1052. return 0;
  1053. }
  1054. int rv770_resume(struct radeon_device *rdev)
  1055. {
  1056. int r;
  1057. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1058. * posting will perform necessary task to bring back GPU into good
  1059. * shape.
  1060. */
  1061. /* post card */
  1062. atom_asic_init(rdev->mode_info.atom_context);
  1063. r = rv770_startup(rdev);
  1064. if (r) {
  1065. DRM_ERROR("r600 startup failed on resume\n");
  1066. return r;
  1067. }
  1068. r = r600_ib_test(rdev);
  1069. if (r) {
  1070. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1071. return r;
  1072. }
  1073. r = r600_audio_init(rdev);
  1074. if (r) {
  1075. dev_err(rdev->dev, "radeon: audio init failed\n");
  1076. return r;
  1077. }
  1078. return r;
  1079. }
  1080. int rv770_suspend(struct radeon_device *rdev)
  1081. {
  1082. int r;
  1083. r600_audio_fini(rdev);
  1084. /* FIXME: we should wait for ring to be empty */
  1085. r700_cp_stop(rdev);
  1086. rdev->cp.ready = false;
  1087. r600_irq_suspend(rdev);
  1088. radeon_wb_disable(rdev);
  1089. rv770_pcie_gart_disable(rdev);
  1090. /* unpin shaders bo */
  1091. if (rdev->r600_blit.shader_obj) {
  1092. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1093. if (likely(r == 0)) {
  1094. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  1095. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1096. }
  1097. }
  1098. return 0;
  1099. }
  1100. /* Plan is to move initialization in that function and use
  1101. * helper function so that radeon_device_init pretty much
  1102. * do nothing more than calling asic specific function. This
  1103. * should also allow to remove a bunch of callback function
  1104. * like vram_info.
  1105. */
  1106. int rv770_init(struct radeon_device *rdev)
  1107. {
  1108. int r;
  1109. r = radeon_dummy_page_init(rdev);
  1110. if (r)
  1111. return r;
  1112. /* This don't do much */
  1113. r = radeon_gem_init(rdev);
  1114. if (r)
  1115. return r;
  1116. /* Read BIOS */
  1117. if (!radeon_get_bios(rdev)) {
  1118. if (ASIC_IS_AVIVO(rdev))
  1119. return -EINVAL;
  1120. }
  1121. /* Must be an ATOMBIOS */
  1122. if (!rdev->is_atom_bios) {
  1123. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1124. return -EINVAL;
  1125. }
  1126. r = radeon_atombios_init(rdev);
  1127. if (r)
  1128. return r;
  1129. /* Post card if necessary */
  1130. if (!r600_card_posted(rdev)) {
  1131. if (!rdev->bios) {
  1132. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1133. return -EINVAL;
  1134. }
  1135. DRM_INFO("GPU not posted. posting now...\n");
  1136. atom_asic_init(rdev->mode_info.atom_context);
  1137. }
  1138. /* Initialize scratch registers */
  1139. r600_scratch_init(rdev);
  1140. /* Initialize surface registers */
  1141. radeon_surface_init(rdev);
  1142. /* Initialize clocks */
  1143. radeon_get_clock_info(rdev->ddev);
  1144. /* Fence driver */
  1145. r = radeon_fence_driver_init(rdev);
  1146. if (r)
  1147. return r;
  1148. /* initialize AGP */
  1149. if (rdev->flags & RADEON_IS_AGP) {
  1150. r = radeon_agp_init(rdev);
  1151. if (r)
  1152. radeon_agp_disable(rdev);
  1153. }
  1154. r = rv770_mc_init(rdev);
  1155. if (r)
  1156. return r;
  1157. /* Memory manager */
  1158. r = radeon_bo_init(rdev);
  1159. if (r)
  1160. return r;
  1161. r = radeon_irq_kms_init(rdev);
  1162. if (r)
  1163. return r;
  1164. rdev->cp.ring_obj = NULL;
  1165. r600_ring_init(rdev, 1024 * 1024);
  1166. rdev->ih.ring_obj = NULL;
  1167. r600_ih_ring_init(rdev, 64 * 1024);
  1168. r = r600_pcie_gart_init(rdev);
  1169. if (r)
  1170. return r;
  1171. rdev->accel_working = true;
  1172. r = rv770_startup(rdev);
  1173. if (r) {
  1174. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1175. r700_cp_fini(rdev);
  1176. r600_irq_fini(rdev);
  1177. radeon_wb_fini(rdev);
  1178. radeon_irq_kms_fini(rdev);
  1179. rv770_pcie_gart_fini(rdev);
  1180. rdev->accel_working = false;
  1181. }
  1182. if (rdev->accel_working) {
  1183. r = radeon_ib_pool_init(rdev);
  1184. if (r) {
  1185. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1186. rdev->accel_working = false;
  1187. } else {
  1188. r = r600_ib_test(rdev);
  1189. if (r) {
  1190. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  1191. rdev->accel_working = false;
  1192. }
  1193. }
  1194. }
  1195. r = r600_audio_init(rdev);
  1196. if (r) {
  1197. dev_err(rdev->dev, "radeon: audio init failed\n");
  1198. return r;
  1199. }
  1200. return 0;
  1201. }
  1202. void rv770_fini(struct radeon_device *rdev)
  1203. {
  1204. r600_blit_fini(rdev);
  1205. r700_cp_fini(rdev);
  1206. r600_irq_fini(rdev);
  1207. radeon_wb_fini(rdev);
  1208. radeon_irq_kms_fini(rdev);
  1209. rv770_pcie_gart_fini(rdev);
  1210. rv770_vram_scratch_fini(rdev);
  1211. radeon_gem_fini(rdev);
  1212. radeon_fence_driver_fini(rdev);
  1213. radeon_agp_fini(rdev);
  1214. radeon_bo_fini(rdev);
  1215. radeon_atombios_fini(rdev);
  1216. kfree(rdev->bios);
  1217. rdev->bios = NULL;
  1218. radeon_dummy_page_fini(rdev);
  1219. }
  1220. static void rv770_pcie_gen2_enable(struct radeon_device *rdev)
  1221. {
  1222. u32 link_width_cntl, lanes, speed_cntl, tmp;
  1223. u16 link_cntl2;
  1224. if (rdev->flags & RADEON_IS_IGP)
  1225. return;
  1226. if (!(rdev->flags & RADEON_IS_PCIE))
  1227. return;
  1228. /* x2 cards have a special sequence */
  1229. if (ASIC_IS_X2(rdev))
  1230. return;
  1231. /* advertise upconfig capability */
  1232. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  1233. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  1234. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1235. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  1236. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  1237. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  1238. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  1239. LC_RECONFIG_ARC_MISSING_ESCAPE);
  1240. link_width_cntl |= lanes | LC_RECONFIG_NOW |
  1241. LC_RENEGOTIATE_EN | LC_UPCONFIGURE_SUPPORT;
  1242. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1243. } else {
  1244. link_width_cntl |= LC_UPCONFIGURE_DIS;
  1245. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1246. }
  1247. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1248. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  1249. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  1250. tmp = RREG32(0x541c);
  1251. WREG32(0x541c, tmp | 0x8);
  1252. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  1253. link_cntl2 = RREG16(0x4088);
  1254. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  1255. link_cntl2 |= 0x2;
  1256. WREG16(0x4088, link_cntl2);
  1257. WREG32(MM_CFGREGS_CNTL, 0);
  1258. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1259. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  1260. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1261. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1262. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  1263. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1264. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1265. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  1266. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1267. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1268. speed_cntl |= LC_GEN2_EN_STRAP;
  1269. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1270. } else {
  1271. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  1272. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  1273. if (1)
  1274. link_width_cntl |= LC_UPCONFIGURE_DIS;
  1275. else
  1276. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  1277. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1278. }
  1279. }