rs690.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "radeon.h"
  30. #include "radeon_asic.h"
  31. #include "atom.h"
  32. #include "rs690d.h"
  33. static int rs690_mc_wait_for_idle(struct radeon_device *rdev)
  34. {
  35. unsigned i;
  36. uint32_t tmp;
  37. for (i = 0; i < rdev->usec_timeout; i++) {
  38. /* read MC_STATUS */
  39. tmp = RREG32_MC(R_000090_MC_SYSTEM_STATUS);
  40. if (G_000090_MC_SYSTEM_IDLE(tmp))
  41. return 0;
  42. udelay(1);
  43. }
  44. return -1;
  45. }
  46. static void rs690_gpu_init(struct radeon_device *rdev)
  47. {
  48. /* FIXME: is this correct ? */
  49. r420_pipes_init(rdev);
  50. if (rs690_mc_wait_for_idle(rdev)) {
  51. printk(KERN_WARNING "Failed to wait MC idle while "
  52. "programming pipes. Bad things might happen.\n");
  53. }
  54. }
  55. union igp_info {
  56. struct _ATOM_INTEGRATED_SYSTEM_INFO info;
  57. struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_v2;
  58. };
  59. void rs690_pm_info(struct radeon_device *rdev)
  60. {
  61. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  62. union igp_info *info;
  63. uint16_t data_offset;
  64. uint8_t frev, crev;
  65. fixed20_12 tmp;
  66. if (atom_parse_data_header(rdev->mode_info.atom_context, index, NULL,
  67. &frev, &crev, &data_offset)) {
  68. info = (union igp_info *)(rdev->mode_info.atom_context->bios + data_offset);
  69. /* Get various system informations from bios */
  70. switch (crev) {
  71. case 1:
  72. tmp.full = dfixed_const(100);
  73. rdev->pm.igp_sideport_mclk.full = dfixed_const(info->info.ulBootUpMemoryClock);
  74. rdev->pm.igp_sideport_mclk.full = dfixed_div(rdev->pm.igp_sideport_mclk, tmp);
  75. if (info->info.usK8MemoryClock)
  76. rdev->pm.igp_system_mclk.full = dfixed_const(le16_to_cpu(info->info.usK8MemoryClock));
  77. else if (rdev->clock.default_mclk) {
  78. rdev->pm.igp_system_mclk.full = dfixed_const(rdev->clock.default_mclk);
  79. rdev->pm.igp_system_mclk.full = dfixed_div(rdev->pm.igp_system_mclk, tmp);
  80. } else
  81. rdev->pm.igp_system_mclk.full = dfixed_const(400);
  82. rdev->pm.igp_ht_link_clk.full = dfixed_const(le16_to_cpu(info->info.usFSBClock));
  83. rdev->pm.igp_ht_link_width.full = dfixed_const(info->info.ucHTLinkWidth);
  84. break;
  85. case 2:
  86. tmp.full = dfixed_const(100);
  87. rdev->pm.igp_sideport_mclk.full = dfixed_const(info->info_v2.ulBootUpSidePortClock);
  88. rdev->pm.igp_sideport_mclk.full = dfixed_div(rdev->pm.igp_sideport_mclk, tmp);
  89. if (info->info_v2.ulBootUpUMAClock)
  90. rdev->pm.igp_system_mclk.full = dfixed_const(info->info_v2.ulBootUpUMAClock);
  91. else if (rdev->clock.default_mclk)
  92. rdev->pm.igp_system_mclk.full = dfixed_const(rdev->clock.default_mclk);
  93. else
  94. rdev->pm.igp_system_mclk.full = dfixed_const(66700);
  95. rdev->pm.igp_system_mclk.full = dfixed_div(rdev->pm.igp_system_mclk, tmp);
  96. rdev->pm.igp_ht_link_clk.full = dfixed_const(info->info_v2.ulHTLinkFreq);
  97. rdev->pm.igp_ht_link_clk.full = dfixed_div(rdev->pm.igp_ht_link_clk, tmp);
  98. rdev->pm.igp_ht_link_width.full = dfixed_const(le16_to_cpu(info->info_v2.usMinHTLinkWidth));
  99. break;
  100. default:
  101. /* We assume the slower possible clock ie worst case */
  102. rdev->pm.igp_sideport_mclk.full = dfixed_const(200);
  103. rdev->pm.igp_system_mclk.full = dfixed_const(200);
  104. rdev->pm.igp_ht_link_clk.full = dfixed_const(1000);
  105. rdev->pm.igp_ht_link_width.full = dfixed_const(8);
  106. DRM_ERROR("No integrated system info for your GPU, using safe default\n");
  107. break;
  108. }
  109. } else {
  110. /* We assume the slower possible clock ie worst case */
  111. rdev->pm.igp_sideport_mclk.full = dfixed_const(200);
  112. rdev->pm.igp_system_mclk.full = dfixed_const(200);
  113. rdev->pm.igp_ht_link_clk.full = dfixed_const(1000);
  114. rdev->pm.igp_ht_link_width.full = dfixed_const(8);
  115. DRM_ERROR("No integrated system info for your GPU, using safe default\n");
  116. }
  117. /* Compute various bandwidth */
  118. /* k8_bandwidth = (memory_clk / 2) * 2 * 8 * 0.5 = memory_clk * 4 */
  119. tmp.full = dfixed_const(4);
  120. rdev->pm.k8_bandwidth.full = dfixed_mul(rdev->pm.igp_system_mclk, tmp);
  121. /* ht_bandwidth = ht_clk * 2 * ht_width / 8 * 0.8
  122. * = ht_clk * ht_width / 5
  123. */
  124. tmp.full = dfixed_const(5);
  125. rdev->pm.ht_bandwidth.full = dfixed_mul(rdev->pm.igp_ht_link_clk,
  126. rdev->pm.igp_ht_link_width);
  127. rdev->pm.ht_bandwidth.full = dfixed_div(rdev->pm.ht_bandwidth, tmp);
  128. if (tmp.full < rdev->pm.max_bandwidth.full) {
  129. /* HT link is a limiting factor */
  130. rdev->pm.max_bandwidth.full = tmp.full;
  131. }
  132. /* sideport_bandwidth = (sideport_clk / 2) * 2 * 2 * 0.7
  133. * = (sideport_clk * 14) / 10
  134. */
  135. tmp.full = dfixed_const(14);
  136. rdev->pm.sideport_bandwidth.full = dfixed_mul(rdev->pm.igp_sideport_mclk, tmp);
  137. tmp.full = dfixed_const(10);
  138. rdev->pm.sideport_bandwidth.full = dfixed_div(rdev->pm.sideport_bandwidth, tmp);
  139. }
  140. void rs690_mc_init(struct radeon_device *rdev)
  141. {
  142. u64 base;
  143. rs400_gart_adjust_size(rdev);
  144. rdev->mc.vram_is_ddr = true;
  145. rdev->mc.vram_width = 128;
  146. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  147. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  148. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  149. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  150. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  151. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  152. base = RREG32_MC(R_000100_MCCFG_FB_LOCATION);
  153. base = G_000100_MC_FB_START(base) << 16;
  154. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  155. rs690_pm_info(rdev);
  156. radeon_vram_location(rdev, &rdev->mc, base);
  157. rdev->mc.gtt_base_align = rdev->mc.gtt_size - 1;
  158. radeon_gtt_location(rdev, &rdev->mc);
  159. radeon_update_bandwidth_info(rdev);
  160. }
  161. void rs690_line_buffer_adjust(struct radeon_device *rdev,
  162. struct drm_display_mode *mode1,
  163. struct drm_display_mode *mode2)
  164. {
  165. u32 tmp;
  166. /*
  167. * Line Buffer Setup
  168. * There is a single line buffer shared by both display controllers.
  169. * R_006520_DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  170. * the display controllers. The paritioning can either be done
  171. * manually or via one of four preset allocations specified in bits 1:0:
  172. * 0 - line buffer is divided in half and shared between crtc
  173. * 1 - D1 gets 3/4 of the line buffer, D2 gets 1/4
  174. * 2 - D1 gets the whole buffer
  175. * 3 - D1 gets 1/4 of the line buffer, D2 gets 3/4
  176. * Setting bit 2 of R_006520_DC_LB_MEMORY_SPLIT controls switches to manual
  177. * allocation mode. In manual allocation mode, D1 always starts at 0,
  178. * D1 end/2 is specified in bits 14:4; D2 allocation follows D1.
  179. */
  180. tmp = RREG32(R_006520_DC_LB_MEMORY_SPLIT) & C_006520_DC_LB_MEMORY_SPLIT;
  181. tmp &= ~C_006520_DC_LB_MEMORY_SPLIT_MODE;
  182. /* auto */
  183. if (mode1 && mode2) {
  184. if (mode1->hdisplay > mode2->hdisplay) {
  185. if (mode1->hdisplay > 2560)
  186. tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_3Q_D2_1Q;
  187. else
  188. tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1HALF_D2HALF;
  189. } else if (mode2->hdisplay > mode1->hdisplay) {
  190. if (mode2->hdisplay > 2560)
  191. tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_1Q_D2_3Q;
  192. else
  193. tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1HALF_D2HALF;
  194. } else
  195. tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1HALF_D2HALF;
  196. } else if (mode1) {
  197. tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_ONLY;
  198. } else if (mode2) {
  199. tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_1Q_D2_3Q;
  200. }
  201. WREG32(R_006520_DC_LB_MEMORY_SPLIT, tmp);
  202. }
  203. struct rs690_watermark {
  204. u32 lb_request_fifo_depth;
  205. fixed20_12 num_line_pair;
  206. fixed20_12 estimated_width;
  207. fixed20_12 worst_case_latency;
  208. fixed20_12 consumption_rate;
  209. fixed20_12 active_time;
  210. fixed20_12 dbpp;
  211. fixed20_12 priority_mark_max;
  212. fixed20_12 priority_mark;
  213. fixed20_12 sclk;
  214. };
  215. void rs690_crtc_bandwidth_compute(struct radeon_device *rdev,
  216. struct radeon_crtc *crtc,
  217. struct rs690_watermark *wm)
  218. {
  219. struct drm_display_mode *mode = &crtc->base.mode;
  220. fixed20_12 a, b, c;
  221. fixed20_12 pclk, request_fifo_depth, tolerable_latency, estimated_width;
  222. fixed20_12 consumption_time, line_time, chunk_time, read_delay_latency;
  223. if (!crtc->base.enabled) {
  224. /* FIXME: wouldn't it better to set priority mark to maximum */
  225. wm->lb_request_fifo_depth = 4;
  226. return;
  227. }
  228. if (crtc->vsc.full > dfixed_const(2))
  229. wm->num_line_pair.full = dfixed_const(2);
  230. else
  231. wm->num_line_pair.full = dfixed_const(1);
  232. b.full = dfixed_const(mode->crtc_hdisplay);
  233. c.full = dfixed_const(256);
  234. a.full = dfixed_div(b, c);
  235. request_fifo_depth.full = dfixed_mul(a, wm->num_line_pair);
  236. request_fifo_depth.full = dfixed_ceil(request_fifo_depth);
  237. if (a.full < dfixed_const(4)) {
  238. wm->lb_request_fifo_depth = 4;
  239. } else {
  240. wm->lb_request_fifo_depth = dfixed_trunc(request_fifo_depth);
  241. }
  242. /* Determine consumption rate
  243. * pclk = pixel clock period(ns) = 1000 / (mode.clock / 1000)
  244. * vtaps = number of vertical taps,
  245. * vsc = vertical scaling ratio, defined as source/destination
  246. * hsc = horizontal scaling ration, defined as source/destination
  247. */
  248. a.full = dfixed_const(mode->clock);
  249. b.full = dfixed_const(1000);
  250. a.full = dfixed_div(a, b);
  251. pclk.full = dfixed_div(b, a);
  252. if (crtc->rmx_type != RMX_OFF) {
  253. b.full = dfixed_const(2);
  254. if (crtc->vsc.full > b.full)
  255. b.full = crtc->vsc.full;
  256. b.full = dfixed_mul(b, crtc->hsc);
  257. c.full = dfixed_const(2);
  258. b.full = dfixed_div(b, c);
  259. consumption_time.full = dfixed_div(pclk, b);
  260. } else {
  261. consumption_time.full = pclk.full;
  262. }
  263. a.full = dfixed_const(1);
  264. wm->consumption_rate.full = dfixed_div(a, consumption_time);
  265. /* Determine line time
  266. * LineTime = total time for one line of displayhtotal
  267. * LineTime = total number of horizontal pixels
  268. * pclk = pixel clock period(ns)
  269. */
  270. a.full = dfixed_const(crtc->base.mode.crtc_htotal);
  271. line_time.full = dfixed_mul(a, pclk);
  272. /* Determine active time
  273. * ActiveTime = time of active region of display within one line,
  274. * hactive = total number of horizontal active pixels
  275. * htotal = total number of horizontal pixels
  276. */
  277. a.full = dfixed_const(crtc->base.mode.crtc_htotal);
  278. b.full = dfixed_const(crtc->base.mode.crtc_hdisplay);
  279. wm->active_time.full = dfixed_mul(line_time, b);
  280. wm->active_time.full = dfixed_div(wm->active_time, a);
  281. /* Maximun bandwidth is the minimun bandwidth of all component */
  282. rdev->pm.max_bandwidth = rdev->pm.core_bandwidth;
  283. if (rdev->mc.igp_sideport_enabled) {
  284. if (rdev->pm.max_bandwidth.full > rdev->pm.sideport_bandwidth.full &&
  285. rdev->pm.sideport_bandwidth.full)
  286. rdev->pm.max_bandwidth = rdev->pm.sideport_bandwidth;
  287. read_delay_latency.full = dfixed_const(370 * 800 * 1000);
  288. read_delay_latency.full = dfixed_div(read_delay_latency,
  289. rdev->pm.igp_sideport_mclk);
  290. } else {
  291. if (rdev->pm.max_bandwidth.full > rdev->pm.k8_bandwidth.full &&
  292. rdev->pm.k8_bandwidth.full)
  293. rdev->pm.max_bandwidth = rdev->pm.k8_bandwidth;
  294. if (rdev->pm.max_bandwidth.full > rdev->pm.ht_bandwidth.full &&
  295. rdev->pm.ht_bandwidth.full)
  296. rdev->pm.max_bandwidth = rdev->pm.ht_bandwidth;
  297. read_delay_latency.full = dfixed_const(5000);
  298. }
  299. /* sclk = system clocks(ns) = 1000 / max_bandwidth / 16 */
  300. a.full = dfixed_const(16);
  301. rdev->pm.sclk.full = dfixed_mul(rdev->pm.max_bandwidth, a);
  302. a.full = dfixed_const(1000);
  303. rdev->pm.sclk.full = dfixed_div(a, rdev->pm.sclk);
  304. /* Determine chunk time
  305. * ChunkTime = the time it takes the DCP to send one chunk of data
  306. * to the LB which consists of pipeline delay and inter chunk gap
  307. * sclk = system clock(ns)
  308. */
  309. a.full = dfixed_const(256 * 13);
  310. chunk_time.full = dfixed_mul(rdev->pm.sclk, a);
  311. a.full = dfixed_const(10);
  312. chunk_time.full = dfixed_div(chunk_time, a);
  313. /* Determine the worst case latency
  314. * NumLinePair = Number of line pairs to request(1=2 lines, 2=4 lines)
  315. * WorstCaseLatency = worst case time from urgent to when the MC starts
  316. * to return data
  317. * READ_DELAY_IDLE_MAX = constant of 1us
  318. * ChunkTime = time it takes the DCP to send one chunk of data to the LB
  319. * which consists of pipeline delay and inter chunk gap
  320. */
  321. if (dfixed_trunc(wm->num_line_pair) > 1) {
  322. a.full = dfixed_const(3);
  323. wm->worst_case_latency.full = dfixed_mul(a, chunk_time);
  324. wm->worst_case_latency.full += read_delay_latency.full;
  325. } else {
  326. a.full = dfixed_const(2);
  327. wm->worst_case_latency.full = dfixed_mul(a, chunk_time);
  328. wm->worst_case_latency.full += read_delay_latency.full;
  329. }
  330. /* Determine the tolerable latency
  331. * TolerableLatency = Any given request has only 1 line time
  332. * for the data to be returned
  333. * LBRequestFifoDepth = Number of chunk requests the LB can
  334. * put into the request FIFO for a display
  335. * LineTime = total time for one line of display
  336. * ChunkTime = the time it takes the DCP to send one chunk
  337. * of data to the LB which consists of
  338. * pipeline delay and inter chunk gap
  339. */
  340. if ((2+wm->lb_request_fifo_depth) >= dfixed_trunc(request_fifo_depth)) {
  341. tolerable_latency.full = line_time.full;
  342. } else {
  343. tolerable_latency.full = dfixed_const(wm->lb_request_fifo_depth - 2);
  344. tolerable_latency.full = request_fifo_depth.full - tolerable_latency.full;
  345. tolerable_latency.full = dfixed_mul(tolerable_latency, chunk_time);
  346. tolerable_latency.full = line_time.full - tolerable_latency.full;
  347. }
  348. /* We assume worst case 32bits (4 bytes) */
  349. wm->dbpp.full = dfixed_const(4 * 8);
  350. /* Determine the maximum priority mark
  351. * width = viewport width in pixels
  352. */
  353. a.full = dfixed_const(16);
  354. wm->priority_mark_max.full = dfixed_const(crtc->base.mode.crtc_hdisplay);
  355. wm->priority_mark_max.full = dfixed_div(wm->priority_mark_max, a);
  356. wm->priority_mark_max.full = dfixed_ceil(wm->priority_mark_max);
  357. /* Determine estimated width */
  358. estimated_width.full = tolerable_latency.full - wm->worst_case_latency.full;
  359. estimated_width.full = dfixed_div(estimated_width, consumption_time);
  360. if (dfixed_trunc(estimated_width) > crtc->base.mode.crtc_hdisplay) {
  361. wm->priority_mark.full = dfixed_const(10);
  362. } else {
  363. a.full = dfixed_const(16);
  364. wm->priority_mark.full = dfixed_div(estimated_width, a);
  365. wm->priority_mark.full = dfixed_ceil(wm->priority_mark);
  366. wm->priority_mark.full = wm->priority_mark_max.full - wm->priority_mark.full;
  367. }
  368. }
  369. void rs690_bandwidth_update(struct radeon_device *rdev)
  370. {
  371. struct drm_display_mode *mode0 = NULL;
  372. struct drm_display_mode *mode1 = NULL;
  373. struct rs690_watermark wm0;
  374. struct rs690_watermark wm1;
  375. u32 tmp;
  376. u32 d1mode_priority_a_cnt = S_006548_D1MODE_PRIORITY_A_OFF(1);
  377. u32 d2mode_priority_a_cnt = S_006548_D1MODE_PRIORITY_A_OFF(1);
  378. fixed20_12 priority_mark02, priority_mark12, fill_rate;
  379. fixed20_12 a, b;
  380. radeon_update_display_priority(rdev);
  381. if (rdev->mode_info.crtcs[0]->base.enabled)
  382. mode0 = &rdev->mode_info.crtcs[0]->base.mode;
  383. if (rdev->mode_info.crtcs[1]->base.enabled)
  384. mode1 = &rdev->mode_info.crtcs[1]->base.mode;
  385. /*
  386. * Set display0/1 priority up in the memory controller for
  387. * modes if the user specifies HIGH for displaypriority
  388. * option.
  389. */
  390. if ((rdev->disp_priority == 2) &&
  391. ((rdev->family == CHIP_RS690) || (rdev->family == CHIP_RS740))) {
  392. tmp = RREG32_MC(R_000104_MC_INIT_MISC_LAT_TIMER);
  393. tmp &= C_000104_MC_DISP0R_INIT_LAT;
  394. tmp &= C_000104_MC_DISP1R_INIT_LAT;
  395. if (mode0)
  396. tmp |= S_000104_MC_DISP0R_INIT_LAT(1);
  397. if (mode1)
  398. tmp |= S_000104_MC_DISP1R_INIT_LAT(1);
  399. WREG32_MC(R_000104_MC_INIT_MISC_LAT_TIMER, tmp);
  400. }
  401. rs690_line_buffer_adjust(rdev, mode0, mode1);
  402. if ((rdev->family == CHIP_RS690) || (rdev->family == CHIP_RS740))
  403. WREG32(R_006C9C_DCP_CONTROL, 0);
  404. if ((rdev->family == CHIP_RS780) || (rdev->family == CHIP_RS880))
  405. WREG32(R_006C9C_DCP_CONTROL, 2);
  406. rs690_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[0], &wm0);
  407. rs690_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[1], &wm1);
  408. tmp = (wm0.lb_request_fifo_depth - 1);
  409. tmp |= (wm1.lb_request_fifo_depth - 1) << 16;
  410. WREG32(R_006D58_LB_MAX_REQ_OUTSTANDING, tmp);
  411. if (mode0 && mode1) {
  412. if (dfixed_trunc(wm0.dbpp) > 64)
  413. a.full = dfixed_mul(wm0.dbpp, wm0.num_line_pair);
  414. else
  415. a.full = wm0.num_line_pair.full;
  416. if (dfixed_trunc(wm1.dbpp) > 64)
  417. b.full = dfixed_mul(wm1.dbpp, wm1.num_line_pair);
  418. else
  419. b.full = wm1.num_line_pair.full;
  420. a.full += b.full;
  421. fill_rate.full = dfixed_div(wm0.sclk, a);
  422. if (wm0.consumption_rate.full > fill_rate.full) {
  423. b.full = wm0.consumption_rate.full - fill_rate.full;
  424. b.full = dfixed_mul(b, wm0.active_time);
  425. a.full = dfixed_mul(wm0.worst_case_latency,
  426. wm0.consumption_rate);
  427. a.full = a.full + b.full;
  428. b.full = dfixed_const(16 * 1000);
  429. priority_mark02.full = dfixed_div(a, b);
  430. } else {
  431. a.full = dfixed_mul(wm0.worst_case_latency,
  432. wm0.consumption_rate);
  433. b.full = dfixed_const(16 * 1000);
  434. priority_mark02.full = dfixed_div(a, b);
  435. }
  436. if (wm1.consumption_rate.full > fill_rate.full) {
  437. b.full = wm1.consumption_rate.full - fill_rate.full;
  438. b.full = dfixed_mul(b, wm1.active_time);
  439. a.full = dfixed_mul(wm1.worst_case_latency,
  440. wm1.consumption_rate);
  441. a.full = a.full + b.full;
  442. b.full = dfixed_const(16 * 1000);
  443. priority_mark12.full = dfixed_div(a, b);
  444. } else {
  445. a.full = dfixed_mul(wm1.worst_case_latency,
  446. wm1.consumption_rate);
  447. b.full = dfixed_const(16 * 1000);
  448. priority_mark12.full = dfixed_div(a, b);
  449. }
  450. if (wm0.priority_mark.full > priority_mark02.full)
  451. priority_mark02.full = wm0.priority_mark.full;
  452. if (dfixed_trunc(priority_mark02) < 0)
  453. priority_mark02.full = 0;
  454. if (wm0.priority_mark_max.full > priority_mark02.full)
  455. priority_mark02.full = wm0.priority_mark_max.full;
  456. if (wm1.priority_mark.full > priority_mark12.full)
  457. priority_mark12.full = wm1.priority_mark.full;
  458. if (dfixed_trunc(priority_mark12) < 0)
  459. priority_mark12.full = 0;
  460. if (wm1.priority_mark_max.full > priority_mark12.full)
  461. priority_mark12.full = wm1.priority_mark_max.full;
  462. d1mode_priority_a_cnt = dfixed_trunc(priority_mark02);
  463. d2mode_priority_a_cnt = dfixed_trunc(priority_mark12);
  464. if (rdev->disp_priority == 2) {
  465. d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
  466. d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
  467. }
  468. } else if (mode0) {
  469. if (dfixed_trunc(wm0.dbpp) > 64)
  470. a.full = dfixed_mul(wm0.dbpp, wm0.num_line_pair);
  471. else
  472. a.full = wm0.num_line_pair.full;
  473. fill_rate.full = dfixed_div(wm0.sclk, a);
  474. if (wm0.consumption_rate.full > fill_rate.full) {
  475. b.full = wm0.consumption_rate.full - fill_rate.full;
  476. b.full = dfixed_mul(b, wm0.active_time);
  477. a.full = dfixed_mul(wm0.worst_case_latency,
  478. wm0.consumption_rate);
  479. a.full = a.full + b.full;
  480. b.full = dfixed_const(16 * 1000);
  481. priority_mark02.full = dfixed_div(a, b);
  482. } else {
  483. a.full = dfixed_mul(wm0.worst_case_latency,
  484. wm0.consumption_rate);
  485. b.full = dfixed_const(16 * 1000);
  486. priority_mark02.full = dfixed_div(a, b);
  487. }
  488. if (wm0.priority_mark.full > priority_mark02.full)
  489. priority_mark02.full = wm0.priority_mark.full;
  490. if (dfixed_trunc(priority_mark02) < 0)
  491. priority_mark02.full = 0;
  492. if (wm0.priority_mark_max.full > priority_mark02.full)
  493. priority_mark02.full = wm0.priority_mark_max.full;
  494. d1mode_priority_a_cnt = dfixed_trunc(priority_mark02);
  495. if (rdev->disp_priority == 2)
  496. d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
  497. } else if (mode1) {
  498. if (dfixed_trunc(wm1.dbpp) > 64)
  499. a.full = dfixed_mul(wm1.dbpp, wm1.num_line_pair);
  500. else
  501. a.full = wm1.num_line_pair.full;
  502. fill_rate.full = dfixed_div(wm1.sclk, a);
  503. if (wm1.consumption_rate.full > fill_rate.full) {
  504. b.full = wm1.consumption_rate.full - fill_rate.full;
  505. b.full = dfixed_mul(b, wm1.active_time);
  506. a.full = dfixed_mul(wm1.worst_case_latency,
  507. wm1.consumption_rate);
  508. a.full = a.full + b.full;
  509. b.full = dfixed_const(16 * 1000);
  510. priority_mark12.full = dfixed_div(a, b);
  511. } else {
  512. a.full = dfixed_mul(wm1.worst_case_latency,
  513. wm1.consumption_rate);
  514. b.full = dfixed_const(16 * 1000);
  515. priority_mark12.full = dfixed_div(a, b);
  516. }
  517. if (wm1.priority_mark.full > priority_mark12.full)
  518. priority_mark12.full = wm1.priority_mark.full;
  519. if (dfixed_trunc(priority_mark12) < 0)
  520. priority_mark12.full = 0;
  521. if (wm1.priority_mark_max.full > priority_mark12.full)
  522. priority_mark12.full = wm1.priority_mark_max.full;
  523. d2mode_priority_a_cnt = dfixed_trunc(priority_mark12);
  524. if (rdev->disp_priority == 2)
  525. d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
  526. }
  527. WREG32(R_006548_D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
  528. WREG32(R_00654C_D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt);
  529. WREG32(R_006D48_D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
  530. WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt);
  531. }
  532. uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  533. {
  534. uint32_t r;
  535. WREG32(R_000078_MC_INDEX, S_000078_MC_IND_ADDR(reg));
  536. r = RREG32(R_00007C_MC_DATA);
  537. WREG32(R_000078_MC_INDEX, ~C_000078_MC_IND_ADDR);
  538. return r;
  539. }
  540. void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  541. {
  542. WREG32(R_000078_MC_INDEX, S_000078_MC_IND_ADDR(reg) |
  543. S_000078_MC_IND_WR_EN(1));
  544. WREG32(R_00007C_MC_DATA, v);
  545. WREG32(R_000078_MC_INDEX, 0x7F);
  546. }
  547. void rs690_mc_program(struct radeon_device *rdev)
  548. {
  549. struct rv515_mc_save save;
  550. /* Stops all mc clients */
  551. rv515_mc_stop(rdev, &save);
  552. /* Wait for mc idle */
  553. if (rs690_mc_wait_for_idle(rdev))
  554. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  555. /* Program MC, should be a 32bits limited address space */
  556. WREG32_MC(R_000100_MCCFG_FB_LOCATION,
  557. S_000100_MC_FB_START(rdev->mc.vram_start >> 16) |
  558. S_000100_MC_FB_TOP(rdev->mc.vram_end >> 16));
  559. WREG32(R_000134_HDP_FB_LOCATION,
  560. S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
  561. rv515_mc_resume(rdev, &save);
  562. }
  563. static int rs690_startup(struct radeon_device *rdev)
  564. {
  565. int r;
  566. rs690_mc_program(rdev);
  567. /* Resume clock */
  568. rv515_clock_startup(rdev);
  569. /* Initialize GPU configuration (# pipes, ...) */
  570. rs690_gpu_init(rdev);
  571. /* Initialize GART (initialize after TTM so we can allocate
  572. * memory through TTM but finalize after TTM) */
  573. r = rs400_gart_enable(rdev);
  574. if (r)
  575. return r;
  576. /* allocate wb buffer */
  577. r = radeon_wb_init(rdev);
  578. if (r)
  579. return r;
  580. /* Enable IRQ */
  581. rs600_irq_set(rdev);
  582. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  583. /* 1M ring buffer */
  584. r = r100_cp_init(rdev, 1024 * 1024);
  585. if (r) {
  586. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  587. return r;
  588. }
  589. r = r100_ib_init(rdev);
  590. if (r) {
  591. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  592. return r;
  593. }
  594. r = r600_audio_init(rdev);
  595. if (r) {
  596. dev_err(rdev->dev, "failed initializing audio\n");
  597. return r;
  598. }
  599. return 0;
  600. }
  601. int rs690_resume(struct radeon_device *rdev)
  602. {
  603. /* Make sur GART are not working */
  604. rs400_gart_disable(rdev);
  605. /* Resume clock before doing reset */
  606. rv515_clock_startup(rdev);
  607. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  608. if (radeon_asic_reset(rdev)) {
  609. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  610. RREG32(R_000E40_RBBM_STATUS),
  611. RREG32(R_0007C0_CP_STAT));
  612. }
  613. /* post */
  614. atom_asic_init(rdev->mode_info.atom_context);
  615. /* Resume clock after posting */
  616. rv515_clock_startup(rdev);
  617. /* Initialize surface registers */
  618. radeon_surface_init(rdev);
  619. return rs690_startup(rdev);
  620. }
  621. int rs690_suspend(struct radeon_device *rdev)
  622. {
  623. r600_audio_fini(rdev);
  624. r100_cp_disable(rdev);
  625. radeon_wb_disable(rdev);
  626. rs600_irq_disable(rdev);
  627. rs400_gart_disable(rdev);
  628. return 0;
  629. }
  630. void rs690_fini(struct radeon_device *rdev)
  631. {
  632. r600_audio_fini(rdev);
  633. r100_cp_fini(rdev);
  634. radeon_wb_fini(rdev);
  635. r100_ib_fini(rdev);
  636. radeon_gem_fini(rdev);
  637. rs400_gart_fini(rdev);
  638. radeon_irq_kms_fini(rdev);
  639. radeon_fence_driver_fini(rdev);
  640. radeon_bo_fini(rdev);
  641. radeon_atombios_fini(rdev);
  642. kfree(rdev->bios);
  643. rdev->bios = NULL;
  644. }
  645. int rs690_init(struct radeon_device *rdev)
  646. {
  647. int r;
  648. /* Disable VGA */
  649. rv515_vga_render_disable(rdev);
  650. /* Initialize scratch registers */
  651. radeon_scratch_init(rdev);
  652. /* Initialize surface registers */
  653. radeon_surface_init(rdev);
  654. /* restore some register to sane defaults */
  655. r100_restore_sanity(rdev);
  656. /* TODO: disable VGA need to use VGA request */
  657. /* BIOS*/
  658. if (!radeon_get_bios(rdev)) {
  659. if (ASIC_IS_AVIVO(rdev))
  660. return -EINVAL;
  661. }
  662. if (rdev->is_atom_bios) {
  663. r = radeon_atombios_init(rdev);
  664. if (r)
  665. return r;
  666. } else {
  667. dev_err(rdev->dev, "Expecting atombios for RV515 GPU\n");
  668. return -EINVAL;
  669. }
  670. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  671. if (radeon_asic_reset(rdev)) {
  672. dev_warn(rdev->dev,
  673. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  674. RREG32(R_000E40_RBBM_STATUS),
  675. RREG32(R_0007C0_CP_STAT));
  676. }
  677. /* check if cards are posted or not */
  678. if (radeon_boot_test_post_card(rdev) == false)
  679. return -EINVAL;
  680. /* Initialize clocks */
  681. radeon_get_clock_info(rdev->ddev);
  682. /* initialize memory controller */
  683. rs690_mc_init(rdev);
  684. rv515_debugfs(rdev);
  685. /* Fence driver */
  686. r = radeon_fence_driver_init(rdev);
  687. if (r)
  688. return r;
  689. r = radeon_irq_kms_init(rdev);
  690. if (r)
  691. return r;
  692. /* Memory manager */
  693. r = radeon_bo_init(rdev);
  694. if (r)
  695. return r;
  696. r = rs400_gart_init(rdev);
  697. if (r)
  698. return r;
  699. rs600_set_safe_registers(rdev);
  700. rdev->accel_working = true;
  701. r = rs690_startup(rdev);
  702. if (r) {
  703. /* Somethings want wront with the accel init stop accel */
  704. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  705. r100_cp_fini(rdev);
  706. radeon_wb_fini(rdev);
  707. r100_ib_fini(rdev);
  708. rs400_gart_fini(rdev);
  709. radeon_irq_kms_fini(rdev);
  710. rdev->accel_working = false;
  711. }
  712. return 0;
  713. }